# **TDA19988** Low power, 150 MHz pixel rate HDMI 1.4a transmitter with 3 $\times$ 8-bit video inputs, HDCP and CEC support Rev. 3 — 21 July 2011 **Product data sheet** # 1. General description TDA19988 is a very low power and very small size High-Definition Multimedia Interface (HDMI) 1.4a transmitter. It is backward compatible DVI 1.0 and can be connected to any DVI 1.0 or HDMI sink. This device is primarily intended for mobile applications like Digital Video Camera (DVC), Digital Still Camera (DSC), Portable Multimedia Player (PMP), Mobile Phone and Ultra-Mobile Personal Computer (UM PC), new PC tablet and MID where size and power are key for battery autonomy. This device is also targeting STB HDMI output applications. This part replaces previous TDA9981 Transmitters with increased features and better performances. It allows mixing $3 \times 8$ -bit RGB or YCbCr video stream at pixel rate up to 165 MHz together with S/PDIF or I<sup>2</sup>S-bus audio streams at audio sampling rate up to 192 kHz. In order to be compatible with most applications, TDA19988 integrates a full programmable input formatter and color space conversion block. The video input formats accepted are YCbCr 4: 4: 4 (up to $3 \times 8$ -bit), YCbCr 4: 2: 2 semi-planar (up to $2 \times 12$ -bit) and YCbCr 4: 2: 2 compliant with ITU656 (up to $1 \times 12$ -bit). In case of ITU656-like format, the input pixel clock can be made active on one (SDR mode) or both edges (DDR mode). TDA19988AHN and TDA19988AET only include a HDCP 1.4 compliant cipher block. The HDCP keys are stored internally in a non-volatile OTP memory for maximum security. This device provides additional embedded features like CEC (Consumer Electronic Control). CEC is a single bidirectional bus that transmits CEC commands (like Standby from remote control) over the home appliance network connected through this bus. This eliminates the need of any additional device to handle this feature thus improving BOM (Bill Of Materials) of the whole system and enabling the connected devices (CEC enabled) to be controlled by only one remote control. TDA19988 supports xvYCC HDMI 1.4a feature. It can be switched to very low power Standby or Sleep modes to save power when HDMI is not used. TDA19988 embeds I<sup>2</sup>C-bus master interface for DDC-bus communication to read EDID and to manage HDCP (TDA19988AHN and TDA19988AET only). This device can be controlled or configured via I<sup>2</sup>C-bus interface. #### **HDMI 1.4a transmitter with HDCP and CEC support** ### 2. Features and benefits - Compliance: - ◆ DVI 1.0 - ♦ HDMI 1.4a - EIA/CEA-861B - ◆ CEC (HDMI 1.4a) - ◆ HDCP 1.4 (TDA19988AHN and TDA19988AET only) - Video: - xvYCC HDMI 1.4a feature - Video formats with a pixel rate up to 165 MHz: RGB 4 : 4 : 4 YCbCr 4 : 4 : 4 YCbCr 4 : 2 : 2 semi-planar YCbCr 4 : 2 : 2 ITU656 ◆ 3D: Frame Packing: 720p at 50/60 Hz, 1080i at 50/60 Hz, 1080p at 24/30 Hz Side-by-Side (Half): 720p at 50/60 Hz, 1080i at 50/60 Hz, 1080p at 50/60 Hz Top-and-Bottom: 720p at 50/60 Hz, 1080i at 50/60 Hz, 1080p at 50/60 Hz Maximum resolution: 1080p at 50/60 Hz for TV 1600 × 1200 at 60 Hz for PC (UXGA60) 720p/1080i at 50/60 Hz in ITU656 Programmable color space converter: RGB to YCbCr YCbCr to RGB - ◆ Programmable input formatter and upsampler/interpolator allow input of any of the 4:4:4,4:2:2 semi-planar, 4:2:2 ITU656-like formats - Horizontal synchronization, vertical synchronization and Data Enable (DE) inputs or VREF, HREF and FREF could be used for input data synchronization - ◆ In ITU656, pixel clock input can be single or dual edges (selectable by I<sup>2</sup>C-bus) - Repetition of video samples as required by HDMI specification - Audio: **TDA19988 NXP Semiconductors** #### **HDMI 1.4a transmitter with HDCP and CEC support** - ◆ 4 × I<sup>2</sup>S-bus or one S/PDIF; audio data rate up to 192 kHz (depending on video format and on package) - Deals with multiple levels of HDCP (TDA19988AHN and TDA19988AET only) receivers and repeaters - Internal SHA-1 calculation - System operation: - Master DDC-bus interface for EDID read - ◆ Controllable via I<sup>2</sup>C-bus - ◆ Hot Plug Detect (HPD) and receiver detection (RxSense) - High performance power management: - Standby mode: 18 μW typical - Operation mode: 55 mW 720p 24 Hz - Package: - ◆ TFBGA64, size 4.5 mm × 4.5 mm × 0.95 mm - ◆ HVQFN64, size 9 mm × 9 mm × 0.85 mm - Power management: - External voltage supplies 1.8 V - Low power - Flexible power modes - Miscellaneous: - POR (Power-On Reset) - Audio and video inputs LV-CMOS 1.8 V compatible and LV-CMOS 3.3 V tolerant - ◆ 250 MHz to 1.5 GHz TMDS transmitter operation #### **Applications** 3. - Digital Video Camera (DVC) - Digital Still Camera (DSC) - Portable Multimedia Player (PMP) - Ultra-Mobile Personal Computer (UM PC) Mobile Phone - YCbCr or RGB high-speed video digitizer Home theater amplifier - Blu-ray disc player - AVR and HDMI splitter - MID/tablet - Media box - STB #### **Ordering information** 4. Table 1. **Ordering information** | Type number | Package | | | | | | | | |----------------|---------|-----------------------------------------------------------|----------|--|--|--|--|--| | | Name | Description | Version | | | | | | | TDA19988AET/C1 | TFBGA64 | plastic thin fine-pitch ball grid array package; 64 balls | SOT962-3 | | | | | | # HDMI 1.4a transmitter with HDCP and CEC support Table 1. Ordering information ...continued | Type number | Package | | | | | | | |----------------|---------|--------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Name | Description | Version | | | | | | TDA19988BET/C1 | TFBGA64 | plastic thin fine-pitch ball grid array package;<br>64 balls; without HDCP | SOT962-3 | | | | | | TDA19988AHN/C1 | HVQFN64 | plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 $\times$ 9 $\times$ 0.85 mm | SOT804-4 | | | | | | TDA19988BHN/C1 | HVQFN64 | plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 $\times$ 9 $\times$ 0.85 mm; without HDCP | SOT804-4 | | | | | **HDMI 1.4a transmitter with HDCP and CEC support** # 9 Block diagram (1) The color space converter can be bypassed. The device (TDA19988AHN and TDA19988AET only) can handle HDCP based on 1.4 features. Fig 2. TDA19988 Block diagram **Product data sheet** Rev. 3 21 July 2011 #### **HDMI 1.4a transmitter with HDCP and CEC support** # 6. Pinning information #### 6.1 Pinning ### 6.2 Pin description Table 2. Pin description | Symbol | Pin | Type[1] | Description | |------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACLK | H5 | I | audio clock input | | AP0 | G5 | I | audio port 0 input | | AP1 | F5 | I | audio port 1 input | | AP2 | G6 | I | audio port 2 input | | OSC_IN/AP3 | H6 | I | input connected to the external oscillator circuit or external clock source/audio port 3 input | | HPD | E6 | I | hot plug detect; 5 V tolerant | | EXT_SWING | E7 | 0 | TMDS output swing adjustment; place resistor (R <sub>EXT_SWING</sub> = 10 k $\Omega$ ± 1 %) between this pin and analog ground. | | DSDA | F6 | I/O | DDC-bus data input/output; 5 V tolerant | | DSCL | F7 | I | DDC-bus clock input; 5 V tolerant | | VCLK | D4 | I | input video pixel clock | | HSYNC/HREF | F4 | I | input horizontal synchronization or reference input | | VSYNC/VREF | G4 | I | input vertical synchronization or reference input | | DE/FREF | H4 | I | data enable or field reference input | | CSCL | B5 | I | I <sup>2</sup> C-bus clock input; 1.8 V to 3.3 V tolerant | | CSDA | A5 | I/O | I <sup>2</sup> C-bus data input/output; 1.8 V to 3.3 V tolerant | | INT | B6 | I/O | interrupt HDMI output (open-drain); this pin is used as Dual function pin selectable through I $^2$ C-bus. In calibration mode only this pin is used as input for 10 ms $\pm$ 1 % calibration pulse. In operation mode this pin is used to warn the external microprocessor that a special event has occurred for HDMI or CEC | ### **HDMI 1.4a transmitter with HDCP and CEC support** Table 2. Pin description ...continued | Table 2. | Pili descripti | | | | | | |---------------------------|------------------------|---------------------|------------------------------------------------------------------------------------|--|--|--| | Symbol | Pin | Type <sup>[1]</sup> | Description | | | | | TX0- | E8 | 0 | negative data channel 0 for TMDS output | | | | | TX0+ | D8 | 0 | positive data channel 0 for TMDS output | | | | | TX1- | C8 | 0 | negative data channel 1 for TMDS output | | | | | TX1+ | B8 | 0 | positive data channel 1 for TMDS output | | | | | TX2- | A7 | 0 | negative data channel 2 for TMDS output | | | | | TX2+ | A6 | 0 | positive data channel 2 for TMDS output | | | | | TXC- | G8 | 0 | negative clock channel for TMDS output | | | | | TXC+ | F8 | 0 | positive clock channel for TMDS output | | | | | CEC | H7 | I/O | CEC connection (open-drain) to HDMI connector | | | | | VPA[0] | C1 | I | video port A input bit 0 (LSB) | | | | | VPA[1] | B1 | I | video port A input bit 1 | | | | | VPA[2] | B2 | I | video port A input bit 2 | | | | | VPA[3] | A2 | I | video port A input bit 3 | | | | | VPA[4] | B3 | I | video port A input bit 4 | | | | | VPA[5] | A3 | I | video port A input bit 5 | | | | | VPA[6] | B4 | I | video port A input bit 6 | | | | | VPA[7] | A4 | I | video port A input bit 7 (MSB) | | | | | VPB[0] | E3 | I | video port B input bit 0 (LSB) | | | | | VPB[1] | E2 | I | video port B input bit 1 | | | | | VPB[2] | E1 | I | video port B input bit 2 | | | | | VPB[3] | D1 | I | video port B input bit 3 | | | | | VPB[4] | D2 | I | video port B input bit 4 | | | | | VPB[5] | D3 | I | video port B input bit 5 | | | | | VPB[6] | C2 | I | video port B input bit 6 | | | | | VPB[7] | C3 | I | video port B input bit 7 (MSB) | | | | | VPC[0] | Н3 | ı | video port C input bit 0 (LSB) | | | | | VPC[1] | H2 | ı | video port C input bit 1 | | | | | VPC[2] | G3 | ı | video port C input bit 2 | | | | | VPC[3] | G2 | ı | video port C input bit 3 | | | | | VPC[4] | G1 | ı | video port C input bit 4 | | | | | VPC[5] | F1 | I | video port C input bit 5 | | | | | VPC[6] | F2 | I | video port C input bit 6 | | | | | VPC[7] | F3 | I | video port C input bit 7 (MSB) | | | | | V <sub>DDA(TMDS)(</sub> | <sub>1V8)</sub> A8, C7 | Р | TMDS analog supply voltage (1.8 V) | | | | | V <sub>DDD(IO)(1V8)</sub> | <sub>)</sub> E4 | Р | I/O digital supply voltage (1.8 V) | | | | | V <sub>DDA(PLL)(1V</sub> | <sub>8)</sub> C6 | Р | PLL analog supply voltage (1.8 V), this PLL provides the clock for the serializer | | | | | V <sub>DDA(1V8)</sub> | G7, H8 | Р | analog supply voltage (1.8 V), is used for the serializer and miscellaneous blocks | | | | | $V_{DDDC}$ | E5, D5 | Р | core digital supply voltage (1.8 V) | | | | #### **HDMI 1.4a transmitter with HDCP and CEC support** Table 2. Pin description ... continued | Symbol | Pin | Type[1] | Description | |------------------|----------------------|---------|---------------------------------------------------------------------------| | V <sub>SSD</sub> | B7,<br>C4,<br>C5, H1 | G | digital ground supply voltage, is used for digital core and I/O | | $V_{SSA}$ | D6, D7 | G | analog ground supply voltage, is used for PLL, serializer and transmitter | | n.c. | A1 | | not connected | <sup>[1]</sup> P = power supply, G = ground, I = input, O = output. # 6.3 Pinning ### 6.4 Pin description Table 3. Pin description | Table 3. | riii descripi | .1011 | | | |----------|---------------|---------|--------------------------|---| | Symbol | Pin | Type[1] | Description | l | | VPB[6] | 1 | I | video port B input bit 6 | | | VPB[5] | 2 | I | video port B input bit 5 | | | VPB[4] | 3 | I | video port B input bit 4 | | TDA19988 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. # HDMI 1.4a transmitter with HDCP and CEC support Table 3. Pin description ...continued | Symbol | Pin | Type <sup>[1]</sup> | Description | |---------------------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------| | PCLK | 4 | I | input video pixel clock | | $V_{DDDC}$ | 5 | Р | core digital supply voltage (1.8 V) | | VPB[3] | 6 | I | video port B input bit 3 | | VPB[2] | 7 | I | video port B input bit 2 | | VPB[1] | 8 | I | video port B input bit 1 | | VPB[0] | 9 | I | video port B input bit 0 (LSB) | | VPC[7] | 10 | I | video port C input bit 7 (MSB) | | VPC[6] | 11 | I | video port C input bit 6 | | VPC[5] | 12 | I | video port C input bit 5 | | VPC[4] | 13 | I | video port C input bit 4 | | V <sub>DDD(IO)(1V8)</sub> | 14 | Р | I/O digital supply voltage (1.8 V) | | VPC[3] | 15 | I | video port C input bit 3 | | VPC[2] | 16 | I | video port C input bit 2 | | VPC[1] | 17 | I | video port C input bit 1 | | VPC[0] | 18 | I | video port C input bit 0 LSB) | | VPP | 19 | | to be connected to GND | | DE/FREF | 20 | I | data enable or field reference input | | VSYNC/VREF | 21 | I | input vertical synchronization or reference input | | HSYNC/HREF | 22 | I | input horizontal synchronization or reference input | | ACLK | 23 | I | audio clock input | | AP0 | 24 | I | audio port 0 input | | AP1 | 25 | I | audio port 1 input | | AP2 | 26 | I | audio port 2 input | | OSC_IN/AP3 | 27 | I | input connected to the external oscillator circuit or external clock source/audio port 3 input | | AP4 | 28 | I | audio port 4 input | | $V_{DDDC}$ | 29 | Р | core digital supply voltage (1.8 V) | | CEC | 30 | I/O | CEC connection (open-drain) to HDMI connector | | HPD | 31 | I | hot plug detect; 5 V tolerant | | DSDA | 32 | I/O | DDC-bus data input/output; 5 V tolerant | | DSCL | 33 | I | DDC-bus clock input; 5 V tolerant | | EXT_SWING | 34 | 0 | TMDS output swing adjustment; place resistor (R <sub>EXT_SWING</sub> = 10 k $\Omega$ ± 1 %) between this pin and analog ground. | | V <sub>DDA(1V8)</sub> | 35 | Р | analog supply voltage (1.8 V), is used for parallel-to-serial shift register and miscellaneous blocks | | V <sub>DDA(Tx)(1V8)</sub> | 36 | Р | Tx analog supply voltage (1.8 V) | | TXC- | 37 | 0 | negative clock channel for TMDS output | | TXC+ | 38 | 0 | positive clock channel for TMDS output | | TX0- | 39 | 0 | negative data channel 0 for TMDS output | | TX0+ | 40 | 0 | positive data channel 0 for TMDS output | | V <sub>DDA(Tx)(1V8)</sub> | 41 | Р | Tx analog supply voltage (1.8 V) | | | | | | #### **HDMI 1.4a transmitter with HDCP and CEC support** Table 3. Pin description ...continued | Symbol | Pin | Type <sup>[1]</sup> | Description | |----------------------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TX1- | 42 | 0 | negative data channel 1 for TMDS output | | TX1+ | 43 | 0 | positive data channel 1 for TMDS output | | TX2- | 44 | 0 | negative data channel 2 for TMDS output | | TX2+ | 45 | 0 | positive data channel 2 for TMDS output | | V <sub>DDA(Tx)(1V8)</sub> | 46 | Р | Tx analog supply voltage (1.8 V) | | V <sub>DDA(PLL)(1V8)</sub> | 47 | Р | PLL analog supply voltage (1.8 V), this PLL provides the clock for the serializer $$ | | V <sub>DDA(PLL)(1V8)</sub> | 48 | Р | PLL analog supply voltage (1.8 V), this PLL provides the clock for the serializer | | TEST | 49 | | to be connected to GND | | INT | 50 | I/O | interrupt HDMI output (open-drain); this pin is used as Dual function pin selectable through I $^2$ C-bus. In calibration mode only this pin is used as input for 10 ms $\pm$ 1 % calibration pulse. In operation mode this pin is used to warn the external microprocessor that a special event has occurred for HDMI or CEC | | CSDA | 51 | I/O | I <sup>2</sup> C-bus data input/output; 1.8 V to 3.3 V tolerant | | CSCL | 52 | I | I <sup>2</sup> C-bus clock input; 1.8 V to 3.3 V tolerant | | A0_I2C | 53 | I | I <sup>2</sup> C-bus address LSB bit 0 | | A1_I2C | 54 | I | I <sup>2</sup> C-bus address LSB bit 1 | | $V_{DDD(IO)(1V8)}$ | 55 | Р | I/O digital supply voltage (1.8 V) | | VPA[7] | 56 | I | video port A input bit 7 (MSB) | | VPA[6] | 57 | I | video port A input bit 6 | | VPA[5] | 58 | I | video port A input bit 5 | | VPA[4] | 59 | I | video port A input bit 4) | | VPA[3] | 60 | I | video port A input bit 3 | | VPA[2] | 61 | I | video port A input bit 2 | | VPA[1] | 62 | I | video port A input bit 1 | | VPA[0] | 63 | I | video port A input bit 0 (LSB) | | VPB[7] | 64 | I | video port B input bit 7 (MSB) | | Exposed die pad | - | G | exposed die pad; must be connected to ground | <sup>[1]</sup> P = power supply, G = ground, I = input, O = output. # 7. Functional description TDA19988 is designed to convert digital data (video and audio) provided by Set-Top Boxes (STB), Digital Video Camera (DVC), Digital Still Camera (DSC), Portable Multimedia Player (PMP) or DVD into an HDMI output, connected to HDMI or DVI input of a TV. The video data input formats are: RGB 4:4:4YCbCr 4:4:4 #### **HDMI 1.4a transmitter with HDCP and CEC support** YCbCr 4 : 2 : 2 semi-planar YCbCr 4 : 2 : 2 ITU656-like TDA19988 is able to output HDMI with the formats: RGB 4: 4: 4YCbCr 4: 4: 4YCbCr 4: 2: 2 It can also handle audio formats: - four I<sup>2</sup>S-bus lanes - one S/PDIF lane TDA19988 is also designed to support CEC protocol. For more details about CEC, refer to *HDMI specification 1.4a*. #### 7.1 System clock The system clock section has a PLL serializer. It is a system clock generator which enables the stream produced by the encoder to be transmitted on the HDMI data channel at ten times, or above, the sampling rate. #### 7.2 Video input formatter #### 7.2.1 Description TDA19988 has three video input ports VPA[0] to VPA[7], VPB[0] to VPB[7] and VPC[0] to VPC[7]. TDA19988 can accept any of the following video input modes (see Table 7): - RGB, with 8-bit for each component - YCbCr 4: 4: 4, with 8-bit for each component - YCbCr 4: 2: 2 semi-planar, with up to 12-bit for each component (YCbCr) - YCbCr 4:2:2 ITU656, with up to 12-bit data depth TDA19988 can be set to latch data at either rising or falling edge, or both. #### 7.2.2 Internal assignment All video interfaces can be affected according to application requirements by swapping or allocating the 24-input VP ports to internal 24-video bus by block of 4-bit. #### **HDMI 1.4a transmitter with HDCP and CEC support** Table 4. Internal assignment | Internal assignment | | | | | | | | | | |---------------------|------|-----------------|-----------------------------|---------------------------|--|--|--|--|--| | Internal port | RGB | YCbCr 4 : 4 : 4 | YCbCr 4 : 2 : 2 semi-planar | YCbCr 4 : 2 : 2<br>ITU656 | | | | | | | VP[23] | G[7] | Y[7] | Y[11] | YCbCr[11] | | | | | | | VP[22] | G[6] | Y[6] | Y[10] | YCbCr[10] | | | | | | | VP[21] | G[5] | Y[5] | Y[9] | YCbCr[9] | | | | | | | VP[20] | G[4] | Y[4] | Y[8] | YCbCr[8] | | | | | | | VP[19] | G[3] | Y[3] | Y[7] | YCbCr[7] | | | | | | | VP[18] | G[2] | Y[2] | Y[6] | YCbCr[6] | | | | | | | VP[17] | G[1] | Y[1] | Y[5] | YCbCr[5] | | | | | | | VP[16] | G[0] | Y[0] | Y[4] | YCbCr[4] | | | | | | | VP[15] | B[7] | Cb[7] | Y[3] | YCbCr[3] | | | | | | | VP[14] | B[6] | Cb[6] | Y[2] | YCbCr[2] | | | | | | | VP[13] | B[5] | Cb[5] | Y[1] | YCbCr[1] | | | | | | | VP[12] | B[4] | Cb[4] | Y[0] | YCbCr[0] | | | | | | | VP[11] | B[3] | Cb[3] | CbCr[11] | | | | | | | | VP[10] | B[2] | Cb[2] | CbCr[10] | | | | | | | | VP[9] | B[1] | Cb[1] | CbCr[9] | | | | | | | | VP[8] | B[0] | Cb[0] | CbCr[8] | | | | | | | | VP[7] | R[7] | Cr[7] | CbCr[7] | | | | | | | | VP[6] | R[6] | Cr[6] | CbCr[6] | | | | | | | | VP[5] | R[5] | Cr[5] | CbCr[5] | | | | | | | | VP[4] | R[4] | Cr[4] | CbCr[4] | | | | | | | | VP[3] | R[3] | Cr[3] | CbCr[3] | | | | | | | | VP[2] | R[2] | Cr[2] | CbCr[2] | | | | | | | | VP[1] | R[1] | Cr[1] | CbCr[1] | | | | | | | | VP[0] | R[0] | Cr[0] | CbCr[0] | | | | | | | The device can swap and invert incoming video data using I<sup>2</sup>C-bus registers VIP\_CNTRL\_0, VIP\_CNTRL\_1 and VIP\_CNTRL\_2 to match the expectation of the video processing block. $\underline{\text{Table 5}}$ shows the behavior of SWAP\_A[2:0] of VIP\_CNTRL\_0 register, whose function is to map the 4 MSBs VP[23:20] to incoming video port ### **HDMI 1.4a transmitter with HDCP and CEC support** Table 5. Video input swap to VP[23:20] | External assignment | | SWAP_A[2:0] selector | Internal assignment | | | | | | | | | |---------------------|-------------|----------------------|---------------------|------|----------------|---------------------|-----------------------------|--------|---------------------------|--------|---------------------| | Pin<br>number[1] | Pin<br>name | value | Internal port | RGB | YCbCr<br>4:4:4 | | YCbCr 4 : 2 : 2 semi-planar | | YCbCr 4 : 2 : 2<br>ITU656 | | | | F3 | VPC[7] | 000b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | F2 | VPC[6] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | F1 | VPC[5] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | G1 | VPC[4] | | VP[20] | G[4] | Y[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | G2 | VPC[3] | 001b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | G3 | VPC[2] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | H2 | VPC[1] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | H3 | VPC[0] | | VP[20] | G[4] | Y[4] | $Y_0[8]$ | Y <sub>1</sub> [8] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | C3 | VPB[7] | 010b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | C2 | VPB[6] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | D3 | VPB[5] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | D2 | VPB[4] | | VP[20] | G[4] | Y[4] | $Y_0[8]$ | Y <sub>1</sub> [8] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | D1 | VPB[3] | 011b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | E1 | VPB[2] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | E2 | VPB[1] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | E3 | VPB[0] | | VP[20] | G[4] | Y[4] | $Y_0[8]$ | Y <sub>1</sub> [8] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | A4 | VPA[7] | 100b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | B4 | VPA[6] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | A3 | VPA[5] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | B3 | VPA[4] | | VP[20] | G[4] | Y[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | A2 | VPA[3] | 101b | VP[23] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | B2 | VPA[2] | | VP[22] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | B1 | VPA[1] | | VP[21] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | C1 | VPA[0] | | VP[20] | G[4] | Y[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | <sup>[1]</sup> Only for TFBGA package. In the same way: - SWAP\_B[2:0] is used to map incoming video port to the internal port VP[19:16]. - SWAP\_C[2:0] is used to map incoming video port to the internal port VP[15:12]. - SWAP\_D[2:0] is used to map incoming video port to the internal port VP[11:8]. - SWAP\_E[2:0] is used to map incoming video port to the internal port VP[7:4]. - SWAP\_F[2:0] is used to map incoming video port to the internal port VP[3:0]. The device expects to receive big endian incoming data. However, in cases where the input digital stream to the chip is little endian, the use of the mirror bit of the same register can help to re-order the input bits as described in <u>Table 6</u>. # HDMI 1.4a transmitter with HDCP and CEC support Table 6. TDA19988 input/output capability | Bit setting | Internal port | To be mapped to | |--------------------|---------------|-----------------| | $MIRR\_A = 1$ | VP[23] | VPC[0] | | $SWAP_A[2:0] = 1$ | VP[22] | VPC[1] | | | VP[21] | VPC[2] | | | VP[20] | VPC[3] | | MIRR_B = 1 | VP[19] | VPC[4] | | $SWAP\_B[2:0] = 0$ | VP[18] | VPC[5] | | | VP[17] | VPC[6] | | | VP[16] | VPC[7] | | MIRR_C = 1 | VP[15] | VPB[0] | | $SWAP\_C[2:0] = 3$ | VP[14] | VPB[1] | | | VP[13] | VPB[2] | | | VP[12] | VPB[3] | | MIRR_D = 1 | VP[11] | VPB[4] | | $SWAP\_D[2:0] = 2$ | VP[10] | VPB[5] | | | VP[9] | VPB[6] | | | VP[8] | VPB[7] | | MIRR_E = 1 | VP[7] | VPA[0] | | SWAP_E[2:0] = 5 | VP[6] | VPA[1] | | | VP[5] | VPA[2] | | | VP[4] | VPA[3] | | MIRR_F = 1 | VP[3] | VPA[4] | | $SWAP\_F[2:0] = 4$ | VP[2] | VPA[5] | | | VP[1] | VPA[6] | | | VP[0] | VPA[7] | | | | | **Remark:** Unused input port can be set in 3-state or grounded by using appropriate configuration. HDMI 1.4a transmitter with HDCP and CEC support **NXP Semiconductors** <u>Table 7</u> gives more information concerning input format supported. Table 7. Inputs of video input formatter | Color<br>space | Format | Channels | Sync type | Rising<br>edge | Falling<br>edge | Double<br>edge | Transmission input format | Max. pixel<br>clock<br>(MHz) | Max. input<br>format | Comments | Reference | |----------------|--------|-----------------------------------|-----------|----------------|-----------------|----------------|---------------------------|------------------------------|----------------------|-------------|-----------------| | RGB | 4:4:4 | $3 \times 8$ -bit | external | Χ | | | - | 165 | - | | Section 7.2.3.1 | | | | | | | Χ | | - | 165 | - | | | | | | | embedded | X | | | - | 165 | - | | | | | | | | | Χ | | - | 165 | - | | | | YCbCr | 4:4:4 | $3 \times 8$ -bit | external | Χ | | | - | 165 | - | | Section 7.2.3.2 | | | | | | | X | | - | 165 | - | | | | | | | embedded | X | | | - | 165 | - | | | | | | | | | Χ | | - | 165 | - | | | | YCbCr | 4:2:2 | 2 up to 1 × 12-bit<br>ITU656-like | external | X | | | ITU656-like | 54.054 | 480p/576p | | Section 7.2.3.3 | | | | | | | | | | 148.5 | 720p/1080i | | | | | | | | | X | | ITU656-like | 54.054 | 480p/576p | | | | | | | | | | | | 148.5 | 720p/1080i | | | | | | | | | | Χ | ITU656-like | 74.25 | 720p/1080i | double edge | Section 7.2.3.4 | | | | | embedded | X | | | ITU656-like | 54.054 | 480p/576p | | Section 7.2.3.5 | | | | | | | | | | 148.5 | 720p/1080i | | | | | | | | | Χ | | ITU656-like | 54.054 | 480p/576p | | | | | | | | | | | | 148.5 | 720p/1080i | | | | | | | | | | X | ITU656-like | 74.25 | 720p/1080i | double edge | Section 7.2.3.6 | | | | up to 2 × 12-bit | external | Χ | | | SMPTE293M | 148.5 | 1080p | | Section 7.2.3.7 | | | | semi-planar | | | X | | SMPTE293M | 148.5 | 1080p | | | | | | | embedded | Χ | | | SMPTE293M | 148.5 | 1080p | | Section 7.2.3.8 | | | | | | | Χ | | SMPTE293M | 148.5 | 1080p | | | #### **HDMI 1.4a transmitter with HDCP and CEC support** For all formats, active video windows can be selected using either external DE signal or internal timing generator engine. #### 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) Table 8. RGB (3 $\times$ 8-bit) external synchronization input (rising edge) mapping Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 45h; VIP\_CNTRL\_2 = 01h. | Video port | A | Video port | В | Video port ( | C | Control | | | |------------|-----------|------------|---------------|--------------|---------------|------------|-----------|--| | Pin | RGB 4:4:4 | Pin | RGB 4 : 4 : 4 | Pin | RGB 4 : 4 : 4 | Pin | RGB 4:4:4 | | | VPA[0] | B[0] | VPB[0] | G[0] | VPC[0] | R[0] | HSYNC/HREF | used | | | VPA[1] | B[1] | VPB[1] | G[1] | VPC[1] | R[1] | VSYNC/VREF | used | | | VPA[2] | B[2] | VPB[2] | G[2] | VPC[2] | R[2] | DE/FREF | used | | | VPA[3] | B[3] | VPB[3] | G[3] | VPC[3] | R[3] | | | | | VPA[4] | B[4] | VPB[4] | G[4] | VPC[4] | R[4] | | | | | VPA[5] | B[5] | VPB[5] | G[5] | VPC[5] | R[5] | | | | | VPA[6] | B[6] | VPB[6] | G[6] | VPC[6] | R[6] | | | | | VPA[7] | B[7] | VPB[7] | G[7] | VPC[7] | R[7] | | | | #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.2.3.2 YCbCr 4: 4: 4 external synchronization (rising edge) Table 9. YCbCr 4 : 4 : 4 (3 $\times$ 8-bit) external synchronization input (rising edge) mapping Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 45h; VIP\_CNTRL\_2 = 01h. | Video po | ort A | Video po | ort B | Video po | ort C | Control | | |----------|-------------|----------|-----------------|----------|-----------------|------------|-----------------| | Pin | YCbCr 4:4:4 | Pin | YCbCr 4 : 4 : 4 | Pin | YCbCr 4 : 4 : 4 | Pin | YCbCr 4 : 4 : 4 | | VPA[0] | Cb[0] | VPB[0] | Y[0] | VPC[0] | Cr[0] | HSYNC/HREF | used | | VPA[1] | Cb[1] | VPB[1] | Y[1] | VPC[1] | Cr[1] | VSYNC/VREF | used | | VPA[2] | Cb[2] | VPB[2] | Y[2] | VPC[2] | Cr[2] | DE/FREF | used | | VPA[3] | Cb[3] | VPB[3] | Y[3] | VPC[3] | Cr[3] | | | | VPA[4] | Cb[4] | VPB[4] | Y[4] | VPC[4] | Cr[4] | | | | VPA[5] | Cb[5] | VPB[5] | Y[5] | VPC[5] | Cr[5] | | | | VPA[6] | Cb[6] | VPB[6] | Y[6] | VPC[6] | Cr[6] | | | | VPA[7] | Cb[7] | VPB[7] | Y[7] | VPC[7] | Cr[7] | | | # **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.2.3.3 YCbCr 4:2:2 ITU656-like external synchronization (rising edge) **Table 10. YCbCr 4 : 2 : 2 ITU656-like external synchronization input (rising edge) mapping** Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 00h. | Video p | ort A | | | | Video p | ort B | | | | Control | Control | | |---------|-------------------------------|--------------------|-------|--------------------|---------|--------|---------------------|----------|---------------------|------------|-----------------|--| | Pin | YCbCr 4 : 2 : 2 (ITU656-like) | | | | | YCbCr | 4:2:2( | ITU656-I | ike) | Pin | YCbCr 4 : 2 : 2 | | | VPA[0] | Cb[0] | $Y_0[0]$ | Cr[0] | Y <sub>1</sub> [0] | VPB[0] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | HSYNC/HREF | used | | | VPA[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | VPB[1] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | VSYNC/VREF | used | | | VPA[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | VPB[2] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | DE/FREF | used | | | VPA[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | VPB[3] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | | | | VPA[4] | - | - | - | - | VPB[4] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | | | | VPA[5] | - | - | - | - | VPB[5] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | | | | VPA[6] | - | - | - | - | VPB[6] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | | | | VPA[7] | - | - | - | - | VPB[7] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | | | # **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.2.3.4 YCbCr 4:2:2 ITU656-like external synchronization (double edge) Table 11. YCbCr 4: 2: 2 ITU656-like external synchronization input (double edge) mapping Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 00h. | Video p | ort A | | | | Video p | ort B | | | | Control | | |---------|-------------------------------|--------------------|-------|--------------------|---------|--------|---------------------|--------|---------------------|-----------------|------| | Pin | YCbCr 4 : 2 : 2 (ITU656-like) | | | Pin | YCbCr | 4:2:2 | (ITU656- | like) | Pin | YCbCr 4 : 2 : 2 | | | VPA[0] | Cb[0] | $Y_0[0]$ | Cr[0] | Y <sub>1</sub> [0] | VPB[0] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | HSYNC/HREF | used | | VPA[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | VPB[1] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | VSYNC/VREF | used | | VPA[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | VPB[2] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | DE/FREF | used | | VPA[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | VPB[3] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | | | VPA[4] | - | - | - | - | VPB[4] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | | | VPA[5] | - | - | - | - | VPB[5] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | | | VPA[6] | - | - | - | - | VPB[6] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | | | VPA[7] | - | - | - | - | VPB[7] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | | **TDA19988 NXP Semiconductors** # HDMI 1.4a transmitter with HDCP and CEC support ### 7.2.3.5 YCbCr 4:2:2 ITU656-like embedded synchronization (rising edge) Table 12. YCbCr 4: 2: 2 ITU656-like embedded synchronization input (rising edge) mappings Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 00h. | Video p | ort A | | | | Video p | Video port B | | | | | Control | | |---------|-------|--------------------|----------|--------------------|---------|--------------|---------------------|----------|---------------------|------------|-----------------|--| | Pin | YCbCr | 4:2:2 | (ITU656- | ·like) | Pin | YCbCr | 4:2:2 | (ITU656- | like) | Pin | YCbCr 4 : 2 : 2 | | | VPA[0] | Cb[0] | $Y_0[0]$ | Cr[0] | Y <sub>1</sub> [0] | VPB[0] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | HSYNC/HREF | not used | | | VPA[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | VPB[1] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | VSYNC/VREF | not used | | | VPA[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | VPB[2] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | DE/FREF | not used | | | VPA[3] | Cb[3] | $Y_0[3]$ | Cr[3] | Y <sub>1</sub> [3] | VPB[3] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | | | | VPA[4] | - | - | - | - | VPB[4] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | | | | VPA[5] | - | - | - | - | VPB[5] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | | | | VPA[6] | - | - | - | - | VPB[6] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | | | | VPA[7] | - | - | - | - | VPB[7] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | | | **TDA19988 NXP Semiconductors** 7.2.3.6 YCbCr 4: 2: 2 ITU656-like embedded synchronization (double edge) HDMI 1.4a transmitter with HDCP and CEC support # Table 13. YCbCr 4: 2: 2 ITU656-like embedded synchronization input (double edge) mapping Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 00h. | Video p | ort A | | | | Video p | ort B | | | | Control | | |---------|-------------------------------|--------------------|-------|--------------------|---------|--------|---------------------|--------|---------------------|-----------------|----------| | Pin | YCbCr 4 : 2 : 2 (ITU656-like) | | | Pin | YCbCr | 4:2:2 | (ITU656- | like) | Pin | YCbCr 4 : 2 : 2 | | | VPA[0] | Cb[0] | $Y_0[0]$ | Cr[0] | Y <sub>1</sub> [0] | VPB[0] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | HSYNC/HREF | not used | | VPA[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | VPB[1] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | VSYNC/VREF | not used | | VPA[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | VPB[2] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | DE/FREF | not used | | VPA[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | VPB[3] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | | | VPA[4] | - | - | - | - | VPB[4] | Cb[8] | $Y_0[8]$ | Cr[8] | Y <sub>1</sub> [8] | | | | VPA[5] | - | - | - | - | VPB[5] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | | | VPA[6] | - | - | - | - | VPB[6] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | | | VPA[7] | - | - | - | - | VPB[7] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | | 7.2.3.7 YCbCr 4: 2: 2 semi-planar external synchronization (rising edge) **HDMI 1.4a transmitter with HDCP and CEC support** **Table 14. YCbCr 4 : 2 : 2 semi-planar external synchronization input (rising edge) mapping** Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 14h. | Video p | ort A | | Video port B | | | Video po | ort C | | Control | | |---------|---------------------------------|--------------------|--------------|--------------------------------|---------------------|----------|---------|--------|------------|-----------------| | Pin | Pin YCbCr 4 : 2 : 2 semi-planar | | Pin | YCbCr 4 : 2 : 2<br>semi-planar | | Pin | YCbCr 4 | | Pin | YCbCr 4 : 2 : 2 | | VPA[0] | Y <sub>0</sub> [0] | Y <sub>1</sub> [0] | VPB[0] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | VPC[0] | Cb[4] | Cr[4] | HSYNC/HREF | used | | VPA[1] | Y <sub>0</sub> [1] | Y <sub>1</sub> [1] | VPB[1] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | VPC[1] | Cb[5] | Cr[5] | VSYNC/VREF | used | | VPA[2] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | VPB[2] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | VPC[2] | Cb[6] | Cr[6] | DE/FREF | used | | VPA[3] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | VPB[3] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | VPC[3] | Cb[7] | Cr[7] | | | | VPA[4] | Cb[0] | Cr[0] | VPB[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | VPC[4] | Cb[8] | Cr[8] | | | | VPA[5] | Cb[1] | Cr[1] | VPB[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | VPC[5] | Cb[9] | Cr[9] | | | | VPA[6] | Cb[2] | Cr[2] | VPB[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | VPC[6] | Cb[10] | Cr[10] | | | | VPA[7] | Cb[3] | Cr[3] | VPB[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | VPC[7] | Cb[11] | Cr[11] | | | Fig 12. Pixel encoding YCbCr 4:2:2 semi-planar external input synchronization (rising edge) #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) Table 15. YCbCr 4: 2: 2 semi-planar embedded synchronization input (rising edge) mapping Register VIP\_CNTRL\_0 = 23h; VIP\_CNTRL\_1 = 50h; VIP\_CNTRL\_2 = 14h. | Video p | ort A | | Video p | Video port B | | | ort C | | Control | | |---------|--------------------------------|--------------------|---------|--------------------------------|---------------------|--------|------------------|--------|------------|-----------------| | Pin | YCbCr 4 : 2 : 2<br>semi-planar | | Pin | YCbCr 4 : 2 : 2<br>semi-planar | | Pin | YCbCr<br>semi-pl | | Pin | YCbCr 4 : 2 : 2 | | VPA[0] | Y <sub>0</sub> [0] | Y <sub>1</sub> [0] | VPB[0] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | VPC[0] | Cb[4] | Cr[4] | HSYNC/HREF | not used | | VPA[1] | Y <sub>0</sub> [1] | Y <sub>1</sub> [1] | VPB[1] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | VPC[1] | Cb[5] | Cr[5] | VSYNC/VREF | not used | | VPA[2] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | VPB[2] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | VPC[2] | Cb[6] | Cr[6] | DE/FREF | not used | | VPA[3] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | VPB[3] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | VPC[3] | Cb[7] | Cr[7] | | | | VPA[4] | Cb[0] | Cr[0] | VPB[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | VPC[4] | Cb[8] | Cr[8] | | | | VPA[5] | Cb[1] | Cr[1] | VPB[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | VPC[5] | Cb[9] | Cr[9] | | | | VPA[6] | Cb[2] | Cr[2] | VPB[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | VPC[6] | Cb[10] | Cr[10] | | | | VPA[7] | Cb[3] | Cr[3] | VPB[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | VPC[7] | Cb[11] | Cr[11] | | | #### 7.2.4 Synchronization TDA19988 can be synchronized with extraction of the sync information from embedded sync (SAV/EAV) codes inside the video stream or with external HSYNC/VSYNC inputs. #### 7.2.4.1 Timing extraction generator Synchronization signals can be extracted from Start Active Video (SAV) and End Active Video (EAV) in case of embedded synchronization in the data stream. Synchronization signals can be embedded or external. #### 7.2.4.2 Data enable generator TDA19988 contains a Data Enable (DE) generator; this can generate an internal DE signal for a system which does not provide one. # 7.3 Input and output video format Thanks to the flexible video input formatter, TDA19988 can accept a large range of input formats. This flexibility allows TDA19988 to be compatible with the maximum possible number of audio/video processors. Moreover, these input formats may be changed in many ways (color space converter, upsampler, downsampler) before it is transmitted across the HDMI link. Table 16 gives the possible inputs and outputs. # **HDMI 1.4a transmitter with HDCP and CEC support** | Input | | | Output | | | |-------------|--------|--------------------------|-------------|--------|--------------------| | Color space | Format | Channels | Color space | Format | Channels | | RGB | 4:4:4 | $3 \times 8$ -bit | RGB | 4:4:4 | $3 \times 8$ -bit | | | | | YCbCr | 4:4:4 | 3 × 8-bit | | | | | YCbCr | 4:2:2 | $2 \times 12$ -bit | | YCbCr | 4:4:4 | $3 \times 8$ -bit | RGB | 4:4:4 | $3 \times 8$ -bit | | | | | YCbCr | 4:4:4 | $3 \times 8$ -bit | | | | | YCbCr | 4:2:2 | $2 \times 12$ -bit | | YCbCr | 4:2:2 | up to $2 \times 12$ -bit | RGB | 4:4:4 | $3 \times 8$ -bit | | | | semi-planar | YCbCr | 4:4:4 | $3 \times 8$ -bit | | | | | YCbCr | 4:2:2 | 2 × 12-bit | | YCbCr | 4:2:2 | up to $1 \times 12$ -bit | RGB | 4:4:4 | 3 × 8-bit | | | | ITU656 | YCbCr | 4:4:4 | $3 \times 8$ -bit | | | | | YCbCr | 4:2:2 | 2 × 12-bit | Table 16. Use of color space converter, upsampler and downsampler #### 7.4 Upsampler The incoming YCbCr 4:2:2 ( $2\times12$ -bit) data stream format may be upsampled into YCbCr 4:4:4 ( $3\times8$ -bit) data stream by repeating or linearly interpolating the chrominance pixels. #### 7.5 Color space converter The color space converter is used to convert input video data from one type to another color space (e.g. RGB to YCbCr and YCbCr to RGB). This block can be bypassed and each coefficient is programmable via the I<sup>2</sup>C-bus register. $$\begin{bmatrix} Y \backslash G \\ Cr \backslash R \\ Cb \backslash B \end{bmatrix} = \begin{bmatrix} C_{11} & C_{12} & C_{13} \\ C_{21} & C_{22} & C_{23} \\ C_{31} & C_{32} & C_{33} \end{bmatrix} \times \begin{bmatrix} Y \\ R / Cr \\ B / Cb \end{bmatrix} + \begin{bmatrix} Oin_{G/Y} \\ Oin_{R/Cr} \\ Oin_{B/Cb} \end{bmatrix} + \begin{bmatrix} Oout_{Y \backslash G} \\ Oout_{Cr \backslash R} \\ Oout_{Cb \backslash B} \end{bmatrix}$$ (1) #### 7.6 Gamut-related metadata Gamut-related metadata is an enhanced colorimetry beyond the default standard with higher definition colorimetries. Profile P0 is supported, which means that only one packet per video field is sent. #### Examples: - xvYCC601 (IEC 61966-2-4 SD) (using YCbCr) - xvYCC709 (IEC 61966-2-4 HD) (using YCbCr) - AdobeYCC601 (IEC 61966-2-5) (using YCbCr) - AdobeRGB (IEC 61966-2-5) (using RGB) Remark: Gamut-related metadata is an HDMI 1.4a feature. #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.7 Downsampler This block works only with YCbCr input format; the filters downsample the Cb and Cr signals by a factor of 2. A delay is added on the Y channel, which corresponds to the pipeline delay of the filters, to put the Y channel in phase with the Cb-Cr channel. #### 7.8 Audio input format TDA19988 is compatible with the following audio features described in the "HDMI specification 1.4a": - S/PDIF - I<sup>2</sup>S-bus up to four stereo channels (depending on package) TDA19988 can carry audio in I<sup>2</sup>S-bus format (one stereo to four stereo channels) or in S/PDIF format through audio pins named AP1, AP2, AP3 and AP4 (depending on package). S/PDIF or I<sup>2</sup>S-bus format can be selected via the I<sup>2</sup>C-bus. Only one audio format can be used at a time: either S/PDIF or I<sup>2</sup>S-bus. Table 17 shows the audio port allocation and Section 7.8.3 gives more details. Table 17. Audio port configuration | Audio port | Input configuration | Input configuration | | | | | | | | |------------|---------------------|----------------------------------|--|--|--|--|--|--|--| | | S/PDIF | l <sup>2</sup> S-bus | | | | | | | | | AP0 | - | WS (word select) | | | | | | | | | AP1 | S/PDIF input | I <sup>2</sup> S-bus channel 0 | | | | | | | | | AP2 | S/PDIF input | I <sup>2</sup> S-bus channel 1 | | | | | | | | | AP3[1] | | I <sup>2</sup> S-bus channel 2 | | | | | | | | | AP4[1] | | I <sup>2</sup> S-bus channel 3 | | | | | | | | | ACLK | - | SCK (I <sup>2</sup> S-bus clock) | | | | | | | | <sup>[1]</sup> Depending on package. All audio ports are LV-CMOS 1.8 V compatible and LV-CMOS 3.3 V tolerant. It is possible to deactivate unused ports via $I^2C$ -bus with ENA\_AP register on page 00h for both audio and clock inputs. #### 7.8.1 S/PDIF In this format TDA19988 supports 2-channel uncompressed PCM data (IEC 60958) layout 0, or compressed bit stream (Dolby Digital, DTS, AC3 etc.) layout 1. Only one S/PDIF input can be used at the same time. The selection is done by register. TDA19988 is able to recover the original clock from the S/PDIF signal (no need of external clock). In addition, it can also use an external clock to decode the S/PDIF signal. ## 7.8.2 I<sup>2</sup>S-bus There are $2 \times I^2S$ -bus or $4 \times I^2S$ -bus (depending on package) stereo input, which enables 4 or 8 (depending on package) PCM channels to be carried. The $I^2S$ -bus input interface receives an $I^2S$ -bus signal including serial data, word select and serial clock. Typical waveforms for the I<sup>2</sup>S-bus signals at 64f<sub>s</sub> are given by Figure 14. #### **HDMI 1.4a transmitter with HDCP and CEC support** The $I^2S$ -bus input interface can receive up to 24-bit wide audio samples via the serial data input with a clock frequency of at least 32 times the input sample frequency $f_s$ . Audio samples with a precision better than 24-bit are truncated to 24-bit. If the input clock has a frequency of $32f_{\rm s}$ , only 16-bit audio-samples can be received. In this case, the 8 LSBs will be set to 0. If the input clock has a frequency of $64f_{\rm s}$ and is left justified or Philips, the audio word is truncated to 24-bit format and other bits padded with zeros. If the input clock has a frequency of $64f_{\rm s}$ and is right justified, audio sample size has to be specified via software drivers. The serial data signal carries the serial baseband audio data, sample by sample left/right interleaved. The word select signal indicates whether left or right channel information is transferred over the serial data line. #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.8.3 Audio port internal assignment The aim of the internal audio input assignment is to internally map any of the incoming data from the audio port AP1, AP2 to S/PDIF internal ports by setting the appropriate $I^2C$ -bus register. #### 7.9 Power management TDA19988 HDMI and CEC cores can be independently powered down by the I<sup>2</sup>C-bus register. In Standby mode all activities are reduced by switching off all PLLs, HDMI and CEC cores and disconnecting the biasing structure of the output stage. TDA19988 has a very low power consumption, which is suitable for portable applications. Table 18 gives the typical power consumption of the device in different configurations. Table 18. TDA19988 typical power consumption in different configurations | Typical power | Configuration | Comment | | | |---------------|---------------------------------------------------------------|----------------------------------------------------------------------------------|--|--| | 18 μW | Standby mode: | default configuration: after power-up; PLLs | | | | | <ul> <li>I<sup>2</sup>C-bus ON</li> </ul> | HDMI and CEC cores are OFF; can be switched ON via I <sup>2</sup> C-bus register | | | | | <ul> <li>HDMI interruption (HPD,<br/>RxSense only)</li> </ul> | | | | | 0.9 mW | Sleep mode without CEC: | no sink connected; CEC is OFF | | | | | <ul> <li>HDMI interruption (HPD,<br/>RxSense only)</li> </ul> | | | | | 1.3 mW | Sleep mode with CEC: | no sink connected; CEC is ON | | | | | <ul> <li>HDMI interruption (HPD,<br/>RxSense only)</li> </ul> | | | | | | <ul> <li>CEC interruption</li> </ul> | | | | | 60 mW | Operation mode: | sink connected; 30 % activity on video input | | | | | <ul> <li>Video format 720p/1080i</li> </ul> | ports | | | | | <ul> <li>Video input RGB 24-bit</li> </ul> | | | | | 95 mW | Full speed mode: | 30 % activity on video input ports | | | | | <ul> <li>Video format 1080p</li> </ul> | | | | | | <ul> <li>Video input RGB 24-bit</li> </ul> | | | | In both Standby and Sleep modes, all video and audio pins are equivalent to high-impedance. #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.10 Interrupt controller Pin INT is used to alert the system microcontroller that a critical event concerning the HDMI or CEC has occurred. The software provided with the device read a status register (I<sup>2</sup>C-bus) to determine which block between HDMI and CEC has caused the interruption before processing it. Some of theses interrupts are maskable. The interrupt types are described in Table 19. Table 19. Interruptions | Table 10: Interruption | | | | |------------------------|----------------|-------------------------------------------|------------------| | Interrupt domain | Interrupt name | Definition | Maskable feature | | HDCP | r0 | r0 = R'0 check done | maskable | | | pj | pj = P'j check fails | | | | sha-1 | V = V' check success | | | | bstatus | bstatus available | | | | bcaps | bcaps available | | | | tO | error in HDCP state machine | | | HPD | hpd | transition on HPD input | maskable | | RxSense | rx_sense | transition on RxSense | maskable | | Interrupt | sw_intsoftware | test purpose (output an interrupt signal) | maskable | | EDID | edid_block_rd | EDID block read finished | maskable | | CEC | cec_int | CEC message received | not maskable | #### 7.10.1 Hot plug/unplug detect The Hot Plug Detect (HPD) pin is 5 V input tolerant. The HPD signal, when asserted, tells the transmitter that the receiver is connected. When changing from LOW-to-HIGH, TDA19988 has to read the EDID of the receiver in order to select video format that the receiver can handle. #### 7.10.2 Receiver sensitivity TDA19988 has the capability to sense the receiver connectivity and working behavior. This feature (RxSense) detects the presence of the 50 $\Omega$ pull-up resistor R<sub>T</sub> on the TMDS clock channel of the downstream side. #### **HDMI 1.4a transmitter with HDCP and CEC support** As long as the receiver is connected to the transmitter and powered-up, bit RXS\_FIL is set to logic 1. As soon as the cable is unplugged or receiver side powered off (assuming in this case that $V_{CC}$ is switched off), the RxSense generates an interrupt inside TDA19988, changing the value of bit RXS\_FIL to logic 0 (See <u>Table 20</u>). This allows the application to stop sending unnecessary video content. This feature is very useful when the receiver recovers from an off-state and does not generate a HPD transition HIGH-to-LOW-to-HIGH. In this particular case, RxSense will generate an interrupt so that the chip restarts sending video. Table 20. Receiver detection according to averaged terminal voltage | Average voltage (Vinp_rxs + Vinn_rxs) / 2 | bit RXS_FIL: receiver powered on | bit RXS_FIL: receiver powered off | |-------------------------------------------|----------------------------------|-----------------------------------| | $V \ge 1.2 \ V$ | 1 | 0 | | 0.7 V < V < 1.2 V | undefined | 0 | | V ≤ 0.7 V | 0 | 0 | **Remark:** According to the HDMI specification, only the HPD interrupt allows the application to read the EDID. The RxSense interrupt is not mandatory to initialize the EDID reading procedure. #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.11 HDCP processing (TDA19988AHN and TDA19988AET only) #### 7.11.1 High-bandwidth digital content protection TDA19988AHN and TDA19988AET contain an HDCP function, which encrypts the transmitted stream content (both video and audio). This function can be enabled and disabled via the I<sup>2</sup>C-bus. The keys are stored internally in OTP non-volatile memory for maximum security. #### 7.11.1.1 Repeater function TDA19988AHN and TDA19988AET can be used in a repeater device according to the *HDCP specification, Rev 1.4.* TDA19988AHN and TDA19988AET are able to store the KSV list of a maximum of 127 devices in a register memory. #### 7.11.1.2 SHA-1 To deal with repeater, a SHA-1 calculation is performed by the transmitter and by the downstream repeater. For security purposes and in order to relieve the microcontroller, the SHA-1 has been implemented within TDA19988. This calculation is worked out after the transmitter has loaded the KSV list (see *HDCP* specification, *Rev 1.4*). If SHA-1 calculated by transmitter equals the SHA-1 calculated by repeater, then an interrupt is sent. #### 7.12 CEC TDA19988 with its embedded CEC block provides a complete solution to enable Consumer Electronic Control (CEC) in product (DSC, DVC, PMP, UM PC). This eliminates the need of any additional device to handle this feature thus improving BOM (Bill Of Materials). CEC capability allows AV products (CEC enable) to communicate together over the home appliance network which could be controlled using only one remote control. The CEC block manages low level transactions (compliant to CEC timing specification) over the one bidirectional line. It translates CEC protocol in I<sup>2</sup>C-bus for the host processor and vice versa. It manages CEC message reception and transmission compliant to CEC protocol and provides the message to the system microcontroller (host processor). For power consumption optimization purpose CEC could be enabled or disabled through I<sup>2</sup>C-bus register. The following sections describe CEC: - Features - Clocking scheme #### 7.12.1 Features - · Receive and transmit CEC messages to host processor - · Supports multiple CEC logical addresses - Supports CEC messages up to 16 bytes long - Programmable retry count - · Comprehensive arbitration and collision handling #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.12.2 Clock CEC clock must be running in Sleep mode (with CEC) to wake up TDA19988 using CEC specific message as described in "HDMI specification 1.4a". CEC module can be clocked using: - External clock: - 12 MHz crystal $\pm$ 1 %. - Internal clock: - FRO (Free Running Oscillator). FRO frequency varies and in the range from 12.64 MHz to 12.9 MHz. See Figure 17. CEC operates normally (i.e. matches the timing requested CEC specification) if and only if its clock frequency is set to 12 MHz. Calibration procedure is completely handled by the software delivered together with the device, it has the following steps: - Host processor set TDA19988 in calibration mode - Host processor generates a negative pulse of 10 ms ± 1 % on INT pin - Host processor deselects the calibration mode when it is completed, the chip is ready to operate CEC clock calibration must be performed at each power-up and each time TDA19988 moves from Standby or Sleep (without CEC) state to normal operating mode. Non successful calibration will lead to CEC signal not matching timings specification; as a consequence, CEC will not be functional. #### 7.12.3 CEC interrupt Pin INT is used by TDA19988 to warn the host processor that HDMI or CEC events (CEC message is available to read) have occurred. Software interrupt status register reads determine which block between HDMI or CEC has raised the interruption before processing it. #### **HDMI 1.4a transmitter with HDCP and CEC support** #### 7.13 HDMI core #### 7.13.1 Pixel repetition To transmit video formats with pixel rates below 25 megasamples per second or to increase the number of audio sample packets in each frame, TDA19988 allows pixel repetition to increase the transmitted pixel clock. Pixel repetition factor can be adjusted from 1 to 10. #### 7.13.2 DDC-bus channel The DDC-bus pins DSDA and DSCL are 5 V tolerant and can work at standard mode (100 kHz). The DDC-bus is used as a master interface when reading the EDID. When the device is power-off, DSDA and DSCL ports: - · become in high-impedance - can withstand 5 V from the sink #### **7.14 E-EDID** #### 7.14.1 E-EDID reading As a master interface for the EDID process, the DDC-bus is compliant with the I<sup>2</sup>C-bus specification and has the possibility of repeat/start condition to enable quick access to the EDID content, as well as the possibility of reading a large EDID (with the use of segment pointer). TDA19988 has a whole I<sup>2</sup>C-bus (page 09h) dedicated to the EDID where one block (128 bytes) can be stored. The block can be read by the system microcontroller to determine the supported video and audio format of the downstream site. **Remark:** When the block is read by TDA19988, it generates an interrupt to warn the main processor that the chip is ready to transmit the content. Once the content is read out by the main processor, it can allow other blocks to be read if required. #### 7.14.2 HDMI and DVI receiver discrimination This information is located in the E-EDID receiver part, in the 'vendor-specific data block' within the first CEA EDID timing extension. If the 24-bit IEEE Registration Identifier contains the value 00 0C03h, then the receiver will support HDMI, otherwise the device will be treated as a DVI device. However, even through TDA19988 have directly access to that information, it is the task of the host processor to ask to switch from DVI to HDMI mode. # 8. I<sup>2</sup>C-bus interface and register definitions #### 8.1 I<sup>2</sup>C-bus protocol The I<sup>2</sup>C-bus pins CSDA and CSCL are 1.8 V and 3.3 V tolerant. Both Fast mode (400 kHz) and Standard mode (100 kHz) are supported. #### **HDMI 1.4a transmitter with HDCP and CEC support** The registers of TDA19988 can be accessed via the I<sup>2</sup>C-bus. All registers are R/W except for those which are confidential. HDMI and CEC cores I<sup>2</sup>C-bus addresses are given in Table 21 and Table 22. Table 21. HDMI core I<sup>2</sup>C-bus address | HDMI core address | | | | | | | | |-------------------|----|----|----|----|------|------|-----| | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W | | 1 | 1 | 1 | 0 | 0 | X[1] | X[1] | 0/1 | <sup>[1]</sup> X can be selected for HVQFN package. X is set to 0 for TFBGA package Table 22. CEC core l<sup>2</sup>C-bus address | CEC core address | | | | | | | | |------------------|----|----|----|----|------|------|-----| | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W | | 0 | 1 | 1 | 0 | 1 | X[1] | X[1] | 0/1 | <sup>[1]</sup> X can be selected for HVQFN package. X is set to 0 for TFBGA package For read access, the master writes the address of TDA19988 HDMI or CEC core, and the subaddress to access the specific register and then the data. #### 8.2 Memory page management The I<sup>2</sup>C-bus memory is split into several pages for HDMI core only, and the selection between pages is made with common register CURPAGE\_ADR. It is only necessary to write in this register once to change the current page. So multiple read or write operations in the same page need a write register CURPAGE\_ADR once at the beginning. The following memory pages are available for TDA19988: - Page 00h: general control - Page 02h: PLL settings - Page 09h: EDID control page - Page 10h: information frames and packets - Page 11h: audio settings and content info packets - Page 12h: HDCP (TDA19988AHN and TDA19988AET only) and OTP - Page 13h: gamut-related metadata packets The CEC core does not need memory page mechanism due to its reduced number of registers. #### 8.3 ID version The ID version readable via I<sup>2</sup>C-bus is defined by the concatenation of VERSION\_MSB and VERSION registers. The ID version value is 212h. **HDMI 1.4a transmitter with HDCP and CEC support** #### 8.4 Clock stretching Clock stretching pauses a transaction by holding the CSCL line LOW. The transaction cannot continue until the line is released HIGH again. For example: on the byte level, a device may be able to receive bytes of data at a fast rate, but needs more time to store a received byte or prepare another byte to be transmitted. Slaves can then hold the CSCL line LOW after reception and acknowledgment of a byte to force the master into a wait state until the slave is ready for the next byte transfer; see Table 31. Clock stretching must be supported by I<sup>2</sup>C-bus master especially when CEC feature of TDA19988 is used. If CEC feature of TDA19988 is not used, I<sup>2</sup>C-bus master does not need to support clock stretching. # 9. Input format In <u>Table 23</u> the port VPA has been mapped to $C_b$ (YCbCr space)/B (RGB space), VPB has been mapped to Y (YCbCr space)/G (RGB space) and VPC has been mapped to Cr (YCbCr space)/R (RGB space). Table 23. Input format L: recommend tied to LOW voltage, e.g. ground | | | 0 / 0 0 | | | | | | | | |-------------------|------------|---------|-------|---------------------------|---------------------|--------------------------|---------------------|--------|---------------------| | Input pins Signal | | RGB | YCbCr | | | | | | | | | | 4:4:4 | 4:4:4 | 4:4:4 4:2:2 (semi-planar) | | 4 : 2 : 2 (ITU 656-like) | | | | | Video port | A | ' | | ' | | | | | | | VPA[0] | Cb[0]/B[0] | B[0] | Cb[0] | Y <sub>0</sub> [0] | Y <sub>1</sub> [0] | Cb[0] | Y <sub>0</sub> [0] | Cr[0] | Y <sub>1</sub> [0] | | VPA[1] | Cb[1]/B[1] | B[1] | Cb[1] | Y <sub>0</sub> [1] | Y <sub>1</sub> [1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | | VPA[2] | Cb[2]/B[2] | B[2] | Cb[2] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | | VPA[3] | Cb[3]/B[3] | B[3] | Cb[3] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | | VPA[4] | Cb[4]/B[4] | B[4] | Cb[4] | Cb[0] | Cr[0] | L | L | L | L | | VPA[5] | Cb[5]/B[5] | B[5] | Cb[5] | Cb[1] | Cr[1] | L | L | L | L | | VPA[6] | Cb[6]/B[6] | B[6] | Cb[6] | Cb[2] | Cr[2] | L | L | L | L | | VPA[7] | Cb[7]/B[7] | B[7] | Cb[7] | Cb[3] | Cr[3] | L | L | L | L | | Video port l | В | | | | | | | | | | VPB[0] | Y[0]/G[0] | G[0] | Y[0] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VPB[1] | Y[1]/G[1] | G[1] | Y[1] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VPB[2] | Y[2]/G[2] | G[2] | Y[2] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VPB[3] | Y[3]/G[3] | G[3] | Y[3] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VPB[4] | Y[4]/G[4] | G[4] | Y[4] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VPB[5] | Y[5]/G[5] | G[5] | Y[5] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VPB[6] | Y[6]/G[6] | G[6] | Y[6] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VPB[7] | Y[7]/G[7] | G[7] | Y[7] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | | | | | | | | | | | # **HDMI 1.4a transmitter with HDCP and CEC support** **Table 23.** Input format ...continued L: recommend tied to LOW voltage, e.g. ground | Input pins | Signal | RGB | YCbCr | | | | | | | |------------|------------|-------|-------|---------------------------|--------|--------------------------|---|---|---| | | | 4:4:4 | 4:4:4 | 4:4:4 4:2:2 (semi-planar) | | 4 : 2 : 2 (ITU 656-like) | | | | | Video port | C | | ' | | | | | | | | VPC[0] | Cr[0]/R[0] | R[0] | Cr[0] | Cb[4] | Cr[4] | L | L | L | L | | VPC[1] | Cr[1]/R[1] | R[1] | Cr[1] | Cb[5] | Cr[5] | L | L | L | L | | VPC[2] | Cr[2]/R[2] | R[2] | Cr[2] | Cb[6] | Cr[6] | L | L | L | L | | VPC[3] | Cr[3]/R[3] | R[3] | Cr[3] | Cb[7] | Cr[7] | L | L | L | L | | VPC[4] | Cr[4]/R[4] | R[4] | Cr[4] | Cb[8] | Cr[8] | L | L | L | L | | VPC[5] | Cr[5]/R[5] | R[5] | Cr[5] | Cb[9] | Cr[9] | L | L | L | L | | VPC[6] | Cr[6]/R[6] | R[6] | Cr[6] | Cb[10] | Cr[10] | L | L | L | L | | VPC[7] | Cr[7]/R[7] | R[7] | Cr[7] | Cb[11] | Cr[11] | L | L | L | L | # 9.1 Timing parameters for video supported TDA19988 supports all EIA/CEA-861B standards and ATSC video formats. Table 24. Timing parameters for EIA/CEA-861B | EIA/CEA-861B<br>Video code | Format | V frequency<br>(Hz) | H total | V total | H frequency<br>(kHz) | Pixel<br>frequency<br>(MHz) | Pixel repetition | |----------------------------|-----------------|---------------------|---------|---------|----------------------|-----------------------------|------------------| | 59.94 Hz systems | | | | | | | | | 1 (VGA) | $640\times480p$ | 59.9401 | 800 | 525 | 31.469 | 25.175 | 1 | | 2, 3 | 720 × 480p | 59.9401 | 858 | 525 | 31.469 | 27.000 | 1 | | 4 | 1280 × 720p | 59.9401 | 1650 | 750 | 44.955 | 74.175 | 1 | | 5 | 1920 × 1080i | 59.9401 | 2200 | 1125 | 33.716 | 74.175 | 1 | | 6, 7 (NTSC) | 1440 × 480i | 59.9401 | 1716 | 525 | 15.734 | 27.000 | 2 | | 16 | 1920 × 1080p | 60.000 | 2200 | 1125 | 67.432 | 148.350 | 1 | | 60 Hz systems | | | | | | | | | 1 (VGA) | 640 × 480p | 60.000 | 800 | 525 | 31.500 | 25.200 | 1 | | 2, 3 | 720 × 480p | 60.000 | 858 | 525 | 31.500 | 27.027 | 1 | | 4 | 1280 × 720p | 60.000 | 1650 | 750 | 45.000 | 74.250 | 1 | | 5 | 1920 × 1080i | 60.000 | 2200 | 1125 | 33.750 | 74.250 | 1 | | 6, 7 (NTSC) | 1440 × 480i | 60.000 | 1716 | 525 | 15.750 | 27.027 | 2 | | 16 | 1920 × 1080p | 60.000 | 2200 | 1125 | 67.500 | 148.50 | 1 | | 50 Hz systems | | | | | | | | | 17, 18 | 720 × 576p | 50.000 | 864 | 625 | 31.250 | 27.000 | 1 | | 19 | 1280 × 720p | 50.000 | 1980 | 750 | 37.500 | 74.250 | 1 | | 20 | 1920 × 1080i | 50.000 | 2640 | 1125 | 28.125 | 74.250 | 1 | | 21, 22 (PAL) | 1440 × 576i | 50.000 | 1728 | 625 | 15.625 | 27.000 | 2 | | 31 | 1920 × 1080p | 50.000 | 2640 | 1125 | 56.250 | 148.50 | 1 | | Various systems | | | | | | | | | 32 | 1920 × 1080p | 23.976 | 2750 | 1125 | 26.973 | 74.175824 | 1 | | 32 | 1920 × 1080p | 24 | 2750 | 1125 | 27 | 74.25 | 1 | TDA19988 All information provided in this document is subject to legal disclaimers. #### **HDMI 1.4a transmitter with HDCP and CEC support** Table 24. Timing parameters for EIA/CEA-861B ...continued | EIA/CEA-861B<br>Video code | Format | V frequency<br>(Hz) | H total | V total | H frequency<br>(kHz) | Pixel<br>frequency<br>(MHz) | Pixel repetition | |----------------------------|-------------------|---------------------|---------|---------|----------------------|-----------------------------|------------------| | 33 | $1920\times1080p$ | 25 | 2640 | 1125 | 28.125 | 74.25 | 1 | | 34 | 1920 × 1080p | 29.97 | 2200 | 1125 | 33.716 | 74.175824 | 1 | | 34 | 1920 × 1080p | 30 | 2200 | 1125 | 33.75 | 74.25 | 1 | TDA19988 support other video formats, so software implementation can be considered on request. #### 9.2 Timing parameters for PC standards supported TDA19988 can support all major PC Standards up to 165 MHz. Table 25. Timing parameters for PC standards below 165 MHz | Standard | Format | V frequency<br>(Hz) | H total | V total | H frequency<br>(kHz) | Pixel frequency (MHz) | Pixel repetition | |----------------|-----------------|---------------------|---------|---------|----------------------|-----------------------|------------------| | 0.31M3 | $640\times480p$ | 59.940 | 800 | 525 | 31.469 | 25.175 | - | | VGA | 640 × 480p | 72.809 | 832 | 520 | 37.861 | 31.500 | - | | | 640 × 480p | 75.000 | 840 | 500 | 37.500 | 31.500 | - | | | 640 × 480p | 85.008 | 832 | 509 | 43.269 | 36.000 | - | | 0.48M3 | $800\times600p$ | 60.317 | 1056 | 628 | 37.879 | 40.000 | - | | SVGA | 800 × 600p | 72.188 | 1040 | 666 | 48.077 | 50.000 | - | | | 800 × 600p | 75.000 | 1056 | 625 | 46.875 | 49.500 | - | | | 800 × 600p | 85.061 | 1048 | 631 | 53.674 | 56.250 | - | | 0.79M3 | 1024 × 768p | 60.004 | 1344 | 806 | 48.363 | 65.000 | - | | XGA | 1024 × 768p | 70.069 | 1328 | 806 | 56.476 | 75.000 | - | | | 1024 × 768p | 75.029 | 1312 | 800 | 60.023 | 78.750 | - | | 1.31M4<br>SXGA | 1280 × 1024p | 60.020 | 1688 | 1066 | 63.981 | 108.000 | - | | VDMTREV | 1600 × 1200p | 60.000 | 2160 | 1250 | 75.000 | 162.000 | - | For other PC video formats in the range from VGA to 1600 $\times$ 1200 at 60 Hz implementation can be considered on request. ### 9.3 Primary 3D video formats Table 26. 3D video formats timing supported | Resolution | 3D transmission type | |----------------------------------------|------------------------------------------------------| | $1280\times720p$ at 59.94 Hz and 60 Hz | (Frame Packing, Side-by-Side (Half)), Top-and-Bottom | | 1280 × 720p at 50 Hz | (Frame Packing, Side-by-Side (Half)), Top-and-Bottom | | 1280 × 720p at 23.98 Hz and 24 Hz | Frame Packing | | 1280 × 720p at 29.97 Hz and 30 Hz | Frame Packing | | 1920 × 1080i at 59.94 Hz and 60 Hz | Side-by-Side (Half) | | 1920 × 1080i at 50 Hz | Side-by-Side (Half) | | 1920 × 1080p at 23.98 Hz and 24 Hz | Side-by-Side (Half), Top-and-Bottom | TDA19988 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. ### **HDMI 1.4a transmitter with HDCP and CEC support** Table 26. 3D video formats timing supported ...continued | Resolution | 3D transmission type | |-----------------------------------------|----------------------| | $1920\times1080p$ at 29.97 Hz and 30 Hz | Top-and-Bottom | | $1920\times1080p$ at 59.94 Hz and 60 Hz | Top-and-Bottom | | 1920 × 1080p at 50 Hz | Top-and-Bottom | TDA19988 support other 3D video formats, so software implementation can be considered on request. # 10. Limiting values Table 27. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------|------------------------------------|--------------------------|-----------------|------|------| | V <sub>DDA(TMDS)(1V8)</sub> | TMDS analog supply voltage (1.8 V) | | -0.5 | +2.5 | V | | V <sub>DDA(PLL)(1V8)</sub> | PLL analog supply voltage (1.8 V) | | -0.5 | +2.5 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | -0.5 | +2.5 | V | | V <sub>DDD(IO)(1V8)</sub> | I/O digital supply voltage (1.8 V) | | -0.5 | +2.5 | V | | $V_{DDDC}$ | core digital supply voltage | | -0.5 | +2.5 | V | | $\Delta V_{DD}$ | supply voltage difference | | -2 | +2 | V | | V <sub>IO</sub> | input/output voltage | 3.3 V tolerant I/O | -0.3 | +3.6 | V | | | | 5 V tolerant I/O | -0.3 | +5.5 | V | | V <sub>ESD</sub> | electrostatic discharge voltage | EIA/JESD22-A114 (HBM) | <u>[1]</u> –2.5 | +2.5 | kV | | | | EIA/JESD22-C101-C (FCDM) | <u>[2]</u> –1 | +1 | kV | <sup>[1]</sup> On TMDS outputs. ### 11. Thermal characteristics Table 28. Thermal characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------------------------|-----------------------------|-----|------|------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air; JEDEC 4L board | - | 56.9 | - | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | - | 15.1 | - | K/W | | T <sub>stg</sub> | storage temperature | | - | - | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -20 | - | +85 | °C | | Tj | junction temperature | | - | - | +125 | °C | <sup>[2]</sup> It withstands class III of JEDEC classification. ### **HDMI 1.4a transmitter with HDCP and CEC support** ### 12. Static characteristics Table 29. Supplies $T_{amb} = -20$ °C to +85 °C; without HDCP; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------------|---------------------------------------------|------------------------|------------|-----|------|-----|---------| | $V_{DDDC}$ | core digital supply voltage | | <u>[1]</u> | 1.7 | 1.8 | 1.9 | V | | V <sub>DDA(TMDS)(1V8)</sub> | TMDS analog supply voltage (1.8 V) | | | 1.7 | 1.8 | 1.9 | V | | V <sub>DDA(PLL)(1V8)</sub> | PLL analog supply voltage (1.8 V) | | | 1.7 | 1.8 | 1.9 | V | | V <sub>DDA(1V8)</sub> | analog supply voltage (1.8 V) | | | 1.7 | 1.8 | 1.9 | V | | $V_{DDD(IO)(1V8)}$ | I/O digital supply voltage (1.8 V) | | | 1.7 | 1.8 | 1.9 | V | | I <sub>DDA(sum)(1V8)</sub> | sum analog supply current (1.8 V) | 720p60 | [2] | - | 13 | 16 | mA | | | | 1080p60 | [2] | - | 23 | 27 | mA | | I <sub>DDA(PLL)(1V8)</sub> | PLL analog supply current (1.8 V) | | [2] | - | 6 | 8 | mA | | I <sub>DDD(IO)(1V8)</sub> | input/output digital supply current (1.8 V) | | [2] | - | 0.06 | 0.1 | mA | | I <sub>DDDC(1V8)</sub> | core digital supply current (1.8 V) | 720p60 | [2] | - | 26 | 29 | mΑ | | | | 1080p60 | [2] | - | 40 | 42 | mΑ | | P <sub>cons</sub> | power consumption | 720p60 | [3] | - | 60 | 75 | mW | | | | 1080p60 | [3] | - | 95 | 115 | mW | | | | 1080p60 | [4] | - | - | 146 | mW | | | | Sleep mode with CEC | | - | 1.3 | - | mW | | | | Sleep mode without CEC | | - | 0.9 | - | mW | | | | Standby mode | | - | 18 | - | $\mu W$ | | P <sub>tot</sub> | total power dissipation | | [2] | - | 172 | - | mW | | | | | [2] | - | 207 | - | mW | <sup>[1]</sup> See <u>Table 7</u>. Table 30. Digital inputs and outputs $T_{amb} = -20$ °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|----------------------------------------------|--------------------------------------------------------------------|-----------|------------|---------------|----------------------| | | lerant CMOS 1.8 V and CMO<br>PC[n], VCLK, DE | S 3.3 V tolerant digital input pins I | HSYNC, VS | SYNC, APn, | ACLK, VPA | .[n], | | $V_{IL}$ | LOW-level input voltage | - | - | - | 0.75 | V | | $V_{IH}$ | HIGH-level input voltage | - | 1.4 | - | - | V | | I <sub>IL</sub> | LOW-level input current | | -2 | - | +2 | μΑ | | I <sub>IH</sub> | HIGH-level input current | | -2 | - | +2 | μΑ | | Ci | input capacitance | | - | 4.5 | - | pF | | 5 V tolera | nt input pin HPD | | | | | | | $V_{IL}$ | LOW-level input voltage | - | - | - | 0.8 | V | | $V_{IH}$ | HIGH-level input voltage | - | 2 | - | - | V | | C <sub>i</sub> | input capacitance | | - | 4.5 | - | pF | | TDA19988 | | All information provided in this document is subject to legal disc | laimers. | | © NXP B.V. 20 | 11. All rights reser | <sup>[2]</sup> Full RGB input 24-bit 30 % activity on video ports, HDMI RGB output, HDCP (TDA19988AHN and TDA19988AET only) enable. <sup>[3]</sup> Full RGB input 24-bit 30 % activity on video ports, HDMI RGB output, HDCP (TDA19988AHN and TDA19988AET only) disable. <sup>[4]</sup> Full YCbCr input 24-bit 30 % activity on video ports, HDMI RGB output, HDCP (TDA19988AHN and TDA19988AET only) enable. ### **HDMI 1.4a transmitter with HDCP and CEC support** Table 30. Digital inputs and outputs ...continued $T_{amb} = -20$ °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------------|------------------------------------------------|----------|-----|------|------| | <b>CMOS 1.8 V</b> | and CMOS 3.3 V tolerant | digital input/output pin INT | | | | | | $V_{IL}$ | LOW-level input voltage | - | - | - | 0.85 | V | | $V_{IH}$ | HIGH-level input voltage | - | 1.4 | - | - | V | | $V_{OL}$ | LOW-level output voltage | $C_L = 10 \text{ pF}; I_{OL} = 2 \text{ mA}$ | - | - | 0.4 | V | | 5 V tolerant | master bus: DDC-bus pins | s DSDA, DSCL[1] | | | | | | $V_{OL}$ | LOW-level output voltage | | - | - | 0.4 | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 1.5 | V | | $V_{IH}$ | HIGH-level input voltage | | 3.0 | - | - | V | | 1.8 V to 3.3 | V tolerant slave bus: I <sup>2</sup> C-b | us input/output pins CSCL, CSDA[1 | <u>l</u> | | | | | $V_{OL}$ | LOW-level output voltage | | - | - | 0.4 | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 0.85 | V | | $V_{IH}$ | HIGH-level input voltage | | 1.4 | - | - | V | | CEC input/o | output <sup>[2]</sup> pin | | | | | | | $V_{OL}$ | LOW-level output voltage | | - | - | 0.4 | V | | $V_{OH}$ | HIGH-level output voltage | | 2.5 | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.8 | V | | $V_{IH}$ | HIGH-level input voltage | | 2.0 | - | - | V | | TMDS outpr | ut pins: TX0-, TX0+, TX1-, | TX1+, TX2-, TX2+, TXC- and TXC+ | | | | | | $V_{O(dif)}$ | differential output voltage | $R_{EXT\_SWING} = 10 \text{ k}\Omega \pm 1 \%$ | 420 | 500 | 580 | mV | <sup>[1]</sup> See Section 7.1 and refer to the $\ell$ -C-bus specification version 2.1 (document order number 9398 393 40011). # 13. Dynamic characteristics Table 31. Timing characteristics $T_{amb} = -20$ °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | |----------------------------|-------------------------------------------------------------------------------|----------------------|------------|-----|-----|-----|------|--| | Clock input: | Clock input: pin VCLK | | | | | | | | | f <sub>clk(max)</sub> | maximum clock frequency | - | | 165 | - | - | MHz | | | t <sub>su(D)</sub> | data input set-up time | see Figure 19 and 20 | | 1.5 | - | - | ns | | | $t_{h(D)}$ | data input hold time | see Figure 19 and 20 | | 0.7 | - | - | ns | | | $\delta_{\text{clk}}$ | clock duty cycle | | <u>[1]</u> | 30 | 50 | 70 | % | | | f <sub>clk</sub> | clock frequency | CEC | | - | 12 | - | MHz | | | Clock input: | pin ACLK | | | | | | | | | t <sub>su(D)</sub> | data input set-up time | | | 3 | - | - | ns | | | t <sub>h(D)</sub> | data input hold time | | | 0.7 | - | - | ns | | | DDC-bus: pi | DDC-bus: pins DSDA, DSCL (5 V tolerant) master bus[2] | | | | | | | | | f <sub>SCL</sub> | SCL frequency | Standard mode | | - | - | 100 | kHz | | | C <sub>i</sub> | capacitance for each I/O pin | | | - | 7 | - | pF | | | I <sup>2</sup> C-bus: pins | I <sup>2</sup> C-bus: pins CSCL, CSDA (5 V tolerant) slave bus <sup>[2]</sup> | | | | | | | | Product data sheet Rev. 3 — 21 July 2011 39 of 54 <sup>[2]</sup> For information, input hysteresis is normally supplied by the microprocessor input circuit: in this circumstance, external hysteresis circuitry is not needed. ### **HDMI 1.4a transmitter with HDCP and CEC support** Table 31. Timing characteristics ...continued $T_{amb} = -20$ °C to +85 °C; unless otherwise specified. | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | - | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------|------------------|------|-----|-----|------| | Fast mode 400 $t_{stretch}$ stretch time CEC - 80 - CEC input/output[3] $t_r$ rise time 10 % to 90 % 50 $t_f$ fall time 10 % to 90 % 2 TMDS output pins: TXC- and TXC+ $t_{clk(max)}$ maximum clock frequency on the TMDS link 165 TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | f <sub>SCL</sub> | SCL frequency | Standard mode | - | - | 100 | kHz | | CEC input/output[3] $t_r \qquad \text{rise time} \qquad 10 \% \text{ to } 90 \% \qquad - \qquad - \qquad 50 \\ t_f \qquad \text{fall time} \qquad 10 \% \text{ to } 90 \% \qquad - \qquad - \qquad 2 \\ \hline \text{TMDS output pins: TXC- and TXC+} \\ f_{\text{clk(max)}} \qquad \text{maximum clock frequency} \qquad \text{on the TMDS link} \qquad 165 \qquad - \qquad - \\ \hline \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{maximum clock frequency} \qquad \text{on the TMDS link} \qquad 165 \qquad - \qquad - \\ \hline \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad \text{TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+} \\ f_{\text{clk(max)}} \qquad TMDS output pins: TX0-, TX0+, TX1-, TX1-, TX1+, TX2-, TX1-, TX$ | | | Fast mode | - | - | 400 | kHz | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | t <sub>stretch</sub> | stretch time | CEC | - | 80 | - | μS | | t <sub>f</sub> fall time 10 % to 90 % 2 TMDS output pins: TXC- and TXC+ f <sub>clk(max)</sub> maximum clock frequency on the TMDS link 165 TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | CEC input/output[3] | | | | | | | | TMDS output pins: TXC- and TXC+ f <sub>clk(max)</sub> maximum clock frequency on the TMDS link 165 TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | t <sub>r</sub> | rise time | 10 % to 90 % | - | - | 50 | μS | | f <sub>clk(max)</sub> maximum clock frequency on the TMDS link 165 TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | t <sub>f</sub> | fall time | 10 % to 90 % | - | - | 2 | μS | | TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | TMDS outp | TMDS output pins: TXC- and TXC+ | | | | | | | 105 | f <sub>clk(max)</sub> | maximum clock frequency | on the TMDS link | 165 | - | - | MHz | | f <sub>clk(max)</sub> maximum clock frequency 1.65 | TMDS output pins: TX0-, TX0+, TX1-, TX1+, TX2- and TX2+ | | | | | | | | | f <sub>clk(max)</sub> | maximum clock frequency | | 1.65 | - | - | GHz | - [1] $\delta_{clk} = t_{clk(H)} / (t_{clk(H)} + t_{clk(L)}).$ - [2] See Section 7.1 and refer to the PC-bus specification version 2.1 (document order number 9398 393 40011). - [3] For details about CEC electrical specification, see HDMI specification 1.4a. # **HDMI 1.4a transmitter with HDCP and CEC support** # 14. Application information #### 14.1 Transmitter connection with external world <u>Figure 21</u> and <u>Figure 22</u> refer to a simple receiver application. However, TDA19988 can be part of a repeater application as described in *"HDMI specification 1.4a"*. **HDMI 1.4a transmitter with HDCP and CEC support** #### **HDMI 1.4a transmitter with HDCP and CEC support** # 15. Package outline Fig 23. Package outline SOT962-3 (TFBGA64) A19988 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. #### **HDMI 1.4a transmitter with HDCP and CEC support** Fig 24. Package outline SOT804-4 (HVQFN64) A19988 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. ### **HDMI 1.4a transmitter with HDCP and CEC support** ## 16. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". ### 16.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ### 16.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - · Lead-free soldering versus SnPb soldering #### 16.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities TDA19988 ### 16.4 Reflow soldering Key characteristics in reflow soldering are: Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 25</u>) than a SnPb process, thus reducing the process window **HDMI 1.4a transmitter with HDCP and CEC support** - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 32 and 33 Table 32. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | hickness (mm) Package reflow temperature (°C) Volume (mm³) | | |------------------------|-------------------------------------------------------------|-------| | | | | | | < 350 | ≥ 350 | | < 2.5 | 235 | 220 | | ≥ 2.5 | 220 | 220 | Table 33. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 25. ### **HDMI 1.4a transmitter with HDCP and CEC support** For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". # 17. Abbreviations Table 34. Abbreviations | Acronym | Description | |---------|---------------------------------------| | AC3 | Active Coding-3 | | ACP | Audio Content Protection | | ACR | Audio Clock Recovery | | ATSC | Advanced Television Systems Committee | | AV | Audio Video | | AVR | Audio Video Recorder | | BOM | Bill Of Materials | | CEA | Consumer Electronics Association | | CEC | Consumer Electronics Control | | CTS/N | Clock Time Stamp integer divider | | DDC | Display Data Channel | | DDR | Double Data Rate | | DE | Data Enable | | DSC | Digital Still Camera | | DTS | Digital Transmission System | | DVC | Digital Video Camera | | DVD | Digital Versatile Disc | | DVI | Digital Visual Interface | | EAV | End Active Video | ## **HDMI 1.4a transmitter with HDCP and CEC support** Table 34. Abbreviations ... continued | Table of the Property | The state of s | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Acronym | Description | | EDID | Extended Display Identification Data | | E-EDID | Enhanced Extended Display Identification Data | | EIA | Electronic Industries Alliance | | FCDM | Field Charged Device Model | | FIFO | First In, First Out | | FREF | Field REFerence | | FRO | Free Running Oscillator | | НВМ | Human Body Model | | HDCP | High-bandwidth Digital Content Protection | | HDMI | High-Definition Multimedia Interface | | HPD | Hot Plug Detection | | HREF | Horizontal REFerence | | HSYNC | Horizontal SYNChronization | | KSV | Key Selection Vector | | LSB | Least Significant Bit | | LV-CMOS | Low Voltage Complementary Metal-Oxide Semiconductor | | MID | Mobile Internet Device | | MSB | Most Significant Bit | | OTP | One Time Programming | | PC | Personal Computer | | PCM | Pulse Code Modulation | | PLL | Phase-Locked Loop | | PMP | Portable Multimedia Player | | POR | Power-On Reset | | RGB | R = red, G = green, B = blue | | SAV | Start Active Video | | SDR | Single Data Rate | | SHA-1 | Secure Hash Algorithm | | SMPTE | Society of Motion Picture and Television Engineers | | S/PDIF | Sony/Philips Digital Interface | | STB | Set-Top Box | | TMDS | Transition Minimized Differential Signalling | | Tx | Transmitter | | UM PC | Ultra-Mobile Personal Computer | | UXGA60 | Ultra Extended Graphics Array | | VHREF | Vertical Horizontal REFerence | | VREF | Vertical REFerence | | VSYNC | Vertical SYNChronization | | YCbCr | Y = luminance, Cb = Chroma component blue, Cr = Chroma component red | | WS | Word Select | | | | # HDMI 1.4a transmitter with HDCP and CEC support # 18. Revision history #### Table 35. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |----------------|-------------------------------------------------------------------|----------------------|---------------|--------------|--| | TDA19988 v.3 | 20110721 | Product data sheet | - | TDA19988 v.2 | | | Modifications: | • Section 1: up | odated | | | | | | <ul> <li>Section 2: up</li> </ul> | odated | | | | | | <ul> <li>Section 3: up</li> </ul> | odated | | | | | | <ul><li>Section 7.11: updated</li><li>Figure 1: updated</li></ul> | | | | | | | | | | | | | | • <u>Table 27</u> : updated | | | | | | | • <u>Table 30</u> : updated | | | | | | | • <u>Table 31</u> : upo | dated | | | | | TDA19988 v.2 | 20110601 | Product data sheet | - | TDA19988 v.1 | | | TDA19988 v.1 | 20110304 | Objective data sheet | - | - | | ### **HDMI 1.4a transmitter with HDCP and CEC support** ### 19. Legal information #### 19.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 19.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 19.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. TDA19988 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. # HDMI 1.4a transmitter with HDCP and CEC support Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. # 19.4 Licenses #### Purchase of NXP ICs with HDMI technology Use of an NXP IC with HDMI technology in equipment that complies with the HDMI standard requires a license from HDMI Licensing LLC, 1060 E. Arques Avenue Suite 100, Sunnyvale CA 94085, USA, e-mail: admin@hdmi.org. #### 19.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ### 20. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> # HDMI 1.4a transmitter with HDCP and CEC support # 21. Tables | Table 11 Table 12 Table 13 | Ordering information | downsampler | |-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Table 15 | synchronization input (rising edge) mapping22<br>5. YCbCr 4 : 2 : 2 semi-planar embedded | Table 33. Lead-free process (from J-STD-020C) 4 Table 34. Abbreviations | | Table 16 | synchronization input (rising edge) mapping23 5. Use of color space converter, upsampler and | Table 35. Revision history | | 22. F | igures | | | Fig 11. Fig 12. Fig 13. Fig 14. Fig 15. Fig 16. Fig 17. Fig 18. | TDA19988 high-level block diagram | single-edge clock mode | # HDMI 1.4a transmitter with HDCP and CEC support # 23. Contents | 1 General description 1 7.10.2 Receiver sensitivity 28 2 Features and benefits 2 7.11 HDCP processing (TDA19988AHN and TDA19988AHN and TDA19988AHT) 3 Applications 3 7.11.1.1 HBCP processing (TDA19988AHN and TDA19988AHN and TDA19988AHN and TDA19988AHT) 5 Block diagram 5 7.11.1.2 HBCP processing (TDA19988AHN and TDA19988AHN and TDA19988AHN and TDA19988AHT) 6 Pinning information 6 7.11.1.2 SHA-1 30 6 Pinning information 6 7.12.1.1 SHA-1 30 6.3 Pinning information 6 7.12.2.1 CEC 30 6.3 Pinning information 8 7.12.3 CEC interrupt 31 6.4 Pin description 10 7.13.1 Pinctional description 10 7.13.2 DDC-bus channel 32 7.1 System clock 11 7.14.2 E-EDID 2.2 Pinctional description 32 Pinctional description 32 Pinctional description 32 <th< th=""><th></th><th></th><th></th><th></th><th></th><th></th></th<> | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------|-----|--------|--------------------------------------|----| | 3 | 1 | General description | . 1 | | | 28 | | A | 2 | Features and benefits | . 2 | 7.11 | | | | 4 Ordering information 3 7.11.1.1 Repeater function 30 5 Block diagram 5 7.11.1.2 SHA-1 30 6 Pinning information 6 7.12.1 CEC 30 6.1 Pinning 6 7.12.1 Features 30 6.2 Pin description 8 7.12.2 Clock 31 6.3 Pinning 8 7.12.3 CEC interrupt 31 6.4 Pin description 8 7.13.1 Pixel repetition 32 6.4 Pin description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.1 Pixel repetition 32 7.2 Video input format mapping 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.2 E-EDID reading 32 7.2.3.1 Pixel format mappings 15 8 Pixel-bus protocol 32 8.1 Pixel-bus pr | 3 | Applications | . 3 | 7 44 4 | | | | 5 Block diagram 5 7.111.12 SHA-1 30 6 Pinning information 6 7.12.1 CEC 30 6.1 Pinning 6 7.12.1 Features 30 6.2 Pin description 6 7.12.1 Features 30 6.3 Pinning 8 7.12.2 Clock 31 6.4 Pin description 8 7.13 HDMI core 32 6.4 Pin description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.2 DIC-bus channel 32 7.2 Video input formatter 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.2 E-EDID reading 32 7.2.2.1 Internal assignment 11 7.14.2 E-EDID reading 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization 8.1 17 C-bus protocol 32 7.2.3.2 YCbCr 4 : 2 : 2 ITU656-like e | 4 | Ordering information | . 3 | | | | | 6 Pinning information. 6 7.12 CEC 30 6.1 Pinning 6 7.12.1 Features. 30 6.2 Pin description 6 7.12.2 Clock 31 6.3 Pinning 8 7.12.3 CEC interrupt. 31 6.4 Pin description 8 7.13.1 HDM core. 32 7 Functional description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.2 DDC-bus channel. 32 7.2 Video input formater 11 7.14.2 E-EDID 32 7.2.1 Description 11 7.14.2 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.2 E-EDID reading 32 7.2.3 Input format mappings 15 8 PC-bus interface and register definitions. 32 7.2.3.1 RGB 4 · 4 · 4 external synchronization 8.1 I.2C-bus protocool. 32 <t< td=""><td>5</td><td></td><td></td><td></td><td></td><td></td></t<> | 5 | | | | | | | 6.1 Pinning 6 7.12.1 Features 30 6.2 Pin description 6 7.12.2 Clock 31 6.3 Pinning 8 7.12.3 CEC interrupt 31 6.4 Pin description 8 7.13 HDMI core 32 7 Functional description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.2 DDC-bus channel 32 7.2 Video input formatter 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.3.1 RGB 4.4: 4 external synchronization 8.1 PC-bus interface and register definitions 32 7.2.3.2 YCbCr 4: 2: 2: ITU656-like external synchronization (fising edge) 17 8.4 Clock stretching 33 7.2.3.5 YCbCr 4: 2: 2: | - | | | | | | | 6.2 Pin description 6 7.12.2 Clock 31 6.3 Pinning 8 7.12.3 CEC Interrupt 31 6.4 Pin description 8 7.13 HDMI core 32 7 Functional description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.2 DDC-bus channel 32 7.2 Video input formatter 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.2 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.1 E-EDID reading 32 7.2.3 Input format mappings 15 8 IPC-bus interface and register definitions. 32 7.2.3.1 RGB 4: 4: 4 external synchronization 8.1 IPC-bus interface and register definitions. 32 7.2.3.2 YCbCr 4: 2: 2: ITU656-like external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.4 YCbCr 4: 2: 2: ITU656-like external synchron | - | _ | | | | | | 6.3 Pinning 8 7.12.3 CEC interrupt. 31 6.4 Pin description 8 7.13 HDMI core 32 7 Functional description 10 7.13.1 Pixel repetition 32 7.2 Video input formatter 11 7.14.2 E-EDID 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.2.1 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4: 4: 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4: 2: 2 ITU656-like external synchronization (fising edge) 17 8.4 Clock stretching 34 7.2.3.5 YCbCr 4: 2: 2 ITU656-like external synchronization (double edge) 19 Iming parameters for video supported 35 7.2.3.6 YCbCr 4: 2: 2 Semi-planar external synchronization (rising edge) 20 10 Limiting values 37 7.2.3.8 YCbCr 4: 2: 2 Semi-planar external synchronization (rising edge) 22 | - | | | | | | | 6.4 Pin description 8 7.13 HDMI core 32 7 Functional description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.14.2 E-EDID 32 7.2 Video input formatter 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.1 E-EDID reading 32 7.2.3 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 19 17 17 18 17 17 <td></td> <td></td> <td></td> <td></td> <td></td> <td></td> | | | | | | | | 7 Functional description 10 7.13.1 Pixel repetition 32 7.1 System clock 11 7.13.2 DDC-bus channel 32 7.2 Video input formatter 11 7.14.1 E-EDID 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.2 HDMI and DVI receiver discrimination 32 7.2.3 Input format mappings 15 8 P2C-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCDCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Input format 34 7.2.3.4 YCDCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 19 1 Timing parameters for video supported 36 7.2.3.5 YCDCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 20 1 Iminity parameters for PC standards supported 36 7.2.3.6 <t< td=""><td></td><td></td><td></td><td></td><td></td><td></td></t<> | | | | | | | | 7.1 System clock 11 7.13.2 DDC-bus channel. 32 7.2 Video input formatter 11 7.14.1 E-EDID. 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.2 HDMI and DVI receiver discrimination 32 7.2.3.1 RGB 4: 4: 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4: 4: 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4: 2: 2 ITU656-like external synchronization (double edge) 18 9.1 Timing parameters for video supported 35 7.2.3.5 YCbCr 4: 2: 2 ITU656-like embedded synchronization (fising edge) 20 17 17 17 17 17 18 18 19.1 Timing parameters for video supported 35 35 36 36 37 36 36 36 37 37 37 37 37 37 37 37 | _ | | | | | | | 7.2 Video input formatter 11 7.14 E-EDID 32 7.2.1 Description 11 7.14.1 E-EDID reading 32 7.2.2 Internal assignment 11 7.14.2 HDMI and DVI receiver discrimination 32 7.2.3.1 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 2 : 2 ITU656-like external synchronization (fising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (fising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (fising edge) 19 9.2 Timing parameters for VCb standards supported 36 7.2.3.5 YCbCr 4 : 2 : 2 Semi-planar external synchronization (fising edge) 20 10 Limiting values 37 7.2.3.8 YCbCr 4 : 2 : 2 Semi-planar embedded synchronization (fising edge) 21 11 | | | | _ | | | | 7.2.1 Description 11 7.14.1 F.EDID reading 32 7.2.2 Internal assignment 11 7.14.2 HDMI and DVI receiver discrimination 32 7.2.3 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 4 : 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (fising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 9.2 Timing parameters for PC standards supported 36 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 20 10 Limiting values 37 7.2.3.6 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 21 11 Thermal characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 21 11 Thermal characteristics 37 7.2.4.2 Data enable generator 23 14 Application information 42 7.2.4.2 Data en | | | | 7.14 | | | | 7.2.2 Internal assignment 11 7.14.2 HDMI and DVI receiver discrimination 32 7.2.3 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 4 : 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 18 9.1 Input format 34 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 Input format 34 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 19 Timing parameters for video supported 35 7.2.3.6 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 21 Thermal characteristics 37 7.2.3.7 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 21 11 Thermal characteristics 37 7.2.4.2 Synchronization (rising edge) 22 13 Dynamic ch | | | | 7.14.1 | | | | 7.2.3 Input format mappings 15 8 IPC-bus interface and register definitions 32 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (fising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (fising edge) 19 Yiming parameters for video supported 36 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (double edge) 19 Primary 3D video formats 36 7.2.3.6 YCbCr 4 : 2 : 2 semi-planar external synchronization (fising edge) 21 11 Thermal characteristics 37 7.2.3.7 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (fising edge) 21 11 Thermal characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (fising edge) 23 14 Application information 42 7.2.4.1 | | | | 7.14.2 | HDMI and DVI receiver discrimination | 32 | | 7.2.3.1 RGB 4 : 4 : 4 external synchronization (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 4 : 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 19 Timing parameters for PC standards supported 36 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 19 9.3 Primary 3D video formats 36 7.2.3.6 YCbCr 4 : 2 : 2 Semi-planar external synchronization (rising edge) 21 11 Thermal characteristics 37 7.2.3.7 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 21 12 Static characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 14.1 Transmitter connection with external world | | | | 8 | | | | (rising edge) 16 8.2 Memory page management 33 7.2.3.2 YCbCr 4 : 4 : 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 17 Timing parameters for video supported 35 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 20 10 Limiting values 37 7.2.3.7 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (double edge) 21 11 Thermal characteristics 37 7.2.3.8 YCbCr 4 : 2 : 2 Semi-planar external synchronization (rising edge) 21 12 Static characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 | _ | | | | <del>-</del> | | | 7.2.3.2 YCbCr 4 : 4 : 4 external synchronization (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 19 11 Timing parameters for video supported 36 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 20 10 Limiting values 37 7.2.3.7 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 21 11 Thermal characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 22 13 Dynamic characteristics 39 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing parameters for PC standards supported 36 36 36 7.2.3.6 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 21 11 Thermal characteristics 38 | | | 16 | - | | | | (rising edge) 17 8.4 Clock stretching 34 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Input format 34 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 9.2 Timing parameters for video supported 35 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (fising edge) 20 10 Limiting values 37 7.2.3.7 YCbCr 4 : 2 : 2 Semi-planar external synchronization (fising edge) 21 11 Thermal characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar external synchronization (fising edge) 22 13 Dynamic characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (fising edge) 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 14.1 Transmitter connection with external world 42 7.2.4.2.1 Data enable generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16.1 Introductio | 7.2.3.2 | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | | _ | | | | 7.2.3.3 YCbCr 4 : 2 : 2 ITU656-like external synchronization (rising edge) 18 9.1 Timing parameters for video supported 35 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 19 19 11 11 11 11 36 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 11 12 12 12 11 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 12 | | | 17 | | | | | Synchronization (rising edge) 18 9.1 Timing parameters for video supported 35 | 7.2.3.3 | | | 9 | | | | 7.2.3.4 YCbCr 4 : 2 : 2 ITU656-like external synchronization (double edge) 19 36 Timing parameters for PC standards supported 36 7.2.3.5 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (rising edge) 20 10 Limiting values 37 7.2.3.6 YCbCr 4 : 2 : 2 ITU656-like embedded synchronization (double edge) 21 11 Thermal characteristics 37 7.2.3.7 YCbCr 4 : 2 : 2 semi-planar external synchronization (rising edge) 22 13 Dynamic characteristics 38 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 14.1 Transmitter connection with external world 42 7.2.4.2.2 Data enable generator 23 15 Package outline 43 7.2.4.2.1 Upsampler 24 16.1 Introduction to soldering 45 7.4 Upsampler 24 16.1 Wave and reflow soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related | | | 18 | | | | | synchronization (double edge) 19 supported 36 7.2.3.5 YCbCr 4: 2: 2 ITU656-like embedded synchronization (rising edge) 20 10 Limiting values 37 7.2.3.6 YCbCr 4: 2: 2 ITU656-like embedded synchronization (double edge) 21 11 Thermal characteristics 37 7.2.3.7 YCbCr 4: 2: 2 semi-planar external synchronization (rising edge) 22 13 Dynamic characteristics 38 7.2.3.8 YCbCr 4: 2: 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.3.8 YCbCr 4: 2: 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.3.8 YCbCr 4: 2: 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.3.8 YCbCr 4: 2: 2 semi-planar embedded synchronization 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator | 7.2.3.4 | YCbCr 4:2:2 ITU656-like external | | - | • | 00 | | 7.2.3.5 YCbCr 4: 2: 2 ITU656-like embedded synchronization (rising edge). 20 10 Limiting values. 37 7.2.3.6 YCbCr 4: 2: 2 ITU656-like embedded synchronization (double edge). 21 11 Thermal characteristics. 37 7.2.3.7 YCbCr 4: 2: 2 semi-planar external synchronization (rising edge). 22 13 Dynamic characteristics. 38 7.2.3.8 YCbCr 4: 2: 2 semi-planar embedded synchronization (rising edge). 23 14.1 Transmitter connection with external world. 42 7.2.4 Synchronization (rising edge). 23 14.1 Transmitter connection with external world. 42 7.2.4.1 Timing extraction generator. 23 15 Package outline. 43 7.2.4.2 Data enable generator. 23 16 Soldering of SMD packages. 45 7.3 Input and output video format. 23 16.2 Wave and reflow soldering. 45 7.5 Color space converter. 24 16.2 Wave soldering. 45 7.6 Gamut-related metadata. 24 16.4 Reflow soldering. 4 | | synchronization (double edge) | 19 | 0.2 | | 36 | | Synchronization (rising edge) 20 10 | 7.2.3.5 | YCbCr 4:2:2 ITU656-like embedded | | 9.3 | | | | Thermal characteristics 37 37 37 37 37 37 37 3 | | synchronization (rising edge) | 20 | | | | | 12 Static characteristics 38 Synchronization (rising edge) 22 13 Dynamic characteristics 39 Synchronization (rising edge) 22 13 Dynamic characteristics 39 Synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 42 43 Synchronization 23 44 Transmitter connection with external world 42 43 44 44 45 45 45 45 45 | 7.2.3.6 | | | | _ | | | synchronization (rising edge) 22 13 Dynamic characteristics 39 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.4 Synchronization 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16 Soldering of SMD packages 45 7.3 Input and output video format 23 16.1 Introduction to soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.2 Definitions 50 | | | 21 | | | | | 7.2.3.8 YCbCr 4 : 2 : 2 semi-planar embedded synchronization (rising edge) 23 14.1 Application information 42 7.2.4 Synchronization 23 14.1 Transmitter connection with external world 42 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16 Soldering of SMD packages 45 7.3 Input and output video format 23 16.1 Introduction to soldering 45 7.4 Upsampler 24 16.2 Wave and reflow soldering 45 7.5 Color space converter 24 16.3 Wave soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.9 Power management 27 19.2 Definitions 50 | 7.2.3.7 | | | | | | | synchronization (rising edge) 23 14.1 Transmitter connection with external world 42 7.2.4 Synchronization 23 world 42 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16 Soldering of SMD packages 45 7.3 Input and output video format 23 16.1 Introduction to soldering 45 7.4 Upsampler 24 16.2 Wave and reflow soldering 45 7.5 Color space converter 24 16.3 Wave soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 | | | 22 | 13 | <del>-</del> | | | 7.2.4 Synchronization 23 world 42 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16 Soldering of SMD packages 45 7.3 Input and output video format 23 16.1 Introduction to soldering 45 7.4 Upsampler 24 16.1 Introduction to soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 <td< td=""><td>7.2.3.8</td><td></td><td></td><td>14</td><td>Application information</td><td>42</td></td<> | 7.2.3.8 | | | 14 | Application information | 42 | | 7.2.4.1 Timing extraction generator 23 15 Package outline 43 7.2.4.2 Data enable generator 23 16 Soldering of SMD packages 45 7.3 Input and output video format 23 16.1 Introduction to soldering 45 7.4 Upsampler 24 16.1 Introduction to soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 | 4 | | | 14.1 | Transmitter connection with external | | | 7.2.4.2 Data enable generator 23 15 Package outline 43 7.3 Input and output video format 23 16 Soldering of SMD packages 45 7.4 Upsampler 24 16.1 Introduction to soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | | world | 42 | | 7.3 Input and output video format 23 16 Soldering of SMD packages 45 7.4 Upsampler 24 16.1 Introduction to soldering 45 7.5 Color space converter 24 16.2 Wave and reflow soldering 45 7.6 Gamut-related metadata 24 16.3 Wave soldering 45 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I <sup>2</sup> S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | 15 | Package outline | 43 | | 7.4 Upsampler 24 16.1 Introduction to soldering. 45 7.5 Color space converter. 24 16.2 Wave and reflow soldering. 45 7.6 Gamut-related metadata. 24 16.3 Wave soldering. 45 7.7 Downsampler 25 16.4 Reflow soldering. 46 7.8 Audio input format 25 17 Abbreviations. 47 7.8.1 S/PDIF 25 18 Revision history. 49 7.8.2 I²S-bus 25 19 Legal information. 50 7.8.3 Audio port internal assignment. 27 19.1 Data sheet status. 50 7.9 Power management. 27 19.2 Definitions. 50 7.10 Interrupt controller. 28 19.3 Disclaimers. 50 | | | | 16 | Soldering of SMD packages | 45 | | 7.5 Color space converter. 24 16.2 Wave and reflow soldering. 45 7.6 Gamut-related metadata. 24 16.3 Wave soldering. 45 7.7 Downsampler. 25 16.4 Reflow soldering. 46 7.8 Audio input format. 25 17 Abbreviations. 47 7.8.1 S/PDIF. 25 18 Revision history. 49 7.8.2 I²S-bus. 25 19 Legal information. 50 7.8.3 Audio port internal assignment. 27 19.1 Data sheet status. 50 7.9 Power management. 27 19.2 Definitions. 50 7.10 Interrupt controller. 28 19.3 Disclaimers. 50 | | | | | | | | 7.6 Gamut-related metadata. 24 16.3 Wave soldering 45 7.7 Downsampler. 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | | | | | 7.7 Downsampler 25 16.4 Reflow soldering 46 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | | | | | 7.8 Audio input format 25 17 Abbreviations 47 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | 16.4 | | | | 7.8.1 S/PDIF 25 18 Revision history 49 7.8.2 I²S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | 17 | | | | 7.8.2 I <sup>2</sup> S-bus 25 19 Legal information 50 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | | | | | 7.8.3 Audio port internal assignment 27 19.1 Data sheet status 50 7.9 Power management 27 19.2 Definitions 50 7.10 Interrupt controller 28 19.3 Disclaimers 50 | | | | | _ | | | 7.9 Power management | | | | | _ | | | 7.10 Interrupt controller | | | | - | | | | | | | | | | | | | | | | 13.3 | Discidifficis | JU | continued >> **TDA19988 NXP Semiconductors** # HDMI 1.4a transmitter with HDCP and CEC support | | Licenses | |------|------------------------| | 19.5 | Trademarks 51 | | 20 | Contact information 51 | | 21 | Tables | | 22 | Figures | | 23 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2011. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 21 July 2011 Document identifier: TDA19988 OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru