

# **PCF2129**

**Accurate RTC with integrated quartz crystal for industrial applications**

**Rev. 7 — 19 December 2014 Product data sheet**

#### **1. General description**

The PCF2129 is a CMOS<sup>1</sup> Real Time Clock (RTC) and calendar with an integrated Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal optimized for very high accuracy and very low power consumption. The PCF2129 has a selectable I<sup>2</sup>C-bus or SPI-bus, a backup battery switch-over circuit, a programmable watchdog function, a timestamp function, and many other features.

For a selection of NXP Real-Time Clocks, see [Table 83 on page 75](#page-74-0)

#### **2. Features and benefits**

- Operating temperature range from  $-40$  °C to  $+85$  °C
- Temperature Compensated Crystal Oscillator (TCXO) with integrated capacitors
- **Typical accuracy:** 
	- $\blacklozenge$  PCF2129AT:  $\pm 3$  ppm from  $-15$  °C to  $+60$  °C
	- $\blacklozenge$  PCF2129T:  $\pm 3$  ppm from  $-30$  °C to  $+80$  °C
- Integration of a 32.768 kHz quartz crystal and oscillator in the same package
- **Provides year, month, day, weekday, hours, minutes, seconds, and leap year** correction
- $\blacksquare$  Timestamp function
	- $\blacklozenge$  with interrupt capability
	- detection of two different events on one multilevel input pin (for example, for tamper detection)
- $\blacksquare$  Two line bidirectional 400 kHz Fast-mode I<sup>2</sup>C-bus interface
- 3 line SPI-bus with separate data input and output (maximum speed 6.5 Mbit/s)
- $\blacksquare$  Battery backup input pin and switch-over circuitry
- Battery backed output voltage
- Battery low detection function
- **Power-On Reset Override (PORO)**
- Oscillator stop detection function
- Interrupt output (open-drain)
- **Programmable 1 second or 1 minute interrupt**
- **Programmable watchdog timer with interrupt**
- $\blacksquare$  Programmable alarm function with interrupt capability
- **Programmable square output**

<sup>1.</sup> The definition of the abbreviations and acronyms used in this data sheet can be found in [Section 20.](#page-76-0)



- Clock operating voltage: 1.8 V to 4.2 V
- Low supply current: typical 0.70  $\mu$ A at  $V_{DD} = 3.3$  V

#### **3. Applications**

- **Electronic metering for electricity, water, and gas**
- **Precision timekeeping**
- Access to accurate time of the day
- GPS equipment to reduce time to first fix
- **Applications that require an accurate process timing**
- $\blacksquare$  Products with long automated unattended operation time

#### **4. Ordering information**

#### **Table 1. Ordering information**



#### **4.1 Ordering options**

#### **Table 2. Ordering options**



#### **5. Marking**

#### **Table 3. Marking codes**



#### **6. Block diagram**



#### **7. Pinning information**

#### **7.1 Pinning**





<span id="page-3-0"></span>

After lead forming and cutting, there remain stubs from the package assembly process. These stubs are present at the edge of the package as illustrated in [Figure 4.](#page-3-0) The stubs are at an electrical potential. To avoid malfunction of the PCF2129, it has to be ensured that they are not shorted with another electrical potential (e.g. by condensation).

#### **7.2 Pin description**

#### **Table 4. Pin description of PCF2129**

*Input or input/output pins must always be at a defined level (V<sub>SS</sub> or V<sub>DD</sub>) unless otherwise specified.* 



#### **8. Functional description**

The PCF2129 is a Real Time Clock (RTC) and calendar with an on-chip Temperature Compensated Crystal (Xtal) Oscillator (TCXO) and a 32.768 kHz quartz crystal integrated into the same package (see [Section 8.3.3\)](#page-12-0).

Address and data are transferred by a selectable 400 kHz Fast-mode  $1<sup>2</sup>C$ -bus or a 3 line SPI-bus with separate data input and output (see [Section 9\)](#page-50-0). The maximum speed of the SPI-bus is 6.5 Mbit/s.

The PCF2129 has a backup battery input pin and backup battery switch-over circuit which monitors the main power supply. The backup battery switch-over circuit automatically switches to the backup battery when a power failure condition is detected (see [Section 8.5.1](#page-16-0)). Accurate timekeeping is maintained even when the main power supply is interrupted.

A battery low detection circuit monitors the status of the battery (see [Section 8.5.2\)](#page-19-0). When the battery voltage drops below a certain threshold value, a flag is set to indicate that the battery must be replaced soon. This ensures the integrity of the data during periods of battery backup.

#### **8.1 Register overview**

The PCF2129 contains an auto-incrementing address register: the built-in address register will increment automatically after each read or write of a data byte up to the register 1Bh. After register 1Bh, the auto-incrementing will wrap around to address 00h (see [Figure 5\)](#page-5-0).



- <span id="page-5-0"></span>**•** The first three registers (memory address 00h, 01h, and 02h) are used as control registers (see [Section 8.2](#page-9-0)).
- **•** The memory addresses 03h through to 09h are used as counters for the clock function (seconds up to years). The date is automatically adjusted for months with fewer than 31 days, including corrections for leap years. The clock can operate in 12-hour mode with an AM/PM indication or in 24-hour mode (see [Section 8.8\)](#page-24-0).
- **•** The registers at addresses 0Ah through 0Eh define the alarm function. It can be selected that an interrupt is generated when an alarm event occurs (see [Section 8.9\)](#page-31-0).
- **•** The register at address 0Fh defines the temperature measurement period and the clock out mode. The temperature measurement can be selected from every 4 minutes (default) down to every 30 seconds (see [Table 14](#page-12-1)). CLKOUT frequencies of

32.768 kHz (default) down to 1 Hz for use as system clock, microcontroller clock, and so on, can be chosen (see [Table 15\)](#page-13-0).

- **•** The registers at addresses 10h and 11h are used for the watchdog timer functions. The watchdog timer has four selectable source clocks allowing for timer periods from less than 1 ms to greater than 4 hours (see [Table 52](#page-36-0)). An interrupt is generated when the watchdog times out.
- **•** The registers at addresses 12h to 18h are used for the timestamp function. When the trigger event happens, the actual time is saved in the timestamp registers (see [Section 8.11\)](#page-38-0).
- **•** The register at address 19h is used for the correction of the crystal aging effect (see [Section 8.4.1](#page-13-1)).
- **•** The registers at addresses 1Ah and 1Bh are for internal use only.
- **•** The registers Seconds, Minutes, Hours, Days, Months, and Years are all coded in Binary Coded Decimal (BCD) format to simplify application use. Other registers are either bit-wise or standard binary.

When one of the RTC registers is written or read, the content of all counters is temporarily frozen. This prevents a faulty writing or reading of the clock and calendar during a carry condition (see [Section 8.8.8](#page-29-0)).

**PCF2129**

**Accurate RTC with integrated quartz crystal for industrial applications**

Accurate RTC with integrated quartz crystal for industrial applications

#### **Table 5. Register overview**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



**Product data sheet Product data sheet**

PCF2129

<span id="page-7-0"></span>his reserved.<br>8 of 86

# **NXP Semiconductors NXP Semiconductors**

# **PCF2129**

Accurate RTC with integrated quartz crystal for industrial applications **Accurate RTC with integrated quartz crystal for industrial applications**

#### xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx **Table 5. Register overview** *…continued*

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



**Product data sheet Product data sheet**

PCF2129

All information provided in this document is subject to legal disclaimers. Rev.  $7 -$ Rev. 7  $-$  19 December 2014 9 of 86 of 86 ion provided in this document is subject to legal disclain 19 December 2014

© NXP Semiconductors N.V. 2014. All rights reserved.

© NXP Semiconductors N.∨. 2014. All rights reserved.<br>© NXP Semiconductors N.∨. 2014. All rights reserved.

#### <span id="page-9-0"></span>**8.2 Control registers**

<span id="page-9-1"></span>The first 3 registers of the PCF2129, with the addresses 00h, 01h, and 02h, are used as control registers.

#### **8.2.1 Register Control\_1**

#### **Table 6. Control\_1 - control and status register 1 (address 00h) bit allocation** *Bits labeled as T must always be written with logic 0.*



#### <span id="page-9-2"></span>**Table 7. Control\_1 - control and status register 1 (address 00h) bit description**

*Bits labeled as T must always be written with logic 0.*



#### <span id="page-10-0"></span>**8.2.2 Register Control\_2**

#### **Table 8. Control\_2 - control and status register 2 (address 01h) bit allocation** *Bits labeled as T must always be written with logic 0.*



#### **Table 9. Control\_2 - control and status register 2 (address 01h) bit description**

*Bits labeled as T must always be written with logic 0.*



#### <span id="page-11-1"></span><span id="page-11-0"></span>**8.2.3 Register Control\_3**

#### **Table 10. Control\_3 - control and status register 3 (address 02h) bit allocation**



#### <span id="page-11-2"></span>**Table 11. Control\_3 - control and status register 3 (address 02h) bit description**



#### **8.3 Register CLKOUT\_ctl**

#### **Table 12. CLKOUT\_ctl - CLKOUT control register (address 0Fh) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 13. CLKOUT\_ctl - CLKOUT control register (address 0Fh) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.3.1 Temperature compensated crystal oscillator**

The frequency of tuning fork quartz crystal oscillators is temperature-dependent. In the PCF2129, the frequency deviation caused by temperature variation is corrected by adjusting the load capacitance of the crystal oscillator.

The load capacitance is changed by switching between two load capacitance values using a modulation signal with a programmable duty cycle. In order to compensate the spread of the quartz parameters every chip is factory calibrated.

The frequency accuracy can be evaluated by measuring the frequency of the square wave signal available at the output pin CLKOUT. However, the selection of  $f_{\text{CI KOUT}}$  = 32.768 kHz (default value) leads to inaccurate measurements. Accurate frequency measurement occurs when  $f_{\text{CI KOUT}} = 16.384 \text{ kHz}$  or lower is selected (see [Table 15\)](#page-13-0).

#### **8.3.1.1 Temperature measurement**

The PCF2129 has a temperature sensor circuit used to perform the temperature compensation of the frequency. The temperature is measured immediately after power-on and then periodically with a period set by the temperature conversion rate TCR[1:0] in the register CLKOUT\_ctl.



#### <span id="page-12-1"></span>**Table 14. Temperature measurement period**

<span id="page-12-2"></span>[1] Default value.

#### <span id="page-12-3"></span>**8.3.2 OTP refresh**

Each IC is calibrated during production and testing of the device. The calibration parameters are stored on EPROM cells called One Time Programmable (OTP) cells. It is recommended to process an OTP refresh once after the power is up and the oscillator is operating stable. The OTP refresh takes less than 100 ms to complete.

To perform an OTP refresh, bit OTPR has to be cleared (set to logic 0) and then set to logic 1 again.

#### <span id="page-12-0"></span>**8.3.3 Clock output**

A programmable square wave is available at pin CLKOUT. Operation is controlled by the COF[2:0] control bits in register CLKOUT\_ctl. Frequencies of 32.768 kHz (default) down to 1 Hz can be generated for use as system clock, microcontroller clock, charge pump input, or for calibrating the oscillator.

CLKOUT is an open-drain output and enabled at power-on. When disabled, the output is high-impedance.



101 1024 50:50  $110$  50 : 50

<span id="page-13-2"></span><span id="page-13-0"></span>**Table 15. CLKOUT frequency selection**

<span id="page-13-3"></span>[1] Duty cycle definition: % HIGH-level time : % LOW-level time.

111 CLKOUT = high-Z

<span id="page-13-4"></span>[2] Default value.

<span id="page-13-5"></span>[3] The specified accuracy of the RTC can be only achieved with CLKOUT frequencies not equal to 32.768 kHz or if CLKOUT is disabled.

The duty cycle of the selected clock is not controlled, however, due to the nature of the clock generation all but the 32.768 kHz frequencies are 50 : 50.

#### **8.4 Register Aging\_offset**

#### **Table 16. Aging\_offset - crystal aging offset register (address 19h) bit allocation** *Bit positions labeled as - are not implemented and return 0 when read.*

| <b>Bit</b>     |                          |                          |                          |                          |         |  |  |  |
|----------------|--------------------------|--------------------------|--------------------------|--------------------------|---------|--|--|--|
| <b>Symbol</b>  | $\overline{\phantom{a}}$ | $\overline{\phantom{0}}$ | $\overline{\phantom{0}}$ | $\overline{\phantom{0}}$ | AO[3:0] |  |  |  |
| Reset<br>value | -                        | -                        | -                        |                          |         |  |  |  |

**Table 17. Aging\_offset - crystal aging offset register (address 19h) bit description** *Bit positions labeled as - are not implemented and return 0 when read.* 

<span id="page-13-1"></span>

#### **8.4.1 Crystal aging correction**

The PCF2129 has an offset register Aging offset to correct the crystal aging effects<sup>2</sup>.

The accuracy of the frequency of a quartz crystal depends on its aging. The aging offset adds an adjustment, positive or negative, in the temperature compensation circuit which allows correcting the aging effect.

At 25 °C, the aging offset bits allow a frequency correction of typically 1 ppm per AO[3:0] value, from  $-7$  ppm to  $+8$  ppm.

<sup>2.</sup> For further information, refer to the application note [Ref. 3 "AN11186".](#page-77-0)

| AO[3:0]                   | ppm                  |      |
|---------------------------|----------------------|------|
| <b>Decimal</b>            | <b>Binary</b>        |      |
| $\mbox{O}$                | 0000                 | $+8$ |
| $\mathbf 1$               | 0001                 | $+7$ |
| $\vert$ 2                 | 0010                 | $+6$ |
| $\ensuremath{\mathsf{3}}$ | 0011                 | $+5$ |
| $\overline{4}$            | 0100                 | $+4$ |
| $\mathbf 5$               | 0101                 | $+3$ |
| $6\overline{6}$           | 0110                 | $+2$ |
| $\overline{7}$            | 0111                 | $+1$ |
| $\overline{\mathbf{8}}$   | $\boxed{11}$<br>1000 | 0    |
| $\boldsymbol{9}$          | 1001                 | $-1$ |
| 10                        | 1010                 | $-2$ |
| 11                        | 1011                 | $-3$ |
| 12                        | 1100                 | $-4$ |
| 13                        | 1101                 | $-5$ |
| $14$                      | 1110                 | -6   |
| 15                        | 1111                 | $-7$ |

<span id="page-14-0"></span>**Table 18. Frequency correction at 25 °C, typical** 

<span id="page-14-1"></span>[1] Default value.

#### <span id="page-15-1"></span>**8.5 Power management functions**

The PCF2129 has two power supplies:

 $V_{DD}$  — the main power supply

**V<sub>BAT</sub>** — the battery backup supply

Internally, the PCF2129 is operating with the internal operating voltage  $V_{\text{over(int)}}$  which is also available as  $V_{BBS}$  on the battery backed output voltage pin, BBS. Depending on the condition of the main power supply and the selected power management function,  $V_{\text{oner(int)}}$  is either on the potential of  $V_{\text{DD}}$  or  $V_{\text{BAT}}$  (see [Section 8.5.3](#page-20-0)).

Two power management functions are implemented:

**Battery switch-over function —** monitoring the main power supply V<sub>DD</sub> and switching to  $V<sub>BAT</sub>$  in case a power fail condition is detected (see [Section 8.5.1](#page-16-0)).

**Battery low detection function —** monitoring the status of the battery,  $V_{BAT}$  (see [Section 8.5.2](#page-19-0)).

The power management functions are controlled by the control bits PWRMNG[2:0] (see [Table 19\)](#page-15-0) in register Control\_3 (see [Table 11](#page-11-2)):

| <b>PWRMNG[2:0]</b> | <b>Function</b>                                                               |
|--------------------|-------------------------------------------------------------------------------|
| 000                | $\frac{11}{2}$ battery switch-over function is enabled in standard mode;      |
|                    | battery low detection function is enabled                                     |
| 001                | battery switch-over function is enabled in standard mode;                     |
|                    | battery low detection function is disabled                                    |
| 010                | battery switch-over function is enabled in standard mode;                     |
|                    | battery low detection function is disabled                                    |
| 011                | battery switch-over function is enabled in direct switching mode;             |
|                    | battery low detection function is enabled                                     |
| 100                | battery switch-over function is enabled in direct switching mode;             |
|                    | battery low detection function is disabled                                    |
| 101                | battery switch-over function is enabled in direct switching mode;             |
|                    | battery low detection function is disabled                                    |
| 111                | $\frac{2}{2}$ battery switch-over function is disabled, only one power supply |
|                    | $(VDD)$ ;                                                                     |
|                    | battery low detection function is disabled                                    |

<span id="page-15-0"></span>**Table 19. Power management control bit description**

<span id="page-15-2"></span>[1] Default value.

<span id="page-15-3"></span>[2] When the battery switch-over function is disabled, the PCF2129 works only with the power supply V<sub>DD</sub>. V<sub>BAT</sub> must be put to ground and the battery low detection function is disabled.

#### <span id="page-16-0"></span>**8.5.1 Battery switch-over function**

The PCF2129 has a backup battery switch-over circuit which monitors the main power supply  $V_{DD}$ . When a power failure condition is detected, it automatically switches to the backup battery.

One of two operation modes can be selected:

**Standard mode —** the power failure condition happens when:

 $V_{DD}$  <  $V_{BAT}$  AND  $V_{DD}$  <  $V_{th(sw)bat}$ 

 $V_{th(sw)bat}$  is the battery switch threshold voltage. Typical value is 2.5 V. The battery switch-over in standard mode works only for  $V_{DD}$  > 2.5 V

**Direct switching mode —** the power failure condition happens when  $V_{DD} < V_{BAT}$ . Direct switching from  $V_{DD}$  to  $V_{BAT}$  without requiring  $V_{DD}$  to drop below  $V_{th(sw)bat}$ 

When a power failure condition occurs and the power supply switches to the battery, the following sequence occurs:

- 1. The battery switch flag BF (register Control\_3) is set logic 1.
- 2. An interrupt is generated if the control bit BIE (register Control\_3) is enabled (see [Section 8.12.6](#page-47-2)).
- 3. If the control bit BTSE (register Control\_3) is logic 1, the timestamp registers store the time and date when the battery switch occurred (see [Section 8.11.4\)](#page-43-1).
- 4. The battery switch flag BF is cleared by command; it must be cleared to clear the interrupt.

The interface is disabled in battery backup operation:

- **•** Interface inputs are not recognized, preventing extraneous data being written to the device
- **•** Interface outputs are high-impedance

For further information about I2C-bus communication and battery backup operation, see [Section 9.3 on page 56.](#page-55-0)

#### **8.5.1.1 Standard mode**

If  $V_{DD} > V_{BAT}$  OR  $V_{DD} > V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD}$  <  $V_{BAT}$  AND  $V_{DD}$  <  $V_{th(sw)bat}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.



#### **8.5.1.2 Direct switching mode**

If  $V_{DD} > V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{DD}$  potential.

If  $V_{DD}$  <  $V_{BAT}$ :  $V_{oper(int)}$  is at  $V_{BAT}$  potential.

The direct switching mode is useful in systems where  $V_{DD}$  is always higher than  $V_{BAT}$ . This mode is not recommended if the  $V_{DD}$  and  $V_{BAT}$  values are similar (for example,  $V_{DD}$  = 3.3 V,  $V_{BAT}$   $\geq$  3.0 V). In direct switching mode, the power consumption is reduced compared to the standard mode because the monitoring of  $V_{DD}$  and  $V_{th(sw)bat}$  is not performed.



#### 8.5.1.3 Battery switch-over disabled: only one power supply (V<sub>DD</sub>)

When the battery switch-over function is disabled:

- The power supply is applied on the  $V_{DD}$  pin
- The V<sub>BAT</sub> pin must be connected to ground
- V<sub>oper(int)</sub> is at V<sub>DD</sub> potential
- **•** The battery flag (BF) is always logic 0

#### **8.5.1.4 Battery switch-over architecture**

The architecture of the battery switch-over circuit is shown in [Figure 8](#page-19-1).



<span id="page-19-1"></span> $V_{\text{oper(int)}}$  is at  $V_{\text{DD}}$  or  $V_{\text{BAT}}$  potential.

**Remark:** It has to be assured that there are decoupling capacitors on the pins V<sub>DD</sub>, V<sub>BAT</sub>, and BBS.

#### <span id="page-19-0"></span>**8.5.2 Battery low detection function**

The PCF2129 has a battery low detection circuit which monitors the status of the battery V<sub>BAT</sub>.

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$  (typically 2.5 V), the BLF flag (register Control\_3) is set to indicate that the battery is low and that it must be replaced. Monitoring of the battery voltage also occurs during battery operation.

An unreliable battery cannot prevent that the supply voltage drops below  $V_{low}$  (typical 1.2 V) and with that the data integrity gets lost. (For further information about  $V_{low}$  see [Section 8.6](#page-21-0).)

When  $V_{BAT}$  drops below the threshold value  $V_{th(bat)low}$ , the following sequence occurs (see [Figure 9\)](#page-20-1):

- 1. The battery low flag BLF is set logic 1.
- 2. An interrupt is generated if the control bit BLIE (register Control\_3) is enabled (see [Section 8.12.7](#page-47-3)).
- 3. The flag BLF remains logic 1 until the battery is replaced. BLF cannot be cleared by command. It is automatically cleared by the battery low detection circuit when the battery is replaced or when the voltage rises again above the threshold value. This could happen if a super capacitor is used as a backup source and the main power is applied again.

#### **Accurate RTC with integrated quartz crystal for industrial applications**



#### <span id="page-20-1"></span><span id="page-20-0"></span>**8.5.3 Battery backup supply**

The  $V_{BBS}$  voltage on the output pin BBS is at the same potential as the internal operating voltage V<sub>oper(int)</sub>, depending on the selected battery switch-over function mode:

#### **Table 20. Output pin BBS**



The output pin BBS can be used as a supply for external devices with battery backup needs, such as SRAM (see [Ref. 3 "AN11186"\)](#page-77-0). For this case, [Figure 10](#page-21-1) shows the typical driving capability when  $V_{BBS}$  is driven from  $V_{DD}$ .

#### **Accurate RTC with integrated quartz crystal for industrial applications**



#### <span id="page-21-1"></span><span id="page-21-0"></span>**8.6 Oscillator stop detection function**

The PCF2129 has an on-chip oscillator detection circuit which monitors the status of the oscillation: whenever the oscillation stops, a reset occurs and the oscillator stop flag OSF (in register Seconds) is set logic 1.

#### **• Power-on:**

- a. The oscillator is not running, the chip is in reset (OSF is logic 1).
- b. When the oscillator starts running and is stable after power-on, the chip exits from reset.
- c. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.

#### **• Power supply failure:**

- a. When the power supply of the chip drops below a certain value  $(V_{low})$ , typically 1.2 V, the oscillator stops running and a reset occurs.
- b. When the power supply returns to normal operation, the oscillator starts running again, the chip exits from reset.
- c. The flag OSF is still logic 1 and can be cleared (OSF set logic 0) by command.

#### **Accurate RTC with integrated quartz crystal for industrial applications**



#### **8.7 Reset function**

The PCF2129 has a Power-On Reset (POR) and a Power-On Reset Override (PORO) function implemented.

#### **8.7.1 Power-On Reset (POR)**

The POR is active whenever the oscillator is stopped. The oscillator is considered to be stopped during the time between power-on and stable crystal resonance (see [Figure 12](#page-23-1)). This time may be in the range of 200 ms to 2 s depending on temperature and supply voltage. Whenever an internal reset occurs, the oscillator stop flag is set (OSF set logic 1).

The OTP refresh (see [Section 8.3.2 on page 13\)](#page-12-3) should ideally be executed as the first instruction after start-up and also after a reset due to an oscillator stop.



<span id="page-23-1"></span>After POR, the following mode is entered:

- **•** 32.768 kHz CLKOUT active
- **•** Power-On Reset Override (PORO) available to be set
- **•** 24-hour mode is selected
- **•** Battery switch-over is enabled
- **•** Battery low detection is enabled

The register values after power-on are shown in [Table 5 on page 8.](#page-7-0)

#### <span id="page-23-0"></span>**8.7.2 Power-On Reset Override (PORO)**

The POR duration is directly related to the crystal oscillator start-up time. Due to the long start-up times experienced by these types of circuits, a mechanism has been built in to disable the POR and therefore speed up the on-board test of the device.



The setting of the PORO mode requires that POR\_OVRD in register Control\_1 is set logic 1 and that the signals at the interface pins SDA/CE and SCL are toggled as illustrated in [Figure 14](#page-24-2). All timings shown are required minimum.

<span id="page-24-1"></span>

<span id="page-24-2"></span>Once the override mode is entered, the device is immediately released from the reset state and the set-up operation can commence.

The PORO mode is cleared by writing logic 0 to POR\_OVRD. POR\_OVRD must be logic 1 before a re-entry into the override mode is possible. Setting POR\_OVRD logic 0 during normal operation has no effect except to prevent accidental entry into the PORO mode.

#### **8.8 Time and date function**

Most of these registers are coded in the Binary Coded Decimal (BCD) format.

#### **8.8.1 Register Seconds**

#### <span id="page-24-0"></span>**Table 21. Seconds - seconds and clock integrity register (address 03h) bit allocation**

*Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



**Table 22. Seconds - seconds and clock integrity register (address 03h) bit description** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*





#### <span id="page-25-0"></span>**Table 23. Seconds coded in BCD format**

#### **8.8.2 Register Minutes**

#### **Table 24. Minutes - minutes register (address 04h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 25. Minutes - minutes register (address 04h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-26-1"></span><span id="page-26-0"></span>**8.8.3 Register Hours**

#### **Table 26. Hours - hours register (address 05h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-26-2"></span>**Table 27. Hours - hours register (address 05h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



<span id="page-26-3"></span>[1] Hour mode is set by the bit 12\_24 in register Control\_1 (see [Table 7\)](#page-9-2).

#### **8.8.4 Register Days**

#### **Table 28. Days - days register (address 06h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 29. Days - days register (address 06h) bit description**



<span id="page-26-4"></span>[1] If the year counter contains a value which is exactly divisible by 4, including the year 00, the RTC compensates for leap years by adding a 29<sup>th</sup> day to February.

#### <span id="page-27-0"></span>**8.8.5 Register Weekdays**

#### **Table 30. Weekdays - weekdays register (address 07h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 31. Weekdays - weekdays register (address 07h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



Although the association of the weekdays counter to the actual weekday is arbitrary, the PCF2129 assumes that Sunday is 000 and Monday is 001 for the purpose of determining the increment for calendar weeks.

#### <span id="page-27-1"></span>**Table 32. Weekday assignments**



<span id="page-27-2"></span>[1] Definition may be reassigned by the user.

#### <span id="page-28-0"></span>**8.8.6 Register Months**

#### **Table 33. Months - months register (address 08h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 34. Months - months register (address 08h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-28-1"></span>**Table 35. Month assignments in BCD format**



#### <span id="page-29-1"></span>**8.8.7 Register Years**

#### **Table 36. Years - years register (address 09h) bit allocation**

*Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 37. Years - years register (address 09h) bit description**

*Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*

<span id="page-29-0"></span>

#### **8.8.8 Setting and reading the time**

[Figure 15](#page-29-2) shows the data flow and data dependencies starting from the 1 Hz clock tick.

During read/write operations, the time counting circuits (memory locations 03h through 09h) are blocked.

This prevents

- **•** Faulty reading of the clock and calendar during a carry condition
- **•** Incrementing the time registers during the read cycle



<span id="page-29-2"></span>After this read/write access is completed, the time circuit is released again. Any pending request to increment the time counters that occurred during the read/write access is serviced. A maximum of 1 request can be stored; therefore, all accesses must be completed within 1 second (see [Figure 16](#page-30-0)).



<span id="page-30-0"></span>As a consequence of this method, it is very important to make a read or write access in one go. That is, setting or reading seconds through to years should be made in one single access. Failing to comply with this method could result in the time becoming corrupted.

As an example, if the time (seconds through to hours) is set in one access and then in a second access the date is set, it is possible that the time may increment between the two accesses. A similar problem exists when reading. A roll-over may occur between reads thus giving the minutes from one moment and the hours from the next. Therefore it is advised to read all time and date registers in one access.

#### <span id="page-31-0"></span>**8.9 Alarm function**

When one or more of the alarm bit fields are loaded with a valid second, minute, hour, day, or weekday and its corresponding alarm enable bit (AE\_x) is logic 0, then that information is compared with the actual second, minute, hour, day, and weekday (see [Figure 17](#page-31-1)).



<span id="page-31-1"></span>The generation of interrupts from the alarm function is described in [Section 8.12.4](#page-46-1).

#### <span id="page-32-1"></span><span id="page-32-0"></span>**8.9.1 Register Second\_alarm**

#### **Table 38. Second\_alarm - second alarm register (address 0Ah) bit allocation** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 39. Second\_alarm - second alarm register (address 0Ah) bit description**



#### **8.9.2 Register Minute\_alarm**

#### **Table 40. Minute\_alarm - minute alarm register (address 0Bh) bit allocation** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 41. Minute\_alarm - minute alarm register (address 0Bh) bit description**

*Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-33-1"></span><span id="page-33-0"></span>**Accurate RTC with integrated quartz crystal for industrial applications**

#### **8.9.3 Register Hour\_alarm**

#### **Table 42. Hour\_alarm - hour alarm register (address 0Ch) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-33-2"></span>**Table 43. Hour\_alarm - hour alarm register (address 0Ch) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



<span id="page-33-3"></span>[1] Hour mode is set by the bit 12\_24 in register Control\_1.

#### **8.9.4 Register Day\_alarm**

#### **Table 44. Day\_alarm - day alarm register (address 0Dh) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 45. Day\_alarm - day alarm register (address 0Dh) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-34-0"></span>**Accurate RTC with integrated quartz crystal for industrial applications**

#### **8.9.5 Register Weekday\_alarm**

#### **Table 46. Weekday\_alarm - weekday alarm register (address 0Eh) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 47. Weekday\_alarm - weekday alarm register (address 0Eh) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-34-1"></span>**8.9.6 Alarm flag**

When all enabled comparisons first match, the alarm flag AF (register Control\_2) is set. AF remains set until cleared by command. Once AF has been cleared, it will only be set again when the time increments to match the alarm condition once more. For clearing the flags, see [Section 8.10.5](#page-37-0)

Alarm registers which have their alarm enable bit AE\_x at logic 1 are ignored.



#### **8.10 Timer functions**

The PCF2129 has a watchdog timer function. The timer can be switched on and off by using the control bit WD\_CD in the register Watchdg\_tim\_ctl.

The watchdog timer has four selectable source clocks. It can, for example, be used to detect a microcontroller with interrupt and reset capability which is out of control (see [Section 8.10.3](#page-36-1))

To control the timer function and timer output, the registers Control\_2, Watchdg\_tim\_ctl, and Watchdg\_tim\_val are used.

#### <span id="page-35-1"></span><span id="page-35-0"></span>**8.10.1 Register Watchdg\_tim\_ctl**

#### **Table 48. Watchdg\_tim\_ctl - watchdog timer control register (address 10h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0.*



#### **Table 49. Watchdg\_tim\_ctl - watchdog timer control register (address 10h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as T must always be written with logic 0.*



#### **8.10.2 Register Watchdg\_tim\_val**

**Table 50. Watchdg\_tim\_val - watchdog timer value register (address 11h) bit allocation** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



**Table 51. Watchdg\_tim\_val - watchdog timer value register (address 11h) bit description** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*


| TF[1:0] | Timer source<br>clock frequency | <b>Units</b> | Minimum timer<br>period $(n = 1)$ | <b>Units</b> | ∣Maximum timer<br>period ( $n = 255$ ) | <b>Units</b> |
|---------|---------------------------------|--------------|-----------------------------------|--------------|----------------------------------------|--------------|
| 00      | 4.096                           | kHz          | 244                               | μS           | 62.256                                 | l ms         |
| 01      | 64                              | Hz           | 15.625                            | <b>ms</b>    | 3.984                                  | ١s           |
| 10      |                                 | Hz           |                                   | s            | 255                                    | ١s           |
| 11      | '/60                            | Hz           | 60                                | s            | 15300                                  | ١s           |

<span id="page-36-0"></span>**Table 52. Programmable watchdog timer**

### **8.10.3 Watchdog timer function**

The watchdog timer function is enabled or disabled by the WD\_CD bit of the register Watchdg\_tim\_ctl (see [Table 49](#page-35-0)).

The 2 bits TF[1:0] in register Watchdg\_tim\_ctl determine one of the four source clock frequencies for the watchdog timer: 4.096 kHz, 64 Hz, 1 Hz, or  $\frac{1}{60}$  Hz (see <u>Table 52</u>).

When the watchdog timer function is enabled, the 8-bit timer in register Watchdg\_tim\_val determines the watchdog timer period (see [Table 52](#page-36-0)).

The watchdog timer counts down from the software programmed 8-bit binary value n in register Watchdg\_tim\_val. When the counter reaches 1, the watchdog timer flag WDTF (register Control\_2) is set logic 1 and an interrupt is generated.

The counter does not automatically reload.

When WD, CD is logic 0 (watchdog timer disabled) and the Microcontroller Unit (MCU) loads a watchdog timer value n:

- **•** the flag WDTF is reset
- **•** INT is cleared
- **•** the watchdog timer starts again

Loading the counter with 0 will:

- **•** reset the flag WDTF
- **•** clear INT
- **•** stop the watchdog timer

**Remark:** WDTF is read only and cannot be cleared by command. WDTF can be cleared by:

- loading a value in register Watchdg\_tim\_val
- **•** reading of the register Control\_2

Writing a logic 0 or logic 1 to WDTF has no effect.



- **•** When the watchdog timer counter reaches 1, the watchdog timer flag WDTF is set logic 1
- **•** When a minute or second interrupt occurs, the minute/second flag MSF is set logic 1 (see [Section 8.12.1](#page-44-0)).

#### **8.10.4 Pre-defined timers: second and minute interrupt**

PCF2129 has two pre-defined timers which are used to generate an interrupt either once per second or once per minute (see [Section 8.12.1\)](#page-44-0). The pulse generator for the minute or second interrupt operates from an internal 64 Hz clock. It is independent of the watchdog timer. Each of these timers can be enabled by the bits SI (second interrupt) and MI (minute interrupt) in register Control\_1.

### <span id="page-37-0"></span>**8.10.5 Clearing flags**

The flags MSF, AF, and TSFx can be cleared by command. To prevent one flag being overwritten while clearing another, a logic AND is performed during the write access. A flag is cleared by writing logic 0 while a flag is not cleared by writing logic 1. Writing logic 1 results in the flag value remaining unchanged.

Two examples are given for clearing the flags. Clearing a flag is made by a write command:

- **•** Bits labeled with must be written with their previous values
- **•** Bits labeled with T have to be written with logic 0
- **•** WDTF is read only and has to be written with logic 0

Repeatedly rewriting these bits has no influence on the functional behavior.





**Table 54. Example values in register Control\_2**

| <b>Register</b> | <b>Bit</b> |  |   |  |  |  |   |   |
|-----------------|------------|--|---|--|--|--|---|---|
|                 |            |  | э |  |  |  |   |   |
| Control_2       |            |  |   |  |  |  | C | υ |

The following tables show what instruction must be sent to clear the appropriate flag.

#### **Table 55. Example to clear only AF (bit 4)**



<span id="page-38-0"></span>[1] The bits labeled as - have to be rewritten with the previous values.

#### **Table 56. Example to clear only MSF (bit 7)**



<span id="page-38-1"></span>[1] The bits labeled as - have to be rewritten with the previous values.

### **8.11 Timestamp function**

The PCF2129 has an active LOW timestamp input pin  $\overline{TS}$ , internally pulled with an on-chip pull-up resistor to  $V_{\text{oper(int)}}$ . It also has a timestamp detection circuit which can detect two different events:

- 1. Input on pin  $\overline{TS}$  is driven to an intermediate level between power supply and ground.
- 2. Input on pin  $\overline{TS}$  is driven to ground.



The timestamp function is enabled by default after power-on and it can be switched off by setting the control bit TSOFF (register Timestp\_ctl).

A most common application of the timestamp function is described in [Ref. 3 "AN11186".](#page-77-0)

See [Section 8.12.5](#page-47-0) for a description of interrupt generation from the timestamp function.

#### **8.11.1 Timestamp flag**

- 1. When the TS input pin is driven to an intermediate level between the power supply and ground, either on the falling edge from  $V_{DD}$  or on the rising edge from ground, then the following sequence occurs:
	- a. The actual date and time are stored in the timestamp registers.
	- b. The timestamp flag TSF1 (register Control 1) is set.
	- c. If the TSIE bit (register Control 2) is active, an interrupt on the  $\overline{\text{INT}}$  pin is generated.

The TSF1 flag can be cleared by command. Clearing the flag clears the interrupt. Once TSF1 is cleared, it will only be set again when a new negative or positive edge on pin  $\overline{TS}$  is detected.

- 2. When the  $\overline{\text{TS}}$  input pin is driven to ground, the following sequence occurs:
	- a. The actual date and time are stored in the timestamp registers.
	- b. In addition to the TSF1 flag, the TSF2 flag (register Control\_2) is set.
	- c. If the TSIE bit is active, an interrupt on the  $\overline{\text{INT}}$  pin is generated.

The TSF1 and TSF2 flags can be cleared by command; clearing both flags clears the interrupt. Once TSF2 is cleared, it will only be set again when  $\overline{TS}$  pin is driven to ground once again.

#### **8.11.2 Timestamp mode**

The timestamp function has two different modes selected by the control bit TSM (timestamp mode) in register Timestp\_ctl:

- **•** If TSM is logic 0 (default): in subsequent trigger events without clearing the timestamp flags, the last timestamp event is stored
- **•** If TSM is logic 1: in subsequent trigger events without clearing the timestamp flags, the first timestamp event is stored

The timestamp function also depends on the control bit BTSE in register Control\_3, see [Section 8.11.4](#page-43-0).

#### **8.11.3 Timestamp registers**

#### **8.11.3.1 Register Timestp\_ctl**

#### **Table 57. Timestp\_ctl - timestamp control register (address 12h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### <span id="page-40-0"></span>**Table 58. Timestp\_ctl - timestamp control register (address 12h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.11.3.2 Register Sec\_timestp**

#### **Table 59. Sec\_timestp - second timestamp register (address 13h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 60. Sec\_timestp - second timestamp register (address 13h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.11.3.3 Register Min\_timestp**

#### **Table 61. Min\_timestp - minute timestamp register (address 14h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 62. Min\_timestp - minute timestamp register (address 14h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.11.3.4 Register Hour\_timestp**

#### **Table 63. Hour\_timestp - hour timestamp register (address 15h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 64. Hour\_timestp - hour timestamp register (address 15h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



<span id="page-41-0"></span>[1] Hour mode is set by the bit 12 24 in register Control 1.

#### **8.11.3.5 Register Day\_timestp**

#### **Table 65. Day\_timestp - day timestamp register (address 16h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 66. Day\_timestp - day timestamp register (address 16h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.11.3.6 Register Mon\_timestp**

#### **Table 67. Mon\_timestp - month timestamp register (address 17h) bit allocation**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **Table 68. Mon\_timestp - month timestamp register (address 17h) bit description**

*Bit positions labeled as - are not implemented and return 0 when read. Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



#### **8.11.3.7 Register Year\_timestp**

#### **Table 69. Year\_timestp - year timestamp register (address 18h) bit allocation** *Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*

**Bit 7 6 5 4 3 2 1 0 Symbol**  $YEAR$  TIMESTP (0 to 99) **Reset**   $\mathsf{x}$   $\mid$   $\mathsf{x}$   $\mid$   $\mathsf{x}$   $\mid$   $\mid$   $\mathsf{x}$ 

#### **Table 70. Year\_timestp - year timestamp register (address 18h) bit description**

*Bits labeled as X are undefined at power-on and unchanged by subsequent resets.*



**value**

#### <span id="page-43-0"></span>**8.11.4 Dependency between Battery switch-over and timestamp**

The timestamp function depends on the control bit BTSE in register Control\_3:

<span id="page-43-2"></span>



<span id="page-43-1"></span>[1] Default value.

## **8.12 Interrupt output, INT**

PCF2129 has an interrupt output pin INT which is open-drain, active LOW (requiring a pull-up resistor if used). Interrupts may be sourced from different places:

- **•** second or minute timer
- **•** watchdog timer
- **•** alarm
- **•** timestamp
- **•** battery switch-over
- **•** battery low detection

The control bit TI\_TP (register Watchdg\_tim\_ctl) is used to configure whether the interrupts generated from the second/minute timer (flag MSF in register Control\_2) are pulsed signals or a permanently active signal. All the other interrupt sources generate a permanently active interrupt signal which follows the status of the corresponding flags. When the interrupt sources are all disabled, INT remains high-impedance.

- **•** The flags MSF, AF, TSFx, and BF can be cleared by command.
- The flag WDTF is read only. How it can be cleared is explained in [Section 8.10.5](#page-37-0).
- **•** The flag BLF is read only. It is cleared automatically from the battery low detection circuit when the battery is replaced.

# **NXP Semiconductors PCF2129**

#### **Accurate RTC with integrated quartz crystal for industrial applications**



#### <span id="page-44-0"></span>**8.12.1 Minute and second interrupts**

Minute and second interrupts are generated by predefined timers. The timers can be enabled independently from one another by the bits MI and SI in register Control\_1. However, a minute interrupt enabled on top of a second interrupt cannot be distinguishable since it occurs at the same time.

The minute/second flag MSF (register Control\_2) is set logic 1 when either the seconds or the minutes counter increments according to the enabled interrupt (see [Table 72\)](#page-45-0). The MSF flag can be cleared by command.

| MI | SI | <b>Result on INT</b>         | <b>Result on MSF</b>                       |
|----|----|------------------------------|--------------------------------------------|
|    |    | no interrupt generated       | MSF never set                              |
|    |    | an interrupt once per minute | MSF set when minutes<br>counter increments |
|    |    | an interrupt once per second | MSF set when seconds<br>counter increments |
|    |    | an interrupt once per second | MSF set when seconds<br>counter increments |

<span id="page-45-0"></span>**Table 72. Effect of bits MI and SI on pin INT and bit MSF**

When MSF is set logic 1:

- **•** If TI\_TP is logic 1, the interrupt is generated as a pulsed signal.
- **•** If TI\_TP is logic 0, the interrupt is permanently active signal that remains until MSF is cleared.







The pulse generator for the minute/second interrupt operates from an internal 64 Hz clock and generates a pulse of  $\frac{1}{64}$  seconds in duration.

## **8.12.2 INT pulse shortening**

If the MSF flag (register Control 2) is cleared before the end of the  $\overline{\text{INT}}$  pulse, then the INT pulse is shortened. This allows the source of a system interrupt to be cleared immediately when it is serviced, that is, the system does not have to wait for the completion of the pulse before continuing; see [Figure 24](#page-46-0). Instructions for clearing the bit MSF can be found in [Section 8.10.5](#page-37-0).



## **8.12.3 Watchdog timer interrupts**

<span id="page-46-0"></span>The generation of interrupts from the watchdog timer is controlled using the WD\_CD bit (register Watchdg\_tim\_ctl). The interrupt is generated as an active signal which follows the status of the watchdog timer flag WDTF (register Control\_2). No pulse generation is possible for watchdog timer interrupts.

The interrupt is cleared when the flag WDTF is reset. WDTF is a read-only bit and cannot be cleared by command. Instructions for clearing it can be found in [Section 8.10.5](#page-37-0).

### **8.12.4 Alarm interrupts**

Generation of interrupts from the alarm function is controlled by the bit AIE (register Control 2). If AIE is enabled, the  $\overline{\text{INT}}$  pin follows the status of bit AF (register Control 2). Clearing AF immediately clears INT. No pulse generation is possible for alarm interrupts.



### <span id="page-47-0"></span>**8.12.5 Timestamp interrupts**

Interrupt generation from the timestamp function is controlled using the TSIE bit (register Control\_2). If TSIE is enabled, the INT pin follows the status of the flags TSFx. Clearing the flags TSFx immediately clears INT. No pulse generation is possible for timestamp interrupts.

#### **8.12.6 Battery switch-over interrupts**

Generation of interrupts from the battery switch-over is controlled by the BIE bit (register Control 3). If BIE is enabled, the  $\overline{\text{INT}}$  pin follows the status of bit BF in register Control 3 (see [Table 71](#page-43-2)). Clearing BF immediately clears INT. No pulse generation is possible for battery switch-over interrupts.

#### **8.12.7 Battery low detection interrupts**

Generation of interrupts from the battery low detection is controlled by the BLIE bit (register Control\_3). If BLIE is enabled, the INT pin follows the status of bit BLF (register Control 3). The interrupt is cleared when the battery is replaced (BLF is logic 0) or when bit BLIE is disabled (BLIE is logic 0). BLF is read only and therefore cannot be cleared by command.

### **8.13 External clock test mode**

A test mode is available which allows on-board testing. In this mode, it is possible to set up test conditions and control the operation of the RTC.

The test mode is entered by setting bit EXT\_TEST logic 1 (register Control\_1). Then pin CLKOUT becomes an input. The test mode replaces the internal clock signal (64 Hz) with the signal applied to pin CLKOUT. Every 64 positive edges applied to pin CLKOUT generate an increment of one second.

# **Product data sheet Rev. 7 — 19 December 2014 Rev. 7 — 19 December 2014 18 COVID-19 December 2014**

The signal applied to pin CLKOUT should have a minimum pulse width of 300 ns and a maximum period of 1000 ns. The internal clock, now sourced from CLKOUT, is divided down by a  $2^6$  divider chain called prescaler (see [Table 73](#page-49-0)). The prescaler can be set into a known state by using bit STOP. When bit STOP is logic 1, the prescaler is reset to 0. STOP must be cleared before the prescaler can operate again.

From a stop condition, the first 1 second increment will take place after 32 positive edges on pin CLKOUT. Thereafter, every 64 positive edges cause a 1 second increment.

**Remark:** Entry into test mode is not synchronized to the internal 64 Hz clock. When entering the test mode, no assumption as to the state of the prescaler can be made.

Operating example:

- 1. Set EXT\_TEST test mode (register Control 1, EXT\_TEST is logic 1).
- 2. Set bit STOP (register Control\_1, STOP is logic 1).
- 3. Set time registers to desired value.
- 4. Clear STOP (register Control\_1, STOP is logic 0).
- 5. Apply 32 clock pulses to CLKOUT.
- 6. Read time registers to see the first change.
- 7. Apply 64 clock pulses to CLKOUT.
- 8. Read time registers to see the second change.

Repeat 7 and 8 for additional increments.

#### **8.14 STOP bit function**

The function of the STOP bit is to allow for accurate starting of the time circuits. STOP causes the upper part of the prescaler ( $F_9$  to  $F_{14}$ ) to be held in reset and thus no 1 Hz ticks are generated. The time circuits can then be set and will not increment until the STOP bit is released. STOP doesn't affect the CLKOUT signal but the output of the prescaler in the range of 32 Hz to 1 Hz (see [Figure 26](#page-48-0)).



<span id="page-48-0"></span>The lower stages of the prescaler,  $F_0$  to  $F_8$ , are not reset and because the I<sup>2</sup>C-bus and the SPI-bus are asynchronous to the crystal oscillator, the accuracy of restarting the time circuits is between 0 and one 64 Hz cycle (0.484375 s and 0.500000 s), see [Table 73](#page-49-0) and [Figure 27](#page-49-1).



#### <span id="page-49-0"></span>**Table 73. First increment of time circuits after stop release**

<span id="page-49-2"></span>[1]  $F_0$  is clocked at 32.768 kHz.

<span id="page-49-1"></span>

# **9. Interfaces**

The PCF2129 has an I<sup>2</sup>C-bus or SPI-bus interface using the same pins. The selection is done using the interface selection pin IFS (see [Table 74](#page-50-1)).

#### <span id="page-50-1"></span>**Table 74. Interface selection input pin IFS**





## <span id="page-50-0"></span>**9.1 SPI-bus interface**

Data transfer to and from the device is made by a 3 line SPI-bus (see [Table 75\)](#page-51-0). The data lines for input and output are split. The data input and output line can be connected together to facilitate a bidirectional data bus (see [Figure 29\)](#page-50-2). The SPI-bus is initialized whenever the chip enable line pin SDA/CE is inactive.

<span id="page-50-2"></span>

<span id="page-51-0"></span>

<span id="page-51-1"></span>[1] The chip enable must not be wired permanently LOW.

#### **9.1.1 Data transmission**

The chip enable signal is used to identify the transmitted data. Each data transfer is a whole byte, with the Most Significant Bit (MSB) sent first.

The transmission is controlled by the active LOW chip enable signal SDA/CE. The first byte transmitted is the command byte. Subsequent bytes are either data to be written or data to be read (see [Figure 30](#page-51-2)).



<span id="page-51-2"></span>The command byte defines the address of the first register to be accessed and the read/write mode. The address counter will auto increment after every access and will reset to zero after the last valid register is accessed. The R/W bit defines if the following bytes are read or write information.



#### **Table 76. Command byte definition**





**Fig 32. SPI-bus read example**

### <span id="page-53-0"></span>**9.2 I2C-bus interface**

The I2C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a Serial DAta line (SDA) and a Serial CLock line (SCL). Both lines are connected to a positive supply by a pull-up resistor. Data transfer is initiated only when the bus is not busy.

#### **9.2.1 Bit transfer**

One data bit is transferred during each clock pulse. The data on the SDA line remains stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as control signals (see [Figure 33](#page-53-1)).



#### **9.2.2 START and STOP conditions**

<span id="page-53-1"></span>Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the START condition S. A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP condition P (see [Figure 34\)](#page-53-2).



<span id="page-53-2"></span>**Remark:** For the PCF2129, a repeated START is not allowed. Therefore a STOP has to be released before the next START.

#### **9.2.3 System configuration**

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves.

The PCF2129 can act as a slave transmitter and a slave receiver.



### **9.2.4 Acknowledge**

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- **•** A slave receiver which is addressed must generate an acknowledge after the reception of each byte.
- **•** Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- **•** The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- **•** A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the I<sup>2</sup>C-bus is illustrated in [Figure 36.](#page-54-0)



### <span id="page-54-0"></span>**9.2.5 I2C-bus protocol**

After a start condition, a valid hardware address has to be sent to a PCF2129 device. The appropriate I<sup>2</sup>C-bus slave address is 1010001. The entire I<sup>2</sup>C-bus slave address byte is shown in [Table 77](#page-55-0).

#### <span id="page-55-0"></span>**Table 77. I2C slave address byte**



The  $R/\overline{W}$  bit defines the direction of the following single or multiple byte data transfer (read is logic 1, write is logic 0).

For the format and the timing of the START condition (S), the STOP condition (P), and the acknowledge (A) refer to the I2C-bus specification [Ref. 13 "UM10204"](#page-77-1) and the characteristics table [\(Table 82](#page-67-0)). In the write mode, a data transfer is terminated by sending a STOP condition. A repeated START (Sr) condition is not applicable.





### **9.3 Bus communication and battery backup operation**

To save power during battery backup operation (see [Section 8.5.1\)](#page-16-0), the bus interfaces are inactive. Therefore the communication via I<sup>2</sup>C- or SPI-bus should be terminated before the supply of the PCF2129 is switched from  $V_{DD}$  to  $V_{BAT}$ .

**Remark:** If the I<sup>2</sup>C-bus communication was terminated uncontrolled, the I<sup>2</sup>C-bus has to be reinitialized by sending a STOP followed by a START after the device switched back from battery backup operation to  $V_{DD}$  supply operation.

# **10. Internal circuitry**



# **11. Safety notes**



# **12. Limiting values**

#### **Table 78. Limiting values**

*In accordance with the Absolute Maximum Rating System (IEC 60134).*



<span id="page-57-0"></span>[1] Pass level; Human Body Model (HBM) according to [Ref. 7 "JESD22-A114"](#page-77-2).

<span id="page-57-1"></span>[2] Pass level; Charged-Device Model (CDM), according to [Ref. 8 "JESD22-C101".](#page-77-3)

<span id="page-57-2"></span>[3] Pass level; latch-up testing according to [Ref. 9 "JESD78"](#page-77-4) at maximum ambient temperature  $(T_{amb(max)})$ .

<span id="page-57-3"></span>[4] According to the store and transport requirements (see [Ref. 14 "UM10569"\)](#page-77-5) the devices have to be stored at a temperature of +8 °C to +45  $\degree$ C and a humidity of 25 % to 75 %.

# **13. Static characteristics**

#### **Table 79. Static characteristics**

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.



#### **Table 79. Static characteristics** *…continued*

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified.



<span id="page-59-0"></span>[1] For reliable oscillator start-up at power-on:  $V_{DD(po)min} = V_{DD(min)} + 0.3$  V.

<span id="page-59-1"></span>[2] Timer source clock =  $\frac{1}{60}$  Hz, level of pins SDA/CE, SDI, and SCL is V<sub>DD</sub> or V<sub>SS</sub>.

<span id="page-59-2"></span>[3] When the device is supplied by the V<sub>BAT</sub> pin instead of the V<sub>DD</sub> pin, the current values for I<sub>BAT</sub> are as specified for I<sub>DD</sub> under the same conditions.

<span id="page-59-3"></span>[4] The I<sup>2</sup>C-bus and SPI-bus interfaces of PCF2129 are 5 V tolerant.

<span id="page-59-4"></span>[5] Tested on sample basis.

<span id="page-59-5"></span>[6] For further information, see [Figure 40.](#page-60-0)



# **13.1 Current consumption characteristics, typical**

<span id="page-60-0"></span>

# **NXP Semiconductors PCF2129**

### **Accurate RTC with integrated quartz crystal for industrial applications**



# **NXP Semiconductors PCF2129**

#### **Accurate RTC with integrated quartz crystal for industrial applications**



## **13.2 Frequency characteristics**

#### **Table 80. Frequency characteristics**

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = +25 °C, unless otherwise specified.



<span id="page-63-0"></span>[1]  $\pm$ 1 ppm corresponds to a time deviation of  $\pm$ 0.0864 seconds per day.

<span id="page-63-1"></span>[2] Only valid if CLKOUT frequencies are not equal to 32.768 kHz or if CLKOUT is disabled.

<span id="page-63-2"></span>[3] Not production tested. Effects of reflow soldering are included (see [Ref. 3 "AN11186"\)](#page-77-0).

# **NXP Semiconductors PCF2129**

### **Accurate RTC with integrated quartz crystal for industrial applications**





# **14. Dynamic characteristics**

## **14.1 SPI-bus timing characteristics**

#### **Table 81. SPI-bus characteristics**

 $V_{DD}$  = 1.8 V to 4.2 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C, unless otherwise specified. All timing values are valid within the operating supply voltage at ambient temperature and referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub> (see *[Figure 46](#page-66-0)).*



<span id="page-65-0"></span>[1] No load value; bus is held up by bus capacitance; use RC time constant with application values.

# **NXP Semiconductors PCF2129**

# **Accurate RTC with integrated quartz crystal for industrial applications**

<span id="page-66-0"></span>

# **14.2 I2C-bus timing characteristics**

#### <span id="page-67-0"></span>**Table 82. I2C-bus characteristics**

*All timing characteristics are valid within the operating supply voltage and ambient temperature range and reference to 30 % and 70 % with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub> (see [Figure 47\)](#page-68-0).* 



<span id="page-67-1"></span>[1] The minimum SCL clock frequency is limited by the bus time-out feature which resets the serial bus interface if either the SDA or SCL is held LOW for a minimum of 25 ms. The bus time-out feature must be disabled for DC operation.

<span id="page-67-2"></span>[2] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the V<sub>IL</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.

<span id="page-67-3"></span>[3]  $C_b$  is the total capacitance of one bus line in pF.

<span id="page-67-4"></span>[4] The maximum te for the SDA and SCL bus lines is 300 ns. The maximum fall time for the SDA output stage, te is 250 ns. This allows series protection resistors to be connected between the SDA/CE pin, the SCL pin, and the SDA/SCL bus lines without exceeding the  $maximum$  t.

<span id="page-67-5"></span>[5] t<sub>VD;ACK</sub> is the time of the acknowledgement signal from SCL LOW to SDA (out) LOW.

<span id="page-67-6"></span> $[6]$  t<sub>VD;DAT</sub> is the minimum time for valid SDA (out) data following SCL LOW.

<span id="page-67-7"></span>[7] Input filters on the SDA and SCL inputs suppress noise spikes of less than 50 ns.

# **NXP Semiconductors PCF2129**

#### **Accurate RTC with integrated quartz crystal for industrial applications**

<span id="page-68-0"></span>

# **15. Application information**



For information about application configuration, see [Ref. 3 "AN11186"](#page-77-0).

**NXP Semiconductors PCF2129** 

#### **Accurate RTC with integrated quartz crystal for industrial applications**

# **16. Package outline**



#### **Fig 49. Package outline SOT163-1 (SO20) of PCF2129AT**

PCF2129 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.


# <span id="page-72-2"></span><span id="page-72-1"></span>**17. Packing information**

# **17.1 Tape and reel information**

For tape and reel packing information, see

- **•** [Ref. 11 "SOT162-1\\_518" on page 78](#page-77-1) for the PCF2129T.
- **•** [Ref. 12 "SOT163-1\\_518" on page 78](#page-77-2) for the PCF2129AT.

# <span id="page-72-3"></span>**18. Soldering**

For information about soldering, see [Ref. 3 "AN11186"](#page-77-0).

# **18.1 Footprint information**

<span id="page-72-4"></span><span id="page-72-0"></span>

# **Accurate RTC with integrated quartz crystal for industrial applications**

<span id="page-73-0"></span>

# **NXP Semiconductors NXP Semiconductors**

# **PCF2129**

# Accurate RTC with integrated quartz crystal for industrial applications **Accurate RTC with integrated quartz crystal for industrial applications**

# **19.1 Real-Time Clock selection**

# **Table 83. Selection of Real-Time Clocks**

<span id="page-74-2"></span><span id="page-74-1"></span><span id="page-74-0"></span>

# PCF2129 **19. Appendix**

**Product data sheet Product data sheet**



**Product data sheet**

# <span id="page-76-1"></span>**20. Abbreviations**

<span id="page-76-0"></span>

# <span id="page-77-3"></span>**21. References**

- **[1] AN10365** Surface mount reflow soldering description
- **[2] AN10853** Handling precautions of ESD sensitive devices
- <span id="page-77-0"></span>**[3] AN11186 —** Application and soldering information for the PCA2129 and PCF2129 TCXO RTC
- **[4] IEC 60134** Rating systems for electronic tubes and valves and analogous semiconductor devices
- **[5] IEC 61340-5** Protection of electronic devices from electrostatic phenomena
- **[6] IPC/JEDEC J-STD-020D** Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices
- **[7] JESD22-A114** Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- **[8] JESD22-C101** Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- **[9] JESD78** IC Latch-Up Test
- **[10] JESD625-A** Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- <span id="page-77-1"></span>**[11] SOT162-1\_518 —** SO16; Reel pack; SMD, 13", packing information
- <span id="page-77-2"></span>**[12] SOT163-1\_518 —** SO20; Reel pack; SMD, 13", packing information
- **[13] UM10204** I 2C-bus specification and user manual
- **[14] UM10569** Store and transport requirements
- **[15] UM10762** User manual for the accurate RTC demo board OM13513 containing PCF2127T and PCF2129AT

# <span id="page-78-1"></span>**22. Revision history**



# <span id="page-78-0"></span>**Table 85. Revision history**

# <span id="page-79-3"></span>**23. Legal information**

# <span id="page-79-4"></span>**23.1 Data sheet status**



<span id="page-79-0"></span>[1] Please consult the most recently issued document before initiating or completing a design.

<span id="page-79-1"></span>[2] The term 'short data sheet' is explained in section "Definitions".

<span id="page-79-2"></span>[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status<br>information is available on the Intern

# <span id="page-79-5"></span>**23.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification —** The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# <span id="page-79-6"></span>**23.3 Disclaimers**

**Limited warranty and liability —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use —** NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default. damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at<http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCF2129 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved.

# **Accurate RTC with integrated quartz crystal for industrial applications**

**Export control —** This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products —** Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's

own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations —** A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

# <span id="page-80-0"></span>**23.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I 2C-bus —** logo is a trademark of NXP Semiconductors N.V.

# <span id="page-80-1"></span>**24. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

# **Accurate RTC with integrated quartz crystal for industrial applications**

# <span id="page-81-0"></span>**25. Tables**





# **Accurate RTC with integrated quartz crystal for industrial applications**



# <span id="page-83-0"></span>**26. Figures**





**Accurate RTC with integrated quartz crystal for industrial applications**

# <span id="page-84-0"></span>**27. Contents**





**Accurate RTC with integrated quartz crystal for industrial applications**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

# **© NXP Semiconductors N.V. 2014. All rights reserved.**

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

**Date of release: 19 December 2014 Document identifier: PCF2129**



## **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

# *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*