

**Serial EEPROM Series** 

# High Reliability Series EEPROMs I<sup>2</sup>C BUS



BR24L□□-W Series,BR24S□□□-W Series

No.09001EDT04

ROHM's series of serial EEPROMs represent the highest level of reliability on the market. A double cell structure provides a failsafe method of data reliability, while a double reset function prevents data miswriting. In addition, gold pads and gold wires are used for internal connections, pushing the boundaries of reliability to the limit.

BR24L — -W Series assort 1Kbit ~64Kbit. BR24S — -W Series are possible to operate at high speed in low voltage and assort 8Kbit ~256Kbit.

# Contents

BR24L□□-W Series

BR24L01A-W, BR24L02-W, BR24L04-W, BR24L08-W, BR24L16-W, BR24L32-W, BR24L64-W

• • • P2

BR24S□□□-W Series

BR24S08-W, BR24S16-W, BR24S32-W, BR24S64-W, BR24S128-W, BR24S256-W

• • P20

# **Serial EEPROM Series**

# High Reliability Series EEPROMs I<sup>2</sup>C BUS

# BR24L □ □ -W Series

## Description

BR24L \( \subseteq \) -W series is a serial EEPROM of I<sup>2</sup>C BUS interface method.

### Features

- 1) Completely conforming to the world standard I<sup>2</sup>C BUS. All controls available by 2 ports of serial clock(SCL) and serial data(SDA)
- 2) Other devices than EEPROM can be connected to the same port, saving microcontroller port
- 3) 1.8V~5.5V \*1 single power source action most suitable for battery use
- 4) Page write mode useful for initial value write at factory shipment
- 5) Highly reliable connection by Au pad and Au wire
- 6) Auto erase and auto end function at data rewrite
- 7) Low current consumption

At write operation (5V) : 1.2mA (Typ.) \*2
At read operation (5V) : 0.2mA (Typ.)
At standby operation (5V) : 0.1µA (Typ.)

8) Write mistake prevention function

Write (write protect) function added

- 9) Write mistake prevention function at low voltage
- 10) SOP8/SOP-J8/SSOP-B8/TSSOP-B8/MSOP8/TSSOP-B8J/VSON008X2030 compact package \*3
- 11) Data rewrite up to 1,000,000 times
- 12) Data kept for 40 years
- 13) Noise filter built in SCL / SDA terminal
- 14) Shipment data all address FFh
- \*1 BR24L02-W, BR24L16-W, BR24L32-W: 1.7~5.5V
- \*2 BR24L32-W, BR24L64-W: 1.5mA
- \*3 Refer to following list

# ●Page write

| Number of<br>Pages | 8Byte                   | 16Byte                              | 32Byte                 |
|--------------------|-------------------------|-------------------------------------|------------------------|
| Product<br>number  | BR24L01A-W<br>BR24L02-W | BR24L04-W<br>BR24L08-W<br>BR24L16-W | BR24L32-W<br>BR24L64-W |

# ●BR24L series

| Capacity | Bit<br>format | Туре       | Power source<br>Voltage | SOP8 | SOP-J8 | SSOP-B8 | TSSOP-B8 | MSOP8 | TSSOP-B8J | VSON008<br>X2030 |
|----------|---------------|------------|-------------------------|------|--------|---------|----------|-------|-----------|------------------|
| 1Kbit    | 128×8         | BR24L01A-W | 1.8~5.5V                | •    | •      | •       | •        | •     | •         | •                |
| 2Kbit    | 256×8         | BR24L02-W  | 1.7~5.5V                | •    | •      | •       | •        | •     | •         | •                |
| 4Kbit    | 512×8         | BR24L04-W  | 1.8~5.5V                | •    | •      | •       | •        | •     | •         | •                |
| 8Kbit    | 1K×8          | BR24L08-W  | 1.8~5.5V                | •    | •      | •       | •        | •     | •         | •                |
| 16Kbit   | 2K×8          | BR24L16-W  | 1.7~5.5V                | •    | •      | •       | •        | •     | •         |                  |
| 32Kbit   | 4K×8          | BR24L32-W  | 1.7~5.5V                | •    | •      | •       | •        |       |           |                  |
| 64Kbit   | 8K×8          | BR24L64-W  | 1.8~5.5V                | •    | •      |         |          |       |           |                  |

●Absolute maximum ratings (Ta=25°C)

| Parameter                 | symbol | mbol Limits          |    |
|---------------------------|--------|----------------------|----|
| Impressed voltage         | Vcc    | -0.3~+6.5            | V  |
|                           |        | 450 (SOP8) *1        |    |
|                           |        | 450 (SOP-J8)*2       |    |
|                           |        | 300 (SSOP-B8)*3      |    |
| Permissible dissipation   | Pd     | 330 (TSSOP-B8)*4     | mW |
|                           |        | 310 (MSOP8) *5       |    |
|                           |        | 310 (TSSOP-B8J) *6   |    |
|                           |        | 300 (VSON008X2030)*7 |    |
| Storage temperature range | Tstg   | -65 <b>~</b> +125    | °C |
| Action temperature range  | Topr   | -40~+85              | °C |
| Terminal voltage          | -      | -0.3~Vcc+1.0         | V  |

# ■Memory cell characteristics (Ta=25°C, Vcc=1.8~5.5V)<sup>\*1</sup>

| Danamatan.                      |           | Limits |      | 1.1:4 |
|---------------------------------|-----------|--------|------|-------|
| Parameter                       | Min.      | Typ.   | Max. | Unit  |
| Number of data rewrite times *2 | 1,000,000 | -      | -    | Times |
| Data hold years *2              | 40        | -      | -    | Years |

OShipment data all address FFh

# Recommended operating conditions

| Parameter            | Symbol | Limits     | Unit |
|----------------------|--------|------------|------|
| Power source voltage | Vcc    | 1.8~5.5 *1 | V    |
| Input voltage        | Vin    | 0~Vcc      | V    |

<sup>\*1</sup> BR24L02/16/32-W : 1.7~5.5V

# ●Electrical characteristics (Unless otherwise specified, Ta=-40~+85°C, Vcc=1.8~5.5V)\*1

| Parameter                 | Symbol | Limits             |      | Unit        | Conditions |                                                                |  |
|---------------------------|--------|--------------------|------|-------------|------------|----------------------------------------------------------------|--|
| Farameter                 | Symbol | Min.               | Тур. | Max.        | Offic      | Conditions                                                     |  |
| "HIGH" input voltage 1    | VIH1   | 0.7Vcc             | -    | Vcc +1.0 *2 | ٧          | 2.5≦Vcc≦5.5V                                                   |  |
| "LOW" input voltage 1     | VIL1   | -0.3 <sup>*2</sup> | -    | 0.3 Vcc     | V          | 2.5≦Vcc≦5.5V                                                   |  |
| "HIGH" input voltage 2    | VIH2   | 0.8Vcc             | -    | Vcc +1.0 *2 | ٧          | 1.8≦Vcc<2.5V                                                   |  |
| "LOW" input voltage 2     | VIL2   | -0.3 <sup>*2</sup> | -    | 0.2 Vcc     | ٧          | 1.8≦Vcc<2.5V                                                   |  |
| "HIGH" input voltage 3 *3 | VIH3   | 0.8Vcc             | -    | Vcc +1.0    | V          | 1.7≦Vcc<1.8V                                                   |  |
| "HIGH" input voltage 3 *4 | VIH3   | 0.9Vcc             | -    | Vcc +1.0    | V          | 1.7≦Vcc<1.8V                                                   |  |
| "LOW" input voltage 3 *2  | VIL3   | -0.3               | -    | 0.1 Vcc     | ٧          | 1.7≦Vcc<1.8V                                                   |  |
| "LOW" output voltage 1    | VOL1   | -                  | -    | 0.4         | V          | IoL=3.0mA, 2.5V≦Vcc≦5.5V, (SDA)                                |  |
| "LOW" output voltage 2    | VOL2   | -                  | -    | 0.2         | ٧          | IoL=0.7mA, 1.7V≦Vcc<2.5V, (SDA)                                |  |
| Input leak current        | ILI    | -1                 | -    | 1           | μΑ         | Vin=0V~Vcc                                                     |  |
| Output leak current       | ILO    | -1                 | -    | 1           | μΑ         | Vout=0V~Vcc, (SDA)                                             |  |
|                           | logs   |                    |      | 2.0 *5      | Л          | Vcc=5.5V,fSCL=400kHz, tWR=5ms,                                 |  |
| Current consumption at    | ICC1   | -                  | -    | 3.0 *6      | mA         | Byte write, Page write                                         |  |
| action                    | ICC2   | -                  | -    | 0.5         | mA         | Vcc=5.5V,fSCL=400kHz Random read, current read,sequential read |  |
| Standby current           | IsB    | -                  | -    | 2.0         | μΑ         | Vcc=5.5V, SDA • SCL=Vcc<br>A0, A1, A2=GND, WP=GND              |  |

<sup>©</sup>Radiation resistance design is not made.

When using at Ta=25°C or higher, 4.5mW(\*1,\*2), 3.0mW(\*3,\*7) 3.3mW(\*4),3.1mW(\*5,\*6) to be reduced per 1°C

<sup>\*1</sup> BR24L02/16/32-W : 1.7~5.5V

<sup>\*2</sup> Not 100% TESTED

<sup>\*1</sup> BR24L02/16/32-W : 1.7~5.5V, \*2 BR24L16/32-W, \*3 BR24L02/16-W, \*4 BR24L32-W

<sup>\*5</sup> BR24L01A/02/04/08/16-W, \*6 BR24L32/64-W

●Action timing characteristics (Unless otherwise specified, Ta=-40~+85°C, Vcc=1.8~5.5V)<sup>\*1</sup>

| Parameter                                      | Symbol       |      | AST-MO[<br>′≦Vcc≦ |      |      | DARD-N<br>≦Vcc≦ |      | Unit |
|------------------------------------------------|--------------|------|-------------------|------|------|-----------------|------|------|
|                                                |              | Min. | Тур.              | Max. | Min. | Тур.            | Max. |      |
| SCL frequency                                  | fSCL         | -    | -                 | 400  | -    | -               | 100  | kHz  |
| Data clock "HIGH" time                         | tHIGH        | 0.6  | -                 | -    | 4.0  | -               | -    | μs   |
| Data clock "LOW" time                          | tLOW         | 1.2  | -                 | -    | 4.7  | -               | -    | μs   |
| SDA, SCL rise time *2                          | tR           | -    | -                 | 0.3  | -    | -               | 1.0  | μs   |
| SDA, SCL fall time *2                          | tF           | -    | -                 | 0.3  | -    | -               | 0.3  | μs   |
| Start condition hold time                      | tHD:STA      | 0.6  | -                 | -    | 4.0  | -               | -    | μs   |
| Start condition setup time                     | tSU:STA      | 0.6  | -                 | -    | 4.7  | -               | -    | μs   |
| Input data hold time                           | tHD:DAT      | 0    | -                 | -    | 0    | -               | -    | ns   |
| Input data setup time                          | tSU:DAT      | 100  | -                 | -    | 250  | -               | -    | ns   |
| Output data delay time                         | tPD          | 0.1  | -                 | 0.9  | 0.2  | -               | 3.5  | μs   |
| Output data hold time                          | tDH          | 0.1  | -                 | -    | 0.2  | -               | -    | μs   |
| Stop condition setup time                      | tSU:STO      | 0.6  | -                 | -    | 4.7  | -               | -    | μs   |
| Bus release time before transfer start         | tBUF         | 1.2  | -                 | -    | 4.7  | -               | -    | μs   |
| Internal write cycle time                      | tWR          | -    | -                 | 5    | -    | -               | 5    | ms   |
| Noise removal valid period (SDA, SCL terminal) | tl           | -    | -                 | 0.1  | -    | -               | 0.1  | μs   |
| WP hold time                                   | tHD:WP       | 0    | -                 | -    | 0    | -               | -    | ns   |
| WP setup time                                  | tSU:WP       | 0.1  | -                 | -    | 0.1  | -               | -    | μs   |
| WP valid time                                  | tHIGH:W<br>P | 1.0  | -                 |      | 1.0  | -               | -    | μs   |

<sup>\*1</sup> BR24L02/16/32-W : 1.7~5.5V

# ● FAST-MODE and STANDARD-MODE

FAST-MODE and STANDARD-MODE are of same actions, and mode is changed. They are distinguished by action speeds. 100kHz action is called STANDARD-MODE, and 400kHz action is called FAST-MODE. This action frequency is the maximum action frequency, so 100kHz clock may be used in FAST-MODE. When power source voltage goes down, action at high speed is not carried out, therefore, at Vcc=2.5V~5.5V, 400kHz, namely, action is made in FASTMODE. (Action is made also in STANDARD-MODE) Vcc=1.8V~2.5V is only action in 100kHz STANDARD-MODE.

<sup>\*2</sup> Not 100% tested

# ●Sync data input / output timing



Olnput read at the rise edge of SCL
OData output in sync with the fall of SCL
Fig.1-(a) Sync data input / output timing



Fig.1-(c) Write cycle timing



OAt write execution, in the area from the D0 taken clock rise of the first DATA(1), to tWR, set WP="LOW".

OBy setting WP "HIGH" in the area, write can be cancelled.
When it is set WP="HIGH" during tWR, write is forcibly ended, and data of address under access is not guaranteed, therefore write it once again.

Fig.1-(e) WP timing at write cance



Fig.1-(b) Start-stop bit timing



Fig.1-(d) WP timing at write execution

# Block diagram



Fig.2 Block diagram

# Pin assignment and description



| Terminal | Input /           |                        | Function              |                |                 |                |            |                     |  |
|----------|-------------------|------------------------|-----------------------|----------------|-----------------|----------------|------------|---------------------|--|
| name     | output            | BR24L01A-W             | BR24L02-W             | BR24L04-W      | BR24L08-W       | BR24L16-W      | BR24L32-W  | BR24L64-W           |  |
| A0       | Input             | Slave addr             | ess setting           | ١              | lot connected   |                | Slave add  | ave address setting |  |
| A1       | Input             | Slav                   | e address set         | tting          | Not cor         | nnected        | Slave add  | ess setting         |  |
| A2       | Input             |                        | Slave address setting |                |                 |                | Slave add  | ess setting         |  |
| GND      | -                 |                        | ı                     |                |                 |                |            |                     |  |
| SDA      | Input /<br>output |                        | Slave and             | l word address | , Serial data i | nput serial da | ata output |                     |  |
| SCL      | Input             |                        |                       |                |                 |                |            |                     |  |
| WP       | Input             | Write protect terminal |                       |                |                 |                |            |                     |  |
| Vcc      | -                 |                        |                       | Connec         | t the power s   | ource.         |            |                     |  |



# ● Characteristic data (The following values are Typ. ones).



### ●I<sup>2</sup>C BUS communication

### OI<sup>2</sup>C BUS data communication

I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte. I<sup>2</sup>C BUS carries out data transmission with plural devices connected by 2 communication lines of serial data (SDA) and serial clock (SCL).

Among devices, there are "master" that generates clock and control communication start and end, and "slave" that is controlled by address peculiar to devices. EEPROM becomes "slave". And the device that outputs data to bus during data communication is called "transmitter", and the device that receives data is called "receiver".



Fig.35 Data transfer timing

# OStart condition (Start bit recognition)

- Before executing each command, start condition (start bit) where SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary.
- This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this confdition is satisfied, any command is executed.

### OStop condition (stop bit recongnition)

· Each command can be ended by SDA rising from 'LOW' to 'HIGH' when stop condition (stop bit), namely, SCL is 'HIGH'

# OAcknowledge (ACK) signal

- This acknowledge (ACK) signal is a software rule to show whether data transfer has been made normally or not. In master and slave, the device ( $\mu$ -COM at slave address input of write command, read command, and this IC at data output of read command) at the transmitter (sending) side releases the bus after output of 8bit data.
- The device (this IC at slave address input of write command, read command, and  $\mu$ -COM at data output of read command) at the receiver (receiving) side sets SDA 'LOW' during 9 clock cycles, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data.
- This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal (ACK signal) 'LOW'.
- · Each write action outputs acknowledge signal (ACK signal) 'LOW', at receiving 8bit data (word address and write data).
- Each read action outputs 8bit data (read data), and detects acknowledge signal (ACK signal) 'LOW'.
- When acknowledge signal (ACK signal) is detected, and stop condition is not sent from the master ( $\mu$ -COM) side, this IC continues data output. When acknowledge signal (ACK signal) is not detected, this IC stops data transfer, and recognizes stop cindition (stop bit), and ends read action. And this IC gets in status.

### ODevice addressing

- · Output slave address after start condition from master.
- The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'.
- Next slave addresses (A2 A1 A0 --- device address) are for selecting devices, and plural ones can be used on a same bus according to the number of device addresses.
- The most insignificant bit (R/W --- READ / WRITE) of slave address is used for designating write or read action, and is as shown below.

Setting R /  $\overline{W}$  to 0 ----- write (setting 0 to word address setting of random read) Setting R /  $\overline{W}$  to 1 ----- read

| Туре       |   |   |   | Sla | ave a | ddres | ss |     | Maximum number of connected buses |
|------------|---|---|---|-----|-------|-------|----|-----|-----------------------------------|
| BR24L01A-W | 1 | 0 | 1 | 0   | A2    | A1    | Α0 | R/W | 8                                 |
| BR24L02-W  | 1 | 0 | 1 | 0   | A2    | A1    | Α0 | R/W | 8                                 |
| BR24L04-W  | 1 | 0 | 1 | 0   | A2    | A1    | PS | R/W | 4                                 |
| BR24L08-W  | 1 | 0 | 1 | 0   | A2    | P1    | P0 | R/W | 2                                 |
| BR24L16-W  | 1 | 0 | 1 | 0   | P2    | P1    | P0 | R/W | 1                                 |
| BR24L32-W  | 1 | 0 | 1 | 0   | A2    | A1    | Α0 | R/W | 8                                 |
| BR24L64-W  | 1 | 0 | 1 | 0   | A2    | A1    | A0 | R/W | 8                                 |

PS, P0~P2 are page select bits.

Note) Up to 4 units BR24L04-W, up to 2 units of BR24L08-W, and one unit of BR24L16-W can be connected. Device address is set by 'H' and 'L' of each pin of A0, A1, and A2.

### **●Write Command**

# OWrite cycle

 Arbitrary data is written to EEPROM. When to write only 1 byte, byte write is normally used, and when to write continuous data of 2 bytes or more, simultaneous write is possible by page write cycle. The maximum number of write bytes is specified per device of each capacity. Up to 32 arbitrary bytes can be written. (In the case of BR24L32 / L64-W)



\*1 As for WA7, BR24L01A-W becomes Don't care.

Fig.36 Byte write cycle (BR24L01A/02/04/08/16-W)



\*1 As for WA12, BR24L32-W becomes Don't care.

Fig.37 Byte write cycle (BR24L32/64-W)



\*1 As for WA7, BR24L01A-W becomes Don't care. \*2 As for BR24L01A/02-W becomes (n+7).

Fig.38 Page write cycle (BR24L01A/02/04/08/16-W)



\*1 As for WA12, BR24L32-W becomes Don't care.

- Data is written to the address designated by word address (n-th address)
- By issuing stop bit after 8bit data input, write to memory cell inside starts.
- When internal write is started, command is not accepted for tWR (5ms at maximum).
- By page write cycle, the following can be written in bulk : Up to 8 bytes (BR24L01A-W, BR24L02-W)

: Up to 16bytes (BR24L04-W, BR24L08-W, BR24L16-W)

: Up to 32bytes (BR24L32-W, BR24L64-W)

And when data of the maximum bytes or higher is sent, data from the first byte is overwritten. (Refer to "Internal address increment" of "Notes on page write cycle" in P9/32.)

- As for page write cycle of BR24L01A-W and BR24L02-W, after the significant 5 bits (4 significant bits in BR24L01-W) of word address are designated arbitrarily, and as for page write command of BR24L04-W, BR24L08-W, and BR24L16-W, after page select bit (PS) of slave address is designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 4 bits (insignificant 3 bit in BR24L01A-W, and BR24L02-W) is incremented internally, and data up to 16 bytes (up to 8 bytes in BR24L01A-W and BR24L02-W) can be written.
- As for page write cycle of BR24L32-W and BR24L64-W, after the significant 7 bits (in the case of BR24L32-W) of word address, or the significant 8 bits (in the case of BR24L64-W) of word address are designated arbitrarily, by continuing data input of 2 byte or more, the address of insignificant 5 bits is incremented internally, and data up to 32 bytes can be written.

# Note)



- \*1 In BR24L16-W, A2 becomes P2.
- \*2 In BR24L08-W, BR24L16-W, A1 becomes P1.
- \*3 In BR24L04-W, A0 becomes PS, and in BR24L08-W and BR24L16-W, A0 becomes P0.

Fig.40 Difference of slave address of each type



- \*1 BR24L01A-W becomes Don't care.
- \*2 BR24L04-W, BR24L08-W, and BR24L16-W become (n+15).
- \*3 BR24L32-W and BR24L64-W become (n+31).

Fig.41 Page write cycle

# Note)



- \*1 In BR24L16-W, A2 becomes P2.
- \*2 In BR24L08-W, BR24L16-W, A1 becomes P1.
- \*3 In BR24L04-W, A0 becomes PS, and in BR24L08-W and in BR24L16-W, A0 becomes P0.

Fig.42 Difference of each type of slave address

# ONotes on page write cycle

List of numbers of page write

| Number of Pages   | 8Byte                   | 16Byte                              | 32Byte                 |
|-------------------|-------------------------|-------------------------------------|------------------------|
| Product<br>number | BR24L01A-W<br>BR24L02-W | BR24L04-W<br>BR24L08-W<br>BR24L16-W | BR24L32-W<br>BR24L64-W |

The above numbers are maximum bytes for respective types. Any bytes below these can be written.

In the case BR24L02-W, 1 page=8bytes, but the page write cycle write time is 5ms at maximum for 8byte bulk write. It does not stand 5ms at maximum × 8byte=40ms(Max.).

### OInternal address increment

Page write mode (in the case of BR24L02-W)



For example, when it is started from address 06h,therefore, increment is made as below, 06h  $\rightarrow$  07h  $\rightarrow$  00h  $\rightarrow$  01h ---, which please note.

\* 06h···06 in hexadecimal, therefore, 00000110 becomes a binary number.

# OWrite protect (WP) terminal

· Write protect (WP) function

When WP terminal is set Vcc (H level), data rewrite of all addresses is prohibited. When it is set GND (L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or GND, or control it to H level or L level. Do not use it open.

At extremely low voltage at power ON / OFF, by setting the WP terminal 'H', mistake write can be prevented. During tWR, set the WP terminal always to 'L'. If it is set 'H', write is forcibly terminated.

### ■Read Command

### ORead cycle

Data of EEPROM is read. In read cycle, there are random read cycle and current read cycle.

Random read cycle is a command to read data by designating address, and is used generally.

Current read cycle is a command to read data of internal address register without designating address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available, and the next address data can be read in succession.



Fig.44 Random read cycle (BR24L32/64 -W)



Fig.46 Sequential read cycle (in the case of current read cycle)

- In random read cycle, data of designated word address can be read.
- When the command just before current read cycle is random read cycle, current read cycle (each including sequential read cycle), data of incremented last read address (n)-th address, i.e., data of the (n+1)-th address is output.
- When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master ( $\mu$ -COM) side, the next address data can be read in succession.
- Read cycle is ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal is started at SCL signal 'H' .
- When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output.

  Therefore, read command cycle cannot be ended. When to end read command cycle, be sure input stop condition to input 'H' to ACK signal after D0, and to start SDA at SCL signal 'H'.
- Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is started at SCL signal 'H'.

# Note)



- \*1 In BR24L16-W, A2 becomes P2.
- \*2 In BR24L08-W, BR24L16-W, A1 becomes P1.
- \*3 In BR24L04-W, A0 becomes PS, and in BR24L08-W and BR24L16-W, A0 becomes P0.

Fig.47 Difference of slave address of each type

### ●Software reset

Software reset is executed when to avoid malfunction after power on, and to reset during command input. Software reset has several kinds, and 3 kinds of them are shown in the figure below. (Refer to Fig.48(a), Fig.48(b), and Fig.48(c).) In dummy clock input area, release the SDA bus ('H' by pull up). In dummy clock area, ACK output and read data '0' (both 'L' level) may be output from EEPROM, therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices.



Fig.48-(a) The case of dummy clock +START+START+ command input



Fig.48-(b) The case of START +9 dummy clocks +START+ command input



Fig.48-(c) START×9+ command input

# Acknowledge polling

During internal write execution, all input commands are ignored, therefore ACK is not sent back. During internal automatic write execution after write cycle input, next command (slave address) is sent, and if the first ACK signal sends back 'L', then it means end of write action, while if it sends back 'H', it means now in writing. By use of acknowledge polling, next command can be executed without waiting for tWR = 5ms.

When to write continuously,  $R/\overline{W} = 0$ , when to carry out current read cycle after write, slave address R/W = 1 is sent, and if ACK signal sends back 'L', then execute word address input and data output and so forth.



Fig.49 Case to continuously write by acknowledge polling

### WP valid timing (write cancel)

WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so forth, pay attention to the following WP valid timing. During write cycle execution, in cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to taken in D0 of data(in page write cycle, the first byte data) is cancel invalid area.

WP input in this area becomes Don't care. Set the setup time to rise of D0 taken SCL 100ns or more. The area from the rise of SCL to take in D0 to the end of internal automatic write (tWR) is cancel valid area. And, when it is set WP='H' during tWR, write is ended forcibly, data of address under access is not guaranteed, therefore, write it once again. (Refer to Fig.50.) After execution of forced end by WP, standby status gets in, so there is no need to wait for tWR (5ms at maximum).



Fig.50 WP valid timing

### ●Command cancel by start condition and stop condition

During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Refer to Fig. 51)

However, in ACK output area and during data read, SDA bus may output 'L', and in this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. And when command is cancelled by start, stop condition, during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined, therefore, it is not possible to carry out current read cycle in succession. When to carry out read cycle in succession, carry out random read cycle.



Fig.51 Case of cancel by start, stop condition during slave address input

### ●I/O peripheral circuit

OPull up resistance of SDA terminal

SDA is NMOS open drain, so requires pull up resistance. As for this resistance value ( $R_{PU}$ ), select an appropriate value to this resistance value from microcontroller  $V_{IL}$ ,  $I_L$ , and  $V_{OL}$ - $I_{OL}$  characteristics of this IC. If  $R_{PU}$  is large, action frequency is limited. The smaller the  $R_{PU}$ , the larger the consumption current at action.

OMaximum value of Rpu

The maximum value of RPU is determined by the following factors.

- (1)SDA rise time to be determined by the capacitance (CBUS) of bus line of R<sub>PU</sub> and SDA should be tR or below. And AC timing should be satisfied even when SDA rise time is late.
- (2)The bus electric potential to be determined by input leak total (IL) of device connected to bus at output of 'H' to SDA bus and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin 0.2Vcc.

Vcc - ILRpu - 0.2Vcc 
$$\ge$$
 ViH
∴ Rpu =  $\frac{0.8Vcc-ViH}{IL}$ 

Ex. ) When Vcc =3V, IL=10 $\mu$ A, ViH=0.7 Vcc, from (2)

RPU 
$$\leq \frac{0.8 \times 3 - 0.7 \times 3}{10 \times 10^{-6}}$$
  
 $\leq 300 [kΩ]$ 



Fig.52 I/O circuit diagram

### OMinimum value of R<sub>PU</sub>

The minimum value of R<sub>PU</sub> is determined by the following factors.

(1)When IC outputs LOW, it should be satisfied that V<sub>OLMAX</sub>=0.4V and I<sub>OLMAX</sub>=3mA.

$$\frac{V_{CC}-V_{OL}}{R_{PU}} \le I_{OL}$$
  $\therefore$   $R_{PU} \le \frac{V_{C}-V_{OL}}{I_{OL}}$ 

(2)V<sub>OLMAX</sub>=0.4V should secure the input 'L' level (VIL) of microcontroller and EEPROM including recommended noise margin 0.1Vcc. Volmax ≤ VIL-0.1 Vcc

Ex. ) When Vcc =3V, VoL=0.4V, IoL=3mA, microcontroller, EEPROM VIL=0.3Vcc from (1)

RPU 
$$\ge \frac{3-0.4}{3 \times 10^{-3}}$$
  
 $\ge 867 [Ω]$   
And  
Vol = 0.4 [V]  
VIL = 0.3×3  
= 0.9 [V]

Therefore, the condition (2) is satisfied.

# OPull up resistance of SCL terminal

When SCL control is made at CMOS output port, there is no need, but in the case there is timing where SCL becomes 'Hi-Z', add a pull up resistance. As for the pull up resistance, one of several  $k\Omega \sim \text{several}$  ten  $k\Omega$  is recommended in consideration of drive performance of output port of microcontroller.

# ●A0, A1, A2, WP process

OProcess of device address terminals (A0,A1,A2)

Check whether the set device address coincides with device address input sent from the master side or not, and select one among plural devices connected to a same bus. Connect this terminal to pull up or pull down, or Vcc or GND. And, pins (N, C, PIN) not used as device address may be set to any of 'H', 'L', and 'Hi-Z'.

Types with N.C.PIN

BR24L16/F/FJ/FV/FVT/FVM/FVJ-W

A0, A1, A2

BR24L08/F/FJ/FV/FVT/FVM/FVJ/NUX-W

A0, A1

BR24L04/F/FJ/FV/FVT/FVM/FVJ/NUX-W

A0

### OProcess of WP terminal

WP terminal is the terminal that prohibits and permits write in hardware manner. In 'H' status, only READ is available and WRITE of all address is prohibited. In the case of 'L', both are available. In the case of use it as an ROM, it is recommended to connect it to pull up or Vcc. In the case to use both READ and WRITE, control WP terminal or connect it to pull down or GND.

### **●**Cautions on microcontroller connection

**ORs** 

In I<sup>2</sup>C BUS, it is recommended that SDA port is of open drain input/output. However, when to use CMOS input / output of tri state to SDA port, insert a series resistance Rs between the pull up resistance Rpu and the SDA terminal of EEPROM. This is controls over current that occurs when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously. Rs also plays the role of protection of SDA terminal against surge. Therefore, even when SDA port is open drain input/output, Rs can be used.



Fig.53 I/O circuit diagram



output of EEPROM.

Fig.54 Input / output collision timing

### OMaximum value of Rs

The maximum value of Rs is determined by the following relations.

- (1)SDA rise time to be determined by the capacity (CBUS) of bus line of Rpu and SDA should be tR or below. And AC timing should be satisfied even when SDA rise time is late.
- (2) The bus electric potential  $\triangle$  to be determined by Rpu and Rs the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level ( $V_{IL}$ ) of microcontroller including recommended noise margin 0.1Vcc.



Fig.55 I/O circuit diagram

$$\frac{(\text{Vcc-Vol}) \times \text{Rs}}{\text{RPU+Rs}} + \text{Vol+0.1Vcc} \leq \text{Vil}$$

$$\therefore \text{Rs} \leq \frac{\text{Vil-Vol-0.1Vcc}}{1.1\text{Vcc-Vil}} \times \text{RPU}$$

Example) When Vcc=3V, VIL=0.3Vcc, VoL=0.4V, RPU=20k $\Omega$ 

from(2), Rs 
$$\leq \frac{0.3 \times 3 - 0.4 - 0.1 \times 3}{1.1 \times 3 - 0.3 \times 3} \times 20 \times 10^{3}$$
  
 $\leq 1.67 \text{ [k\Omega]}$ 

# OMinimum value of Rs

The minimum value of Rs is determined by over current at bus collision. When over current flows, noises in power source line, and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of impedance of power source line in set and so forth. Set the over current to EEPROM 10mA or below.



Fig.56 I/O circuit diagram

$$\frac{\text{Vcc}}{\text{Rs}} \le I$$

$$\therefore \text{Rs} \ge \frac{\text{Vcc}}{I}$$

Example)When Vcc=3V, I=10mA

Rs 
$$\geq \frac{3}{10 \times 10^{-3}}$$
  
 $\geq 300 [\Omega]$ 

# ●I<sup>2</sup>C BUS input / output circuit

OInput (A0,A2,SCL)



Fig.57 Input pin circuit diagram

### OInput / output (SDA)



Fig.58 Input / output pin circuit diagram

# OInput (A1, WP)



Fig.59 Input pin circuit diagram

# Notes on power ON

At power on, in IC internal circuit and set, Vcc rises through unstable low voltage area, and IC inside is not completely reset, and malfunction may occur. To prevent this, functions of POR circuit and LVCC circuit are equipped. To assure the action, observe the following conditions at power on.

- 1. Set SDA = 'H' and SCL ='L' or 'H'
- 2. Start power source so as to satisfy the recommended conditions of t<sub>R</sub>, t<sub>OFF</sub>, and Vbot for operating POR circuit.



Recommended conditions of tR, tOFF, Vbot

| tr             | toff           | Vbot          |
|----------------|----------------|---------------|
| 10ms or below  | 10ms or longer | 0.3V or below |
| 100ms or below | 10ms or longer | 0.2V or below |

- 3. Set SDA and SCL so as not to become 'Hi-Z'.
- When the above conditions 1 and 2 cannot be observed, take the following countermeasures.
  - a) In the case when the above condition 1 cannot be observed. When SDA becomes 'L' at power on .
    - →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'.



Fig.61 When SCL= 'H' and SDA= 'L'

Fig.62 When SCL='L' and SDA='L'

- b) In the case when the above condition 2 cannot be observed.
  - →After power source becomes stable, execute software reset(P11).
- c) In the case when the above conditions 1 and 2 cannot be observed.
  - →Carry out a), and then carry out b).

### ●Low voltage malfunction prevention function

LVCC circuit prevents data rewrite action at low power, and prevents wrong write. At LVCC voltage (Typ. =1.2V) or below, it prevent data rewrite.

### Vcc noise countermeasures

**OBypass** capacitor

When noise or surge gets in the power source line, malfunction may occur, therefore, for removing these, it is recommended to attach a by pass capacitor (0.1µF) between IC Vcc and GND. At that moment, attach it as close to IC as possible.

And, it is also recommended to attach a bypass capacitor between board Vcc and GND.

### Notes for use

- (1) Described numeric values and data are design representative values, and the values are not guaranteed.
- (2) We believe that application circuit examples are recommendable, however, in actual use, confirm characteristics further sufficiently. In the case of use by changing the fixed number of external parts, make your decision with sufficient margin in consideration of static characteristics and transition characteristics and fluctuations of external parts and our LSI.
- (3) Absolute maximum ratings

If the absolute maximum ratings such as impressed voltage and action temperature range and so forth are exceeded, LSI may be destructed. Do not impress voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be impressed to LSI.

(4) GND electric potential

Set the voltage of GND terminal lowest at any action condition. Make sure that each terminal voltage is lower than that of GND terminal.

(5) Terminal design

In consideration of permissible loss in actual use condition, carry out heat design with sufficient margin.

(6) Terminal to terminal shortcircuit and wrong packaging

When to package LSI onto a board, pay sufficient attention to LSI direction and displacement. Wrong packaging may destruct LSI. And in the case of shortcircuit between LSI terminals and terminals and power source, terminal and GND owing to foreign matter, LSI may be destructed.

(7) Use in a strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently.

# **Serial EEPROM Series**

# High Reliability Series EEPROMs I<sup>2</sup>C BUS

# BR24S□□□-W Series

### Description

BR24S \( \subseteq \subseteq \)-W series is a serial EEPROM of I2C BUS interface method.

### Features

- Completely conforming to the world standard I<sup>2</sup>C BUS. All controls available by 2 ports of serial clock (SCL) and serial data (SDA)
- 2) Other devices than EEPROM can be connected to the same port, saving microcontroller port.
- 3) 1.7~5.5V single power source action most suitable for battery use.
- 4) FAST MODE 400kHz at 1.7~5.5V
- 5) Page write mode useful for initial value write at factory shipment.
- 6) Highly reliable connection by Au pad and Au wire.
- 7) Auto erase and auto end function at data rewrite.
- 8) Low current consumption

At write operation (5V) : 0.5mA (Typ.) At read operation (5V) : 0.2mA (Typ.) At standby operation (5V) : 0.1µA (Typ.)

9) Write mistake prevention function

Write (write protect) function added

Write mistake prevention function at low voltage

- 10) SOP8/SOP-J8/SSOP-B8/TSSOP-B8/MSOP8/TSSOP-B8J/VSON008X2030 compact package
- 11) Data rewrite up to 1,000,000 times
- 12) Data kept for 40 years
- 13) Noise filter built in SCL / SDA terminal
- 14) Shipment data all address FFh

### Page write

| Number of pages | er of pages 16Byte |           | 64Byte     |  |  |
|-----------------|--------------------|-----------|------------|--|--|
| Product number  | BR24S08-W          | BR24S32-W | BR24S128-W |  |  |
|                 | BR24S16-W          | BR24S64-W | BR24S256-W |  |  |

### BR24S series

| Capacity | Bit<br>format | Туре       | Power source voltage | SOP8 | SOP-J8 | SSOP-B8 | TSSOP-B8 | MSOP8 | TSSOP-B8J | VSON008<br>X2030 |
|----------|---------------|------------|----------------------|------|--------|---------|----------|-------|-----------|------------------|
| 8Kbit    | 1K×8          | BR24S08-W  | 1.7~5.5V             | •    | •      | •       | •        | •     | •         | •                |
| 16Kbit   | 2K×8          | BR24S16-W  | 1.7~5.5V             | •    | •      | •       | •        | •     | •         | •                |
| 32Kbit   | 4K×8          | BR24S32-W  | 1.7~5.5V             | •    | •      | •       | •        | •     | •         | •                |
| 64Kbit   | 8K×8          | BR24S64-W  | 1.7~5.5V             | •    | •      | •       | •        | •     | •         |                  |
| 128Kbit  | 16K×8         | BR24S128-W | 1.7~5.5V             | •    | •      | •       | •        |       |           |                  |
| 256Kbit  | 32K×8         | BR24S256-W | 1.7~5.5V             | •    | •      |         |          |       |           |                  |

● Absolute maximum ratings (Ta=25°C)

| Parameter                      | symbol | Limits                | Unit |
|--------------------------------|--------|-----------------------|------|
| Impressed voltage              | Vcc    | -0.3~+6.5             | V    |
|                                |        | 450 (SOP8) *1         |      |
|                                |        | 450 (SOP-J8) *2       |      |
|                                |        | 300 (SSOP-B8)*3       |      |
| Permissible dissipation        | Pd     | 330 (TSSOP-B8)*4      | mW   |
|                                |        | 310 (MSOP8) *5        |      |
|                                |        | 310 (TSSOP-B8J) *6    |      |
|                                |        | 300 (VSON008X2030) *7 |      |
| Storage temperature range Tstg |        | -65~+125              | °C   |
| Action temperature range       | Topr   | -40~+85               | °C   |
| Terminal voltage               | -      | -0.3~Vcc+1.0          | V    |

<sup>\*</sup>When using at Ta=25°C or higher, 4.5mW(\*1,\*2), 3.0mW(\*3,\*7) 3.3mW(\*4),3.1mW(\*5,\*6) to be reduced per 1°C

# ● Memory cell characteristics (Ta=25°C, Vcc=1.7~5.5V)

| Doromotor                       |           | Unit |      |       |  |
|---------------------------------|-----------|------|------|-------|--|
| Parameter                       | Min.      | Тур. | Max. | Offic |  |
| Number of data rewrite times *1 | 1,000,000 | -    | -    | Times |  |
| Data hold years *1              | 40        | -    | -    | Years |  |

<sup>\*1</sup> Not 100% TESTED

# Recommended operating conditions

| Parameter            | Symbol | Limits  | Unit |
|----------------------|--------|---------|------|
| Power source voltage | Vcc    | 1.7~5.5 | V    |
| Input voltage        | Vin    | 0~Vcc   | V    |

# Electrical characteristics

(Unless otherwise specified, T=-40~+85°C, Vcc=1.7~5.5V)

| Parameter                     | Symbol        | Limits |      |         | Unit     | Condition                                                                     |  |
|-------------------------------|---------------|--------|------|---------|----------|-------------------------------------------------------------------------------|--|
| Farameter                     | Symbol        | Min    | Тур. | Max.    | Offic    | Condition                                                                     |  |
| "H" Input Voltage1            | VIH1          | 0.7Vcc | -    | Vcc+1.0 | V        |                                                                               |  |
| "L" Input Voltage1            | VIL1          | -0.3   | -    | 0.3Vcc  | ٧        |                                                                               |  |
| "L" Output Voltage1           | VOL1          | -      | -    | 0.4     | ٧        | IOL=3.0mA , 2.5V≦Vcc≦5.5V (SDA)                                               |  |
| "L" Output Voltage2           | VOL2          | -      | -    | 0.2     | <b>V</b> | IOL=0.7mA , 1.7V≦Vcc≦2.5V (SDA)                                               |  |
| Input Leakage Current         | ILI           | -1     | -    | 1       | μΑ       | VIN=0~Vcc                                                                     |  |
| Output Leakage Current        | ILO           | -1     | -    | 1       | μΑ       | VOUT=0∼Vcc (SDA)                                                              |  |
|                               | 1001          | -      | -    | 2.0     | A        | Vcc=5.5V , fSCL =400kHz, tWR=5ms<br>Byte Write, Page Write BR24S08/16/32/64-W |  |
| Current consumption at action | sumption ICC1 |        | -    | 2.5     | mA       | Vcc=5.5V , fSCL =400kHz, tWR=5ms<br>Byte Write, Page Write BR24S128/256-W     |  |
|                               | ICC2          | -      | -    | 0.5     | mA       | Vcc=5.5V , fSCL =400kHz<br>Random read, Current read, Sequential read         |  |
| Standby Current               | ISB           | -      | -    | 2.0     | μΑ       | Vcc=5.5V , SDA • SCL=Vcc<br>A0, A1, A2=GND, WP=GND                            |  |

ORadiation resistance design is not made.

# ● Action timing characteristics

(Unless otherwise specified, T=-40~+85°C, Vcc=1.7~5.5V)

| Parameter                                     | Cumbal   |      | Limits |      |      |
|-----------------------------------------------|----------|------|--------|------|------|
| Parameter                                     | Symbol   | Min. | Тур.   | Max. | Unit |
| SCL Frequency                                 | fSCL     | -    | -      | 400  | kHz  |
| Data clock "High" time                        | tHIGH    | 0.6  | -      | -    | μs   |
| Data clock "Low" time                         | tLOW     | 1.2  | -      | -    | μs   |
| SDA, SCL rise time *1                         | tR       | -    | -      | 0.3  | μs   |
| SDA, SCL fall time *1                         | tF       | -    | -      | 0.3  | μs   |
| Start condition hold time                     | tHD:STA  | 0.6  | -      | -    | μs   |
| Start condition setup time                    | tSU:STA  | 0.6  | -      | -    | μs   |
| Input data hold time                          | tHD:DAT  | 0    | -      | -    | ns   |
| Input data setup time                         | tSU:DAT  | 100  | -      | -    | ns   |
| Output data delay time                        | tPD      | 0.1  | -      | 0.9  | μs   |
| Output data hold time                         | tDH      | 0.1  | -      | -    | μs   |
| Stop condition data setup time                | tSU:STO  | 0.6  | -      | -    | μs   |
| Bus release time before transfer start        | tBUF     | 1.2  | -      | -    | μs   |
| Internal write cycle time                     | tWR      | -    | -      | 5    | ms   |
| Noise removal valid period (SDA,SCL terminal) | tl       | -    | -      | 0.1  | μs   |
| WP hold time                                  | tHD:WP   | 0    | -      | -    | ns   |
| WP setup time                                 | tSU:WP   | 0.1  | -      | -    | μs   |
| WP valid time                                 | tHIGH:WP | 1.0  | -      | -    | μs   |

<sup>\*1 :</sup> Not 100% TESTED

# Sync data input/output timing



Olnput read at the rise edge of SCL OData output in sync with the fall of SCL

Fig.1-(a) Sync data input / output timing



Fig.1-(c) Write cycle timing



OAt write execution, in the area from the D0 taken clock rise of the first DATA(1), to tWR, set WP= 'LOW'.

OBy setting WP "HIGH" in the area, write can be cancelled.

When it is set WP = 'HIGH' during tWR, write is forcibly ended, and data of address under access is not guaranteed, therefore write it once again.

Fig.1-(e) WP timing at write cancel



Fig.1-(b) Start - stop bit timing



Fig.1-(d) WP timing at write execution

# Block diagram



Fig.2 Block diagram

### •Pin assignment and description



| Terminal | Input/         | Function                                                        |                          |                           |  |  |  |  |  |
|----------|----------------|-----------------------------------------------------------------|--------------------------|---------------------------|--|--|--|--|--|
| name     | Output         | BR24S08-W                                                       | BR24S16-W                | BR24S32/64/128/256-W      |  |  |  |  |  |
| A0       | Input          | Don't use                                                       | Don't use                | Slave address setting     |  |  |  |  |  |
| A1       | Input          | Don't use                                                       | Don't use                | Slave address setting     |  |  |  |  |  |
| A2       | Input          | Slave address setting                                           | Don't use                | Slave address setting     |  |  |  |  |  |
| GND      | -              | Reference voltage of all input / output, 0V.                    |                          |                           |  |  |  |  |  |
| SDA      | Input / Output | Slave and word address,<br>Serial data input serial data output |                          |                           |  |  |  |  |  |
| SCL      | Input          | Serial clock input                                              |                          |                           |  |  |  |  |  |
| WP       | Input          | Write protect terminal                                          |                          |                           |  |  |  |  |  |
| Vcc      | -              | С                                                               | onnect the power source. | Connect the power source. |  |  |  |  |  |

# • Characteristic data (The following values are Typ. ones.)



Ta=-40°C





# ● Characteristic data (The following values are Typ. ones.)



Fig.9 Current consumption at WRITE operation I $_{\rm CC}$ 1 ( $f_{\rm SCL}$ =400kHz BR24S16/32/64-W)



Fig.12 Stanby operation I<sub>SB</sub>



Fig.15 Data clock Low Period t<sub>LOW</sub>



Fig.18 Input Data Hold Time  $t_{HD:DAT}(HIGH)$ 



Fig.10 Current consumption at WRITE operation lcc1  $(f_{SCL}$ =400kHz BR24S128/256-W)



Fig.13 SCL frequency  $f_{SCL}$ 



Fig.16 Start Condition Hold Time t<sub>HD:STA</sub>



Fig.19 Input Data Hold Time t<sub>HD:DAT</sub>(LOW)



Fig.22 'L' Data output delay time tpp0



Fig.11 Current consumption at READ operation  $I_{CC}2$  ( $f_{SCL}$ =400kHz)



Fig.14 Data clock High Period t<sub>HIGH</sub>



Fig.17 Start Condition Setup Time t<sub>SU:STA</sub>



Fig.20 Input Data Setup Time  $t_{SU:DAT}(HIGH)$ 



Fig.23 'H' Data output delay time  $t_{PD}1$ 

# ● Characteristic data (The following values are Typ. ones.)







Fig.25 Internal writing cycle time  $t_{WR}$ 



Fig.26 Noise reduction efection time  $t_i(\text{SGL H})$ 



Fig.27 Noise reduction efective time  $t_i(SCL\ L)$ 



Fig.28 Noise resuction efecctive time  $t_{I}(SDA H)$ 



Fig.29 Noise reduction efective time  $t_{I}(SDA\;L)$ 



Fig.30 WP setup time  $t_{SU:WP}$ 



Fig.31 WP efective time  $t_{\text{HIGH}\,:\,\text{WP}}$ 

### ■I<sup>2</sup>C BUS communication

Ol<sup>2</sup>C BUS data communication

I<sup>2</sup>C BUS data communication starts by start condition input, and ends by stop condition input. Data is always 8bit long, and acknowledge is always required after each byte.

I<sup>2</sup>C BUS carries out data transmission with plural devices connected by 2 communication lines of serial data (SDA) and serial clock (SCL).

Among devices, there are "master" that generates clock and control communication start and end, and "slave" that is controlled by addresses peculiar to devices.

EEPROM becomes "slave". And the device that outputs data to bus during data communication is called "transmitter", and the device that receives data is called "receiver".



# Fig.32 Data transfer timing

### OStart condition (start bit recognition)

- Before executing each command, start condition (start bit) where SDA goes from 'HIGH' down to 'LOW' when SCL is 'HIGH' is necessary.
- This IC always detects whether SDA and SCL are in start condition (start bit) or not, therefore, unless this condition is satisfied, any command is executed.

# OStop condition (stop bit recognition)

• Each command can be ended by SDA rising from 'LOW' to 'HIGH' when stop condition (stop bit), namely, SCL is 'HIGH'

### OAcknowledge (ACK) signal

- This acknowledge (ACK) signal is a software rule to show whether data transfer has been made normally or not. In master and slave, the device ( $\mu$ -COM at slave address input of write command, read command, and this IC at data output of read command) at the transmitter (sending) side releases the bus after output of 8bit data.
- The device (this IC at slave address input of write command, read command, and  $\mu$ -COM at data output of read command) at the receiver (receiving) side sets SDA 'LOW' during 9 clock cycles, and outputs acknowledge signal (ACK signal) showing that it has received the 8bit data.
- This IC, after recognizing start condition and slave address (8bit), outputs acknowledge signal (ACK signal) 'LOW'.
- Each write action outputs acknowledge signal) (ACK signal) 'LOW', at receiving 8bit data (word address and write data).
- · Each read action outputs 8bit data (read data), and detects acknowledge signal (ACK signal) 'LOW'.
- When acknowledge signal (ACK signal) is detected, and stop condition is not sent from the master ( $\mu$ -COM) side, this IC continues data output. When acknowledge signal (ACK signal) is not detected, this IC stops data transfer, and recognizes stop condition (stop bit), and ends read action. And this IC gets in standby status.

### ODevice addressing

- · Output slave address after start condition from master.
- The significant 4 bits of slave address are used for recognizing a device type. The device code of this IC is fixed to '1010'.
- Next slave addresses (A2 A1 A0 --- device address) are for selecting devices, and plural ones can be used on a same bus according to the number of device addresses.
- The most insignificant bit (R/W --- READ/WRITE) of slave address is used for designating write or read action, and is as shown below.

Setting  $R\overline{W}$  to 0 --- write (setting 0 to word address setting of random read) Setting  $R\overline{W}$  to 1 --- read

| Туре                                           | Slave address |   |   |   |    |    | Maximum number of<br>connected buses |     |   |
|------------------------------------------------|---------------|---|---|---|----|----|--------------------------------------|-----|---|
| BR24S08-W                                      | 1             | 0 | 1 | 0 | A2 | P1 | P0                                   | R/W | 2 |
| BR24S16-W                                      | 1             | 0 | 1 | 0 | P2 | P1 | P0                                   | R/W | 1 |
| BR24S32-W, BR24S64-W<br>BR24S128-W, BR24S256-W | 1             | 0 | 1 | 0 | A2 | A1 | A0                                   | R/W | 8 |



P0~P2 are page select bits

Note) Up to 2 units of BR24S08-W, up to 1 units of BR24S16-W, and up to 8 units of BR24S32/64/128/256-W can be connected. Device address is set by 'H' and 'L' of each pin of A0, A1, and A2.

### Write Command

OWrite cycle

Arbitrary data is written to EEPROM. When to write only 1 byte, byte write normally used, and when to write continuous
data of 2 bytes or more, simultaneous write is possible by page write cycle. The maximum number of write bytes is
specified per device of each capacity.

Up to 64 arbitrary bytes can be written. (In the case of BR24S128/256-W)



Fig.33 Byte write cycle (BR24S08/16-W)



As for WA12, BR24S32-W becomes Don't care. As for WA13, BR24S32/64-W becomes Don't care. As for WA14, BR24S32/64/128-W becomes Don't care.

Fig.34 Byte write cycle (BR24S32/64/128/256-W)



Fig.35 Page write cycle (BR24S08/16-W)



- As for WA12, BR24S32-W becomes Don't care. As for WA13, BR24S32/64-W becomes Don't care. As for WA14, BR24S32/64/128-W becomes Don't care.
- 2 As for BR24S128/256-W becomes (n+63).

Fig.36 Page write cycle (BR24S32/64/128/256-W)

- Data is written to the address designated by word address (n-th address).
- By issuing stop bit after 8bit data input, write to memory cell inside starts.
- · When internal write is started, command is not accepted for tWR (5ms at maximum).
- By page write cycle, the following can be written in bulk: Up to 16 bytes (BR24S08-W, BR24S16-W)
  - : Up to 32 bytes (BR24S32-W, BR24S64-W)
  - : Up to 64 bytes (BR24S128-W, BR24S256-W)

And when data of the maximum bytes or higher is sent, data from the first byte is overwritten. (Refer to "Internal address increment of "Notes on page write cycle" in P24/32.)

- As for page write command of BR24S08-W and, BR24S16-W, after page select bit(PS) of slave address is designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 4 bits is incremented internally, and data up to 16 bytes can be written.
- As for page write cycle of BR24S32-W and BR24S64-W, after the significant 7 bits (in the case of BR24S32-W) of word address, or the significant 8 bits (in the case of BR24S64-W) of word address are designated arbitrarily, by continuing data input of 2 bytes or more, the address of insignificant 5 bits is incremented internally, and data up to 32 bytes can be written.
- As for page write cycle of BR24S128-W and BR24S256-W, after the significant 9 bit (in the case of BR24S128-W) of word address, or the significant 10bit (in the case of BR24S256-W) of word address are designated arbitrarily, by continuing data input of 64 bytes or more.



Fig.37 Difference of slave address each type

ONotes on write cycle continuous input



Fig.38 Page write cycle(BR24S08/16-W)



Fig.39 Page write cycle(BR24S32/64/128/256-W)

# ONotes on page write cycle List of numbers of page write

| Number of pages | 16Byte    | 32Byte    | 64Byte     |
|-----------------|-----------|-----------|------------|
| Product number  | BR24S08-W | BR24S32-W | BR24S128-W |
|                 | BR24S16-W | BR24S64-W | BR24S256-W |

The above numbers are maximum bytes for respective types. Any bytes below these can be written. In the case of BR24S256-W, 1 page = 64bytes, but the page write cycle write time is 5ms at maximum for 64byte bulk write. It does not stand 5ms at maximum × 64byte = 320ms(Max.).

### OInternal address increment

Page write mode (in the case of BR24S16-W)



For example, when it is started from address 0Eh, therefore, increment is made as below,  $0Eh\rightarrow0Fh\rightarrow00h\rightarrow01h\cdots$ , which please note.

# OWrite protect (WP) terminal

· Write protect (WP) function

When WP terminal is set Vcc (H level), data rewrite of all address is prohibited. When it is set GND (L level), data rewrite of all address is enabled. Be sure to connect this terminal to Vcc or GND, or control it to H level or L level. Do not use it open. At extremely low voltage at power ON/OFF, by setting the WP terminal 'H', mistake write can be prevented. During tWR, set the WP terminal always to 'L'. If it is set 'H', write is forcibly terminated.

<sup>\* 0</sup>Eh···16 in hexadecimal, therefore, 00001110 becomes a binary number.

### ■Read Command

### ORead cycle

Data of EEPROM is read. In read cycle, there are random read cycle and current read cycle.

Random read cycle is a command to read data by designating address, and is used generally.

Current read cycle is a command to read data of internal address register without designating address, and is used when to verify just after write cycle. In both the read cycles, sequential read cycle is available, and the next address data can be read in succession.



Fig.41 Random read cycle (BR24S32/64/128/256-W)



Fig.43 Sequential read cycle (in the case of current read cycle)

- In random read cycle, data of designated word address can be read.
- When the command just before current read cycle is random read cycle, current read cycle (each including sequential read cycle), data of incremented last read address (n)-th address, i.e., data of the (n+1)-th address is output.
- When ACK signal 'LOW' after D0 is detected, and stop condition is not sent from master ( $\mu$ -COM) side, the next address data can be read in succession.
- Read cycle is ended by stop condition where 'H' is input to ACK signal after D0 and SDA signal is started at SCL signal 'H'.
- When 'H' is not input to ACK signal after D0, sequential read gets in, and the next data is output. Therefore, read command cycle cannot be ended. When to end read command cycle, be sure input stop condition to input 'H' to ACK signal after D0, and to start SDA at SCL signal 'H'.
- Sequential read is ended by stop condition where 'H' is input to ACK signal after arbitrary D0 and SDA is started at SCL signal 'H'.

Note) 1 0 1 0 A2 A1A0

- \*1 BR24S16-W A2 becomes P2.
- \*2 BR24S08/16-W A1 becomes P1.
- 3 BR24S08/16-W A0 becomes P0.

Fig.44 Difference of slave address of each type

### ●Software reset

Software reset is executed when to avoid malfunction after power on, and to reset during command input. Software reset has several kinds, and 3 kids of them are shown in the figure below. (Refer to Fig.45(a), Fig.45(b), Fig.45(c).) In dummy clock input area, release the SDA bus ('H' by pull up). In dummy clock area, ACK output and read data '0' (both 'L' level) may be output from EEPROM, therefore, if 'H' is input forcibly, output may conflict and over current may flow, leading to instantaneous power failure of system power source or influence upon devices.



Fig.45-(a) The case of 14 Dummy clock + START + START+ command input





Fig.45-(c) START × 9 + command input

### Acknowledge polling

During internal write, all input commands are ignored, therefore ACK is not sent back. During internal automatic write execution after write cycle input, next command (slave address) is sent, and if the first ACK signal sends back 'L', then it means end of write action, while if it sends back 'H', it means now in writing. By use of acknowledge polling, next command can be executed without waiting for tWR = 5ms.

When to write continuously,  $R/\overline{W} = 0$ , when to carry out current read cycle after write, slave address  $R/\overline{W} = 1$  is sent, and if ACK signal sends back 'L', then execute word address input and data so forth.



Fig.46 Case to continuously write by acknowledge polling

# WP valid timing (write cancel)

WP is usually fixed to 'H' or 'L', but when WP is used to cancel write cycle and so forth, pay attention to the following WP valid timing. During write cycle execution, in cancel valid area, by setting WP='H', write cycle can be cancelled. In both byte write cycle and page write cycle, the area from the first start condition of command to the rise of clock to taken in D0 of data(in page write cycle, the first byte data) is cancel invalid area.

WP input in this area becomes Don't care. Set the setup time to rise of D0 taken 100ns or more. The area from the rise of SCL to take in D0 to the end of internal automatic write (tWR) is cancel valid area. And, when it is set WP='H' during tWR, write is ended forcibly, data of address under access is not guaranteed, therefore, write it once again. (Refer to Fig.47.) After execution of forced end by WP standby status gets in, so there is no need to wait for tWR (5ms at maximum).



Fig.47 WP valid timing

### ●Command cancel by start condition and stop condition

During command input, by continuously inputting start condition and stop condition, command can be cancelled. (Refer to Fig. 48.)

However, in ACK output area and during data read, SDA bus may output 'L', and in this case, start condition and stop condition cannot be input, so reset is not available. Therefore, execute software reset. And when command is cancelled by start, stop condition, during random read cycle, sequential read cycle, or current read cycle, internal setting address is not determined, therefore, it is not possible to carry out current read cycle in succession. When to carry out read cycle in succession, carry out random read cycle.



Fig.48 Case of cancel by start, stop condition during slave address input

### ●I/O peripheral circuit

OPull up resistance of SDA terminal

SDA is NMOS open drain, so requires pull up resistance. As for this resistance value ( $R_{PU}$ ), select an appropriate value to this resistance value from microcontroller  $V_{IL}$ ,  $I_{L}$ , and  $V_{OL}$ - $I_{OL}$  characteristics of this IC. If  $R_{PU}$  is large, action frequency is limited. The smaller the  $R_{PU}$ , the larger the consumption current at action.

# OMaximum value of R<sub>PU</sub>

The maximum value of R<sub>PII</sub> is determined by the following factors.

(1)SDA rise time to be determined by the capacitance (CBUS) of bus line of R<sub>PU</sub> and SDA should be tR or below. And AC timing should be satisfied even when SDA rise time is late.

(2)The bus electric potential (A) to be determined by input leak total (I<sub>L</sub>) of device connected to bus output of 'H' to SDA bus and R<sub>PU</sub> should sufficiently secure the input 'H' level (V<sub>IH</sub>) of microcontroller and EEPROM including recommended noise margin 0.2Vcc.





**CBUS** 

Fig.49 I/O circuit diagram

# OMinimum value of R<sub>PU</sub>

The minimum value of  $R_{PU}$  is determined by the following factors. (1)When IC outputs LOW, it should be satisfied that  $V_{OLMAX}$ =0.4V and IOLMAX=3mA.

$$\frac{\text{Vcc - Vol}}{\text{RPU}} \leq \text{Iol}$$

$$RPU \geq \frac{\text{Vcc - Vol}}{\text{Vcc - Vol}}$$

(2) $V_{OLMAX}$ =0.4V should secure the input 'L' level ( $V_{IL}$ ) of microcontroller and EEPROM including recommended noise margin 0.1Vcc.  $V_{OLMAX} \le V_{IL}$ -0.1 Vcc

Ex.) When Vcc= 3V, V<sub>OL</sub>0.4V, I<sub>OL</sub>=3mA, microcontroller, EEPROM V<sub>IL</sub>=0.3Vcc from(1),

RPU 
$$\ge \frac{3-0.4}{3\times10}$$
  
 $\ge 867$  [Ω]  
And  
 $V_{OL}=0.4$  [V]  
 $V_{IL}=0.3\times3$   
 $=0.9$  [V]

Therefore, the condition (2) is satisfied.

# OPull up resistance of SCL terminal

When SCL control is made at CMOS output port, there is no need, but in the case there is timing where SCL becomes 'Hi-Z', add a pull up resistance. As for the pull up resistance, one of several  $k\Omega$  ~ several ten  $k\Omega$  is recommended in consideration of drive performance of output port of microcontroller.

# ●A0, A1, A2, WP process

OProcess of device address terminals (A0,A1,A2)

Check whether the set device address coincides with device address input sent from the master side or not, and select one among plural devices connected to a same bus. Connect this terminal to pull up or pull down, or Vcc or GND. And, pins(Don't use PIN) not used as device address may be set to any of 'H', 'L', and 'Hi-Z'.

Types with Don't use PIN BR24S08F/FJ/FV/FVT/FVM/FVJ/NUX-W BR24S16F/FJ/FV/FVT/FVM/FVJ/NUX-W

A0, A1, A2

# OProcess of WP terminal

WP terminal is the terminal that prohibits and permits write in hardware manner. In 'H' status, only READ is available and WRITE of all address is prohibited. In the case of 'L', both are available. In the case of use it as an ROM, it is recommended to connect it to pull up or Vcc. In the case to use both READ and WRITE, control WP terminal or connect it to pull down or GND.

### Cautions on microcontroller connection

**ORs** 

In I<sup>2</sup>C BUS, it is recommended that SDA port is of open drain input/output. However, when to use CMOS input / output of tri state to SDA port, insert a series resistance Rs between the pull up resistance Rpu and the SDA terminal of EEPROM. This is controls over current that occurs when PMOS of the microcontroller and NMOS of EEPROM are turned ON simultaneously. Rs also plays the role of protection of SDA terminal against surge. Therefore, even when SDA port is open drain input/output, Rs can be used.



Fig.50 I/O circuit diagram



microcontroller and 'L' output of EEPROM.

Fig.51 Input/output collision timing

### 1 ig.50 i/O circuit diagram

### OMaximum value of Rs

The maximum value of Rs is determined by following relations.

- (1)SDA rise time to be determined by the capacity (CBUS) of bus line of Rpu and SDA shoulder be tR or below. And AC timing should be satisfied even when SDA rise time is late.
- (2)The bus electric potential  $\bigcirc$  to be determined by Rpu and Rs the moment when EEPROM outputs 'L' to SDA bus should sufficiently secure the input 'L' level ( $\bigvee_{IL}$ ) of microcontroller including recommended noise margin 0.1Vcc.



$$\frac{(\text{Vcc-VoL}) \times \text{Rs}}{\text{RPU+Rs}} + \text{VoL+0.1Vcc} \leq \text{VIL}$$
∴ Rs  $\leq \frac{\text{VIL-VoL-0.1Vcc}}{1.1\text{Vcc-VIL}} \times \text{RPU}$ 

Example) When Vcc=3V, VIL=0.3Vcc, VoL=0.4V, RPU=20kΩ

from(2), Rs 
$$\leq \frac{0.3 \times 3 - 0.4 - 0.1 \times 3}{1.1 \times 3 - 0.3 \times 3} \times 20 \times 10^{3}$$
  
 $\leq 1.67 \text{ [k}\Omega\text{]}$ 

Fig.52 I/O circuit diagram

### OMaximum value of Rs

The minimum value of Rs is determined by over current at bus collision. When over current flows, noises in power source line, and instantaneous power failure of power source may occur. When allowable over current is defined as I, the following relation must be satisfied. Determine the allowable current in consideration of impedance of power source line in set and so forth. Set the over current to EEPROM 10mA or below.



Fig.53 I/O circuit diagram

$$\frac{\text{VCC}}{\text{RS}} \leq 1$$

$$\therefore \text{RS} \geq \frac{\text{VCC}}{1}$$
Example: When

Example) When Vcc=3V, I=10mA

RS 
$$\geq \frac{3}{10 \times 10 - 3}$$

# ●I<sup>2</sup>C BUS input / output circuit

OInput (A0, A1, A2, SCL, WP)



Fig.54 Input pin circuit diagram

### OInput/Output (SDA)



Fig.55 Input /output pin circuit diagram

# ●Notes on power ON

At power on, in IC internal circuit and set, Vcc rises through unstable low voltage area, and IC inside is not completely reset, and malfunction may occur. To prevent this, functions of POR circuit and LVCC circuit are equipped. To assure the action, observe the following condition at power on.

- 1. Set SDA = 'H' and SCL ='L' or 'H'
- 2. Start power source so as to satisfy the recommended conditions of tR, tOFF, and Vbot for operating POR circuit.



| Recommended conditions of tR,tOFF,VDOT |                |               |  |  |  |  |  |
|----------------------------------------|----------------|---------------|--|--|--|--|--|
| tR                                     | tOFF           | Vbot          |  |  |  |  |  |
| 10ms or below                          | 10ms or longer | 0.3V or below |  |  |  |  |  |
| 100ms or below                         | 10ms or longer | 0.2V or below |  |  |  |  |  |

Fig.56 Rise waveform diagram

- 3. Set SDA and SCL so as not to become 'Hi-Z'.
  - When the above conditions 1 and 2 cannot be observed, take the following countermeasures.
    - a) In the case when the above conditions 1 cannot be observed. When SDA becomes 'L' at power on .
      - →Control SCL and SDA as shown below, to make SCL and SDA, 'H' and 'H'.





Fig.57 When SCL='H' and SDA='L'

Fig.58 When SCL='H' and SDA='L'

- b) In the case when the above condition 2 cannot be observed.
  - →After power source becomes stable, execute software reset(P26).
- c) In the case when the above conditions 1 and 2 cannot be observed.
  - →Carry out a), and then carry out b).

### ●Low voltage malfunction prevention function

LVCC circuit prevents data rewrite action at low power, and prevents wrong write. At LVCC voltage (Typ. =1.2V) or below, it prevent data rewrite.

# •Vcc noise countermeasures

**OBypass** capacitor

When noise or surge gets in the power source line, malfunction may occur, therefore, for removing these, it is recommended to attach a by pass capacitor (0.1µF) between IC Vcc and GND. At that moment, attach it as close to IC as possible.

And, it is also recommended to attach a bypass capacitor between board Vcc and GND.

### Notes for use

- (1) Described numeric values and data are design representative values, and the values are not guaranteed.
- (2) We believe that application circuit examples are recommendable, however, in actual use, confirm characteristics further sufficiently. In the case of use by changing the fixed number of external parts, make your decision with sufficient margin in consideration of static characteristics and transition characteristics and fluctuations of external parts and our LSI.
- (3) Absolute maximum ratings

If the absolute maximum ratings such as impressed voltage and action temperature range and so forth are exceeded, LSI may be destructed. Do not impress voltage and temperature exceeding the absolute maximum ratings. In the case of fear exceeding the absolute maximum ratings, take physical safety countermeasures such as fuses, and see to it that conditions exceeding the absolute maximum ratings should not be impressed to LSI.

- (4) GND electric potential
  - Set the voltage of GND terminal lowest at any action condition. Make sure that each terminal voltage is lower than that of GND terminal.
- (5) Terminal design

In consideration of permissible loss in actual use condition, carry out heat design with sufficient margin.

- (6) Terminal to terminal shortcircuit and wrong packaging
  - When to package LSI onto a board, pay sufficient attention to LSI direction and displacement. Wrong packaging may destruct LSI. And in the case of shortcircuit between LSI terminals and terminals and power source, terminal and GND owing to foreign matter, LSI may be destructed.
- (7) Use in a strong electromagnetic field may cause malfunction, therefore, evaluate design sufficiently.

# Ordering part number



# Package specifications

# SOP8





# SOP-J8





# SSOP-B8





# TSSOP-B8





### TSSOP-B8J





# MSOP8





# VSON008X2030





### Notes

No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd.

The content specified herein is subject to change for improvement without notice.

The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request.

Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.

Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage.

The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information.

The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices).

The Products specified in this document are not designed to be radiation tolerant.

While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons.

Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual.

The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing.

If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law.



Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us.

# ROHM Customer Support System

http://www.rohm.com/contact/



OOO «ЛайфЭлектроникс" "LifeElectronics" LLC

ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703

Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.

С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров

# Мы предлагаем:

- Конкурентоспособные цены и скидки постоянным клиентам.
- Специальные условия для постоянных клиентов.
- Подбор аналогов.
- Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.
- Приемлемые сроки поставки, возможна ускоренная поставка.
- Доставку товара в любую точку России и стран СНГ.
- Комплексную поставку.
- Работу по проектам и поставку образцов.
- Формирование склада под заказчика.
- Сертификаты соответствия на поставляемую продукцию (по желанию клиента).
- Тестирование поставляемой продукции.
- Поставку компонентов, требующих военную и космическую приемку.
- Входной контроль качества.
- Наличие сертификата ISO.

В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.

Конструкторский отдел помогает осуществить:

- Регистрацию проекта у производителя компонентов.
- Техническую поддержку проекта.
- Защиту от снятия компонента с производства.
- Оценку стоимости проекта по компонентам.
- Изготовление тестовой платы монтаж и пусконаладочные работы.



Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru