

# **Power Management IC for Automotive Microcontroller Buck-Boost Switching Regulator + LDO + Step-down Switching Regulator + Reset + Watch Dog Timer**

# **BD39001EKV-C**

#### **General Description**

BD39001EKV-C is a power management IC with buck-boost switching regulator controller (DC / DC1), secondary step-down switching regulator (DC / DC2), LDO, reset and WDT.

The BD39001EKV-C includes protection circuits, such as Under voltage, Over voltage, Over current and TSD.

#### **Features**

- AEC-Q100 Qualified<sup>(Note 1)</sup>
- Automatically controlled buck-boost switching regulator with 40 V rated  $V_{CC}$ , DC / DC2 and LDO input
- $3.3$  V fixed output secondary step-down switching regulator with built-in FET
- 5 V fixed output secondary LDO
- Configurable Sequence control
- Over Current protection DC / DC1: Adjustable voltage with external resistors DC / DC2: Integrated LDO: Integrated
- Over voltage / Under voltage detection
- Reset for LDO and DC / DC2
- Window Watchdog Timer
- HTQFP48V package (Note 1: Grade 1)

# **Applications**

**Microcontroller for Automotive** 

# **Typical Application Circuit**

#### Simplified Circuit1 Simplified Circuit2



#### **Key Specifications**

- Input voltage range 4.0 V to 30 V (Startup voltage needs to be above 4.5V.) ■ Output voltage
- Buck-Boost DC / DC1 FB Voltage 0.8 V<br>Secondary DC / DC2 3.3 V Secondary DC / DC2 Secondary LDO 5.0 V ■ Reference voltage accuracy
- Buck-Boost DC / DC1 FB Voltage  $\pm 2\%$ Secondary DC / DC2  $\pm 2\%$ <br>Secondary LDO  $+2\%$ Secondary LDO  $\pm 2\%$ <br>tion frequency 200 to 550 kHz ■ Oscillation frequency
- Max output current Secondary Buck DC / DC2 900 mA Secondary LDO 600 mA<br>by Current 600 mA (Typ) ■ Stand-by Current
- Operating temperature range 40 °C to 125 °C
- AEC-Q100 Qualified

**Package** W (Typ)  $\times$  D (Typ)  $\times$  H (Max) HTQFP48V 9.00 mm × 9.00 mm × 1.00 mm





Buck Switching Regulator + Secondary Switching Regulator + Secondary LDO

○Product structure: Silicon monolithic integrated circuit ○This product is not designed for protection against radioactive rays

# **Pin Configuration**



# **Pin Description**



(Note 1) Short with GND

# **Block Diagram**



# **Absolute Maximum Ratings**



(Note 1) Pd should not be exceeded.

(Note 2) If mounted on a standard ROHM 4 layer PCB (copper foil area: 70 mm × 70 mm) (Standard ROHM PCB size: 70mm × 70 mm ×1.6mm) Reduce by 9.6 mW /  $^{\circ}$ C (Ta  $\geq$  25  $^{\circ}$ C)

Caution: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

#### **Recommended Operating Rating**



(Note 1) Initial startup is over 4.5 V (Note 2) Pd should not be exceeded.

# **Electrical Characteristic**

(Unless otherwise specified: -40 °C ≤ Ta ≤ +125 °C, 4 V ≤ V<sub>CC</sub> ≤ 30 V, 5 V ≤ V<sub>S2</sub> ≤ 10 V, 5 V ≤ V<sub>S3</sub> ≤ 10 V)



# **Electrical Characteristic**

(Unless otherwise specified: -40 °C ≤ Ta ≤ +125 °C, 4 V ≤ V<sub>CC</sub> ≤ 30 V, 5 V ≤ V<sub>S2</sub> ≤ 10 V, 5 V ≤ V<sub>S3</sub> ≤ 10 V)



# **Electrical Characteristic**

(Unless otherwise specified: -40 °C ≤ Ta ≤ +125 °C, 4 V ≤ V<sub>CC</sub> ≤ 30 V, 5 V ≤ V<sub>S2</sub> ≤ 10 V, 5 V ≤ V<sub>S3</sub> ≤ 10 V)



# **Reset response time (t<sub>PHL</sub>)**









Figure 3. FB1 Voltage vs. Temperature Figure 4. Output Voltage2 vs. Temperature



Figure 7. WDT Frequency vs. Temperature Figure 8. EN1 Threshold vs. Temperature





Figure 13. OUTH High RON vs. Temperature Figure 14. OUTH Low RON1 vs. Temperature



Figure 15. OUTL High RON vs. Temperature Figure 16. OUTL Low RON vs. Temperature



Figure 17. SW2 High RON vs. Temperature Figure 18. SW2 Low RON vs. Temperature



Figure 19. OUTH Voltage vs. VCC Figure 20. OUTL Voltage vs. VCC



# **Description of Blocks**

Under Voltage Lockout circuit (VCC\_UVLO)

This is a Low Voltage Error Prevention Circuit. In case of SEL\_UVLO = OPEN, if the VCC drops below 3.6 V (Typ), the VCC\_UVLO is activated and the output circuit shuts down. In case of SEL\_UVLO = GND, if the VCC drops below 5.58 V (Typ), the VCC\_UVLO is activated and the output circuit shuts down. When Vcc power supply off, Vcc voltage drop down low enough and make UVLO detect function, then the voltage of OUTH is same as VCC and OUTL is same as VDD.

- Thermal Shut Down (TSD) The TSD protects the device from overheating. If the chip temperature (Tj) reaches 175 °C (Typ), the circuit shuts down
- Oscillation Frequency (OSC) The oscillator frequency is fixed by RT pull-down resistance value. Switching frequency of DC / DC1 and DC / DC2 are as same as OSC, but with a 180 °C difference in phase angle.
- Over Voltage Detection (OVD) If DC / DC1, DC / DC2 and LDO output voltage exceed OVD, each PGOOD Pin turns Low. DC / DC1 OVD monitors FB1 voltage, DC / DC2 OVD monitors FB2 voltage and LDO OVD monitors V<sub>O3</sub> voltage. PGOOD pin is an open drain output. And the pull up resistor should be connected to PGOOD for using this function.
- Low Voltage Detection (LVD) If DC / DC1, DC / DC2 and LDO output voltage below LVD, each PGOOD Pin turns Low. DC / DC1 LVD monitors FB1 voltage, DC / DC2 LVD monitors FB2 voltage and LDO LVD monitors Vo<sub>3</sub> voltage. PGOOD pin is an open drain output, and the pull up resistor should be connected to PGOOD for using this function.
- Under Voltage Lockout (VS\_UVLO) VS UVLO prevents Error function at low VS voltage. If the VS2 or VS3 drops below 3.9 V (Typ), the VS\_UVLO is activated and the DC / DC2 or LDO is turned off.
- Over Current Protection (OCP1\_L, OCP1\_H)
	- DC / DC1 has two levels over current protection with different control system as shown below.

1) OCP1 low level operations In case the voltage between VCC and CL exceeds 100 mV (Typ), OCP1 (low level operation) is activated and the switching pulse width of OUTH and the switching pulse width of OUTL are limited. Also, if this pulse limited status continues during 256 clock times where the FB1 pin voltage drops below the under voltage detection level, the SS1 pin capacitor is discharged and the output is turned OFF during 8192 clock times. During the 8192 clock in which the output is turned OFF, the logic of OUTH and OUTL pin changes as follows; OUTH = H and OUTL = H. After the 8192 clock the chip returns to normal operations and the SS1 pin is recharged. The clk is the same frequency as OSC.

2) OCP1 high level operations In case the inter VCC - CL pin voltage exceeds 200 mV (Typ), the chip goes into OCP1 high level operations, the SS1 pin capacitor is discharged and the output is turned OFF for 8192 clk. During the 8192 clock in which the output is turned OFF, the logic of OUTH and OUTL pin changes as follows; OUTH = H and OUTL = H. After the 8192 clock the chip returns to normal operations and the SS1 pin is recharged. clk and OSC has the same frequency.



#### ・DC / DC2

If output current of SW2 exceeds OCP, SW2 ON duty is limited and the output voltage is lowered. If FB2 voltage is below SCP and after 256 clk, DC / DC2 is turned off. After 256 clk, DC / DC2 return to normal operation. The clk is the same frequency as OSC.





・If the output current of LDO exceed OCP, the output current is limited and the output voltage is lowered. (fold-back OCP)

- Over Voltage Protection (VS3 OVP)
	- ・In case the VS3 voltage exceeds 14 V (Typ), the chip goes into VS3 OVP, the SS1 capacitor is discharged and the output is turned OFF for 8192 clock. During the 8192 clock in which the output is turned OFF, the logic of OUTH and OUTL changes as follows; OUTH = H and OUTL = H. After the 8192 clock the chip returns to normal operations and the SS1 is recharged. The clk is the same frequency as OSC.



Figure 23. VS3 Over voltage protection

All numerical values are Typical.

# ■ RST#, RSTWD# pin

In case of  $ENWD = L$ ,  $RSTWD\#$  voltage is pull up voltage.

In case of ENWD = H, WDT operation starts. If WDT is in abnormal condition, RSTWD# outputs 'L'.

If  $V_{O2}$  or  $V_{O3}$  voltage is below the LVD, reset voltage (RST#) output is low.

If both of V<sub>O2</sub> and V<sub>O3</sub> exceed the reset release voltage, CT is charged. After tPOR, reset voltage outputs high.



Figure 24. RST#, RSTWD# Logic Circuit



#### Figure 25. RST2#, RST3# Timing Chart





- Oscillator for Watch Dog Timer (FOSCW) This block creates a reference frequency of the Watch Dog Timer. The oscillation frequency is determined by the RTW resistance. The oscillation frequency can be set in the range of 50 kHz to 250 kHz.
- WATCH DOG TIMER

Microcontroller (μC) operation is monitored with CLK pin. Window watch dog timer is included to enhance the assurance of the system. WDT starts operating when ENWD becomes high. CLK pin voltage must be Low when ENWD switches to High.

WDT monitors both edges of CLK pin (rising edge and falling edge). If width of both edges are shorter than Fast NG or longer than Slow NG, RSTWD turns low for a WDT reset time (twres). Since the width of Fast NG and Slow NG depends on a number of Foscw, Fast NG and Slow NG are variable by frequency of Foscw. If Foscw is unusual (ex. RTW is short to ground), R<sub>STWD</sub> turns low. In case of using RSTWD, pull-up resister is needed because RSTWD is an open drain.



Figure 27. Witch Dog Timer State Change Diagram (WDT FSM)



(1): Standby Mode, (2): Normal Mode, (3): Microcontroller Error Detect, (4): OSC\_WDT Error Detect (See Figure 27 WDT FSM) (5): When ENWD is changed Low to High, it is necessary that CLK is Low.



# **External Components Selection**



Figure 29. Application Example 1

# **BD39001EKV-C**

# **Datasheet**

 $(1)$  Buck mode  $(V_{CC}>>V_{O1})$ 

In case the input voltage is high compared to the output voltage, the chip will go into buck mode, resulting OUTH to repeatedly switch between  $H$  and  $L$  and that the OUTL will go to  $L$  (= OFF). This operation is the same as that of standard step-down switching regulators. Shown below are the OUTH and OUTL waveforms on the right. ON duty of PMOS ( $D_{\text{pon}}$ ), VCC and  $V_{\text{O1}}$  are shown in the following equation.

$$
V_{cc} \times D_{pon} = V_{O1} \tag{eq. 1}
$$





(2) Buck-Boost mode (Vcc  $\approx$  V<sub>O1</sub>) In case the input voltage is close to the output voltage, the chip will go into buck-boost mode, resulting both the OUTH and OUTL to repeatedly switch between H and L. Concerning the OUTH, OUTL timing, the chip internally controls where the following sequence is upheld; when OUTH:  $H \rightarrow L$ , OUTL:  $H \rightarrow L$ . Shown below are the OUTH and OUTL waveforms.



\*The timing excludes the SW delay

The relationship between ON duty of PMOS ( $D_{\text{pon}}$ ), ON duty of NMOS ( $D_{\text{non}}$ ), Vcc and V<sub>O1</sub> is shown in the following equation.

$$
\frac{V_{cc} \times D_{pon}}{(1 - D_{non})} = V_{O1}
$$
 (eq. 2)

The calculation formula of  $D_{\text{pon}}$  and  $D_{\text{non}}$  are shown in page 20.

(3) Boost mode ( $V_{CC}$  <<  $V_{O1}$ )

In case the input voltage is low compared to the output voltage, the chip will go into boost mode, resulting OUTH to go to L (= ON) and OUTL will repeatedly switch between H and L. This operation is the same as that of standard step-up switching regulators. Max duty of OUTL is limited by internal circuit.

ON duty of NMOS ( $D_{\text{non}}$ ), Vcc and V<sub>O1</sub> are shown in the following equation.

$$
V_{O1} \times (1 - D_{non}) = V_{cc}
$$
 (eq. 3)



# **BD39001EKV-C**

#### (4) Voltage for Mode Switching and Duty Control

In the event of mode switching from Boost to Buck-Boost or vice versa, mode switching input voltage is dependent on output voltage, the gain of inverting amplifier and the cross duty. The general description is shown below.

The duty of OUTH is controlled by output of error amp (COMP1) and SLOPE voltage.

Also, OUTL duty is controlled by the output voltage of the inverting amplifier in chip (BOOSTCOMP) and SLOPE voltage. In case VCC = V<sub>O1</sub>, COMP1 voltage becomes equal to BOOSTCOMP voltage, and switching control timing of OUTH and OUTL becomes identical accordingly.



Figure 34. Buck-Boost operation controlled by COMP1, BOOSTCOMP and SLOPE voltage

ON duty of PMOS in this condition is called the cross duty ( $Dx = 0.85$ , Typ). D<sub>pon</sub> and  $D_{\text{non}}$  can be calculated by the following equation, assuming the gain of the inverting amplifier as A (1.5, Typ).

$$
D_{non} = 1 - D_X + A(D_{pon} - D_X)
$$
  
= 1.5D<sub>pon</sub> - 1.125 (Note 1) (eq. 4)

From eq.3, eq.4 and  $D_{\text{pon}} = 1$ , the input voltage at transition between buck - boost and boost mode is calculated as follows;

$$
V_{CC} = \{D_X - A(1 - D_X)\}V_{O1}
$$
  
= 0.625 × V<sub>O1</sub> (Note 1) (eq. 5)

Also, from eq.1, eq.4 and  $D_{\text{non}} = 0$ , the input voltage at transition between buck - boost and buck mode is calculated as follows;

$$
V_{CC} = \frac{V_{O1} \times A}{\{(1+A)D_X - 1\}} = 1.333 \times V_{O1} \text{ (Note 1)}
$$

Be sure to confirm Dx and A value under the actual application because these parameters vary depending on conditions of use and external components selected.

Dx varies with oscillating frequency shown in Figure 35. In addition, 'A' value can be calculated by Dnon / Dpon.

(Note 1) 
$$
A = 1.5
$$
 (Typ),  $Dx = 0.85$  (Typ)



Figure 35. Cross duty vs. frequency characteristics

1. Setting the output L1, L2 value (DC / DC1, DC / DC 2)

It is necessary to use LC filter. The use of a big inductor helps lower the inductor ripple current and output ripple voltage, even though cost is higher and the size is bigger.

The inductance is shown in the following equation.

The coil value significantly influences the output ripple current. Thus, as seen bellow, the larger coil and the higher switching frequency, the lower ripple current it becomes. The optimal output ripple current setting is 30 % of maximum current.

・DC / DC1 (at Buck - Boost)



ΔIL: Ripple current, I \_ L: Average coil current, f: Oscillating frequency

D<sub>pon</sub>: PMOS ON *duty* = 
$$
V_{01} \times Dx (1 + A) / (V_{CC} + A \times V_{01})
$$
  
= 2.13 ×  $V_{01} / (V_{CC} + 1.5 \times V_{01})$  (Typ)

$$
D_{\text{noft}}: NMOS OFF duty = (1 + A) \times Dx - A \times Dpon
$$
  
= 2.13 - 1.5 \times Dpon (Typ)

・DC / DC1 (at Buck)

$$
\Delta I_{L1} = \frac{(V_{CC(MAX)} - V_{O1}) \times V_{O1}}{V_{CC(MAX)} \times f_{SW} \times L1}
$$

(*VCC (MAX)*: Maximum input voltage, Δ*IL1*: Inductor ripple current, *VO1*: Output voltage 1, *fSW*: Oscillating frequency)

・DC / DC2 (at Boost)

$$
\Delta I_{L2} = \frac{(V_{S2(MAX)} - V_{O2}) \times V_{O2}}{V_{S2(MAX)} \times f_{SW} \times L2}
$$

(*VS2 (MAX)*: Maximum input voltage, Δ*IL2*: Inductor ripple current, *VO2*: Output voltage 2, *fSW*: Oscillating frequency)

An output current in excess of the coil current rating will cause magnetic saturation to the coil and decrease efficiency. The following equation shows the peak current  $I_{LMAX}$  assuming the efficiency as η.

It is recommended to secure sufficient margin to ensure that the peak current does not exceed the coil current rating.

$$
I_{LMAX} = \frac{1}{\eta} \left( \overline{I_L} + \frac{\Delta I_L}{2} \right)
$$

Use low resistance (DCR, ACR) coils to minimize coil loss and increase efficiency.

When load current is low, DC / DC1 operates discontinuously so set Δl, in a way it operates continuously (I<sub>L1</sub> keeps continuously flowing).

The condition of continuous operation is shown in the following equation.

$$
\cdot \text{ DC} \, / \, \text{DC1}
$$

$$
I_{01} > \frac{(V_{CC} - V_{01}) \times V_{01}}{2 \times V_{CC} \times f_{SW} \times L1}
$$

(IO1: Load current)



Figure 38. Over current detection

Shielded type inductor (closed magnetic circuit) is recommended. Open magnetic circuit type inductor can be used for low cost applications if noise is not of concern. But in this case, there is magnetic field radiation between the parts and thus keep enough spacing between the parts.

For ferrite core inductor type, please note that magnetic saturation may occur. Saturation needs to be avoided at all times. Precautions must be taken into account on the given provisions of the current rating because it differs according to each manufacturer.

Please confirm the rated current at the maximum ambient temperature of the application to the coil manufacturer.

# 2. Setting the output capacitor  $C<sub>VO1</sub>$ ,  $C<sub>VO2</sub>$  value (DC / DC1, DC / DC 2)

The maximum output current is limited by the over current protect operation current as shown in below equation.

$$
I_{O(MAX)} = I_{LIMIT(MIN)} - \frac{\Delta I_L}{2}
$$

 *IO (MAX)*: Maximum output current, *ILIMIT (MIN)*: Minimum over current protect operation level (0.9 A) (1ch is external set) When the ΔIL is low, the Inductor core loss (iron loss), the loss due to ESR of the output capacitor and the ΔVPP will become low.  $\Delta V_{PP}$  is expressed as follows:



(*ESR*: Output capacitor equivalence series resistance, *CO*: Output capacitor volume)

By using small ESR capacitor, ΔVPP voltage level can be lowered. The benefit of ceramics capacitor is low ESR and small form factor.

The frequency characteristic of ESR from the datasheet of the manufacturer should be confirmed. Choose the ceramic capacitor which exhibits low ESR in the switching frequency range that is used On the other hand, DC biasing characteristics of the ceramic capacitor is significant so it needs to be carefully examined. For the voltage rating of the ceramic capacitor, twice or more than the maximum output voltage is usually required. By selecting these high voltages rating, it is possible to reduce the influence of DC bias characteristics. Moreover, in order to maintain good temperature characteristics, the one with the characteristic of X7R or better, is recommended.

Because the voltage rating of ceramic capacitor is low, the selection becomes difficult in the application with high output voltage. In that case, select electrolytic capacitor.

When using electrolytic capacitors, the voltage rating should be 1.2 times or more than the output voltage. Electrolytic capacitors have a high voltage rating, large capacity, small amount of DC biasing characteristic, and are generally inexpensive. Because typical failure mode is OPEN, it is effective to use electrolytic capacitor for applications where high reliability is required such as automotive. On the other hand, disadvantages are relatively high ESR and capacitance value drop at low temperatures. In this case, please take note that ΔV<sub>PP</sub> may increase at low temperature conditions. Moreover, consider the lifetime characteristic of this capacitor.

When it comes to the capacitance  $C<sub>O</sub>$ , the value needs to be less than the value calculated by the equations below.

・DC / DC 1

$$
C_{O1(MAX)} = \frac{0.5 \, ms \times (I_{L1imit (MIN)} - I_{O1(MAX)})}{V_{O1}}
$$

 $\cdot$  DC / DC 2

$$
C_{O2\,(MAX)} = \frac{0.4\,ms \times (I_{L2imit\,(MIN)} - I_{O2\,(MAX)}}{V_{O2}}
$$

(*ILIMIT (MIN)*: Minimum over current protect operation current (1ch is external set). 2ch = 0.9 A. Soft start Min time DC / DC1: 0.5 ms, DC / DC2: 0.4 ms, Soft start setting refer to page 34)

Boot failure may occur if the capacitance value exceeds the limits explained above. If the capacitance value is extremely large, over-current protection may be activated by the inrush current at startup, and the output may not start. Please confirm this on the actual circuit.

Capacitance values are critical parameter to determine the LC oscillation frequency. Transient response and loop stability are dependent on the Cvo. Please select after confirming the setting of the phase compensation circuit.

3. Setting the input capacitor C<sub>VCCA</sub> / C<sub>VCCB</sub>, C<sub>VS2</sub> value (VCC, VS2)

Input capacitors reduce the power output impedance that is connected to VCC. Two types of capacitors are needed for input capacitor, i.e., decoupling capacitor  $C_{VCCB}$  and bulk capacitor  $C_{VCCA}$ . The decoupling capacitors of VCC and VS2 need to be 1 μF to 10 μF ceramics. More than 22 µF are necessary for the bulk capacitor of VCC. The ceramic capacitors are most effective when placed as close to VCC and VS2 as possible. At VCC, the ceramic capacitors need to be placed between VCC and GND and close to PMOS and the ground of schottky barrier diode. At VS2, the ceramic capacitor needs to be placed between VS2 and GND. Voltage rating is recommended to be more than 1.2 times the maximum input voltage and twice the normal input voltage.

The bulk capacitor prevents line voltage drop and serves as a backup power supply to maintain the input voltage. The low ESR electrolytic capacitor with large capacitance is suitable for the bulk capacitor. It is necessary to select the capacitance value which best fits to each application. In case impedance of input side is high such as long wiring between the power supply and VCC, input voltage gets unstable when output impedance of the power supply increases resulting in oscillation or degraded ripple rejection characteristics. Large capacitor is needed in this case. It is necessary to verify that the output does not turn off in the event of Vcc drop due to transient in the actual circuit. Make sure not to exceed the rated ripple current of the capacitor in this case. The RMS of the input ripple current can be obtained from the following equation.

 $\cdot$  DC / DC 1

$$
I_{CVCCB\ (RMS)} = I_{O1} \times \frac{\sqrt{V_{O1}\ (V_{CC} - V_{O1})}}{V_{CC}}
$$

(*ICVCCB (RMS)*: Input ripple current RMS value)



Figure 39. VCC pin

・DC / DC 2

$$
I_{CVS2 \ (RMS)} = I_{O2} \times \frac{\sqrt{V_{O2} (V_{S2} - V_{O2})}}{V_{S2}}
$$

(*ICVS2 (RMS)*: Input ripple current RMS value)



Figure 40. VS2 pin

In automotive and other applications requiring high reliability, it is recommended that capacitors are connected in parallel to reduce the risk of electrolytic capacitors drying out. In case of ceramic capacitors, it is recommended make it two in series and two in parallel structures to reduce the risk of destruction due to short circuit event. Currently capacitors containing two in series or two in parallel in one package are available in the market so please contact suppliers.

# 4. Setting the input capacitor  $C_{VSS}$  value

Place a capacitor which is greater than 0.1 µF between VS3 and GND. Select the capacitor considering filter circuit for power supply and VS3. Since the capacitance value is dependent on the board layout and pattern, secure enough margin when selecting the capacitor. Capacitors that have good voltage and temperature characteristics are recommended.

#### 5. Setting the output capacitor  $C_{VREG}$  value

Place a capacitor between the VREG pin and GND to avoid oscillation. 0.47 μF or greater capacitance is recommended. CVREG can be electrolytic capacitor or ceramic capacitor. Secure the capacitance of 0.47 μF or greater in the voltage and temperature range in actual operating conditions. The change in capacitance value by temperature may cause oscillation. Select the capacitors which have good temperature characteristics (X7R or better), good DC bias characteristics with high voltage rating. In case significant voltage swing and load transient are expected, make sure to carry out thorough evaluation before making a decision on the capacitance value.

#### 6. Setting the output capacitor  $C_{VDD}$  value

Place a capacitor between VDD and GND. The capacitance needs to be 0.01 µF or greater (OUTL = open) and1 µF or greater (OUTL in use). C<sub>VDD</sub> can be electrolytic or ceramic. Secure high enough capacitance in the voltage and temperature range in actual operating conditions. The change in capacitance value by temperature may cause oscillation. Select the capacitors which have good temperature characteristics (X7R or better), good DC bias characteristics with high voltage rating. In case significant voltage swing and load transient are expected, make sure to carry out thorough evaluation before making a decision on the capacitance value.

7. Setting the internal drive circuit supply capacitor  $C_{VL}$  value

Add the capacitor greater than 0.1 µF between VCC and VL. Select the capacitor considering the filter circuit for power supply and VL. Since the capacitance value is dependent on the board layout and pattern, secure enough margin when selecting the capacitor.

# 8. Setting output voltage  $(V<sub>O1</sub>)$

V<sub>O2</sub> and V<sub>O3</sub> are fixed output while V<sub>O1</sub> is adjustable.  $V<sub>O1</sub>$  output voltage is determined by the following equation.

$$
V_{O1} = 0.8 \times \frac{R_{FB1A} + R_{FB1B}}{R_{FB1A}}
$$

Please set feedback resistor RFB1A below 30 kΩ to reduce the error margin by the bias current. In addition, since power efficiency is reduced when RFB1A + RFB1B is small, please set the current flowing through the feedback resistor small enough as compared to the output current  $I_{01}$ .

9. Selection of the MOSFET (M1, M2)

In case of Buck-Boost DC / DC, DC / DC1 needs 2 external MOSFET (PMOS = M1 and NMOS = M2). In case of Buck DC / DC, DC / DC1 needs 1 external MOSFET (PMOS). Key parameters in choosing MOSFET are voltage and current rating.



Figure 41. Select MOSFET

# (ⅰ) PMOS

- $\circ$  V<sub>ds</sub> maximum rating > VCC
- $\circ$  V<sub>gs</sub> maximum rating > Lower value of 13 V or VCC
- \* The voltage between VCC VL is kept at 10 V (Typ), 12 V (Max). VL become 0 V when VCC become less than 10.3 V (Typ)
- $\circ$  Allowable current > coil peak current  $\mathsf{l}_{\text{LMAX}}$ 
	- \* A value above the over current protection setting is recommended.
	- \* Choosing a low ON Resistance FET results in high efficiency.

#### (ⅱ) NMOS

- $\circ$  V<sub>ds</sub> maximum rating > V<sub>o</sub>
- $\circ$  V<sub>gs</sub> maximum rating > V<sub>DD</sub>
- $\circ$  Allowable current > Coil peak current  $I_{LMAX}$ 
	- \* A value above the over current protection setting is recommended.
	- \* Choosing a low ON Resistance FET results in high efficiency.

#### 10. Selection of the schottky barrier diode

The diode D1A needs to be low Vf and fast Trr. Key parameters in the diode selection are average rectified current and DC reverse voltage. Average rectified current  $I_{F(A\vee G)}$  can be obtained from the following equation:

$$
I_{F(AVG)} = I_{O1(MAX)} \times \frac{V_{CC(MAX)} - V_{O1}}{V_{CC(MAX)}}
$$

(*I<sup>F</sup> (AVG)*: Average rectified current)

The absolute maximum rating of the average rectified current in D1A needs to be 1.2 times or greater than the  $I_F$  (AVG). The absolute maximum rating of the DC reverse voltage in D1A needs to be 1.2 times or greater than the maximum input voltage.

The DIA and DIB's diode power loss can be obtained by the following equation:

$$
P_{D1A} = I_{o1(MAX)} \times \frac{V_{CC(MAX)} - V_{o1}}{V_{CC(MAX)}} \times VF \qquad P_{D1B} = I_{o1(MAX)} \times VF
$$

( $VF: Forward voltage of I<sub>O1 (MAX)</sub>$ )

Selecting D1A and D1B diode that have low forward voltage and fast reverse recovery time will help achieve a high efficiency. Select a diode with 0.6 V or lower forward voltage. The use of the diode greater than 0.6 V forward voltage may cause inner element destruction so care has to be taken. The reverse recovery time of the schottky barrier diode is so short and thus its switching loss is ignorable. If the diode needs to withstand the event of output short-circuit, absolute maximum ratings and power dissipation need to be even higher. The maximum rated current needs to be approximately 1.5 times of the over current detection value. The D1A and D1B's diode power loss at the event of output short-circuit can be obtained by the following equation.

$$
P_{Di\,(SHORT)} = I_{LIMIT\,(MAX)} \times VF
$$

(*ILIMIT (MAX)*: VO1 Maximum over current protect operation current)

#### 11. Setting the oscillation frequency (DC / DC1, DC / DC2)

The internal oscillation frequency can be set by changing the resistance value connected to RT pin. Frequency can be set in the range of 250 kHz to 550 kHz. The following table shows the resistance value and its corresponding oscillation frequency. Switching may stop if the oscillation frequency is set outside of the recommended frequency range and thus normal operation is not guaranteed in such case.





Figure 42. RT resistance vs. oscillation frequency

\*The oscillation frequency graph is typical. A certain variation exists in actual usage.

#### 12. Setting the phase compensation circuit (DC / DC1)

Circuit stability and transient response characteristics are determined by phase compensation. In order to get negative feedback stability, set phase lag when gain 1 (0 dB) equal to or less than 135 ˚ (greater than 45 ˚ phase margin).

Good frequency response can be realized by setting higher zero crossing frequency fc (frequency at 0 dB gain) of the total gain. However, speed and stability are in trade-off relationship. Moreover, DC / DC converter application is sampled by switching frequency and the gain of the switching frequency needs to be suppressed. In order to do so, zero crossing frequency needs to be set equal to or lower than 1 / 10 of the switching frequency.

To improve the responsiveness, switching frequency needs to be raised. It is recommended to draw a Bode plot using the transfer function of control loop in order to get a frequency response necessary. Please confirm the frequency characteristics of the total gain by combining the below three transfer functions.

$$
G_{LC} = \frac{1 + \frac{s}{2\pi \times f_{ESR}}}{1 + \frac{s}{Q \times 2\pi \times f_{LC}} + (\frac{s}{2\pi \times f_{LC}})^2}
$$
 (a)

$$
G_{FB1} = \frac{\left(1 + \frac{s}{2\pi \times f_{Z1}}\right) \times \left(1 + \frac{s}{2\pi \times f_{Z2}}\right)}{s \times R_{FB1B} \times C_{CO1A} \times \left(1 + \frac{s}{2\pi \times f_{P1}}\right) \times \left(1 + \frac{s}{2\pi \times f_{P2}}\right)} \dots (b)
$$

$$
G_{PWM} = \frac{V_{CC}}{\Delta V_{RAMP}} \qquad \qquad \cdots \qquad \qquad (c)
$$

*(GLC*: transfer function of LC resonance, *GFB*: transfer function of phase compensation, *GPWM*: transfer function of PWM, Δ*VRAMP*: 0.4 V, *Q*: LC quality factor)

Since DC / DC1 of the BD39001EKV-C is voltage mode, it is possible to add 2-pole and 2-zero compensation as follows. The frequency of zero and pole is determined by the following equations:



Figure 43. Phase compensation circuit (DC / DC1)

$$
f_{LC} = \frac{1}{2\pi} \sqrt{\frac{R_{VO1} + DCR + R_{ON}}{L1 \times C_{VO1} (R_{VO1} + ESR)}}
$$
 ... (d)

$$
f_{ESR} = \frac{1}{2\pi \times \text{ESR} \times C_{VO1}} \qquad \qquad \cdots \text{ (e)}
$$

$$
f_{Z1} = \frac{1}{2\pi \times R_{CO1} \times C_{CO1A}} \qquad \qquad \cdots \qquad \qquad (f)
$$

$$
f_{Z2} = \frac{1}{2\pi \times (R_{FB1B} + R_{FB1C}) \times C_{FB1}} \qquad \qquad \cdots \qquad (g)
$$

$$
f_{P1} = \frac{c_{CO1A} + c_{CO1B}}{2\pi \times R_{CO1} \times C_{CO1A} \times C_{CO1B}} \qquad \qquad \cdots \qquad (h)
$$

$$
f_{P2} = \frac{1}{2\pi \times R_{FB1C} \times C_{FB1}} \qquad \qquad \cdots \qquad (i)
$$

(*DCR*: Inductor DC resistance, *RO*: Load resistance, *RON*: MOS FET ON resistance)

The frequency characteristics are optimized by placing pole and zero at most appropriate frequencies. The estimate is as follows.

$$
0.2 \times f_{LC} \le f_{Z1} \le f_{LC} \tag{i}
$$

$$
0.5 \times f_{LC} \le f_{Z2} \le f_{LC} \times 2 \qquad (k)
$$

$$
f_{P1} \approx f_C \times 5 = f_{SW} \times 0.5 \tag{1}
$$

$$
f_{P2} \approx f_{ESR} \qquad \qquad \cdots \qquad (m)
$$

#### (*fc*: Zero cross frequency、*fSW*: DCDC1 switching frequency)

The phase compensation set as explained can cancel out the second order lag (-180 ˚) caused by LC resonance. If fest is positioned higher than DC / DC switching frequency such as using low ESR ceramic for output cap, f $p_2$  is not necessary.

If LC filter Q (quality factor) is high, the gain has peak and phase rotates too fast resulting in not enough phase margin. In such case, set  $f_{Z1}$  and  $f_{Z2}$  as close to f<sub>LC</sub> as possible. Q (quality factor) is calculated by following equation:

$$
Q = \frac{\sqrt{L1 \times C_{V01} \times R_{V01} (R_{V01} + ESR)}}{L1 + C_{V01} \times R_{V01} \times ESR} \cdots (n)
$$
  

$$
\approx R_{V01} \times \sqrt{\frac{C_{V01}}{L1}} \cdots (o)
$$

# 13. Phase compensation circuit (DC / DC2)

DC / DC2 is current mode control and is 2-pole and 1-zero system. It has two poles formed by error amp and output load and one zero added by phase compensation. The appropriate pole point and zero point placement results in good transient response and stability. Generic Bode plot of DC / DC converters is shown below. At point (a), gain starts falling due to the pole formed by output impedance of error amp and Cco<sub>2</sub> capacitance. After that, in order to cancel out the pole formed by output load, insert zero formed by Rco<sub>2</sub> and Cco<sub>2</sub> and offset the fluctuation of gain and phase before reaching out to point (b).



Figure 44. Phase compensation level

External component values are determined in this way. The Rco<sub>2</sub> determines the cross over frequency FcRS, i.e., the frequency at which DC / DC total gain falls down to 0 dB. When F<sub>CRS</sub> is set high, good transient response is expected but stability is sacrificed on the other hand. When FcRs is set low, good stability is expected but transient response is sacrificed on the other hand.

In this example, component value is set in a way  $F_{CRS}$  is  $1/5$  to  $1/10$  of the switching frequency.

#### (i) Rco<sub>2</sub> for Phase compensation

Phase compensation resistor R<sub>CMP</sub> can be obtained by the following equation.

$$
R_{CO2} = \frac{2\pi \times V_{O2} \times F_{CRS} \times C_{VO2}}{0.8 \times G_{NP} \times G_{MA}} \quad (\Omega)
$$

Voz: Output voltage, FcRs: Cross over frequency, Cvoz: Output capacitor, VFB2: Feedback reference voltage (0.8 V (Typ)),  $G_{MP}$ : Current sense gain (16.7 A / V (Typ)),  $G_{MA}$ : Error amp trans-conductance (220 uA / V (Typ))

#### (ii) Cco<sub>2</sub> for Phase compensation

Phase compensation capacitor  $C_{CO2}$  can be obtained by the following equation.



Figure 45. Phase compensation circuit (DC / DC2)

However these are simple equation and thus adjustment of the value using the actual product may be necessary for optimization. Also compensation characteristics are influenced by PCB layout and load conditions and thus thorough evaluation using the production intent unit is recommended.

#### 14. Phase compensation circuit (DC / DC1, DC / DC2)

The way to start designing phase compensation circuit is as explained. Create a Bode plot and check if targeted frequency characteristics are met. The frequency characteristics pretty much fluctuate depending on PCB layout, type of components used and operating conditions. For instance, using electrolytic capacitor for output stability may cause the shift of LC resonance resulting in oscillation due to the capacitance drop at low temp and relevant ESR increase. For phase compensation, temperature compensating type capacitor is recommended. Make sure to check stability and responsiveness in actual product.

Frequency characteristics are checked by gain phase analyzer or FRA. Ask each vendor for measurement method. Even you such measurement equipment is unavailable, phase margin can be estimated from transient load response. Monitor how the output waveform fluctuates when changing from no load to maximum load. If the output fluctuation is significant, response time is slow. If the ringing is frequent, phase margin is not enough. Twice or less ringing is appropriate. The phase margin however cannot be quantified in this check method.



Figure 46. Load response

# 15. Phase compensation circuit (LDO3)

#### VO3 pin capacitor

The capacitor must be added between VO3 pin and GND in order to stop from having it Oscillated and the recommended Capacitance value is more than 10uF. In accordance to graph shown in below, either Electrolytic or Ceramic Capacitor can be used. Please ensure to select the Capacitor higher than 10uF in the range of voltage and temperature to be used at. There is possibility of oscillation when capacitance value changes due to change of temperature. When selecting a ceramic capacitor, X7R or higher is recommended which is good in temperature characteristic and has excellent DC bias characteristic. In case significant voltage swing and load transient are expected, make sure to carry out thorough evaluation before making a decision on the capacitance value.





Figure 47. Output capacitor value  $C<sub>VO3</sub>$  vs Output capacitor  $R<sub>ESR</sub>$ 



Figure 48. Output capacitor and ESR measurement circuit

# 16. Over Current Protection (OCP) Function (DCDC1)

Once coil current that flows through OCP sensing resistor R<sub>CL</sub> exceeds OCP detection level, OCP starts functioning. The setting method is shown below.

Selecting OCP sensing resistor - R<sub>CL</sub>

In the state of OCP detection, the relation of coil current-I<sub>L (OCP)</sub>, load current-I<sub>O</sub> (OCP) and current sensing resistor-R<sub>CL</sub> are shown in the following form. The VCC value that used to calculate IL (OCP) is the minimum or the maximum value of VCC, whichever can finally generate the maximum  $I_{\text{L(OCP)}}$  value.



Vcc: minimum or maximum voltage of VCC, Vo: output voltage, fsw: switching frequency, L: inductance value η: efficiency (It is necessary to measure on real board, as an reference:80%~90%)

In Figure 49 (BUCK-BOOST MODE) and Figure 50 (BUCK MODE), the reason of OCPH detection were considered Schottky diode break down and SW1 short to GND.



Figure 49. BUCK-BOOST Mode OCPH Detection Figure 50. BUCK Mode OCPH Detection



# ① BUCK DCDC Application

When PchFET ON, once coil current x OCP sensing resistor R<sub>CL</sub> exceed VCCCL-CL voltage (100mV Typ), OCPL detection start working. In the condition of OCPL detect, on pulse width of PchFET be fixed, output voltage Vo decreases. If FB voltage lower than SCP detection level and continue 256clks, PchFET OFF, COMP and SS are discharged forcibly. After 8192clks, IC turn back to normal operation and SS be recharged again. (Figure 51) In addition, If VCCCL-CL voltage decrease to less than 100mV (Typ) within 256 clks, IC turns back to normal operation immediately. (Figure 52) Additionally, when VCCCL-CL voltage exceeds 200mV (Typ), OCPH detection start working, meanwhile PchFET OFF, COMP and SS are discharged forcibly. After 8192clks, IC turn back to normal operation and SS be recharged.



# ② BUCK-BOOST DCDC Application

In BUCK-BOOST DCDC Application, OCPL and OCPH function waves are as same as BUCK DCDC Application. (Refer to Figure 21) However, an exception rarely occurs - load current over OCPL detect current in a moment and turn to normal level within 256clks, but SS still be discharged. Please refer to the detail in the following section. Once OCPL detected, Vo voltage decreases at first. Then Vo have the trend of increasing output voltage that been set as target output t in advance, so that DCDC come into BUCK-BOOST MODE and COMP voltage rise up. Finally, ON pulse width of NchFET is extended. Because coil current increases is depending on several essential factor (Input and output, frequency condition, load applying waveform, reply properties), the following 2 phenomenon related to OCPL is rarely occurs and could be automatically recover after Vo drop to 0V.

(1) VCCCL-CL voltage exceeds 200mV within OCPL 256clks' on pulse width limitation period.

(2) Even if load current decreases after OCPL detected, coil current keep increasing and an OCPL detection state won't stop until SS discharged.

The setting resistance of the OCP is from 1.2 times to 1.5 times of the rush current. Please check on application board.





# 17. Provision of Capacitor connected to CL terminal

The capacitor (CCL) and resistor (RCLB) connected to CL pin are the CR noise filter for preventing OCP error detection.



For the constant setting of filter, since noise depends on circuit and board pattern, there is no fixed rule. But, please try reducing cut-off frequency of CR filter without deteriorating ON pulse waveform that requires detecting current sense.  $\begin{array}{c}\n\mathbf{S} \\
\downarrow \\
\downarrow \\
\downarrow\n\end{array}$ Pulse width≈ (V<sub>O1</sub> / V<sub>CC</sub>) × (1 / Fosc)<br>
(The rough estimate setting is R<sub>CLB</sub> = (The rough estimate setting is  $R_{CLB} = 10k\Omega$ ,  $C_{CL} = 0.1\mu F$ )

#### 18. Soft Start setting

The soft start function is necessary to prevent inrush of coil current and output voltage overshoot at start up. Setting of soft start time is shown in the following equation.

$$
\cdot \text{ DC} \, / \, \text{DC1}
$$

$$
T_{SS1} = \frac{V_{SS0} \times C_{SS1}}{I_{SS0}} + \frac{V_{REF08} \times C_{SS1}}{I_{SS1}} \ge 0.5ms
$$

In addition, Please take SS1 discharge time (Tss1DIS) into account, when start up this IC with VCC\_UVLO function or EN pin. If SS1 is not finish discharge, it is possible that this IC can't do re-start.

$$
T_{SS1dis} \ge C_{SS1} \times 2.2 \times 10^3
$$

(For example: If  $C_{ss1} = 33nF$ ,  $T_{SS1dis} = 72.6 \mu s$ )

・DC / DC2

$$
T_{SS2} = \frac{V_{SS2} \times C_{SS2}}{I_{SS2}} \ge 0.4ms
$$

# 19. Setting the CT power on reset time

Power reset setting time can be set by the capacitor connected to CT Capacitance can be chosen from 0.01 μF to 1 μF range or have CT terminal OPEN. If setting is made out of its range, chattering may occur at Reset output. CT operation is changed by the time of error detection. See page 15, Figure 26 for detail.

(1) CT pin starts 0 V





Figure 56. Power ON Reset time1 ( $V_{CT} = 0$  V to 0.8 V(Typ))

 $t = CV/I$ 

(2) CT pin starts 0.2 V

(C: CT pin capacitance value, V: Reset release voltage 0.8V, I: Charge current value 5µA)





Figure 57. Power ON Reset time2 ( $V_{CT}$  = 0.2 V (Typ) to 0.8 V(Typ))

 $t = C(V_1 - V_2)/I$ 

(C: CT pin capacitance value, V<sub>1</sub>: Reset release voltage 0.8V, V<sub>2</sub>: CT pin voltage 0.2V, I: Charge current value 5µA)

# 20. Setting the WDT oscillation frequency

WDT oscillation frequency can be set by resistance value connected to RTW. Possible setting range is 50 kHz to 250 kHz and the relation between resistance value and oscillation frequency is decided as shown below.

It is possible that the WDT stops at outside these range and its operation is not guaranteed.





**RRTW vs FOSCW**

\*This oscillation frequency graph is typical value Tolerance needs to be put into consideration.

Figure 58. WDT oscillation frequency characteristics

21. Recommend value of external pull - up resistance



22. Provision of EN1 pull -up resistance

Because "H" threshold of EN1 is Min 2.5 V, please design as the below equation is able to work.



$$
\frac{R_{EN1B}}{R_{EN1B} + R_{EN1A}} \times V_{CC} > 2.5 \tag{V}
$$

(188 k $\Omega$  ≤ R<sub>EN1B</sub> ≤ 750 k $\Omega$ )

Figure 60

# **Application Examples**

\*There are many factors (Board layout, variation of the part, etc.) that can affect the characteristics.

- Please verify and confirm using practical applications.
- \*No connection (N.C) pin should not be connected to any other lines.
- \*Be sure to connect the TEST pin to ground.
- \* If EN1 pin is connected to VCC pin, please insert resistance between the pins.



Figure 61. Application Example 2 (DC / DC1 Buck - Boost)

# **Application Examples**

\*There are many factors (Board layout, variation of the part, etc.) that can affect the characteristics.

- Please verify and confirm using practical applications.
- \*No connection (N.C) pin should not be connected to any other lines.
- \*Be sure to connect the TEST pin to ground.

\* If EN1 pin is connected to VCC pin, please insert resistance between the pins.



Figure 62. Application Example 3 (DC / DC1 Buck)

# **Example of Constant Setting (DC / DC1 Buck Mode)**



# **Notes for pattern layout of PCB**

1) Design the wirings shown in bold line as short as possible.

2) Place the input ceramic capacitor CVCCB as close to M1 as possible.

3) Place the RRT and RRTW as close to GND pin as possible.

4) Place the RFB1A and RFB1B as close to FB1 pin as possible and provide the shortest wiring from FB1 pin.

5) Place the RFB1A, RFB1B and FB2 as far away from L1 and L2 as possible.

6) Separate power GND and signal GND so that SW noise doesn't affect the signal GND.

# Sequence function

DC / DC2 and LDO output sequence can be set with EN2, EN3, SEQ2 and SEQ3 pin.

- Ex. 1) EN2, EN3, SEQ2 and SEQ3 pins are open
	- DC / DC1→LDO and DC / DC2 start at once.

 LVD2 Release Voltage = Under voltage detection voltage (VRST2) + Under voltage hysteresis voltage (VRSTH2). LVD3 Release Voltage = Under voltage detection voltage (VRST3) + Under voltage hysteresis voltage (VRSTH3).



Figure 63. Start sequence example 1

Ex. 2) Condenser connects to EN pin



Figure 64. Start sequence example 2

# **Power Dissipation**

Maximum Junction Temperature Tj is 150 °C. If the junction temperature reaches 175 °C or higher, the circuit will be shut down. Please make sure that the junction temperature must not exceed 150C at all time.

For thermal design, be sure to operate the IC within the following conditions. (Since the temperatures described hereunder are all guaranteed temperatures, take margin into account.)

1. Ambient temperature Ta is less than 125 °C.

2. Tj is less than 150 °C.

Temperature Tj can be calculated by two ways as below.

1. To obtain Tj from the IC surface temperature Tc in actual use 2. To obtain Tj from the ambient temperature Ta

 $Tj = TC + \theta jc \times P_{TOTAI}$   $Tj = Ta + \theta ja \times P_{TOTAI}$ 

The heat loss of the IC ( $P_{\text{TOTAL}}$ ) is calculated by the equation below.

- $P_{TOTAL} = P_1 + P_2 + P_3$
- ・DC / DC1

$$
P_1 = V_{CC} \times I_{CC}
$$

・DC / DC2

$$
P_2 = \left\{ R_{onH2} \times I_{O2}^2 \times \left( \frac{V_{O2}}{V_{S2}} \right) \right\} + \left\{ R_{onL2} \times I_{O2}^2 \times \frac{V_{S2} - V_{O2}}{V_{S2} - Toff2} \right\}
$$
  
+  $\{ Vf \times I_{O2} \times (Toff2 \times f) \} + \left( Tr2 \times V_{S2} \times I_{O2} \times \frac{f}{2} \right)$   
+  $(Tf2 \times VS2 \times I_{O2} \times f/2)$ 

・LDO

$$
P_3 = (V_{S3} - V_{O3}) \times I_{O3} + V_{S3} \times I_{CC3}
$$







Figure 65. SW2 wave and circuit

①The loss of ON Duty  $R_{onH2}~\times~I_{O2}~\times I_{O2}~\times~\frac{V_{O2}}{V_{Pl}}$  $V_{S2}$ ②The loss of OFF Duty  $R_{onL2} \times I_{O2} \times I_{O2} \times \frac{V_{S2}-V_{O2}}{V_{O2}-\text{Toff2}}$  $V_{S2}$ – Toff2 × f The loss of OFF / OFF Vf  $\times$   $I_{O2}$   $\times$  (Toff2  $\times$  f) ④The loss of Tr $_2$   $\rm{Tr2} \ \times \ V_{S2} \times I_{O2} \times \frac{f}{2}$ 2 ⑤The loss of Tf $_2$   $\,$  Tf $2 \, \times \, V_{S2} \times \, I_{O2} \, \times \frac{f}{2}$ 2

RONH2: ON resistor of internal Pch-PowTr RONL2: ON resistor of internal Nch-PowTr V<sub>O1</sub>: DC / DC1 output voltage V<sub>O2</sub>: DC / DC2 output voltage Vo<sub>3</sub>: LDO output voltage Vcc: Input voltage (VS2 =  $V_{01}$ , VS3 =  $V_{01}$ ) Io2: DC / DC2 output current Io3: LDO output current Ivcc: circuit current (see page 5) Icc<sub>3</sub>: VS3 circuit current (About 1mA) Vf: Internal Nch-PowTr's body diode (About 1.3 V) Tr2: Switching rise time (About15 ns) Tf2: Switching fall time (About15 ns) Toff2: DC / DC2 dead time (About 65 ns) f: Oscillation frequency

See the thermal derating characteristics (Figure 66) if the device used over the ambient temperature Ta = 25 °C. The characteristics of IC largely depend on temperature, and IC must be used at maximum junction temperature (Tjmax) or lower. Even if the ambient temperature is 25 °C, there is a possibility junction temperature gets high as consequence of input voltage and load current. IC must be used within power dissipation Pd.

Thermal resistance value θja is varied by the number of the layer and copper foil area of the PCB. See Figure 66 for the thermal design.

# **Thermal Derating Characteristics**





# **I / O Equivalence Circuit**



# **I / O Equivalence Circuit**



# **I / O Equivalence Circuit**



# **Operational Notes**

# **1. Reverse Connection of Power Supply**

Connecting the power supply in reverse polarity can damage the IC. Please make sure to have protection against reverse polarity, such as putting an external diode between the power supply and the IC's power supply pins.

# **2. Power Supply Lines**

Power supply line must be low impedance on the PCB. The power supply of digital and analog must be separated (even if the electrical potentials are the same) to prevent analog circuit from having digital noise by common impedance of line pattern (ground line must be designed in the same way)

Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

# **3. Ground Voltage**

Ensure that ground pin must have the lowest electrical potential at all time even during transient condition.

#### **4. Ground Wiring Pattern**

When using both small-signal and large-current ground traces, the two ground traces should be routed separately, but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground voltage caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

# **5. Thermal Consideration**

Should by any chance the power dissipation rating be exceeded, the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd is specified at the condition of 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size or copper area to prevent the IC from exceeding the Pd rating.

# **6. Recommended Operating Conditions**

These conditions represent a range within which the specified characteristics can be approximately obtained. The electrical characteristics are guaranteed under the specified conditions.

# **7. Inrush Current**

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### **8. Testing on Application Boards**

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To protect IC from static discharge damage, ground the IC during assembly and use similar precautions during transport and storage.

#### **9. Inter-pin Short and Mounting Errors**

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Make sure that there is nothing between the pins, such as no metal particles, no water droplets (in very humid environment) and unintentional solder bridge deposited.

#### **10. Unused Input Pins**

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If input pins left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### **11. Regarding the Input Pin of the IC**

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



In the construction of this IC, P-N junctions are inevitably formed creating parasitic diodes or transistors. The operation of these parasitic elements can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions which cause these parasitic elements to operate, such as applying a voltage to an input pin lower than the ground voltage should be avoided. Furthermore, do not apply a voltage to the input pins when no power supply voltage is applied to the IC. Even if the power supply voltage is applied, make sure that the input pins have voltages within the values specified in the electrical characteristics of this IC.

#### **12. Ceramic Capacitor**

When using a ceramic capacitor, determine the dielectric constant with the consideration of the capacitance charge with temperature and the decrease in nominal capacitance due to DC bias and others.

#### **13. Thermal Shutdown Circuit (TSD)**

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period of time, the junction temperature (Tj) rises, and TSD activated, which turns off all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings. Under no circumstances, TSD circuit should not be used for any purpose other than protecting the IC from exceeding the maximum rating.

#### **14. Over Current Protection Circuit (OCP)**

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is designed to avoid IC damaged from sudden and unexpected incidents, so should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

#### **15. Power input at shutdown**

If VCC starts up in rapid period of time at shutdown (EN1 = OFF), VREG voltage may be output, which causes the IC to malfunction. Therefore, set the VCC rise time at 40V/ms or shorter.

49/54

# **16. Reverse Polarity and Surge voltage**

 If the VCC and pin potential are reversed, internal circuit or element may be damaged (example: VCC is shorted to GND while external capacitor changed) Putting diode for reverse protection in series of VCC or putting bypass diode between VCC is recommended.



 If the VS2 and pin potential are reversed, internal circuit or element may be damaged (example: VCC is shorted to GND while external capacitor changed) Putting diode for reverse protection in series of VCC or putting bypass diode between VCC is recommended.



 If the VS3 and pin potential are reversed, internal circuit or element may be damaged (example: VCC is shorted to GND while external capacitor changed) Putting diode for reverse protection in series of VCC or putting bypass diode between VCC is recommended



 Applying positive surge to the VCC If there is apossibility a surge exceeding the rating be applied to VCC, please put a power zener diode between VCC and GND.



• Applying negative surge to the VCC If there is a possibility VCC gets lower than GND, please put a schottky diode between VCC and GND.



# Protection Diode

If there is a possibility large inductive load is connected to the output pin (VO2 or VO3) resulting in back-EMF at time of startup and shutdown, a protection diode should be placed as shown in the figure below.



# **Physical Dimension, Tape and Reel Information**



Reel

# **Ordering Information**



# **Marking Diagram**



# **Revision History**



# **Notice**

# **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1</sup>), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.





2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
	- [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
	- [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
	- [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl2, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
	- [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
	- [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
	- [f] Sealing or coating our Products with resin or other coating materials
	- [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
	- [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### **Precaution for Mounting / Circuit board design**

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of Ionizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
	- [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
	- [b] the temperature or humidity exceeds those recommended by ROHM
	- [c] the Products are exposed to direct sunshine or condensation
	- [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

# **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

# **General Precaution**

- 1. Before you use our Pro ducts, you are requested to care fully read this document and fully understand its contents. ROHM shall n ot be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subj ect to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the la test information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provi ded on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[ROHM Semiconductor](https://www.mouser.com/rohm-semiconductor): [BD39001EKV-CE2](https://www.mouser.com/access/?pn=BD39001EKV-CE2)



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*