

# LTC5583

- Frequency Range: 40MHz to 6GHz
- Linear Dynamic Range: Up to 60dB
- $\blacksquare$   $\pm$ 0.5dB (Typ) Accuracy Over Temperature
- 40dB Channel-to-Channel Isolation at 2GHz Even with Single-Ended RF Inputs
- $\blacksquare$  Matched Dual-Channel Outputs: <1.25dB (Typ)
- Single-Ended RF Inputs—No Transformer Required
- Accurate RMS Power Measurement of High Crest Factor Modulated Waveforms
- Difference Output Provides VSWR Measurement
- Fast Envelope Detector Outputs
- Fast Response Time: 140ns Rise Time
- Small 4mm  $\times$  4mm QFN24 Package

#### **APPLICATIONS**

- VSWR Monitor
- MIMO Transmit Power Control
- Basestation PA Control
- Transmit and Receive Gain Control
- **RF** Instrumentation

 $\sqrt{J}$ , LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 7262661, 7317357, 7622981.

### Matched Dual-Channel 6GHz RMS Power Detector

#### **FEATURES DESCRIPTION**

The LTC®5583 is a dual-channel RMS power detector, capable of measuring two AC signals with wide dynamic range, from –59dBm to 4dBm, depending on frequency. Each AC signal's power in decibel-scaled value is precisely converted to a DC voltage on a linear scale, independent of the crest factor of the input signal waveforms. The LTC5583 is suitable for precision power measurement and level control for a variety of RF standards, including LTE, EDGE, W-CDMA, CDMA2000, TD-SCDMA, and WiMAX.

Good channel-to-channel isolation is necessary for operating the dual channels simultaneously. For applications where the two input signals are at the same frequency (e.g. measuring VSWR), the LTC5583 provides 40dB isolation at 2.14GHz even with single-ended inputs. No baluns are needed. When the two input signals are at different frequencies, the isolation can be as high as 50dB. The isolation can be improved to >55dB with differential inputs.

The power difference of the two input signals is provided at a difference output pin. Each channel also has a fast envelope detector, which tracks the RF input signal's envelope and outputs a voltage directly proportional to the signal's instantaneous power. The envelope detectors can be disabled to reduce power consumption.

#### **TYPICAL APPLICATION**



2.5 2.5 **Output Voltage and Linearity Error vs RF Input Power, 2140MHz CW IF INDICE SHE INDICE SHE INDICE**<br>Inputs, Single-Ended Drive



5583fa

1

### **ABSOLUTE MAXIMUM RATINGS PIN CONFIGURATION**

**(Note 1)**





# **ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, –40°C to 85°C, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.3V, EN = 3.3V. Test circuits are shown in **Figures 1 and 2 (Note 2).**





#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, –40°C to 85°C, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.3V, EN = 3.3V. Test circuits are shown in **Figures 1 and 2 (Note 2).**





#### **ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating

temperature range, –40°C to 85°C, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>CC</sub> = 3.3V, EN = 3.3V. Test circuits are shown in **Figures 1 and 2 (Note 2).**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC5583 is guaranteed functional over the temperature range from –40°C to 85°C.

**Note 3:** Logarithmic Intercept is an extrapolated input power level from the best-fit log-linear straight line, where the output voltage is 0V.

**Note 4:** Operation over a wider frequency range is possible with reduced performance. Consult the factory for information and assistance.

**Note 5:** Linearity error is the difference in dB between the actual output and the best-fit straight line at 25°C (using linear regression between  $P_{IN} = -50$ dBm and 0dBm for 450MHz, 880MHz, 2140MHz, 2700MHz;

between  $P_{IN} = -40$ dBm and 0dBm for 3600MHz, 5800MHz). The dynamic range is defined as the range of input power over which the linearity error is within ±1dB.

**Note 6:** Input A to Output B (Channel A to Channel B) isolation is defined as the ratio of input power levels at the two channels when the interfering channel (Channel A with higher power) results in a 1dB output deviation in the interfered channel (Channel B with lower power) and vice versa. Sweep one channel input power level while holding the other channel input at –45dBm for 450MHz, 880MHz, 2140MHz, 2700MHz, 3600MHz, and at –35dBm for 5800MHz.

**Note 7:** For frequency separation = 0Hz between the two input signals, channel-to-channel isolation is a function of the phase difference between these two signals. The worst-case isolation is assumed.



V<sub>CC</sub> = 3.3V, EN = 3.3V, T<sub>A</sub> = 25°C, unless otherwise noted. Test circuits shown in Figures 1 and 2.













**Intercept Distribution vs Temperature 2140MHz CW Input**



5583fa



LINEARITY ERROR (dB)

 $\widehat{B}$ 

**INEARITY ERROR** 

1.0 0.5 0

1.5 2.0 2.5

> –2.5 –2.0  $-1.5$ –1.0 –0.5

5

5

 $A \rightarrow B$  INDICATES:

 $B \rightarrow A$  INDICATES: CH B = INTERFERING CHANNEL CH A = INTERFERED CHANNEL INTERFERED CHANNEL  $INPUT = -45dBm$ . INTERFERING CHANNEL INPUT SWEPT

FREQ SEP = FREQUENCY SEPARATION BETWEEN CH A INPUT AND CH B INPUT

CH A = INTERFERING CHANNEL CH B = INTERFERED CHANNEL

5

#### **TYPICAL PERFORMANCE CHARACTERISTICS**

**VCC = 3.3V, EN = 3.3V, TA = 25°C, unless otherwise noted. For temperature compensation of logarithmic intercept at 880MHz, set RP1 = Open, RP2 = 0, RT1 = 11.5kΩ, RT2 = 1.13kΩ. See Figure 1.**







**VCC = 3.3V, EN = 3.3V, TA = 25°C, unless otherwise noted. For temperature compensation of logarithmic intercept at 2140MHz, set RP1 = Open, RP2 = 0, RT1 = 9.76kΩ, RT2 = 1.1kΩ. See Figure 1.**











**Difference Output and Linearity Error vs RF Input Power, 2140MHz CW Inputs, Single-Ended Drive**



**Modulation Deviation vs RF Input Power, 2140MHz Inputs, Single-Ended Drive**



#### **Input A to Output B Isolation, Input B to Output A Isolation, 2140MHz CW Inputs, Single-Ended Drive**





**VCC = 3.3V, EN = 3.3V, TA = 25°C, unless otherwise noted. For temperature compensation of logarithmic intercept at 2700MHz, set RP1 = Open, RP2 = 0, RT1 = 8.87kΩ, RT2 = 1.21kΩ. See Figure 1.**









**Difference Output and Linearity Error vs RF Input Power, 2700MHz CW Inputs, Single-Ended Drive**



**Modulation Deviation vs RF Input Power, 2700MHz Inputs, Single-Ended Drive**



#### **Input A to Output B Isolation, Input B to Output A Isolation, 2700MHz CW Inputs, Single-Ended Drive**





**VCC = 3.3V, EN = 3.3V, TA = 25°C, unless otherwise noted. For temperature compensation of logarithmic intercept at 3600MHz, set RP1 = Open, RP2 = 0, RT1 = 10.2kΩ, RT2 = 1.65kΩ. See Figure 2.**





**VCC = 3.3V, EN = 3.3V, TA = 25°C, unless otherwise noted. For temperature compensation of logarithmic intercept at 5800MHz, set RP1 = Open, RP2 = 0, RT1 = 10kΩ, RT2 = 1.47kΩ. See Figure 2.**



2.5 2.0 SWEEP CH B INPUT  $HOLD CH A INPUT = -20dBm$ 1.5 LINEARITY ERROR LINEARITY ERROR (dB) 1.0 0.5  $\overline{0}$ –0.5  $\widehat{H}$ –1.0 –1.5  $85$ 25°C –2.0  $-40°$ –2.5 5 10

**Modulation Deviation vs RF Input Power, 5800MHz Inputs,** 

5583 G32



#### **Input A to Output B Isolation, Input B to Output A Isolation, 5800MHz CW Inputs, Differential Drive**





 $V_{\text{CC}}$  = 3.3V, EN = 3.3V, T<sub>A</sub> = 25°C, unless otherwise noted. Test circuits shown in Figures 1 and 2.









**Supply Current vs Supply Voltage Envelope Detectors Enabled**







 $V_{\text{CC}}$  = 3.3V, EN = 3.3V, T<sub>A</sub> = 25°C, unless otherwise noted. Test circuits shown in Figures 1 and 2.







5583fa

5583 G48

# **PIN FUNCTIONS**

**DECA, DECB (Pins 1, 6):** Input Common Mode Decoupling Pins for Channel A and Channel B. These pins are internally biased to 1.6V. The input impedance is 1.75k $\Omega$ in parallel with a 40pF internal shunt capacitor to ground. The impedance between DECA and IN<sup>+</sup>A (or IN<sup>-</sup>A) is 200 $\Omega$ . The pin can be connected to the center tap of an external balun or to a capacitor to ground.

V<sub>CCA</sub>, V<sub>CCB</sub>, V<sub>CCR</sub> (Pins 2, 5, 3): Power Supply Pins for Channel A, Channel B, and Bias Circuits. Typical total current consumption of these pins is 81mA. Each of these pins should be bypassed with 1nF and 1μF capacitors, placed as close to the IC as possible.

**EN (Pin 4):** Enable Input Pin. An applied voltage above 2V will activate the bias for the IC. For an applied voltage below 0.3V, the circuit will be shut down (disabled) with a corresponding reduction in power supply current. If the enable function is not required, then this pin can be connected to  $V_{CC}$ . The applied voltage to this pin should not exceed  $V_{CC}$  by more than 0.3V.

**RP2 (Pin 9):** Pin for Setting Polarity of Second Order Output Temperature Compensation. Connect this pin to ground to change the output voltage inversely proportional to ambient temperature. Float this pin to change the output voltage proportional to ambient temperature.

**INV (Pin 12):** Control Input Pin to Invert the Polarity of the Difference Output  $V_{ODF}$ .

**RT2 (Pin 14):** Second Order Output Temperature Compensation Pin for Both Channels. Connect this pin to ground to disable. The output voltage will increase or decrease with the ambient temperature by connecting this pin to ground via an off-chip resistor, depending on the polarity set by RP2 pin.

**V<sub>OS</sub>** (Pin 15): Input Pin for Setting the DC Offset of the Difference Output  $V_{ODF}$ . It is recommended to set this DC offset such that  $V_{ODE}$  does not fall below 100mV.

**V<sub>ODF</sub>** (Pin 16): DC Difference Output. This voltage is equal to the difference of the two channels' output voltages, plus a DC offset:

 $V_{\text{ODE}} = (V_{\text{OA}} - V_{\text{OB}}) + V_{\text{OS}}$ , if INV pin is held low, (<1V)  $V_{ODE} = (V_{OB} - V_{OA}) + V_{OS}$ , if INV pin is held high, (>2V) **RT1 (Pin 17):** First Order Output Temperature Compensation Pin for Both Channels. Connect this pin to ground to disable. The output voltage will increase or decrease with the ambient temperature by connecting this pin to ground via an off-chip resistor, depending on the polarity set by RP1 pin.

V<sub>OA</sub>, V<sub>OB</sub> (Pins 18, 13): DC Output of Channel A and Channel B, respectively.

**V<sub>CCN</sub>** (Pin 19): Power Supply Pin for the Envelope Detectors in Both Channels. Typical total current consumption of this pin is 9.6mA. This pin should be bypassed with 1nF and 1μF capacitors. Connect this pin to ground to disable the envelope detectors.

**ENVA, ENVB (Pins 20, 11):** Envelope Detector Output Pins for Channel A and Channel B, respectively. Each output tracks the input signal's RF envelope and outputs a DC voltage directly proportional to the signal power, normalized to the average power.

**FLTA, FLTB (Pins 21, 10):** Connection for an External Filtering Capacitor for Channel A and Channel B, respectively. A minimum 8nF capacitor is required for stable AC average power measurement. Each capacitor should be connected between FLTA and  $V_{\text{CCA}}$ , and between FLTB and  $V_{\text{CCB}}$ .

**RP1 (Pin 22):** Pin for Setting Polarity of First Order Output Temperature Compensation. Connect this pin to ground to change the output voltage proportional to ambient temperature. Float this pin to change the output voltage inversely proportional to ambient temperature.

**IN+A, IN–A, IN+B, IN–B (Pins 24, 23, 7, 8):** Differential RF Input Signal Pins for Channel A and Channel B. Each channel can be driven with a single-ended or differential signal. These pins are internally biased to 1.6V and should be DC-blocked externally. The differential impedance is 400Ω.

**GND (Exposed Pad Pin 25):** Circuit Ground Return for the Entire IC. This must be soldered to the printed circuit board ground plane.



#### **TEST CIRCUITS**







**Figure 1. Test Circuit Optimized for 40MHz to 3GHz Operation in Single-Ended Input Configuration**

# **TEST CIRCUITS**







**Figure 2. Test Circuit Optimized for 2GHz to 6GHz Operation in Differential Input Configuration**



### **TEST CIRCUITS**



**Figure 3. Top Side of Evaluation Board for Single-Ended Input Configuration**



The LTC5583 is a dual-channel true RMS power detector, capable of measuring two RF signals over the frequency range from 40MHz to 6GHz, independent of input waveforms with different crest factors such as CW, CDMA2K, WCDMA, LTE and WiMAX signals. Up to 60dB dynamic range is achieved with very stable output over the full temperature range from –40°C to 85°C. Input sensitivity can be as low as –56dBm up to 2.7GHz even with singleended 50Ω input termination.

#### **RF Inputs**

The differential RF inputs are internally biased at 1.6V. The differential impedance is about 400 $\Omega$ . These pins should be DC blocked when connected to ground or other matching components.

The LTC5583 can be driven in a single-ended configuration. The single-ended input impedance vs frequency is given in Table 1. Figure 4 shows the simplified circuit of this single-ended configuration for each channel. The DECA pin can be either left floating or AC-coupled to ground via an external capacitor. While the RF signal is applied to the IN<sup>+</sup>A (or IN<sup>-</sup>A) pin, the other pin, IN<sup>-</sup>A (or IN<sup>+</sup>A), should be AC-coupled to ground. By simply terminating the signal side of the inputs with a  $75\Omega$  resistor in front of the AC-blocking capacitor and coupling the other side to ground using a 1nF capacitor, a broadband 50 $\Omega$  input match can be achieved with typical input return loss better than 14dB from 40MHz to 2.7GHz. At higher RF frequencies, additional matching components may be needed. Contact LTC Applications for more information.









**Figure 4. Single-Ended Input Configuration**



**Figure 5. Differential Input Configuration**



**Figure 6. Single-Ended to Differential Conversion**



The LTC5583 differential inputs can also be driven from a fully balanced source as shown in Figure 5. When the two input sources are single-ended, conversion to differential signals can improve channel-to-channel isolation to obtain accurate outputs from the dual channels, particularly at very high frequencies (i.e. 3.6GHz and above). This can be achieved using a 1:1 balun to match the chip's internal 400Ω input impedance to the 50Ω source by adding a 62 $\Omega$  resistor (R1) at the differential inputs as shown in Figure 5. Since there is no voltage conversion gain from impedance transformation in this case, the sensitivity of the detector is similar to the one using single-ended inputs as shown in Figure 4.

If better sensitivity is needed, a 1:4 balun can be used and R1 should be increased to  $400\Omega$  correspondingly to match 200 $\Omega$  input impedance to the 50 $\Omega$  source. This impedance transformation results in 6dB voltage gain, thus 6dB improvement in sensitivity is obtained while the overall dynamic range remains the same. At high frequency, additional LC elements may be needed for input impedance matching due to the parasitics of the transformer and PCB traces.

Alternatively, a narrowband LC matching network can be used for the conversion of a single-ended signal to a balanced signal. Such a matching network is shown in Figure 6. By this means, the sensitivity and overall linear dynamic range of the detector can be similar to the one using a 1:4 RF input balun, as described above.

For a 50 $\Omega$  input termination, the approximate RF input power range of the LTC5583 is from –58dBm to 4dBm, even with high crest factor signals such as a 4-carrier W-CDMA waveform, but the minimum detectable RF power level varies as the input RF frequency increases. The linear

dynamic range can also be shifted to tailor to a particular application. By simply inserting an attenuator in front of the RF input, the power range is shifted higher by the amount of the attenuation.

The sensitivity of LTC5583 is dictated by the broadband input noise power, which also determines the output DC offset voltage. When the inputs are terminated differently, the DC output voltage may vary slightly. When the input noise power is minimized, the DC offset voltage is also reduced to a minimum, and the sensitivity and dynamic range are improved accordingly.

#### **External Filtering Capacitors at FLTA and FLTB Pins**

These pins are internally biased at  $V_{CC}$  – 0.43V via a 1.2k resistor from the  $V_{\text{CCA}}$  and  $V_{\text{CCB}}$  voltage supply. To ensure stable operation of the LTC5583, an external capacitor with a value of 8nF or higher is required to connect the FLTA pin to  $V_{CCA}$ , and the FLTB pin to  $V_{CCB}$ , respectively. Do not connect these filter capacitors to ground or any other low voltage reference to prevent an abnormal startup condition.

The value of these two filtering capacitors has a dominant effect on the output transient response. The lower the capacitance, the faster the output rise and fall times. For signals with AM content such as W-CDMA, ripple can be observed when the loop bandwidth set by the filtering capacitors is close to the modulation bandwidth of the signal.

In general, the LTC5583 output ripple remains relatively constant regardless of the RF input power level for a fixed filtering capacitor and modulation format of the RF signal. Typically, this capacitor must be selected to average out the ripple to achieve the desired accuracy of RF power measurement.



#### **RMS Power Detector Output: V<sub>OA</sub>, V<sub>OB</sub>**

The output buffer amplifier of the LTC5583 is shown in Figure 7. This Class-AB buffer amplifier can output ±5mA current to the load. The output impedance is determined primarily by the  $50\Omega$  series resistor connected to the buffer amplifier inside the chip. This will prevent any overstress on the internal devices in the event that the output is shorted to ground.

The –3dB small-signal bandwidth of the buffer amplifier is about 22.4MHz and the full-scale rise/fall time can be as fast as 140ns, limited by the slew rate of the internal circuit instead. When the output is resistively terminated or open, the fastest output transient response is achieved when a large signal is applied to the RF input. The rise time of the LTC5583 is about 140ns and the fall time is 3.5μs, respectively, for full-scale pulsed RF input power with 8.2nF filtering capacitors. The speed of the output transient response is dictated mainly by the filtering capacitors (at least 8nF) at the FLTA and FLTB pins. See the detailed output transient response in the Typical Performance Characteristics section. When the RF input has AM content, residual ripple may be present at the output depending upon the low frequency content of the modulated RF signal. This ripple can be reduced with a larger filtering capacitor at the expense of a slower transient response.

Since the output buffer amplifier of the LTC5583 is capable of driving an arbitrary capacitive load, the residual ripple can be further filtered at the output with a series resistor  $R_{SS}$  and a large shunt capacitor  $C_{LOAD}$  (see Figure 7). This lowpass filter also reduces the output noise by limiting the output noise bandwidth. When this RC network is designed properly, a fast output transient response can be maintained with reduced residual ripple. For example, we can estimate  $C<sub>1</sub>$  o<sub>AD</sub> with an output voltage swing of 1.7V at 2140MHz. In order to not allow the maximum 5mA sourcing current to limit the fall time (about 5μs), the maximum value of CLOAD can be chosen as follows:

 $C<sub>1</sub>$ <sub>OAD</sub>  $\le$  5mA • Allowable Additional Time/1.7V  $= 5mA \cdot 0.25 \mu s / 1.7 V = 735pF$ 

Once  $C_{LOAD}$  is determined,  $R_{SS}$  can be chosen properly to form an RC low-pass filter with a corner frequency of  $1/[2\pi \cdot (R_{SS} + 50) \cdot C_{LOAD}].$ 

In general, the rise time of the LTC5583 is much shorter than the fall time. However, when the output RC filter is used, the rise time may be dominated by the time constant of this filter. Accordingly, the rise time becomes very similar to the fall time. Although the maximum sinking capability of the LTC5583 is 5mA, it is recommended that the output load resistance should be greater than 1.2k in order to achieve the full output voltage swing.



**Figure 7. Simplified Circuit Schematic of the RMS Power Detector Output Interface**



#### **Temperature Compensation of Logarithmic Intercept**

The simplified interface schematics of the intercept temperature compensation are shown in Figure 8 and Figure 9. The adjustment of the output voltage can be described by the following equation with respect to the ambient temperature:

 $\Delta V_{\text{OUT}} = \text{TC1} \cdot (\text{T}_{\text{A}} - \text{t}_{\text{NOM}}) + \text{TC2} \cdot (\text{T}_{\text{A}} - \text{t}_{\text{NOM}})^2$ + detV1 + detV2

where TC1 and TC2 are the first order and second order temperature compensation coefficients, respectively;  $T_A$  is the actual ambient temperature; and  $t_{\text{NOM}}$  is the reference room temperature 25°C; detV1 and detV2 are the output voltage variation when  $R_{T1}$  and  $R_{T2}$  are not set to zero.







**Figure 9. Simplified Interface Circuit Schematic of the Control Pins RT1 and RT2**



The temperature coefficients TC1 and TC2 are shown as functions of the tuning resistors  $R_{T1}$  and  $R_{T2}$  in Figure 10 and Figure 11.



**Figure 10. First Order Temperature Compensation Coefficient TC1 vs External RT1 Value**



**Figure 11. Second Order Temperature Compensation Coefficient TC2 vs External RT2 Value**

When pins RT1 and RT2 are shorted to ground, the temperature compensation circuit is disabled automatically. Polarity of the temperature coefficient TC1 (or TC2), can be selected by either shorting the RP1 pin (or RP2 pin) to ground or leaving it open, while the coefficients' values can be controlled by external resistors  $R_{T1}$  and  $R_{T2}$  independently, according to Figures 10 and 11. At a given RF frequency, the polarities and optimal values of TC1 and TC2 can be chosen to ensure a stable output over the operating temperature range. Table 2 lists the suggested  $R_{P1}$ ,  $R_{P2}$ ,  $R_{T1}$  and  $R_{T2}$  values at various RF frequencies for the best output performance over temperature.

Table 2. Suggested R<sub>P</sub> and R<sub>T</sub> Values for Optimal Temperature **Performance vs RF Frequency**

| <b>Frequency (MHz)</b> | $R_{P1}$ | $R_{T1}$ (k $\Omega$ ) | $R_{P2}$ | $R_{T2}$ (k $\Omega$ ) |
|------------------------|----------|------------------------|----------|------------------------|
| 450                    | Open     | 11.5                   |          | 1.13                   |
| 880                    | Open     | 11.5                   |          | 1.13                   |
| 2140                   | Open     | 9.76                   |          | 1.10                   |
| 2700                   | Open     | 8.87                   |          | 1.21                   |
| 3600                   | Open     | 10.2                   |          | 1.65                   |
| 5800                   | Open     | 10.0                   |          | 1.47                   |



#### **Envelope Detector Output: ENVA, ENVB**

Each envelope detector output linearly follows the instantaneous input power level, tracking the input signal's RF envelope. ENVA and ENVB also indicate the peak-to-average power ratio (crest factor). Thus, reading both  $V_{OA}$ and ENVA provides the average power, peak-to-average power ratio, peak power, and RF envelope of the input signal to Channel A. Reading  $V_{OB}$  and ENVB provides the same information for Channel B.

#### **Enable: EN**

A simplified schematic of the EN pin interface is shown in Figure 13. The enable voltage necessary to turn on the LTC5583 is 2V. To disable or turn off the chip, set this voltage below 0.3V. It is important that the voltage applied to the EN pin should never exceed  $V_{CC}$  by more than 0.3V. Otherwise, the supply current may be sourced through the upper ESD protection diode connected at the EN pin. Under no circumstances should voltage be applied to the EN pin before the supply pins ( $V_{\text{CCA}}$ ,  $V_{\text{CCB}}$ ,  $V_{\text{CCR}}$ ,  $V_{\text{CCN}}$ ). If this occurs, damage to the IC may result.



**Figure 12. Simplified Schematic of the ENVA and ENVB Pin**



**Figure 13. Simplified Schematic of the Enable Pin**



#### **Difference Output: VODF**

This voltage is equal to the difference of the two channels' output voltages, plus a DC offset:

 $V_{ODF} = (V_{OA} - V_{OB}) + V_{OS}$ if INV voltage < 1V.

 $V_{ODE} = (V_{OB} - V_{OA}) + V_{OS}$ if INV voltage > 2V.

A simplified schematic of the  $V_{ODF}$  interface is shown in Figure 14. The low 5 $\Omega$  output impedance at this pin is due to internal feedback circuitry.



Figure 14. Simplified Schematic of the V<sub>ODF</sub> Pin

Figure 15 shows a simplified schematic of the INV pin interface. INV determines the sign of the difference function at the  $V_{ODF}$  output.



**Figure 15. Simplified Schematic of the INV Pin**

A simplified schematic of the  $V_{OS}$  pin interface is shown in Figure 16. The output range of  $V_{ODF}$  is from 50mV to  $V_{\text{CC}}$  – 50mV; it cannot go below 50mV. If  $V_{\text{OA}}$  –  $V_{\text{OB}}$  is negative (for INV = low), a positive offset voltage  $V_{OS}$  is needed. Similarly, if  $V_{OB} - V_{OA}$  is negative (for INV = high), a positive offset voltage  $V_{OS}$  is needed.



Figure 16. Simplified Schematic of the V<sub>OS</sub> Pin

#### **Supply Voltage Ramping**

Fast ramping of the supply voltage can cause a current glitch in the internal ESD protection circuits. Depending on the supply inductance, this could result in a supply voltage overshoot at initial turn-on that exceeds the maximum rating. A supply voltage ramp time of greater than 1ms is recommended. In case this voltage ramp time is not controllable, a small (i.e.  $1Ω$ ) series resistor can be inserted between  $V_{CC}$  pin and the supply voltage source to mitigate the problem and protect the IC. The R1 shown in Figures 1 and 2 serves this purpose.



### **PACKAGE DESCRIPTION**



**UF Package 24-Lead Plastic QFN (4mm** × **4mm)** (Reference LTC DWG # 05-08-1697)

1. DRAWING PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220 VARIATION (WGGD-X)—TO BE APPROVED

- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT

5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION





#### **REVISION HISTORY**





## **TYPICAL APPLICATION**



# **RELATED PARTS**



5583fa LT 1210 REV A • PRINTED IN USA AQ



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*