

# **Si4030/31/32-B1**

# **Si4030/31/32 ISM TRANSMITTER**

#### **Features**

- Frequency range
	- 240–930 MHz (Si4031/32)
	- 900–960 MHz (Si4030)
- Output Power Range
	- $+1$  to  $+20$  dBm (Si4032)
	- $-8$  to  $+13$  dBm (Si4030/31)
- **Low Power Consumption** 
	- Si4032 85 mA @ +20 dBm
	- Si4030/31
	- 30 mA @ +13 dBm
- Data Rate =  $0.123$  to 256 kbps
- FSK, GFSK, and OOK modulation
- Power Supply = 1.8 to 3.6 V

#### **Applications**

- Remote control
- Home security & alarm
- **Telemetry**
- **Personal data logging**
- Toy control
- Wireless PC peripherals

#### **Description**

- **Ultra low power shutdown mode**
- Wake-up timer
- Integrated 32 kHz RC or 32 kHz **XTAL**
- Integrated voltage regulators
- Configurable packet handler
- TX 64 byte FIFO
- Low battery detector
- Temperature sensor and 8-bit ADC
- $\blacksquare$  -40 to +85 °C temperature range
- Integrated voltage regulators
- Frequency hopping capability
- On-chip crystal tuning
- 20-Pin QFN package
- **Low BOM**
- Power-on-reset (POR)
- Remote meter reading
- 
- 
- $H$  Health monitors
- Silicon Laboratories' Si4030/31/32 devices are highly integrated, single-chip wireless ISM transmitters. The high-performance EZRadioPRO<sup>®</sup> family includes a complete line of transmitters, receivers, and transceivers allowing the RF system designer to choose the optimal wireless part for their application.

The Si4030/31/32 offers advanced radio features including continuous frequency coverage from 240–960 MHz with adjustable power output levels of –8 to +13 dBm on the Si4030/31 and +1 to +20 dBm on the Si4032. Power adjustments are made in 3 dB steps. The Si4030/31/32's high level of integration offers reduced BOM cost while simplifying the overall system design. The Si4032's Industry leading +20 dBm output power ensures extended range and improved link performance.

Additional system features such as an automatic wake-up timer, low battery detector, 64 byte TX FIFO, and automatic packet handling reduce overall current consumption and allow the use of lower-cost system MCUs. An integrated temperature sensor, general purpose ADC, power-on-reset (POR), and GPIOs further reduce overall system cost and size.

The direct digital transmit modulation and automatic PA power ramping ensure precise transmit modulation and reduced spectral spreading ensuring compliance with global regulations including FCC, ETSI, and ARIB regulations.

An easy-to-use calculator is provided to quickly configure the radio settings, simplifying customer's system design and reducing time to market.



See page 53.



#### Patents pending

- Remote keyless entry **Home automation**
- **Industrial control**
- Sensor networks
- 
- -
	-

# **Si4030/31/32-B1**

### **Functional Block Diagram**





# **TABLE OF CONTENTS**

# **Section Page**









# LIST OF FIGURES





# **LIST OF TABLES**





# **1. Electrical Specifications**

### **Table 1. DC Characteristics<sup>1</sup>**



**Notes:**

**1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on [page 13](#page-12-0).

**2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on [page 13](#page-12-0).



### **Table 2. Synthesizer AC Electrical Characteristics1**



**Notes:**

**1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on [page 13.](#page-12-0)

**2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on [page 13.](#page-12-0)



# **Table 3. Transmitter AC Electrical Characteristics<sup>1</sup>**



**Notes:**

**1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on [page 13.](#page-12-0)

**2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on [page 13](#page-12-0).

**3.** Output power is dependent on matching components and board layout.



# **Table 4. Auxiliary Block Specifications1**



**Notes:**

**1.** All specification guaranteed by production test unless otherwise noted. Production test conditions and max limits are listed in the "Production Test Conditions" section on [page 13.](#page-12-0)

**2.** Guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions" section on [page 13.](#page-12-0)





# **Table 5. Digital IO Specifications (SDO, SDI, SCLK, nSEL, and nIRQ)**

**Table 6. GPIO Specifications (GPIO\_0, GPIO\_1, and GPIO\_2)**

| <b>Parameter</b>                                                                                                                                          | Symbol            | <b>Conditions</b>                                                     | Min            | <b>Typ</b> | Max | <b>Units</b> |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------|----------------|------------|-----|--------------|--|
| <b>Rise Time</b>                                                                                                                                          | T <sub>RISE</sub> | 0.1 x $V_{DD}$ to 0.9 x $V_{DD}$ ,<br>$C_1$ = 10 pF, DRV<1:0>=HH      |                |            | 8   | ns           |  |
| <b>Fall Time</b>                                                                                                                                          | T <sub>FALL</sub> | $0.9 \times V_{DD}$ to 0.1 x $V_{DD}$ .<br>$C_1$ = 10 pF, DRV<1:0>=HH |                |            | 8   | ns           |  |
| Input Capacitance                                                                                                                                         | $C_{IN}$          |                                                                       |                |            | 1   | pF           |  |
| Logic High Level Input Voltage                                                                                                                            | $V_{\text{IH}}$   |                                                                       | $V_{DD} - 0.6$ |            |     | V            |  |
| Logic Low Level Input Voltage                                                                                                                             | $V_{IL}$          |                                                                       |                |            | 0.6 | V            |  |
| Input Current                                                                                                                                             | <sup>I</sup> IN   | 0 < V <sub>IN</sub> < V <sub>DD</sub>                                 | $-100$         |            | 100 | nA           |  |
| Input Current If Pullup is Activated                                                                                                                      | $I_{\text{INP}}$  | $V_{II} = 0 V$                                                        | 5              |            | 25  | μA           |  |
| Maximum Output Current                                                                                                                                    | <b>I</b> OmaxLL   | DRV<1:0>=LL                                                           | 0.1            | 0.5        | 0.8 | mA           |  |
|                                                                                                                                                           | <b>I</b> OmaxLH   | DRV<1:0>=LH                                                           | 0.9            | 2.3        | 3.5 | mA           |  |
|                                                                                                                                                           | <b>OmaxHL</b>     | DRV<1:0>=HL                                                           | 1.5            | 3.1        | 4.8 | mA           |  |
|                                                                                                                                                           | $I_{OmaxHH}$      | DRV<1:0>=HH                                                           | 1.8            | 3.6        | 5.4 | mA           |  |
| Logic High Level Output Voltage                                                                                                                           | $V_{OH}$          | $I_{OH}$ $I_{Omax}$ source,<br>$V_{DD} = 1.8 V$                       | $V_{DD} - 0.6$ |            |     | $\vee$       |  |
| Logic Low Level Output Voltage                                                                                                                            | $V_{OL}$          | $I_{OL}$ < $I_{Omax}$ sink,<br>$VDD=1.8 V$                            |                |            | 0.6 | V            |  |
| Note: All specifications guaranteed by qualification. Qualification test conditions are listed in the "Production Test Conditions"<br>section on page 13. |                   |                                                                       |                |            |     |              |  |



### **Table 7. Absolute Maximum Ratings**



**CE** SILICON LABS

# <span id="page-12-0"></span>**1.1. Definition of Test Conditions**

#### **Production Test Conditions:**

- $T_A$  = +25 °C
- $V_{DD} = +3.3$  VDC
- TX output power measured at 915 MHz
- External reference signal (XOUT) = 1.0  $V_{PP}$  at 30 MHz, centered around 0.8 VDC
- **Production test schematic (unless noted otherwise)**
- All RF output levels referred to the pins of the Si4030/31/32 (not the RF module)

#### **Qualification Test Conditions:**

- $T_A = -40$  to +85 °C
- $V_{DD} = +1.8$  to +3.6 VDC
- Using 4032, 4031, or 4030 reference design or production test schematic
- All RF output levels referred to the pins of the Si4030/31/32 (not the RF module)



# **2. Functional Description**

The Si4030/31/32 are ISM wireless transmitters with continuous frequency tuning over their specified bands which encompasses 240–960 MHz. The wide operating voltage range of 1.8–3.6 V and low current consumption makes the Si4030/31/32 an ideal solution for battery powered applications.

The RF carrier is generated by an integrated VCO and  $\Delta\Sigma$  Fractional-N PLL synthesizer. The synthesizer is designed to support configurable data rates, output frequency, frequency deviation, and Gaussian filtering at any frequency between 240–960 MHz. The transmit FSK data is modulated directly into the  $\Delta\Sigma$  data stream and can be shaped by a Gaussian low-pass filter to reduce unwanted spectral content.

The Si4032's PA output power can be configured between +1 and +20 dBm in 3 dB steps, while the Si4030/31's PA output power can be configured between –8 and +13 dBm in 3 dB steps. The PA is single-ended to allow for easy antenna matching and low BOM cost. The PA incorporates automatic ramp-up and ramp-down control to reduce unwanted spectral spreading. The +20 dBm power amplifier of the Si4032 can also be used to compensate for the reduced performance of a lower cost, lower performance antenna or antenna with size constraints due to a small form-factor. Competing solutions require large and expensive external PAs to achieve comparable performance.

The Si4030/31/32 is designed to work with a microcontroller, crystal, and a few external components to create a very low cost system. Voltage regulators are integrated on-chip which allows for a wide operating supply voltage range from +1.8 to +3.6 V. A standard 4-pin SPI bus is used to communicate with an external microcontroller. Three configurable general purpose I/Os are available. A complete list of the available GPIO functions is available in "AN466: Si4030/31/32 Register Descriptions."

### **2.1. Operating Modes**

The Si4030/31/32 provides several operating modes which can be used to optimize the power consumption for a given application.

Table 8 summarizes the operating modes of the Si4030/31/32. In general, any given operating mode may be classified as an active mode or a power saving mode. The table indicates which block(s) are enabled (active) in each corresponding mode. With the exception of the SHUTDOWN mode, all can be dynamically selected by sending the appropriate commands over the SPI. An "X" in any cell means that, in the given mode of operation, that block can be independently programmed to be either ON or OFF, without noticeably impacting the current consumption. The SPI circuit block includes the SPI interface hardware and the device register space. The 32 kHz OSC block includes the 32.768 kHz RC oscillator or 32.768 kHz crystal oscillator and wake-up timer. AUX (Auxiliary Blocks) includes the temperature sensor, general purpose ADC, and low-battery detector.



### **Table 8. Operating Modes**



# **3. Controller Interface**

### <span id="page-14-0"></span>**3.1. Serial Peripheral Interface (SPI)**

The Si4030/31/32 communicates with the host MCU over a standard 3-wire SPI interface: SCLK, SDI, and nSEL. The host MCU can read data from the device on the SDO output pin. A SPI transaction is a 16-bit sequence which consists of a Read-Write (R/W) select bit, followed by a 7-bit address field (ADDR), and an 8-bit data field (DATA) as demonstrated in Figure 1. The 7-bit address field is used to select one of the 128, 8-bit control registers. The  $\overline{R}/W$  select bit determines whether the SPI transaction is a read or write transaction. If  $\overline{R}/W = 1$  it signifies a WRITE transaction, while R/W = 0 signifies a READ transaction. The contents (ADDR or DATA) are latched into the Si4030/31/32 every eight clock cycles. The timing parameters for the SPI interface are shown in Table 9. The SCLK rate is flexible with a maximum rate of 10 MHz.



**Figure 1. SPI Timing**

| Symbol          | <b>Parameter</b>       | Min (nsec) | <b>Diagram</b>                                                                                         |  |  |
|-----------------|------------------------|------------|--------------------------------------------------------------------------------------------------------|--|--|
| $t_{CH}$        | Clock high time        | 40         |                                                                                                        |  |  |
| $t_{CL}$        | Clock low time         | 40         | <b>SCLK</b>                                                                                            |  |  |
| $t_{DS}$        | Data setup time        | 20         | $t_{\rm SS}$<br>$ t_{DS} $ $t_{DH}$ $ t_{DD} $<br>$t_{CL}$   $t_{CH}$<br>t <sub>sh</sub> i<br>$t_{DE}$ |  |  |
| $t_{DH}$        | Data hold time         | 20         |                                                                                                        |  |  |
| $t_{DD}$        | Output data delay time | 20         | SDI                                                                                                    |  |  |
| $t_{EN}$        | Output enable time     | 20         | <b>SDO</b>                                                                                             |  |  |
| $t_{DE}$        | Output disable time    | 50         | $t_{EN}$<br>ျ<br>tsw                                                                                   |  |  |
| $t_{SS}$        | Select setup time      | 20         | nSEL                                                                                                   |  |  |
| t <sub>SH</sub> | Select hold time       | 50         |                                                                                                        |  |  |
| $t_{SW}$        | Select high period     | 80         |                                                                                                        |  |  |

**Table 9. Serial Interface Timing Parameters**

To read back data from the Si4030/31/32, the R/W bit must be set to 0 followed by the 7-bit address of the register from which to read. The 8 bit DATA field following the 7-bit ADDR field is ignored n the SDI pin when R/W = 0. The next eight negative edge transitions of the SCLK signal will clock out the contents of the selected register. The data read from the selected register will be available on the SDO output pin. The READ function is shown in Figure 2. After the READ function is completed the SDO pin will remain at either a logic 1 or logic 0 state depending on the last data bit clocked out (D0). When nSEL goes high the SDO output pin will be pulled high by internal pullup.



# **Si4030/31/32-B1**



**Figure 2. SPI Timing—READ Mode**

The SPI interface contains a burst read/write mode which allows for reading/writing sequential registers without having to re-send the SPI address. When the nSEL bit is held low while continuing to send SCLK pulses, the SPI interface will automatically increment the ADDR and read from/write to the next address. An example burst write transaction is illustrated in [Figure 3](#page-15-0) and a burst read in [Figure 4.](#page-15-1) As long as nSEL is held low, input data will be latched into the Si4030/31/32 every eight SCLK cycles.

<span id="page-15-1"></span><span id="page-15-0"></span>![](_page_15_Figure_4.jpeg)

![](_page_15_Picture_5.jpeg)

### **3.2. Operating Mode Control**

There are three primary states in the Si4030/31/32 radio state machine: SHUTDOWN, IDLE, and TX (see Figure 5). The SHUTDOWN state completely shuts down the radio to minimize current consumption. There are five different configurations/options for the IDLE state which can be selected to optimize the chip to the applications needs. "Register 07h. Operating Mode and Function Control 1" controls which operating mode/state is selected with the exception of SHUTDOWN which is controlled by SDN pin 20. The TX state may be reached automatically from any of the IDLE states by setting the txon bit in "Register 07h. Operating Mode and Function Control 1." Table 10 shows each of the operating modes with the time required to reach TX mode as well as the current consumption of each mode.

The Si4030/31/32 includes a low-power digital regulated supply (LPLDO) which is internally connected in parallel to the output of the main digital regulator (and is available externally at the VR\_DIG pin). This common digital supply voltage is connected to all digital circuit blocks including the SPI and register space. The LPLDO has extremely low quiescent current consumption but limited current supply capability; it is used only in the IDLE-STANDBY and IDLE-SLEEP modes. The main digital regulator is automatically enabled in all other modes.

![](_page_16_Figure_4.jpeg)

**Figure 5. State Machine Diagram**

![](_page_16_Picture_152.jpeg)

#### **Table 10. Operating Modes Response Time**

![](_page_16_Picture_8.jpeg)

#### **3.2.1. SHUTDOWN State**

The SHUTDOWN state is the lowest current consumption state of the device with nominally less than 15 nA of current consumption. The SHUTDOWN state may be entered by driving the SDN pin (Pin 20) high. The SDN pin should be held low in all states except the SHUTDOWN state. In the SHUTDOWN state, the contents of the registers are lost and there is no SPI access.

When the chip is connected to the power supply, a POR will be initiated after the falling edge of SDN.

#### **3.2.2. IDLE State**

There are five different modes in the IDLE state which may be selected by "Register 07h. Operating Mode and Function Control 1". All modes have a tradeoff between current consumption and response time to TX mode. This tradeoff is shown in Table 10. After the POR event, SWRESET, or exiting from the SHUTDOWN state the chip will default to the IDLE-READY mode. After a POR event the interrupt registers must be read to properly enter the SLEEP, SENSOR, or STANDBY mode and to control the 32 kHz clock correctly.

#### **3.2.2.1. STANDBY Mode**

STANDBY mode has the lowest current consumption of the five IDLE states with only the LPLDO enabled to maintain the register values. In this mode the registers can be accessed in both read and write mode. The STANDBY mode can be entered by writing 0h to "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Additionally, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption.

#### **3.2.2.2. SLEEP Mode**

In SLEEP mode the LPLDO is enabled along with the Wake-Up-Timer, which can be used to accurately wake-up the radio at specified intervals. See ["7.6. Wake-Up Timer" on page 45](#page-44-0) for more information on the Wake-Up-Timer. SLEEP mode is entered by setting enwt = 1 (40h) in "Register 07h. Operating Mode and Function Control 1". If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption. Also, the ADC should not be selected as an input to the GPIO in this mode as it will cause excess current consumption.

#### **3.2.2.3. SENSOR Mode**

In SENSOR Mode either the Low Battery Detector, Temperature Sensor, or both may be enabled in addition to the LPLDO and Wake-Up-Timer. The Low Battery Detector can be enabled by setting enlbd = 1 in "Register 07h. Operating Mode and Function Control 1". See ["7.4. Temperature Sensor" on page 42](#page-41-0) and ["7.5. Low Battery](#page-43-0) [Detector" on page 44](#page-43-0) for more information on these features. If an interrupt has occurred (i.e., the nIRQ pin = 0) the interrupt registers must be read to achieve the minimum current consumption.

#### **3.2.2.4. READY Mode**

READY Mode is designed to give a fast transition time to TX mode with reasonable current consumption. In this mode the Crystal oscillator remains enabled reducing the time required to switch to TX mode by eliminating the crystal start-up time. READY mode is entered by setting xton = 1 in "Register 07h. Operating Mode and Function Control 1". To achieve the lowest current consumption state the crystal oscillator buffer should be disabled in "Register 62h. Crystal Oscillator Control and Test."

#### **3.2.2.5. TUNE Mode**

In TUNE Mode the PLL remains enabled in addition to the other blocks enabled in the IDLE modes. This will give the fastest response to TX mode as the PLL will remain locked but it results in the highest current consumption. This mode of operation is designed for frequency hopping spread spectrum systems (FHSS). TUNE mode is entered by setting pllon = 1 in "Register 07h. Operating Mode and Function Control 1". It is not necessary to set xton to 1 for this mode, the internal state machine automatically enables the crystal oscillator.

![](_page_17_Picture_16.jpeg)

#### **3.2.3. TX State**

The TX state may be entered from any of the IDLE modes when the txon bit is set to 1 in "Register 07h. Operating Mode and Function Control 1". A built-in sequencer takes care of all the actions required to transition between states from enabling the crystal oscillator to ramping up the PA. The following sequence of events will occur automatically when going from STANDBY mode to TX mode by setting the txon bit.

- 1. Enable the main digital LDO and the Analog LDOs.
- 2. Start up crystal oscillator and wait until ready (controlled by an internal timer).
- 3. Enable PLL.
- 4. Calibrate VCO (this action is skipped when the vcocal bit is "0", default value is "1").
- 5. Wait until PLL settles to required transmit frequency (controlled by timer).
- 6. Activate power amplifier and wait until power ramping is completed (controlled by an internal timer).
- 7. Transmit packet.

Steps in this sequence may be eliminated depending on which IDLE mode the chip is configured to prior to setting the txon bit. By default, the VCO and PLL are calibrated every time the PLL is enabled.

#### **3.2.4. Device Status**

![](_page_18_Picture_83.jpeg)

The operational status of the chip can be read from "Register 02h. Device Status".

![](_page_18_Picture_14.jpeg)

# **3.3. Interrupts**

The Si4030/31/32 is capable of generating an interrupt signal when certain events occur. The chip notifies the microcontroller that an interrupt event has occurred by setting the nIRQ output pin LOW = 0. This interrupt signal will be generated when any one (or more) of the interrupt events (corresponding to the Interrupt Status bits) shown below occur. The nIRQ pin will remain low until the microcontroller reads the Interrupt Status Register(s) (Registers 03h–04h) containing the active Interrupt Status bit. The nIRQ output signal will then be reset until the next change in status is detected. The interrupts must be enabled by the corresponding enable bit in the Interrupt Enable Registers (Registers 05h–06h). All enabled interrupt bits will be cleared when the microcontroller reads the interrupt status register. If the interrupt is not enabled when the event occurs it will not trigger the nIRQ pin, but the status may still be read at anytime in the Interrupt Status registers.

![](_page_19_Picture_68.jpeg)

See "AN466: Si4030/31/32 Register Descriptions" for a complete list of interrupts.

![](_page_19_Picture_5.jpeg)

# **3.4. System Timing**

The system timing for TX mode is shown in Figure 6. The figures demonstrate transitioning from STANDBY mode to TX mode through the built-in sequencer of required steps. The user only needs to program the desired mode, and the internal sequencer will properly transition the part from its current mode.

The VCO will automatically calibrate at every frequency change or power up. The PLL T0 time is to allow for bias settling of the VCO. The PLL TS time is for the settling time of the PLL, which has a default setting of 100 µs. The total time for PLL T0, PLL CAL, and PLL TS under all conditions is 200 µs. Under certain applications, the PLL T0 time and the PLL CAL may be skipped for faster turn-around time. Contact applications support if faster turnaround time is desired.

![](_page_20_Figure_4.jpeg)

**Figure 6. TX Timing**

![](_page_20_Picture_6.jpeg)

### <span id="page-21-0"></span>**3.5. Frequency Control**

For calculating the necessary frequency register settings it is recommended that customers use Silicon Labs' Wireless Design Suite (WDS) or the EZRadioPRO Register Calculator worksheet (in Microsoft Excel) available on the product website. These methods offer a simple method to quickly determine the correct settings based on the application requirements. The following information can be used to calculated these values manually.

#### **3.5.1. Frequency Programming**

In order to transmit an RF signal, the desired channel frequency, f<sub>carrier</sub>, must be programmed into the Si4030/31/32. Note that this frequency is the center frequency of the desired channel. The carrier frequency is generated by a Fractional-N Synthesizer, using 10 MHz both as the reference frequency and the clock of the (3<sup>rd</sup>) order) ΔΣ modulator. This modulator uses modulo 64000 accumulators. This design was made to obtain the desired frequency resolution of the synthesizer. The overall division ratio of the feedback loop consist of an integer part (N) and a fractional part (F).In a generic sense, the output frequency of the synthesizer is as follows:

$$
f_{OUT} = 10MHz \times (N + F)
$$

The fractional part (F) is determined by three different values, Carrier Frequency (fc[15:0]), Frequency Offset (fo[8:0]), and Frequency Deviation (fd[7:0]). Due to the fine resolution and high loop bandwidth of the synthesizer, FSK modulation is applied inside the loop and is done by varying F according to the incoming data; this is discussed further in ["3.5.4. Frequency Deviation" on page 24.](#page-23-0) Also, a fixed offset can be added to fine-tune the carrier frequency and counteract crystal tolerance errors. For simplicity assume that only the fc[15:0] register will determine the fractional component. The equation for selection of the carrier frequency is shown below:

$$
f_{\text{carrier}} = 10MHz \times (hbsel + 1) \times (N + F)
$$

$$
f_{TX} = 10MHz*(hbsel+1)*(fb[4:0]+24+\frac{fc[15:0]}{64000})
$$

![](_page_21_Picture_285.jpeg)

The integer part (N) is determined by fb[4:0]. Additionally, the output frequency can be halved by connecting a  $\div 2$ divider to the output. This divider is not inside the loop and is controlled by the hbsel bit in "Register 75h. Frequency Band Select". This effectively partitions the entire 240–960 MHz frequency range into two separate bands: High Band (HB) for hbsel = 1, and Low Band (LB) for hbsel = 0. The valid range of fb[4:0] is from 0 to 23. If a higher value is written into the register, it will default to a value of 23. The integer part has a fixed offset of 24 added to it as shown in the formula above. Table 11 demonstrates the selection of fb[4:0] for the corresponding frequency band.

After selection of the fb (N) the fractional component may be solved with the following equation:

$$
fc[15:0] = \left(\frac{f_{TX}}{10MHz*(hbsel+1)} - fb[4:0] - 24\right) * 64000
$$

fb and fc are the actual numbers stored in the corresponding registers.

![](_page_21_Picture_14.jpeg)

![](_page_22_Picture_95.jpeg)

# **Table 11. Frequency Band Selection**

![](_page_22_Picture_3.jpeg)

#### **3.5.2. Easy Frequency Programming for FHSS**

While Registers 73h–77h may be used to program the carrier frequency of the Si4030/31/32, it is often easier to think in terms of "channels" or "channel numbers" rather than an absolute frequency value in Hz. Also, there may be some timing-critical applications (such as for Frequency Hopping Systems) in which it is desirable to change frequency by programming a single register. Once the channel step size is set, the frequency may be changed by a single register corresponding to the channel number. A nominal frequency is first set using Registers 73h–77h, as described above. Registers 79h and 7Ah are then used to set a channel step size and channel number, relative to the nominal setting. The Frequency Hopping Step Size (fhs[7:0]) is set in increments of 10 kHz with a maximum channel step size of 2.56 MHz. The Frequency Hopping Channel Select Register then selects channels based on multiples of the step size.

### $F_{\text{carrier}} = \text{From} + \text{fhs}[7:0] \times (\text{fhch}[7:0] \times 10 \text{kHz})$

For example, if the nominal frequency is set to 900 MHz using Registers 73h–77h, the channel step size is set to 1 MHz using "Register 7Ah. Frequency Hopping Step Size," and "Register 79h. Frequency Hopping Channel Select" is set to 5d, the resulting carrier frequency would be 905 MHz. Once the nominal frequency and channel step size are programmed in the registers, it is only necessary to program the fhch[7:0] register in order to change the frequency.

![](_page_23_Picture_192.jpeg)

#### **3.5.3. Automatic State Transition for Frequency Change**

If registers 79h or 7Ah are changed in TX mode, the state machine will automatically transition the chip back to TUNE and change the frequency. This feature is useful to reduce the number of SPI commands required in a Frequency Hopping System. This in turn reduces microcontroller activity, reducing current consumption. The exception to this is during TX FIFO mode. If a frequency change is initiated during a TX packet, then the part will complete the current TX packet and will only change the frequency for subsequent packets.

#### <span id="page-23-0"></span>**3.5.4. Frequency Deviation**

The peak frequency deviation is configurable from ±0.625 to ±320 kHz. The Frequency Deviation (Δf) is controlled by the Frequency Deviation Register (fd), address 71 and 72h, and is independent of the carrier frequency setting. When enabled, regardless of the setting of the hbsel bit (high band or low band), the resolution of the frequency deviation will remain in increments of 625 Hz. When using frequency modulation the carrier frequency will deviate from the nominal center channel carrier frequency by ±Δf:

$$
\Delta f = fd[8:0] \times 625Hz
$$
  
fd[8:0] =  $\frac{\Delta f}{625Hz}$   $\Delta f$  = peak deviation

![](_page_23_Picture_11.jpeg)

![](_page_24_Figure_1.jpeg)

**Figure 7. Frequency Deviation**

The previous equation should be used to calculate the desired frequency deviation. If desired, frequency modulation may also be disabled in order to obtain an unmodulated carrier signal at the channel center frequency; see ["4.1. Modulation Type" on page 27](#page-26-0) for further details.

![](_page_24_Picture_50.jpeg)

![](_page_24_Picture_5.jpeg)

# **Si4030/31/32-B1**

#### **3.5.5. Frequency Offset Adjustment**

A frequency offset can be adjusted manually by fo[9:0] in registers 73h and 74h. The frequency offset adjustment is implemented by shifting the Synthesizer Local Oscillator frequency. This register is a signed register so in order to get a negative offset it is necessary to take the twos complement of the positive offset number. The offset can be calculated by the following:

$$
DesiredOffset = 156.25 Hz \times (hbsel + 1) \times fo[9:0]
$$

$$
fo[9:0] = \frac{DesiredOffset}{156.25Hz \times (hbsel+1)}
$$

The adjustment range in high band is ±160 kHz and in low band it is ±80 kHz. For example to compute an offset of +50 kHz in high band mode fo[9:0] should be set to 0A0h. For an offset of –50 kHz in high band mode the fo[9:0] register should be set to 360h.

![](_page_25_Picture_175.jpeg)

#### **3.5.6. TX Data Rate Generator**

The data rate is configurable between 0.123–256 kbps. For data rates below 30 kbps the "txdtrtscale" bit in register 70h should be set to 1. When higher data rates are used this bit should be set to 0**.**

The TX date rate is determined by the following formula in kbps:

$$
DR_TX (kbps) = \frac{txdr[15:0] \times 1 \text{ MHz}}{2^{16+5 \times txdtrtscale}}
$$

 $\textsf{txdr}[15.0] = \frac{\textsf{DR\_TX(kbps)} \times 2^{16 + 5 \times \textsf{txdtrtscale}}}{1 \textsf{ MHz}}$ 

![](_page_25_Picture_176.jpeg)

![](_page_25_Picture_13.jpeg)

# **4. Modulation Options**

### <span id="page-26-0"></span>**4.1. Modulation Type**

The Si4030/31/32 supports three different modulation options: Gaussian Frequency Shift Keying (GFSK), Frequency Shift Keying (FSK), and On-Off Keying (OOK). GFSK is the recommended modulation type as it provides the best performance and cleanest modulation spectrum. Figure 8 demonstrates the difference between FSK and GFSK for a Data Rate of 64 kbps. The time domain plots demonstrate the effects of the Gaussian filtering. The frequency domain plots demonstrate the spectral benefit of GFSK over FSK. The type of modulation is selected with the modtyp[1:0] bits in "Register 71h. Modulation Mode Control 2." Note that it is also possible to obtain an unmodulated carrier signal by setting modtyp[1:0] = 00.

![](_page_26_Picture_195.jpeg)

![](_page_26_Figure_5.jpeg)

**Figure 8. FSK vs. GFSK Spectrums**

![](_page_26_Picture_7.jpeg)

### **4.2. Modulation Data Source**

The Si4030/31/32 may be configured to obtain its modulation data from one of three different sources: FIFO mode, Direct Mode, and from a PN9 mode. In Direct Mode, the TX modulation data may be obtained from several different input pins. These options are set through the dtmod[1:0] field in "Register 71h. Modulation Mode Control 2."

![](_page_27_Picture_124.jpeg)

![](_page_27_Picture_125.jpeg)

#### **4.2.1. FIFO Mode**

In FIFO mode, the transmit data is stored in integrated FIFO register memory. The FIFOs are accessed via "Register 7Fh. FIFO Access," and are most efficiently accessed with burst read/write operation as discussed in ["3.1. Serial Peripheral Interface \(SPI\)" on page 15](#page-14-0).

In TX mode, the data bytes stored in FIFO memory are "packaged" together with other fields and bytes of information to construct the final transmit packet structure. These other potential fields include the Preamble, Sync word, Header, CRC checksum, etc. The configuration of the packet structure in TX mode is determined by the Automatic Packet Handler (if enabled), in conjunction with a variety of Packet Handler Registers (see [Table 12 on](#page-35-0) [page 36\)](#page-35-0). If the Automatic Packet Handler is disabled, the entire desired packet structure should be loaded into FIFO memory; no other fields (such as Preamble or Sync word are automatically added to the bytes stored in FIFO memory). For further information on the configuration of the FIFOs for a specific application or packet size, see ["6.](#page-33-0) [Data Handling and Packet Handler" on page 34](#page-33-0).

When in FIFO mode, the chip will automatically exit the TX State when either the ipksent or ipkvalid interrupt occurs. The chip will return to the IDLE mode state programmed in "Register 07h. Operating Mode and Function Control 1". For example, the chip may be placed into TX mode by setting the txon bit, but with the pllon bit additionally set. The chip will transmit all of the contents of the FIFO and the ipksent interrupt will occur. When this interrupt event occurs, the chip will clear the txon bit and return to TUNE mode, as indicated by the set state of the pllon bit. If no other bits are additionally set in register 07h (besides txon initially), then the chip will return to the STANDBY state.

![](_page_27_Picture_9.jpeg)

#### **4.2.2. Direct Mode**

For legacy systems that perform packet handling within an MCU or other baseband chip, it may not be desirable to use the FIFO. For this scenario, a Direct Mode is provided which bypasses the FIFOs entirely.

In TX direct mode, the TX modulation data is applied to an input pin of the chip and processed in "real time" (i.e., not stored in a register for transmission at a later time). A variety of pins may be configured for use as the TX Data input function.

Furthermore, an additional pin may be required for a TX Clock output function if GFSK modulation is desired (only the TX Data input pin is required for FSK). Two options for the source of the TX Data are available in the dtmod[1:0] field, and various configurations for the source of the TX Data Clock may be selected through the trclk[1:0] field.

![](_page_28_Picture_165.jpeg)

The eninv bit in SPI Register 71h will invert the TX Data; this is most likely useful for diagnostic and testing purposes.

#### **4.2.2.1. Direct Synchronous Mode**

In TX direct mode, the chip may be configured for synchronous or asynchronous modes of modulation. In direct synchronous mode, the RFIC is configured to provide a TX Clock signal as an output to the external device that is providing the TX Data stream. This TX Clock signal is a square wave with a frequency equal to the programmed data rate. The external modulation source (e.g., MCU) must accept this TX Clock signal as an input and respond by providing one bit of TX Data back to the RFIC, synchronous with one edge of the TX Clock signal. In this fashion, the rate of the TX Data input stream from the external source is controlled by the programmed data rate of the RFIC; no TX Data bits are made available at the input of the RFIC until requested by another cycle of the TX Clock signal. The TX Data bits supplied by the external source are transmitted directly in real-time (i.e., not stored internally for later transmission).

All modulation types (FSK/GFSK/OOK) are valid in TX direct synchronous mode. As will be discussed in the next section, there are limits on modulation types in TX direct asynchronous mode.

#### **4.2.2.2. Direct Asynchronous Mode**

In TX direct asynchronous mode, the RFIC no longer controls the data rate of the TX Data input stream. Instead, the data rate is controlled only by the external TX Data source; the RFIC simply accepts the data applied to its TX Data input pin, at whatever rate it is supplied. This means that there is no longer a need for a TX Clock output signal from the RFIC, as there is no synchronous "handshaking" between the RFIC and the external data source. The TX Data bits supplied by the external source are transmitted directly in real-time (i.e., not stored internally for later transmission).

It is not necessary to program the data rate parameter when operating in TX direct asynchronous mode. The chip still internally samples the incoming TX Data stream to determine when edge transitions occur; however, rather than sampling the data at a pre-programmed data rate, the chip now internally samples the incoming TX Data stream at its maximum possible oversampling rate. This allows the chip to accurately determine the timing of the bit edge transitions without prior knowledge of the data rate. (Of course, it is still necessary to program the desired peak frequency deviation.)

Only FSK and OOK modulation types are valid in TX Direct Asynchronous Mode; GFSK modulation is not available in asynchronous mode. This is because the RFIC does not have knowledge of the supplied data rate, and thus cannot determine the appropriate Gaussian lowpass filter function to apply to the incoming data.

One advantage of this mode that it saves a microcontroller pin because no TX Clock output function is required. The primary disadvantage of this mode is the increase in occupied spectral bandwidth with FSK (as compared to GFSK).

![](_page_28_Picture_15.jpeg)

#### **4.2.2.3. Direct Mode using SPI or nIRQ Pins**

In certain applications it may be desirable to minimize the connections to the microcontroller or to preserve the GPIOs for other uses. For these cases it is possible to use the SPI pins and nIRQ as the modulation clock and data. The SDO pin can be configured to be the data clock by programming trclk = 10. If the nSEL pin is LOW then the function of the pin will be SPI data output. If the pin is high and trclk[1:0] is 10 then during TX mode the data clock will be available on the SDO pin. If trclk[1:0] is set to 11 and no interrupts are enabled in registers 05 or 06h, then the nIRQ pin can also be used as the TX data clock.

The SDI pin can be configured to be the data source in TX mode if dtmod[1:0] = 01. In a similar fashion, if nSEL is LOW the pin will function as SPI data-in. If nSEL is HIGH then in TX mode it will be the data to be modulated and transmitted. Figure 9 demonstrates using SDI and SDO as the TX data and clock:

![](_page_29_Figure_4.jpeg)

#### **Figure 9. Microcontroller Connections**

If the SDO pin is not used for data clock then it may be programmed to be the interrupt function (nIRQ) by programming Reg 0Eh bit 3.

#### **4.2.3. PN9 Mode**

In this mode the TX Data is generated internally using a pseudorandom (PN9 sequence) bit generator. The primary purpose of this mode is for use as a test mode to observe the modulated spectrum without having to provide data.

![](_page_29_Picture_9.jpeg)

# **5. Internal Functional Blocks**

This section provides an overview some of the key blocks of the internal radio architecture.

### **5.1. Synthesizer**

An integrated Sigma Delta (ΣΔ) Fractional-N PLL synthesizer capable of operating from 240–960 MHz is provided on-chip. The Si4031/32 and Si4030 cover different frequencies. This section discusses the frequency range covered by all EZRadioPRO devices. Using a ΣΔ synthesizer has many advantages; it provides flexibility in choosing data rate, deviation, channel frequency, and channel spacing. The transmit modulation is applied directly to the loop in the digital domain through the fractional divider which results in very precise accuracy and control over the transmit deviation.

Depending on the part, the PLL and  $\Delta$ - $\Sigma$  modulator scheme is designed to support any desired frequency and channel spacing in the range from 240–960 MHz with a frequency resolution of 156.25 Hz (Low band) or 312.5 Hz (High band). The transmit data rate can be programmed between 0.123–256 kbps, and the frequency deviation can be programmed between ±1-320 kHz. These parameters may be adjusted via registers as shown in ["3.5.](#page-21-0) [Frequency Control" on page 22](#page-21-0).

![](_page_30_Figure_6.jpeg)

**Figure 10. PLL Synthesizer Block Diagram**

The reference frequency to the PLL is 10 MHz. The PLL utilizes a differential L-C VCO, with integrated on-chip inductors. The output of the VCO is followed by a configurable divider which will divide down the signal to the desired output frequency band. The modulus of this divider stage is controlled dynamically by the output from the  $\Delta$ - $\Sigma$  modulator. The tuning resolution is sufficient to tune to the commanded frequency with a maximum accuracy of 312.5 Hz anywhere in the range between 240–960 MHz.

#### **5.1.1. VCO**

The output of the VCO is automatically divided down to the correct output frequency depending on the hbsel and fb[4:0] fields in "Register 75h. Frequency Band Select." The VCO integrates the resonator inductor, tuning varactor, so no external VCO components are required.

The VCO uses a capacitance bank to cover the wide frequency range specified. The capacitance bank will automatically be calibrated every time the synthesizer is enabled. In certain fast hopping applications this might not be desirable so the VCO calibration may be skipped by setting the appropriate register.

### **5.2. Power Amplifier**

The Si4032 contains an internal integrated power amplifier (PA) capable of transmitting at output levels between –1 and +20 dBm. The Si4030/31 contains a PA which is capable of transmitting output levels between –8 to +13 dBm. The PA design is single-ended and is implemented as a two stage class CE amplifier with a high efficiency when transmitting at maximum power. The PA efficiency can only be optimized at one power level. Changing the output power by adjusting txpow[2:0] will scale both the output power and current but the efficiency will not be constant. The PA output is ramped up and down to prevent unwanted spectral splatter.

![](_page_30_Picture_14.jpeg)

#### **5.2.1. Output Power Selection**

With the Si4032, the output power is configurable in 3 dB steps with the txpow[2:0] field in "Register 6Dh. TX Power." Extra output power can allow the use of a cheaper, smaller antenna reducing the overall BOM cost. The higher power setting of the chip achieves maximum possible range, but of course comes at the cost of higher TX current consumption. However, depending on the duty cycle of the system, the effect on battery life may be insignificant. Contact Silicon Labs Support for help in evaluating this tradeoff.

The +13 dBm output power of the Si4030/31 is targeted at systems that require lower output power. The PA still offers high efficiency and a range of output power from –8 to +13 dBm.

![](_page_31_Picture_103.jpeg)

![](_page_31_Picture_104.jpeg)

![](_page_31_Picture_105.jpeg)

![](_page_31_Picture_7.jpeg)

# **5.3. Crystal Oscillator**

The Si4030/31/32 includes an integrated 30 MHz crystal oscillator with a fast start-up time of less than 600 µs when a suitable parallel resonant crystal is used. The design is differential with the required crystal load capacitance integrated on-chip to minimize the number of external components. By default, all that is required offchip is the 30 MHz crystal.

The crystal load capacitance can be digitally programmed to accommodate crystals with various load capacitance requirements and to adjust the frequency of the crystal oscillator. The tuning of the crystal load capacitance is programmed through the xlc[6:0] field of "Register 09h. 30 MHz Crystal Oscillator Load Capacitance." The total internal capacitance is 12.5 pF and is adjustable in approximately 127 steps (97fF/step). The xtalshift bit is a coarse shift in frequency but is not binary with xlc[6:0].

The crystal frequency adjustment can be used to compensate for crystal production tolerances. Utilizing the onchip temperature sensor and suitable control software, the temperature dependency of the crystal can be canceled.

The typical value of the total on-chip capacitance Cint can be calculated as follows:

Cint = 1.8 pF + 0.085 pF x xlc[6:0] + 3.7 pF x xtalshift

Note that the coarse shift bit xtalshift is not binary with xlc[6:0]. The total load capacitance Cload seen by the crystal can be calculated by adding the sum of all external parasitic PCB capacitances Cext to Cint. If the maximum value of Cint (16.3 pF) is not sufficient, an external capacitor can be added for exact tuning. Additional information on calculating Cext and crystal selection guidelines is provided in "AN417: Si4x3x Family Crystal Oscillator.".

The crystal oscillator frequency is divided down internally and may be output to the microcontroller through one of the GPIO pins for use as the System Clock. In this fashion, only one crystal oscillator is required for the entire system and the BOM cost is reduced. The available clock frequencies and GPIO configuration are discussed further in ["7.2. Microcontroller Clock" on page 40.](#page-39-0)

The Si4030/31/32 may also be driven with an external 30 MHz clock signal through the XOUT pin. When driving with an external reference or using a TCXO, the XTAL load capacitance register should be set to 0.

![](_page_32_Picture_140.jpeg)

### **5.4. Regulators**

There are a total of four regulators integrated onto the Si4030/31/32. With the exception of the digital regulator, all regulators are designed to operate with only internal decoupling. The digital regulator requires an external 1 µF decoupling capacitor. All regulators are designed to operate with an input supply voltage from +1.8 to +3.6 V. The output stage of the of PA is not connected internally to a regulator and is connected directly to the battery voltage.

A supply voltage should only be connected to the VDD pins. No voltage should be forced on the digital regulator output.

![](_page_32_Picture_14.jpeg)

# <span id="page-33-0"></span>**6. Data Handling and Packet Handler**

The internal modem is designed to operate with a packet including a 10101... preamble structure. To configure the modem to operate with packet formats without a preamble or other legacy packet structures contact customer support.

# **6.1. TX FIFO**

A 64 byte FIFO is integrated into the chip for TX, as shown in Figure 11. "Register 7Fh. FIFO Access" is used to access the FIFO. A burst write, as described in ["3.1. Serial Peripheral Interface \(SPI\)" on page 15,](#page-14-0) to address 7Fh will write data to the TX FIFO.

![](_page_33_Figure_5.jpeg)

**Figure 11. FIFO Threshold**

The TX FIFO has two programmable thresholds. An interrupt event occurs when the data in the TX FIFO reaches these thresholds. The first threshold is the FIFO almost full threshold, txafthr[5:0]. The value in this register corresponds to the desired threshold value in number of bytes. When the data being filled into the TX FIFO crosses this threshold limit, an interrupt to the microcontroller is generated so the chip can enter TX mode to transmit the contents of the TX FIFO. The second threshold for TX is the FIFO almost empty Threshold, txaethr[5:0]. When the data being shifted out of the TX FIFO drops below the almost empty threshold an interrupt will be generated. The microcontroller will need to switch out of TX mode or fill more data into the TX FIFO. The transceiver can be configured so that when the TX FIFO is empty it will automatically exit the TX state and return to one of the low power states. When TX is initiated, it will transmit the number of bytes programmed into the packet length field (Reg 3Eh). When the packet ends, the chip will return to the state specified in register 07h. For example, if 08h is written to address 07h then the chip will return to the STANDBY state. If 09h is written then the chip will return to the READY state.

![](_page_33_Picture_8.jpeg)

![](_page_34_Picture_160.jpeg)

The TX FIFO may be cleared or reset with the ffclrtx bit in "Register 08h. Operating Mode and Function Control 2." All interrupts may be enabled by setting the Interrupt Enabled bits in "Register 05h. Interrupt Enable 1" and "Register 06h. Interrupt Enable 2," on page 59. If the interrupts are not enabled the function will not generate an interrupt on the nIRQ pin but the bits will still be read correctly in the Interrupt Status registers.

### **6.2. Packet Configuration**

When using the FIFO, automatic packet handling may be enabled for the TX mode. "Register 30h. Data Access Control" through "Register 3Eh. Packet Length," on page 79 control the configuration for Packet Handling. The usual fields for network communication (such as preamble, synchronization word, headers, packet length, and CRC) can be configured to be automatically added to the data payload. The fields needed for packet generation normally change infrequently and can therefore be stored in registers. Automatically adding these fields to the data payload greatly reduces the amount of communication between the microcontroller and the Si4030/31/32 and reduces the required computational power of the microcontroller.

The general packet structure is shown in Figure 12. The length of each field is shown below the field. The preamble pattern is always a series of alternating ones and zeroes, starting with a zero. All the fields have programmable lengths to accommodate different applications. The most common CRC polynominals are available for selection.

![](_page_34_Figure_6.jpeg)

#### **Figure 12. Packet Structure**

An overview of the packet handler configuration registers is shown in Table 12.

### **6.3. Packet Handler TX Mode**

If the TX packet length is set the packet handler will send the number of bytes in the packet length field before returning to IDLE mode and asserting the packet sent interrupt. To resume sending data from the FIFO the microcontroller needs to command the chip to re-enter TX mode. Figure 14 provides an example transaction where the packet length is set to three bytes.

![](_page_34_Picture_11.jpeg)

|  | Data 1<br>Data 2 This will be sent in the first transmission<br>Data 3      |
|--|-----------------------------------------------------------------------------|
|  | Data 4<br>Data 5 > This will be sent in the second transmission<br>Data 6 > |
|  | Data 7<br>Data 8 This will be sent in the third transmission<br>Data 9      |

**Figure 13. Multiple Packets in TX Packet Handler**

<span id="page-35-0"></span>![](_page_35_Picture_119.jpeg)

#### **Table 12. Packet Handler Registers**

![](_page_35_Picture_5.jpeg)

### **6.4. Data Whitening, Manchester Encoding, and CRC**

Data whitening can be used to avoid extended sequences of 0s or 1s in the transmitted data stream to achieve a more uniform spectrum. When enabled, the payload data bits are XORed with a pseudorandom sequence output from the built-in PN9 generator. The generator is initialized at the beginning of the payload. The receiver recovers the original data by repeating this operation. Manchester encoding can be used to ensure a dc-free transmission and good synchronization properties. When Manchester encoding is used, the effective datarate is unchanged but the actual datarate (preamble length, etc.) is doubled due to the nature of the encoding. The effective datarate when using Manchester encoding is limited to 128 kbps. The implementation of Manchester encoding is shown in [Figure 15](#page-36-0). Data whitening and Manchester encoding can be selected with "Register 70h. Modulation Mode Control 1". The CRC is configured via "Register 30h. Data Access Control". [Figure 14](#page-36-1) demonstrates the portions of the packet which have Manchester encoding, data whitening, and CRC applied. CRC can be applied to only the data portion of the packet or to the data, packet length and header fields. [Figure 15](#page-36-0) provides an example of how the Manchester encoding is done and also the use of the Manchester invert (enmaniv) function.

![](_page_36_Figure_3.jpeg)

**Figure 14. Operation of Data Whitening, Manchester Encoding, and CRC**

<span id="page-36-1"></span>![](_page_36_Figure_5.jpeg)

![](_page_36_Figure_6.jpeg)

### <span id="page-36-0"></span>**6.5. Synchronization Word Configuration**

The synchronization word length can be configured in Reg 33h, synclen[1:0]. The expected or transmitted sync word can be configured from 1 to 4 bytes as defined below:

- synclen[1:0] = 00—Transmitted Synchronization Word (sync word) 3.
- synclen $[1:0]$  = 01—Transmitted Synchronization Word 3 first, followed by sync word 2.
- synclen[1:0] = 10—Transmitted Synchronization Word 3 first, followed by sync word 2, followed by sync word 1.
- synclen[1:0] = 1—Transmitted Synchronization Word 3 first, followed by sync word 2, followed by sync word 1, followed by sync word 0.

The sync is transmitted in the following sequence: sync  $3\rightarrow$ sync  $2\rightarrow$ sync  $1\rightarrow$ sync 0. The sync word values can be programmed in Registers 36h–39h.

![](_page_36_Picture_14.jpeg)

### **6.6. TX Retransmission and Auto TX**

The Si4030/31/32 is capable of automatically retransmitting the last packet loaded in the TX FIFO. Automatic retransmission is set by entering the TX state with the txon bit without reloading the TX FIFO. This feature is useful for beacon transmission or when retransmission is required due to the absence of a valid acknowledgement. Only packets that fit completely in the TX FIFO can be automatically retransmitted.

An automatic transmission function is available, allowing the radio to automatically start or stop a transmission depending on the amount of data in the TX FIFO.

When autotx is set in "Register 08. Operating & Function Control 2," the transceiver will automatically enter the TX state when the TX FIFO almost full threshold is exceeded. Packets will be transmitted according to the configured packet length. To stop transmitting, clear the packet sent or TX FIFO almost empty interrupts must be cleared by reading register.

![](_page_37_Picture_5.jpeg)

# **7. Auxiliary Functions**

### **7.1. Smart Reset**

The Si4030/31/32 contains an enhanced integrated SMART RESET or POR circuit. The POR circuit contains both a classic level threshold reset as well as a slope detector POR. This reset circuit was designed to produce a reliable reset signal under any circumstances. Reset will be initiated if any of the following conditions occur:

- Initial power on, VDD starts from gnd: reset is active till  $V_{DD}$  reaches  $V_{RR}$  (see table);
- When  $V_{DD}$  decreases below  $V_{LD}$  for any reason: reset is active till  $V_{DD}$  reaches  $V_{RR}$ ;
- A software reset via "Register 08h. Operating Mode and Function Control 2," on page 61: reset is active for time TSWRST
- $\blacksquare$  V<sub>DD</sub> glitch when the supply voltage exceeds the following time functioned limit:

![](_page_38_Figure_8.jpeg)

**Figure 16. POR Glitch Parameters**

![](_page_38_Picture_163.jpeg)

![](_page_38_Picture_164.jpeg)

The reset will initialize all registers to their default values. The reset signal is also available for output and use by the microcontroller by using the default setting for GPIO\_0. The inverted reset signal is available by default on GPIO\_1.

![](_page_38_Picture_13.jpeg)

### <span id="page-39-0"></span>**7.2. Microcontroller Clock**

The 30 MHz crystal oscillator frequency is divided down internally and may be output to the microcontroller through GPIO2. This feature is useful to lower BOM cost by using only one crystal in the system. The system clock frequency is selectable from one of 8 options, as shown below. Except for the 32.768 kHz option, all other frequencies are derived by dividing the crystal oscillator frequency. The 32.768 kHz clock signal is derived from an internal RC oscillator or an external 32 kHz crystal. The default setting for GPIO2 is to output the microcontroller clock signal with a frequency of 1 MHz.

![](_page_39_Picture_143.jpeg)

![](_page_39_Picture_144.jpeg)

If the microcontroller clock option is being used there may be the need of a system clock for the microcontroller while the Si4030/31/32 is in SLEEP mode. Since the crystal oscillator is disabled in SLEEP mode in order to save current, the low-power 32.768 kHz clock can be automatically switched to become the microcontroller clock. This feature is called enable low frequency clock and is enabled by the enlfc bit in "Register 0Ah. Microcontroller Output Clock." When enlfc = 1 and the chip is in SLEEP mode then the 32.768 kHz clock will be provided to the microcontroller as the system clock, regardless of the setting of mclk[2:0]. For example, if mclk[2:0] = 000, 30 MHz will be provided through the GPIO output pin to the microcontroller as the system clock in all IDLE or TX states. When the chip enters SLEEP mode, the system clock will automatically switch to 32.768 kHz from the RC oscillator or 32.768 XTAL.

Another available feature for the microcontroller clock is the clock tail, clkt[1:0] in "Register 0Ah. Microcontroller Output Clock." If the low frequency clock feature is not enabled (enlfc = 0), then the system clock to the microcontroller is disabled in SLEEP mode. However, it may be useful to provide a few extra cycles for the microcontroller to complete its operation prior to the shutdown of the system clock signal. Setting the clkt[1:0] field will provide additional cycles of the system clock before it shuts off.

![](_page_39_Picture_145.jpeg)

If an interrupt is triggered, the microcontroller clock will remain enabled regardless of the selected mode. As soon as the interrupt is read the state machine will then move to the selected mode. The minimum current consumption will not be achieved until the interrupt is read. For instance, if the chip is commanded to SLEEP mode but an interrupt has occurred the 30 MHz XTAL will not be disabled until the interrupt has been cleared.

![](_page_39_Picture_9.jpeg)

### **7.3. General Purpose ADC**

An 8-bit SAR ADC is integrated for general purpose use, as well as for digitizing the on-chip temperature sensor reading. Registers 0Fh "ADC Configuration", 10h "Sensor Offset" and 4Fh "Amplifier Offset" can be used to configure the ADC operation. Details of these registers are on pages 67 and 68, respectively.

Every time an ADC conversion is desired, bit 7 "adcstart/adcbusy" in "Register 1Fh. Clock Recovery Gearshift Override" must be set to 1. This is a self clearing bit that will be reset to 0 at the end of the conversion cycle of the ADC. The conversion time for the ADC is 350 µs. After this time or when the "adcstart/adcbusy" bit is cleared, then the ADC value may be read out of "Register 11h. ADC Value."

The architecture of the ADC is shown in Figure 17. The signal and reference inputs of the ADC are selected by adcsel[2:0] and adcref[1:0] in register 0Fh "ADC Configuration", respectively. The default setting is to read out the temperature sensor using the bandgap voltage (VBG) as reference. With the VBG reference the input range of the ADC is from 0-1.02 V with an LSB resolution of 4 mV (1.02/255). Changing the ADC reference will change the LSB resolution accordingly.

A differential multiplexer and amplifier are provided for interfacing external bridge sensors. The gain of the amplifier is selectable by adcgain[1:0] in Register 0Fh. The majority of sensor bridges have supply voltage (VDD) dependent gain and offset. The reference voltage of the ADC can be changed to either  $V_{DD}/2$  or  $V_{DD}/3$ . A programmable  $V_{DD}$ dependent offset voltage can be added using soffs[3:0] in register 10h.

See "AN448: General Purpose ADC Configuration" for more details on the usage of the general purpose ADC.

![](_page_40_Figure_7.jpeg)

**Figure 17. General Purpose ADC Architecture**

![](_page_40_Picture_181.jpeg)

![](_page_40_Picture_10.jpeg)

# <span id="page-41-0"></span>**7.4. Temperature Sensor**

An integrated on-chip analog temperature sensor is available. The temperature sensor will be automatically enabled when the temperature sensor is selected as the input of the ADC or when the analog temp voltage is selected on the analog test bus. The temperature sensor value may be digitized using the general-purpose ADC and read out over the SPI through "Register 10h. ADC Sensor Amplifier Offset." The range of the temperature sensor is configurable. [Table 14](#page-41-1) lists the settings for the different temperature ranges and performance.

To use the Temp Sensor:

- 1. Set the input for ADC to the temperature sensor, "Register 0Fh. ADC Configuration"—adcsel[2:0] = 000
- 2. Set the reference for ADC, "Register 0Fh. ADC Configuration"—adcref[1:0] = 00
- 3. Set the temperature range for ADC, "Register 12h. Temperature Sensor Calibration"—tsrange[1:0]
- 4. Set entsoffs = 1, "Register 12h. Temperature Sensor Calibration"
- 5. Trigger ADC reading, "Register 0Fh. ADC Configuration"—adcstart = 1
- 6. Read temperature value—Read contents of "Register 11h. ADC Value"

![](_page_41_Picture_153.jpeg)

<span id="page-41-1"></span>

| entoff                                                                                                                             | tsrange[1] | tsrange[0] | Temp. range | Unit        | <b>Slope</b>                  | <b>ADC8 LSB</b>      |
|------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-------------|-------------|-------------------------------|----------------------|
|                                                                                                                                    | 0          | 0          | $-6464$     | $^{\circ}C$ | $8 \text{ mV}$ C              | 0.5 °C               |
|                                                                                                                                    | 0          |            | $-64$ 192   | $^{\circ}C$ | 4 mV/ $\mathrm{C}$            | $1^{\circ}$ C        |
|                                                                                                                                    |            | 0          | 0128        | $^{\circ}C$ | $8 \text{ mV}$ C              | 0.5 °C               |
|                                                                                                                                    |            |            | $-40216$    | °F          | 4 mV/ $\degree$ F             | 1 °F                 |
| $0^*$                                                                                                                              |            | 0          | 0341        | °K          | $3 \text{ mV}$ <sup>o</sup> K | $1.333$ $\mathrm{K}$ |
| * <b>Note:</b> Absolute temperature mode, no temperature shift. This mode is only for test purposes. POR value of<br>EN TOFF is 1. |            |            |             |             |                               |                      |

**Table 14. Temperature Sensor Range**

The slope of the temperature sensor is very linear and monotonic. For absolute accuracy better than 10 °C calibration is necessary. The temperature sensor may be calibrated by setting entsoffs = 1 in "Register 12h. Temperature Sensor Control" and setting the offset with the tvoffs[7:0] bits in "Register 13h. Temperature Value Offset." This method adds a positive offset digitally to the ADC value that is read in "Register 11h. ADC Value." The other method of calibration is to use the tstrim which compensates the analog circuit. This is done by setting entstrim = 1 and using the tstrim[2:0] bits to offset the temperature in "Register 12h. Temperature Sensor Control." With this method of calibration, a negative offset may be achieved. With both methods of calibration better than ±3 °C absolute accuracy may be achieved.

The different ranges for the temperature sensor and ADC8 are demonstrated in Figure 18. The value of the ADC8 may be translated to a temperature reading by ADC8Value x ADC8 LSB + Lowest Temperature in Temp Range. For instance for a tsrange = 00, Temp = ADC8Value  $x = 0.5 - 64$ .

![](_page_41_Picture_15.jpeg)

![](_page_42_Figure_1.jpeg)

**Figure 18. Temperature Ranges using ADC8**

![](_page_42_Picture_3.jpeg)

# <span id="page-43-0"></span>**7.5. Low Battery Detector**

A low battery detector (LBD) with digital read-out is integrated into the chip. A digital threshold may be programmed into the lbdt[4:0] field in "Register 1Ah. Low Battery Detector Threshold." When the digitized battery voltage reaches this threshold an interrupt will be generated on the nIRQ pin to the microcontroller. The microcontroller can confirm source of the interrupt by reading "Register 03h. Interrupt/Status 1" and "Register 04h. Interrupt/Status 2," on page 56.

If the LBD is enabled while the chip is in SLEEP mode, it will automatically enable the RC oscillator which will periodically turn on the LBD circuit to measure the battery voltage. The battery voltage may also be read out through "Register 1Bh. Battery Voltage Level" at any time when the LBD is enabled. The low battery detect function is enabled by setting enlbd=1 in "Register 07h. Operating Mode and Function Control 1".

![](_page_43_Picture_125.jpeg)

The LBD output is digitized by a 5-bit ADC. When the LBD function is enabled, enlbd = 1 in "Register 07h. Operating Mode and Function Control 1", the battery voltage may be read at anytime by reading "Register 1Bh. Battery Voltage Level." A battery voltage threshold may be programmed in "Register 1Ah. Low Battery Detector Threshold." When the battery voltage level drops below the battery voltage threshold an interrupt will be generated on the nIRQ pin to the microcontroller if the LBD interrupt is enabled in "Register 06h. Interrupt Enable 2," on page 59. The microcontroller will then need to verify the interrupt by reading the interrupt status register, addresses 03 and 04h. The LSB step size for the LBD ADC is 50 mV, with the ADC range demonstrated in the table below. If the LBD is enabled the LBD and ADC will automatically be enabled every 1 s for approximately 250 us to measure the voltage which minimizes the current consumption in Sensor mode. Before an interrupt is activated four consecutive readings are required.

![](_page_43_Picture_126.jpeg)

#### $BatteryVoltage = 1.7 + 50mV \times ADCValue$

![](_page_43_Picture_8.jpeg)

# <span id="page-44-0"></span>**7.6. Wake-Up Timer**

The chip contains an integrated wake-up timer which can be used to periodically wake the chip from SLEEP mode. The wake-up timer runs from the internal 32.768 kHz RC Oscillator. The wake-up timer can be configured to run when in SLEEP mode. If enwt = 1 in "Register 07h. Operating Mode and Function Control 1" when entering SLEEP mode, the wake-up timer will count for a time specified defined in Registers 14–16h, "Wake Up Timer Period." At the expiration of this period an interrupt will be generated on the nIRQ pin if this interrupt is enabled. The microcontroller will then need to verify the interrupt by reading the Registers 03h–04h, "Interrupt Status 1 & 2". The wake-up timer value may be read at any time by the wtv[15:0] read only registers 13h–14h.

The formula for calculating the Wake-Up Period is the following:

$$
WUT = \frac{4 \times M \times 2^R}{32.768} \, \text{ms}
$$

![](_page_44_Picture_146.jpeg)

Use of the D variable in the formula is only necessary if finer resolution is required than can be achieved by using the R value.

![](_page_44_Picture_147.jpeg)

There are two different methods for utilizing the wake-up timer (WUT) depending on if the WUT interrupt is enabled in "Register 06h. Interrupt Enable 2," on page 59. If the WUT interrupt is enabled then nIRQ pin will go low when the timer expires. The chip will also change state so that the 30 MHz XTAL is enabled so that the microcontroller clock output is available for the microcontroller to use to process the interrupt. The other method of use is to not enable the WUT interrupt and use the WUT GPIO setting. In this mode of operation the chip will not change state until commanded by the microcontroller. The different modes of operating the WUT and the current consumption impacts are demonstrated in [Figure 19.](#page-45-0)

A 32 kHz XTAL may also be used for better timing accuracy. By setting the x32 ksel bit in "Register 07h. Operating & Function Control 1," GPIO0 is automatically reconfigured so that an external 32 kHz XTAL may be connected to this pin. In this mode, the GPIO0 is extremely sensitive to parasitic capacitance, so only the XTAL should be connected to this pin with the XTAL physically located as close to the pin as possible. Once the x32 ksel bit is set, all internal functions such as WUT, microcontroller clock, and LDC mode will use the 32 kHz XTAL and not the 32 kHz RC oscillator.

![](_page_44_Picture_10.jpeg)

**Interrupt Enable enwut =1 ( Reg 06h)**

![](_page_45_Figure_2.jpeg)

<span id="page-45-0"></span>**Figure 19. WUT Interrupt and WUT Operation**

![](_page_45_Picture_4.jpeg)

# **7.7. GPIO Configuration**

Three general purpose IOs (GPIOs) are available. Numerous functions such as specific interrupts, TRSW control, Microcontroller Output, etc. can be routed to the GPIO pins as shown in the tables below. When in Shutdown mode all the GPIO pads are pulled low.

**Note:** The ADC should not be selected as an input to the GPIO in Standby or Sleep Modes and will cause excess current consumption.

![](_page_46_Picture_118.jpeg)

The GPIO settings for GPIO1 and GPIO2 are the same as for GPIO0 with the exception of the 00000 default setting. The default settings for each GPIO are listed below:

![](_page_46_Picture_119.jpeg)

For a complete list of the available GPIO's see "AN466: Si4430/31/32 Register Descriptions."

The GPIO drive strength may be adjusted with the gpioXdrv[1:0] bits. Setting a higher value will increase the drive strength and current capability of the GPIO by changing the driver size. Special care should be taken in setting the drive strength and loading on GPIO2 when the microcontroller clock is used. Excess loading or inadequate drive may contribute to increased spurious emissions.

![](_page_46_Picture_9.jpeg)

# **8. Reference Design**

[Reference designs are available at](www.silabs.com) www.silabs.com for many common applications which include recommended schematics, BOM, and layout. TX matching component values for the different frequency bands can be found in the application notes "AN435: Si4032/4432 PA Matching" and "AN436: Si4030/4031/4430/4431 PA Matching."

![](_page_47_Figure_3.jpeg)

![](_page_47_Picture_4.jpeg)

# **9. Application Notes and Reference Designs**

A comprehensive set of application notes and reference designs are available to assist with the development of a radio system. A partial list of applications notes is given below.

For the complete list of application notes, latest reference designs and demos visit the [Silicon Labs website.](https://www.silabs.com/products/wireless/EZRadioPRO/Pages/default.aspx)

- AN361: Wireless MBUS Implementation using EZRadioPRO Devices
- AN379: Antenna Diversity with EZRadioPRO
- AN414: EZRadioPRO Layout Design Guide
- AN415: EZRadioPRO Programming Guide
- AN417: Si4x3x Family Crystal Oscillators
- AN419: ARIB STD-T67 Narrow-Band 426/429 MHz Measured on the Si4431-A0
- AN427: EZRadioPRO Si433x and Si443x RX LNA Matching
- AN429: Using the DC-DC Converter on the F9xx Series MCU for Single Battery Operation with the EZRadioPRO RF Devices
- AN432: RX BER Measurement on EZRadioPRO with a Looped PN Sequence
- AN435: Si4032/4432 PA Matching
- AN436: Si4030/4031/4430/4431 PA Matching
- AN437: 915 MHz Measurement Results and FCC Compliance
- AN439: EZRadioPRO Quick Start Guide
- AN440: Si4430/31/32 Detailed Register Descriptions
- AN445: Si4431 RF Performance and ETSI Compliance Test Results
- AN448: General Purpose ADC Configuration
- AN453: Using the EZRadioPRO Calculator and Advanced RX BW Calculations and Settings
- AN459: 950 MHz Measurement Results and ARIB Compliance
- AN460: 470 MHz Measurement Results for China
- AN461:+24 dBm External PA Application Note and Reference Design
- AN462: Extended battery life using the EZRadioPRO and a DC-DC Buck Converter
- AN463: Support for Non-Standard Packet Structures and RAW Mode
- AN466: Si4030/31/32 Register Descriptions
- AN467: Si4330 Register Descriptions

# **10. Customer Support**

Technical support for the complete family of Silicon Labs wireless products is available by accessing the wireless section of the Silicon Labs' website at [www.silabs.com\wireless.](www.silabs.com\wireless) For answers to common questions please visit the wireless knowledge base at<www.silabs.com/support/knowledgebase>.

![](_page_48_Picture_30.jpeg)

# **Si4030/31/32-B1**

# **11. Register Table and Descriptions**

# **Table 15. Register Descriptions**

![](_page_49_Picture_257.jpeg)

**Note:** Detailed register descriptions are available in "AN466: Si4030/31/32 Register Descriptions."

![](_page_49_Picture_5.jpeg)

# **12. Pin Descriptions: Si4030/31/32**

![](_page_50_Figure_2.jpeg)

![](_page_50_Picture_253.jpeg)

![](_page_50_Picture_4.jpeg)

# **13. Ordering Information**

![](_page_51_Picture_64.jpeg)

![](_page_51_Picture_3.jpeg)

# **14. Package Markings (Top Marks)**

# **14.1. Si4030/31/32 Top Mark**

![](_page_52_Picture_3.jpeg)

# **14.2. Top Mark Explanation**

![](_page_52_Picture_64.jpeg)

![](_page_52_Picture_6.jpeg)

# **15. Package Outline: Si4030/31/32**

Figure 21 illustrates the package details for the Si4030/31/32. Table 16 lists the values for the dimensions shown in the illustration.

![](_page_53_Figure_3.jpeg)

DETAIL "A"

**Figure 21. 20-Pin Quad Flat No-Lead (QFN)**

#### **Table 16. Package Dimensions**

![](_page_53_Picture_158.jpeg)

**Notes:**

**1.** All dimensions are shown in millimeters (mm) unless otherwise noted.

- **2.** Dimensioning and tolerancing per ANSI Y14.5M-1994.
- **3.** This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VGGD-8.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

![](_page_53_Picture_13.jpeg)

# **16. PCB Land Pattern: Si4030/31/32**

Figure 22 illustrates the PCB land pattern details for the Si4030/31/32. Table 17 lists the values for the dimensions shown in the illustration.

![](_page_54_Figure_3.jpeg)

**Figure 22. PCB Land Pattern**

![](_page_54_Picture_5.jpeg)

![](_page_55_Picture_129.jpeg)

#### **Table 17. PCB Land Pattern Dimensions**

#### **Notes: General**

- **1.** All dimensions shown are in millimeters (mm) unless otherwise noted.
- **2.** This land pattern design is based on IPC-7351 guidelines.

#### **Note: Solder Mask Design**

**1.** All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

#### **Notes: Stencil Design**

- **1.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- **2.** The stencil thickness should be 0.125 mm (5 mils).
- **3.** The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.
- **4.** A 2x2 array of 1.10 x 1.10 mm openings on 1.30 mm pitch should be used for the center ground pad.

#### **Notes: Card Assembly**

- **1.** A No-Clean, Type-3 solder paste is recommended.
- **2.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for small body components.

![](_page_55_Picture_16.jpeg)

# **DOCUMENT CHANGE LIST**

# **Revision 1.0 to Revision 1.1**

■ Corrected typo under Features/Low Power Consumption on page 1.

SILICON LABS

# **CONTACT INFORMATION**

**Silicon Laboratories Inc.**

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: <https://www.silabs.com/support/pages/contacttechnicalsupport.aspx> and register to submit a technical support request.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

![](_page_57_Picture_7.jpeg)

![](_page_58_Picture_0.jpeg)

#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*

![](_page_58_Picture_28.jpeg)

 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*