# VMEbus Connector Pin Assignment and Signal Descriptions Under VME64x

| Pin Assignment for the VMEbus P1/J1 Connector |              |               |         |           |        |
|-----------------------------------------------|--------------|---------------|---------|-----------|--------|
| Pin                                           | Row z        | Row a         | Row b   | Row c     | Row d  |
| 1                                             | MPR          | D00 BBSY* D08 |         | D08       | VPC    |
| 2                                             | GND          | D01           | BCLR*   | D09       | GND    |
| 3                                             | MCLK         | D02           | ACFAIL* | D10       | +V1    |
| 4                                             | GND          | D03           | BG0IN*  | D11       | +V2    |
| 5                                             | MSD          | D04           | BG0OUT* | D12       | RsvU   |
| 6                                             | GND          | D05           | BG1IN*  | D13       | -V1    |
| 7                                             | MMD          | D06           | BG1OUT* | D14       | -V2    |
| 8                                             | GND          | D07           | BG2IN*  | D15       | RsvU   |
| 9                                             | MCTL         | GND           | BG2OUT* | GND       | GAP*   |
| 10                                            | GND          | SYSCLK        | BG3IN*  | SYSFAIL*  | GA0*   |
| 11                                            | <b>RESP*</b> | GND           | BG3OUT* | BERR*     | GA1*   |
| 12                                            | GND          | DS1*          | BR0*    | SYSRESET* | +3.3V  |
| 13                                            | RsvBus       | DS0*          | BR1*    | LWORD*    | GA2*   |
| 14                                            | GND          | WRITE*        | BR2*    | AM5       | +3.3V  |
| 15                                            | RsvBus       | GND           | BR3*    | A23       | GA3*   |
| 16                                            | GND          | DTACK*        | AM0     | A22       | +3.3V  |
| 17                                            | RsvBus       | GND           | AM1     | A21       | GA4*   |
| 18                                            | GND          | AS*           | AM2     | A20       | +3.3V  |
| 19                                            | RsvBus       | GND           | AM3     | A19       | RsvBus |
| 20                                            | GND          | IACK*         | GND     | A18       | +3.3V  |
| 21                                            | RsvBus       | IACKIN*       | SERA    | A17       | RsvBus |
| 22                                            | GND          | IACKOUT*      | SERB    | A16       | +3.3V  |
| 23                                            | RsvBus       | AM4           | GND     | A15       | RsvBus |
| 24                                            | GND          | A07           | IRQ7*   | A14       | +3.3V  |
| 25                                            | RsvBus       | A06           | IRQ6*   | A13       | RsvBus |
| 26                                            | GND          | A05           | IRQ5*   | A12       | +3.3V  |
| 27                                            | RsvBus       | A04           | IRQ4*   | A11       | LI/I*  |
| 28                                            | GND          | A03           | IRQ3*   | A10       | +3.3V  |
| 29                                            | RsvBus       | A02           | IRQ2*   | A09       | LI/O*  |
| 30                                            | GND          | A01           | IRQ1*   | A08       | +3.3V  |
| 31                                            | RsvBus       | -12 VDC       | +5VSTBY | +12 VDC   | GND    |
| 32                                            | GND          | +5 VDC        | +5 VDC  | +5 VDC    | VPC    |

Note: (\*): indicates active low signal.

Shaded regions indicate new signals defined or redefined under VME64 or VME64x.

| VECTOR ELECTRONICS & TECHNOLOGY, INC.         |
|-----------------------------------------------|
| Pin Assignment for the VMEbus P2/J2 Connector |

| Pin | Row z  | Row a  | Row b         | Row c  | Row d  |
|-----|--------|--------|---------------|--------|--------|
| 1   | UsrDef | UsrDef | +5 VDC        | UsrDef | UsrDef |
| 2   | GND    | UsrDef | GND           | UsrDef | UsrDef |
| 3   | UsrDef | UsrDef | <b>RETRY*</b> | UsrDef | UsrDef |
| 4   | GND    | UsrDef | A24           | UsrDef | UsrDef |
| 5   | UsrDef | UsrDef | A25           | UsrDef | UsrDef |
| 6   | GND    | UsrDef | A26           | UsrDef | UsrDef |
| 7   | UsrDef | UsrDef | A27           | UsrDef | UsrDef |
| 8   | GND    | UsrDef | A28           | UsrDef | UsrDef |
| 9   | UsrDef | UsrDef | A29           | UsrDef | UsrDef |
| 10  | GND    | UsrDef | A30           | UsrDef | UsrDef |
| 11  | UsrDef | UsrDef | A31           | UsrDef | UsrDef |
| 12  | GND    | UsrDef | GND           | UsrDef | UsrDef |
| 13  | UsrDef | UsrDef | +5 VDC        | UsrDef | UsrDef |
| 14  | GND    | UsrDef | D16           | UsrDef | UsrDef |
| 15  | UsrDef | UsrDef | D17           | UsrDef | UsrDef |
| 16  | GND    | UsrDef | D18           | UsrDef | UsrDef |
| 17  | UsrDef | UsrDef | D19           | UsrDef | UsrDef |
| 18  | GND    | UsrDef | D20           | UsrDef | UsrDef |
| 19  | UsrDef | UsrDef | D21           | UsrDef | UsrDef |
| 20  | GND    | UsrDef | D22           | UsrDef | UsrDef |
| 21  | UsrDef | UsrDef | D23           | UsrDef | UsrDef |
| 22  | GND    | UsrDef | GND           | UsrDef | UsrDef |
| 23  | UsrDef | UsrDef | D24           | UsrDef | UsrDef |
| 24  | GND    | UsrDef | D25           | UsrDef | UsrDef |
| 25  | UsrDef | UsrDef | D26           | UsrDef | UsrDef |
| 26  | GND    | UsrDef | D27           | UsrDef | UsrDef |
| 27  | UsrDef | UsrDef | D28           | UsrDef | UsrDef |
| 28  | GND    | UsrDef | D29           | UsrDef | UsrDef |
| 29  | UsrDef | UsrDef | D30           | UsrDef | UsrDef |
| 30  | GND    | UsrDef | D31           | UsrDef | UsrDef |
| 31  | UsrDef | UsrDef | GND           | UsrDef | GND    |
| 32  | GND    | UsrDef | +5 VDC        | UsrDef | VPC    |

Note: (\*): indicates active low signal. Shaded regions indicate new signals defined or redefined under VME64 or VME64x.

| Pin Assignment for the VMEbus P0/J0/RJ0/RP0 Connector |       |       |       |       |       |       |       |
|-------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Position                                              | Row f | Row e | Row d | Row c | Row b | Row a | Row z |
| 1                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 2                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 3                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 4                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 5                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 6                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 7                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 8                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 9                                                     | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 10                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 11                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 12                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 13                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 14                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 15                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 16                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 17                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 18                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |
| 19                                                    | GND   | UD    | UD    | UD    | UD    | UD    | GND   |

| VMEbus Signal Descriptions                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Signal Name                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| A01 - A31                                          | Address lines [A01 - A31] carry a binary address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| <u>AM0 - AM5</u>                                   | The address modifier code [AM0 - AM5] is a 'tag' that indicates the type of VMEbus cycle in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| <u>BG0IN* - BG3IN*</u><br><u>BG00UT* - BG30UT*</u> | The bus grant signals [BG0IN* - BG3IN* and BG0OUT* -<br>BG3OUT*] are part of the bus grant daisy chain and are driven by<br>arbiters and requesters. The slot 01 arbiter asserts a bus grant in<br>response to a bus request on the same level [BR0* - BR3*]. The bus<br>grant daisy-chain starts at the slot 01 system controller and<br>propagates from module to module until it reaches the module that<br>initially requested the bus. Each VMEbus module has a bus grant<br>input and a bus grant output. They are standard totem-pole class<br>signals. |  |  |  |
| BR0* - BR3*                                        | Bus requests [BR0* - BR3*] are asserted by a requester whenever<br>its master or interrupt han-dler needs the bus. Before accepting the<br>bus, the master waits until the arbiter grants the bus by way of the<br>bus grant daisy-chain [BG0IN* - BG3IN*]. They are open-collector<br>class signals.                                                                                                                                                                                                                                                          |  |  |  |
| D00-D31                                            | Data bus [D00-D31] is driven by masters, slaves or interrupters.<br>These are bi-directional sig-nals and are used for data transfers.<br>Different portions of the data bus are used de-pending upon the state<br>of DS0*, DS1*, A01 and LWORD* pins. They are standard three-<br>state signals. The data lines can also be used to transfer a portion of<br>the address during MD32, MBLT and 2eVME cycles.                                                                                                                                                  |  |  |  |
| DS0*, DS1*                                         | Data strobes DS0* and DS1* are driven by masters and interrupt<br>handlers. These sig-nals serve not only to qualify data, but also to<br>indicate the size and position of the data transfer. When combined<br>with LWORD* and A01, the data strobes indicate the size and type<br>of data transfer. DS0* - DS1* are high current three-state class<br>signals.                                                                                                                                                                                               |  |  |  |
| DTACK*                                             | Data transfer acknowledge [DTACK*] is driven by slaves or<br>interrupters. During write cycles DTACK* is asserted by a slave<br>after it has latched data. During read and inter-rupt acknowledge<br>cycles, DTACK* is asserted by a slave after data is placed onto the<br>bus. DTACK* can be an open-collector or a high current three-state<br>class signal.                                                                                                                                                                                                |  |  |  |
| GA0* - GA4*                                        | The geographical address [GA0*-GA4*] is a binary code that<br>indicates the slot number of the backplane. They are open collector<br>signals, and were added to the 160 pin P1/J1 connector in the<br>VME64x specification.                                                                                                                                                                                                                                                                                                                                    |  |  |  |

| GAP*                         | The geographical address parity [GAP*] is tied high or floating,<br>depending upon the parity of the geographical address lines [GA0*-<br>GA4*]. It is an open collector signal, and was added to the 160 pin<br>P1/J1 connector in the VME64x specification.                                                                                                   |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND                          | Ground [GND] is used both as a signal reference and a power return path.                                                                                                                                                                                                                                                                                        |
| IACK*                        | Interrupt acknowledge [IACK*] is driven by interrupt handlers in<br>response to interrupt re-quests. It is connected to IACKIN* at slot<br>01 (on the backplane), and used by the IACK* daisy-chain driver to<br>start propagation of the [IACKIN* - IACKOUT*] daisy-chain.<br>IACK* can be either an open-collector or a standard three-state<br>class signal. |
| IACKIN*, IACKOUT*            | The interrupt acknowledge daisy chain [IACKIN* - IACKOUT*] is<br>driven by the IACK* daisy-chain driver. These signals are used both<br>to indicate that an interrupt acknowledge cycle is in progress, and to<br>determine which interrupters should return a STATUS/ID. They are<br>standard totem-pole class signals.                                        |
| IRQ1*-IRQ7*                  | Priority interrupt requests [IRQ1*-IRQ7*] are asserted by interrupters. Level seven is the high-est priority, and level one the lowest. They are open-collector class signals.                                                                                                                                                                                  |
| LI/I*                        | The live insertion input [LI/I*] signal is used to carry hot swap (live insertion) control information. It is a three state driven signal and was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                             |
| LI/O*                        | The live insertion output [LI/O*] signal is used to carry hot swap (live insertion) control information. It is a three state driven signal and was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                            |
| LWORD*                       | Long word [LWORD*] is driven by masters. It is used in<br>conjunction with A01, DS0* and DS1* to indicate the size of the<br>current data transfer. LWORD* is a standard three-state class signal.<br>During 64-bit address transfers, LWORD* doubles as address bit<br>A00. During 64-bit data transfers, LWORD* doubles as a data bit.                        |
| MCLK, MCTL, MMD,<br>MPR, MSD | These signals are part of the IEEE 1149.5 MTM bus. They are three-state driven signals which was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                                                                              |
| RESERVED                     | The RESERVED signal pin is obsolete and is no longer used. Under<br>the IEEE 1014-1987 version of the bus specification there was a<br>single reserved pin. This pin was redefined under VME64 as the<br>RETRY* pin. The VME64x specification uses the names RsvB and<br>RsvU for reserved pins.                                                                |
| RESP*                        | The response [RESP*] signal is used to carry the information as defined by the 2eVME protocol. It was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                                                                         |

| RsvB               | The reserved/bused [RsvB] signal should not be used. VME64x backplanes must bus and terminate this signal. It was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RsvU               | The reserved/unbused [RsvU] signal should not be used. VME64x backplanes must not bus or terminate this signal. It was added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RETRY*             | [RETRY*], together with [BERR*], can be asserted by a slave to<br>postpone a data transfer. The master must then attempt the cycle<br>again at a later time. The retry cycle prevents deadlock (deadly<br>embrace) conditions in bus-to-bus links and sec-ondary buses.<br>RETRY* is a standard three-state signal. The [RETRY*] signal was<br>added in the ANSI/VITA 1-1994 (VME64) version of the bus spec-<br>ification. This pin was RESERVED in earlier versions. However,<br>boards that support [RETRY*] should work just fine with older<br>backplanes, as they were required to bus and terminate this signal<br>line. |
| SERA, SERB         | The [SERA] and [SERB] signals are used for an (optional) serial<br>bus such as the AUTOBAHN (IEEE 1394) or VMSbus. Under the<br>ANSI/VITA 1-1994 (VME64) bus specification, these pins can be<br>used for any user defined serial bus. Earlier versions of the VMEbus<br>specification defined these pins as [SERCLK] and [SERDAT*],<br>which were originally intended for a serial bus called VMSbus.<br>However, they were rarely used for that purpose.                                                                                                                                                                      |
| SERCLK, SERDAT*    | The [SERCLK] and [SERDAT*] signals were made obsolete under<br>the ANSI/VITA 1-1994 (VME64) bus specification. Refer to<br>[SERA] and [SERB] for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SYSCLK             | 16 MHz utility clock [SYSCLK] is driven by the slot 01 system<br>controller. This clock can be used for any purpose, and has no<br>timing relationship to other VMEbus signals. SYSCLK* is a high<br>current totem-pole class signal.                                                                                                                                                                                                                                                                                                                                                                                           |
| SYSFAIL*           | System fail [SYSFAIL*] can be asserted or monitored by any<br>module. It indicates that a failure has occurred in the system.<br>Implementation of [SYSFAIL*] is user de-fined, and its use is<br>optional. SYSFAIL* is an open-collector class signal.                                                                                                                                                                                                                                                                                                                                                                         |
| SYSRESET*          | System reset [SYSRESET*] can be driven by any module and<br>indicates that a reset (such as power-up) is in progress.<br>SYSRESET* is an open-collector class signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>UsrDef</u> , UD | Pins that are user defined [specified as 'UsrDef' or 'UD'] can be<br>specified by the user. Generally, they are routed directly through the<br>backplane so that they can be connected to cables or to rear I/O<br>transition modules.                                                                                                                                                                                                                                                                                                                                                                                          |

| VPC                               | Voltage pre-charge [VPC] pins forma a 'make first / break last'<br>contact. They are intended to be used as pre-charge power sources<br>for live insertion logic. These pins were added to the 160 pin P1/J1<br>and P2/J2 connectors in the VME64x specification. The VPC pins<br>are connected to the +5 VDC power supply on VME64x<br>backplanes. These pins may also be used as additional +5 VDC<br>power pins in boards that do not support live insertion. |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| +V1, -V1, +V2, -V2                | The [+/- V1/V2] power pins supply 38 - 75 VDC to the bus module.<br>They are also known as the auxiliary power pins, and were<br>originally intended to be used as 48 VDC battery supplies in<br>Telecom systems. However, they can be used for any purpose.<br>These pins were added to the 160 pin P1/J1 connector in the<br>VME64x specification.                                                                                                             |
| WRITE*                            | The read / write signal [WRITE*] is driven by masters. It indicates<br>the direction of data transfer over the bus. It is asserted during a<br>write cycle and negated during a read cycle. WRITE* is a stan-dard<br>three-state class signal.                                                                                                                                                                                                                   |
| <u>+5V STDBY</u>                  | [+5V STDBY] is an optional +5 VDC standby power supply. This<br>power pin is often connected to a rechargable battery. This<br>eliminates the need for individual batteries on VMEbus modules.<br>Individual batteries are often used for real time clock and static<br>RAM chips.                                                                                                                                                                               |
| <u>+3.3 V</u>                     | Main +3.3 VDC power source. These pins were added to the 160 pin P1/J1 connector in the VME64x specification.                                                                                                                                                                                                                                                                                                                                                    |
| <u>+5 VDC</u><br>+12 VDC, -12 VDC | The main system power supplies are [+5 VDC], [+12 VDC] and [-12 VDC].                                                                                                                                                                                                                                                                                                                                                                                            |



#### ООО "ЛайфЭлектроникс"

ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703

Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.

С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров

Мы предлагаем:

- Конкурентоспособные цены и скидки постоянным клиентам.
- Специальные условия для постоянных клиентов.
- Подбор аналогов.
- Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.
- Приемлемые сроки поставки, возможна ускоренная поставка.
- Доставку товара в любую точку России и стран СНГ.
- Комплексную поставку.
- Работу по проектам и поставку образцов.
- Формирование склада под заказчика.
- Сертификаты соответствия на поставляемую продукцию (по желанию клиента).
- Тестирование поставляемой продукции.
- Поставку компонентов, требующих военную и космическую приемку.
- Входной контроль качества.
- Наличие сертификата ISO.

В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.

Конструкторский отдел помогает осуществить:

- Регистрацию проекта у производителя компонентов.
- Техническую поддержку проекта.
- Защиту от снятия компонента с производства.
- Оценку стоимости проекта по компонентам.
- Изготовление тестовой платы монтаж и пусконаладочные работы.



Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru

#### www.lifeelectronics.ru