#### **MAX14828** ### Low-Power, Ultra-Small IO-Link Device Transceiver #### **General Description** The MAX14828 integrates the high-voltage functions commonly found in industrial sensors. The MAX14828 features one ultra low-power driver (C/Q) with active reverse-polarity protection. An auxiliary digital input is provided to allow firmware updates through a UART interface. Transient protection is simplified due to high voltage tolerance allowing the use of micro TVS. The device features a flexible control interface. Pin-control logic inputs allow for operation with switching sensors that do not use a microcontroller. For sensors that use a microcontroller, an SPI interface is available with extensive diagnostics. For IO-Link operation, a UART interface is provided, allowing interfacing to the microcontroller UART. Finally, a multiplexed UART/SPI option allows using one serial microcontroller interface for shared SPI and UART interfaces. The device includes on-board 3.3V and 5V linear regulators for low-noise analog/logic supply rails. The MAX14828 is available in a (4mm x 4mm) 24-pin TQFN package and a (2.5mm x 2.5mm) wafer-level package (WLP) and is specified over the extended -40°C to +125°C temperature range. ### **Applications** - Industrial sensors - IO-Link sensors and actuators - Safety applications #### **Benefits and Features** - Low Power Dissipation for Small Sensors - 1.2Ω (typ) Driver On-Resistance - 50mW (typ) Power Dissipation When Driving 100mA Load - High Configurability and Integration Reduce SKUs - · Auxiliary 24V Digital Input - Selectable Driver Current: 50mA to 250mA - SPI or Pin-Control Interface for Configuration and Monitoring - · Multiplexed SPI/UART Interface Option - 5V and 3.3V Linear Regulators - Optional External Transistor Supports Higher Regulator Loads - · Integrated LED Drivers - · Pin and Software Compatible to MAX14827A - Robust Communication - 65V Absolute Maximum Ratings on Interface and Supply Pins Allows for Flexible TVS Protection - Glitch Filters for Improved Burst Resilience and Noise - · Thermal Shutdown - · Hot-Plug Supply Protection - Reverse Polarity Protection of All Sensor Interface Inputs/Outputs - -40°C to +125°C Operating Temperature Range Ordering Information appears at end of data sheet. ### **Typical Operating Circuit** IO-Link is a registered trademark of Profibus User Organization (PNO). SPI is a trademark of Motorola. Inc. ### **Functional Diagram** ### Low-Power, Ultra-Small IO-Link Device Transceiver ### **Absolute Maximum Ratings** | (All voltages referenced to GND, unless otherwise noted.) | |----------------------------------------------------------------------| | V2470V to +65V | | REG0.3V to (V <sub>5</sub> + 16V) | | V5, VL0.3V to +6V | | V330.3V to (V <sub>5</sub> + 0.3V) | | C/Q, DI MIN: Larger of -70V and (V <sub>24</sub> - 70V) to | | MAX: the lower of +70V and $(V_{24} + 70V)$ | | Logic Inputs: | | CS/PP, TXEN, TX, LED1IN, | | UARTSEL, CLK/TXEN/200MA, SPI/PIN, | | SDI/TX/NPN0.3V to (V <sub>L</sub> + 0.3V) | | Logic Outputs: | | RX, LI, $\overline{WU}$ , SDO/RX/THSH0.3V to (V <sub>L</sub> + 0.3V) | | ĪRQ/OC0.3V to +6V | | LED1, LED20.3V to (V <sub>5</sub> +0.3V) | | Continuous Current Into GND and V24 | ±1A | |-------------------------------------------|--------------------| | Continuous Current Into C/Q | ±500mA | | Continuous Current Into V5 and REG | ±100mA | | Continuous Current Into Any Other Pin | ±50mA | | Continuous Power Dissipation | | | TQFN (derate 27.8mW/°C above +70°C) | 2222mW | | WLP (derate 22.7mW/°C above +70°C) | 1816mW | | Operating Temperature Range | 40°C to +125°C | | Maximum Junction Temperature | Internally Limited | | Storage Temperature Range | 65°C to +150°C | | Soldering Temperature (reflow, TQFN and W | /LP)+260°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Information** | PACKAGE TYPE: 24 TQFN | | |----------------------------------------|----------------| | Package Code | T2444+4 | | Outline Number | <u>21-0139</u> | | Land Pattern Number | 90-0022 | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | Junction to Ambient (θ <sub>JA</sub> ) | 36°C/W | | Junction to Case $(\theta_{JC})$ | 3°C/W | | PACKAGE TYPE: 25 WLP | | | | | | |----------------------------------------|--------------------------------|--|--|--|--| | Package Code | W252L2+1 | | | | | | Outline Number | <u>21-0787</u> | | | | | | Land Pattern Number | Refer to Application Note 1891 | | | | | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | | | | | Junction to Ambient (θ <sub>JA</sub> ) | 44°C/W | | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **DC Electrical Characteristics** $(V_{24} = 9V \text{ to } 36V, V_5 = 4.5V \text{ to } 5.5V, V_L = 2.5V \text{ to } 5.5V, V_{GND} = 0V; \text{ REG unconnected, all logic inputs at } V_L \text{ or GND}; T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|------|-------| | V <sub>24</sub> Supply Voltage | V <sub>24</sub> | | | 9 | | 36 | V | | V <sub>24</sub> Undervoltage Lockout | V | V <sub>24</sub> rising | | 6 | 7.8 | 9 | V | | Threshold | V <sub>24UVLO</sub> | V <sub>24</sub> falling | | 6 | 7.2 | 9 | v | | V <sub>24</sub> Undervoltage Lockout<br>Threshold Hysteresis | V <sub>24UVLO_HYST</sub> | | | | 570 | | mV | | | | | C/Q disabled<br>(CQ_Dis = 1) | | 0.14 | 0.5 | | | V <sub>24</sub> Supply Current | l <sub>24</sub> | V <sub>5</sub> powered<br>externally, REG is<br>unconnected | C/Q in push-pull configuration, CL[10] = 11, C/Q is high, no load on C/Q | | 0.5 | 0.75 | mA | | | | unconnected | C/Q in push-pull configuration, CL[10] = 11, C/Q is low, no load on C/Q | | 0.58 | 0.85 | | | V <sub>24</sub> Low-Voltage Warning<br>Threshold | V <sub>24W</sub> | | | | 16.5 | 18 | V | | V <sub>5</sub> Supply Voltage | | | | 4.5 | | 5.5 | V | | V <sub>5</sub> Undervoltage Lockout | \/ | V <sub>5</sub> rising | | 2.8 | 3.5 | 4.5 | V | | Threshold | V <sub>5UVLO</sub> | V <sub>5</sub> falling | | 2.8 | 3.45 | 4.5 | v | | | | | C/Q disabled<br>(CQ_Dis = 1),<br>V33 disabled<br>(V33_Dis = 1) | | 0.54 | 0.85 | | | V <sub>5</sub> Supply Current | unconnected, | applied to | C/Q in push-pull<br>configuration,<br>CL[10] = 11,<br>C/Q is high,<br>V33 enabled, no load<br>on C/Q or V33 | | 0.93 | 1.4 | mA | | | | LED2 | C/Q in push-pull<br>configuration,<br>CL[10] = 11,<br>C/Q is low,<br>V33 enabled, no load<br>on C/Q or V33 | | 1.0 | 1.4 | | | V <sub>L</sub> Logic-Level Supply<br>Voltage | VL | | | 2.5 | | 5.5 | V | | V <sub>L</sub> Undervoltage Threshold | V <sub>LUVLO</sub> | | | 0.9 | 1.7 | 2.4 | V | | V <sub>L</sub> Logic-Level Supply<br>Current | ΙL | All logic inputs at V <sub>L</sub> or GND, all logic outputs unconnected | | | 0.25 | 3 | μA | ### **DC Electrical Characteristics (continued)** $(V_{24} = 9V \text{ to } 36V, V_5 = 4.5V \text{ to } 5.5V, V_L = 2.5V \text{ to } 5.5V, V_{GND} = 0V; \text{ REG unconnected, all logic inputs at } V_L \text{ or GND}; T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ (Note 1) | PARAMETER | SYMBOL | CON | IDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|----------|-------|-------| | 5V LINEAR REGULATOR/COI | | CONDITIONS | | MILLA | 115 | IVIAA | OMITS | | V <sub>5</sub> Output Voltage | V <sub>5</sub> | REG = V <sub>5</sub> , no load | d on V5, 9V ≤ V <sub>24</sub> ≤ 60V | 4.75 | 5.00 | 5.25 | V | | Load Regulation | ΔV <sub>5_LDR</sub> | REG = $V_5$ , 0mA < $V_{24}$ = 24V | | | 0.02 | 0.2 | % | | Line Regulation | ΔV <sub>5_LNR</sub> | | = 1mA, V <sub>24</sub> from 9V | | 0.01 | 4 | mV/V | | REG Output Current | I <sub>REG</sub> | Internal regulator | or external NPN | | | 30 | mA | | V <sub>24</sub> REG Dropout Voltage | ΔV <sub>REG</sub> | V <sub>24</sub> = 9V, V <sub>5</sub> = 4. | 5V, I <sub>REG</sub> = 5mA | | 2.35 | | V | | REG Open Voltage | V <sub>REG_OPN</sub> | V <sub>24</sub> = 60V, V <sub>5</sub> = 4 | 1.5V, no load on REG | 10 | 13 | 16 | V | | V <sub>5</sub> Capacitance | CV <sub>5</sub> | Allowed capacital connected to V <sub>5</sub> | | 0.8 | 1 | 2 | μF | | 3.3V LINEAR REGULATOR (V | /33) | | | | | | | | V33 Output Voltage | V <sub>33</sub> | No load on V33 | | 3.1 | 3.3 | 3.5 | V | | V33 Load Regulation | V <sub>33_LDR</sub> | 0mA < I <sub>LOAD</sub> < 3 | 0mA | 0 | 0.4 | 0.8 | % | | V33 Capacitance | CV <sub>33</sub> | Allowed capacital enabled (Note 2) | | 0.8 | 1 | | μF | | C/Q DRIVER | | | | | | | | | Driver On Besistance | R <sub>OH</sub> | High-side enabled, $V_{24} = 24V$ , $CL[10] = 11$ , $I_{LOAD} = -200$ mA (Note 2)<br>Low-side enabled, $V_{24} = 24V$ , $CL[10] = 11$ , $I_{LOAD} = +200$ mA (Note 2) | | | 1.25 | 2.4 | Ω | | Driver On-Resistance | R <sub>OL</sub> | | | | 1.2 2.45 | 2.45 | 12 | | | V <sub>DRIVER</sub> = (V <sub>24</sub><br>- 3V) or 3V, | SPI/PIN = high | CL[10] = 00 | 50 | 65 | 82 | | | | | CL[10] = 01 | 100 | 120 | 150 | 1 | | | | | | CL[10] = 10 | 200 | 230 | 275 | | | Driver Current Limit | I <sub>CL</sub> | | CL[10] = 11 | 250 | 290 | 350 | mA | | | 02 | SPI/PIN = low, | CLK/TXEN/200MA<br>= low | 100 | 120 | 150 | 1 | | | | V <sub>DRIVER</sub> = (V <sub>24</sub><br>– 3V) or 3V | CLK/TXEN/200MA<br>= high | 200 | 230 | 275 | | | Driver Peak Current | I <sub>CL_PEAK</sub> | DC current | | | | 490 | mA | | | - | | bled (C/Q_Dis = 1),<br>_Dis = 1), V <sub>24</sub> = 24V,<br><sub>Q</sub> ≤ +60V | -70 | | +10 | | | C/Q Leakage Current | I <sub>LEAK_CQ</sub> C/G | C/Q driver | NPN mode, set to<br>high impedance (TX<br>= low), V <sub>C/Q</sub> = 24V | | 19.2 | | μΑ | | | | enabled | PNP mode, set to<br>high impedance (TX<br>= high), V <sub>C/Q</sub> = 0V | | 0 | | | | C/Q Output Reverse Current | I <sub>REV_CQ</sub> | C/Q driver enable configuration, V <sub>24</sub> V <sub>C/Q</sub> = (V <sub>24</sub> + 5V | | -100 | | +1000 | μA | ### **DC Electrical Characteristics (continued)** $(V_{24} = 9V \text{ to } 36V, V_5 = 4.5V \text{ to } 5.5V, V_L = 2.5V \text{ to } 5.5V, V_{GND} = 0V; \text{ REG unconnected, all logic inputs at } V_L \text{ or GND}; T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ (Note 1) | PARAMETER | SYMBOL | CON | IDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|----------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------|------|------|-------------------------| | Weak Pulldown Current | 1 | SPI/ <del>PIN</del> = high,<br>driver disabled | V <sub>DRIVER</sub> = 5V,<br>CQ_WPD = 1, CQ_<br>WPU = 0 | 200 | 300 | 400 | μA | | Weak Pulldown Gurrent | l <sub>PD</sub> | (CQ_Dis = 1) | V <sub>DRIVER</sub> = 24V,<br>CQ_WPD = 1, CQ_<br>WPU = 0 | 200 | 470 | 1000 | μΑ | | Weak Pullup Current | I <sub>PU</sub> | SPI/PIN = high,<br>driver disabled<br>(CQ_Dis = 1),<br>VDRIVER = V <sub>24</sub><br>- 5V | CQ_WPU = 1, CQ_<br>WPD = 0 | -400 | -300 | -200 | μА | | C/Q, DI RECEIVER | | | | | | | | | Input Voltage Range | V <sub>IN</sub> | For valid RX logic | | V <sub>24</sub> -<br>65 | | +65 | V | | | | C/Q driver | V <sub>24</sub> > 18V | 11 | 11.8 | 12.5 | V | | C/Q, DI Input Threshold High | V <sub>TH</sub> | disabled | V <sub>24</sub> < 18V | 59 | 65.5 | 72 | % of<br>V <sub>24</sub> | | | V <sub>TL</sub> | C/Q driver<br>disabled | V <sub>24</sub> > 18V | 9 | 9.8 | 10.5 | V | | C/Q, DI Input Threshold Low | | | V <sub>24</sub> < 18V | 45 | 54.5 | 63 | % of<br>V <sub>24</sub> | | | | C/Q driver | V <sub>24</sub> > 18V | | 2 | | V | | C/Q, DI Input Hysteresis | V <sub>HYS_CQ</sub> | disabled | V <sub>24</sub> < 18V | | 11 | | % of<br>V <sub>24</sub> | | C/Q Input Capacitance | C <sub>IN_CQ</sub> | Driver disabled, v | | | 90 | | pF | | DI Input Capacitance | C <sub>IN_DI</sub> | f = 100kHz | | | 10 | | pF | | C/Q Input Current | lu | C/Q driver<br>disabled<br>(CQ_Dis = 1), | $-5V \le V_{C/Q} \le (V_{24} + 5V)$ | -10 | | +30 | | | C/Q input Current | I <sub>IN_CQ</sub> | C/Q receiver<br>enabled, V <sub>24</sub> =<br>24V | (V <sub>24</sub> - 65V) ≤ V <sub>C/Q</sub><br>≤ +60V | -70 | | +70 | μΑ | | DI Leakage Current | I <sub>LEAK_DI</sub> | DI receiver disabled (DI_Dis = 1),<br>$V_{24} = 24V, (V_{24} - 65V) \le V_{DI} \le +60V$ | | -40 | | +150 | μА | | BU 10 1 | | DI receiver | -5V ≤ V <sub>DI</sub> ≤ (V <sub>24</sub><br>+5V) | -10 | | +35 | | | DI Input Current | l <sub>IN</sub> DI | enabled,<br>V <sub>24</sub> = 24V | (V <sub>24</sub> - 65V) ≤ V <sub>DI</sub> ≤<br>+60V | -40 | | +200 | μA | ### **DC Electrical Characteristics (continued)** $(V_{24} = 9V \text{ to } 36V, V_5 = 4.5V \text{ to } 5.5V, V_L = 2.5V \text{ to } 5.5V, V_{GND} = 0V; \text{ REG unconnected, all logic inputs at } V_L \text{ or GND}; T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |-----------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------|----------------------|------|----------------------|-------|--|--|--| | LOGIC INPUTS (CS/PP, TXEN, TX, LED1IN, CLK/TXEN/200MA, SPI/PIN, SDI/TX/NPN) | | | | | | | | | | | Logic Input Voltage Low | V <sub>IL</sub> | | | | 0.2 x V <sub>L</sub> | V | | | | | Logic Input Voltage High | V <sub>IH</sub> | | 0.8 x V <sub>L</sub> | | | V | | | | | Logic Input Leakage Current | I <sub>LEAK</sub> | Logic input = GND or VL | -1 | | +1 | μΑ | | | | | LOGIC OUTPUTS (RX, LI, WU | , IRQ/OC, SDO/R | X/THSH) | | | | | | | | | Logic Output Voltage Low | V <sub>OL</sub> | I <sub>OUT</sub> = -5mA | | | 0.4 | V | | | | | Logic Output Voltage High | V <sub>OH</sub> | I <sub>OUT</sub> = 5mA | V <sub>L</sub> - 0.4 | | | V | | | | | IRQ/OC Open-Drain Leakage<br>Current | I <sub>LK_OD</sub> | IRQ/OC high impedance, IRQ/OC = GND or VL | -1 | | +1 | μΑ | | | | | SDO Leakage Current | I <sub>LK_SDO</sub> | SPI/PIN = high, CS/PP = high, SDO/<br>RX/THSH = GND or VL | -1 | | +1 | μA | | | | | RX, LI Leakage Current | I <sub>LK_RX</sub> | SPI/PIN = high, DI_Dis = 1, RX_Dis = 1, RX/LI = GND or VL | -1 | | +1 | μA | | | | | LED DRIVERS (LED1, LED2) | | | | | | | | | | | LED Output Voltage Low | V <sub>LEDOL</sub> | I <sub>OUT</sub> = -5mA | | | 0.4 | V | | | | | LED Output Voltage High | $V_{LEDOH}$ | I <sub>OUT</sub> = 10mA | V <sub>5</sub> - 0.4 | | | V | | | | | THERMAL MANAGEMENT | | | | | | | | | | | Thermal Warning Threshold | T <sub>WRN</sub> | Die junction temperature rising,<br>TempW and TempWInt bits are set | | +140 | | °C | | | | | Thermal Warning Threshold<br>Hysteresis | T <sub>WRN_HYS</sub> | Die junction temperature falling,<br>TempW bit cleared | | 15 | | °C | | | | | Per-Driver Thermal<br>Shutdown Temperature | T <sub>SHUT_D</sub> | Driver temperature rising, temperature at which the driver is turned off | | +160 | | °C | | | | | Per-Driver Thermal<br>Shutdown Temperature<br>Hysteresis | T <sub>SHUT_DHYS</sub> | Driver temperature falling | | 15 | | °C | | | | | IC Thermal Shutdown | T <sub>SHUT_IC</sub> | Die temperature rising, ThShut and ThuShutInt bits are set | | +170 | | °C | | | | | IC Thermal-Shutdown<br>Hysteresis | T <sub>SHUT_ICHYS</sub> | Die temperature falling, ThShut bit is cleared | | 15 | | °C | | | | #### **AC Electrical Characteristics** ( $V_{24}$ = 18V to 30V, $V_5$ = 4.5V to 5.5V, $V_L$ = 2.5V to 5.5V, $V_{GND}$ = 0V, REG unconnected, all logic inputs at $V_L$ or GND, $T_A$ = -40°C to +125°C, unless otherwise noted. Typical values are at $V_{24}$ = 24V, $V_5$ = 5V, $V_L$ = 3.3V, and $T_A$ = +25°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|----------------------|----------------------------------|-----------------------|---------------|-------|------|-------| | C/Q DRIVER | | | | | | | | | Driver Low-to-High Propagation | 4 | Push-pull and PNP co | nfiguration, Figure1 | | 0.21 | 0.45 | | | Delay | t <sub>PDLH_PP</sub> | NPN configuration, Fig | gure 1 | | 0.16 | | μs | | Driver High-to-Low Propagation | | Push-pull and NPN co | nfiguration, Figure1 | | 0.47 | 0.7 | | | Delay | t <sub>PDHL_PP</sub> | PNP configuration, Fig | gure 1 | | 0.28 | | μs | | Driver Skew | t <sub>SKEW</sub> | Push-pull configuration | , Figure 1 | -0.4 | | +0.4 | μs | | Driver Rise Time | t <sub>RISE</sub> | Push-pull and PNP co | nfiguration, Figure 1 | | 0.17 | 0.4 | μs | | Driver Fall Time | t <sub>FALL</sub> | Push-pull and NPN co | nfiguration, Figure 1 | | 0.17 | 0.4 | μs | | Driver Enable Time High | t <sub>ENH</sub> | Push-pull and PNP co | nfiguration, Figure 2 | | 0.19 | 0.5 | μs | | Driver Enable Time Low | t <sub>ENL</sub> | Push-pull and NPN co | nfiguration, Figure 3 | | 0.44 | 0.7 | μs | | Driver Disable Time High | t <sub>DISH</sub> | Push-pull and PNP co | nfiguration, Figure 2 | | 1.8 | 3 | μs | | Driver Disable Time Low | t <sub>DISL</sub> | Push-pull and NPN co | nfiguration, Figure 3 | | 1.5 | 3 | μs | | C/Q, DI RECEIVER (Figure 4) | | | | | | | | | C/Q Receiver Low-to-High | | SPI/PIN = high or low, | CQFiI = 0 | 0.85 | 1.3 | 2.1 | | | Propagation Delay | tPRLH_CQ | SPI/PIN = high, CQFil = 1 | | 0.2 | 0.3 | 0.5 | μs | | C/Q Receiver High-to-Low | | SPI/PIN = high or low, CQFil = 0 | | 0.85 | 1.3 | 2.1 | | | Propagation Delay | tPRHL_CQ | SPI/PIN = high, CQFil | = 1 | 0.2 | 0.3 | 0.5 | μs | | DI Receiver Low-to-High<br>Propagation Delay | t <sub>PRLH_DI</sub> | | | 1.3 | 2.2 | 3.5 | | | DI Receiver High-to-Low<br>Propagation Delay | t <sub>PRHL_DI</sub> | | | 1.3 | 2.2 | 3.5 | μs | | DRIVER CURRENT LIMITING | | | | | | | | | | | | CL_BL[10] = 00 | | 0.128 | | | | | | SPI/ <del>PIN</del> = high | CL_BL[10] = 01 | 0.5<br>1<br>5 | | | | | Blanking Time | t <sub>CL_ARBL</sub> | SFI/FIN - High | CL_BL[10] = 10 | | | | ms | | | | | CL_BL[10] = 11 | | | 1 | | | | | SPI/PIN = low | | | 0.128 | | | | | | | TAr[10] = 00 | | 50 | | | | Autorotry Daried | <b>+</b> | SPI/ <del>PIN</del> = high, | TAr[10] = 01 | | 100 | | 1 | | Autoretry Period | t <sub>CL_ARP</sub> | ArEn = 1 (Note 3) | TAr[10] = 10 | | 200 | | ms | | | | | TAr[10] = 11 | | 500 | | | ### **AC Electrical Characteristics (continued)** $(V_{24} = 18V \text{ to } 30V, V_5 = 4.5V \text{ to } 5.5V, V_L = 2.5V \text{ to } 5.5V, V_{GND} = 0V, REG unconnected, all logic inputs at V<sub>L</sub> or GND, T<sub>A</sub> = -40°C to +125°C, unless otherwise noted. Typical values are at V<sub>24</sub> = 24V, V<sub>5</sub> = 5V, V<sub>L</sub> = 3.3V, and T<sub>A</sub> = +25°C, unless otherwise noted.) (Note 1)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | |-------------------------------------------------|--------------------|--------------------------------|------|-----|-----|-------|--|--| | WAKE-UP DETECTION (Figure 5) | | | | | | | | | | Wake-Up Input Minimum Pulse<br>Width | t <sub>WUMIN</sub> | C <sub>L</sub> = 3nF | 55 | 66 | 75 | μs | | | | Wake-Up Input Maximum Pulse Width | t <sub>WUMAX</sub> | | 85 | 95 | 110 | μs | | | | WU Output Low Time | t <sub>WUL</sub> | Valid wake-up condition on C/Q | 100 | 200 | 300 | μs | | | | SPI TIMING (CS/PP, CLK/TXEN/2 | 00MA, SDI/T | X/NPN, SDO/RX/THSH) (Figure 6) | | | | | | | | Maximum SPI Clock Frequency | | | 12.5 | | | MHz | | | | CLK/TXEN/200MA Clock Period | t <sub>CH+CL</sub> | | 80 | | | ns | | | | CLK/TXEN/200MA Pulse-Width<br>High | <sup>t</sup> CH | | 40 | | | ns | | | | CLK/TXEN/200MA Pulse-Width<br>Low | t <sub>CL</sub> | | 40 | | | ns | | | | CS/PP Fall to CLK/TXEN/200MA<br>Rise Time | t <sub>CSS</sub> | | 20 | | | ns | | | | CLK/TXEN/200MA Rise to CS/<br>PP Rise Hold Time | t <sub>CSH</sub> | | 40 | | | ns | | | | SDI/TX/NPN Hold Time | t <sub>DH</sub> | | 10 | | | ns | | | | SDI/TX/NPN Setup Time | t <sub>DS</sub> | | | | 25 | ns | | | | Output Data Propagation Delay | t <sub>DO</sub> | | | | 20 | ns | | | | SDO/RX/THSH Rise and Fall Times | t <sub>FT</sub> | | | | 20 | ns | | | | Minimum CS/PP Pulse | t <sub>CSW</sub> | | | | 10 | ns | | | Note 1: All devices are 100% production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design. Note 2: Not production tested. Guaranteed by design. Note 3: Autoretry functionality is not available in pin-mode. Figure 1. C/Q Driver Propagation Delays and Rise/Fall Times Figure 2. C/Q Driver Enable Low and Disable High Timing with External Pullup Resistor Figure 3. C/Q Driver Enable High and Disable Low Timing Figure 4. C/Q and DI Receiver Propagation Delays Figure 5. Wake-Up Detection Timing Figure 6. SPI Timing Diagram ### **Typical Operating Characteristics** $(V_{24} = 24V, V_L = V_{33}, REG \text{ is shorted to V5, C/Q in push-pull configuration, } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### **Typical Operating Characteristics (continued)** $(V_{24} = 24V, V_L = V_{33}, REG is shorted to V5, C/Q in push-pull configuration, T_A = +25°C, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{24} = 24V, V_L = V_{33}, REG is shorted to V5, C/Q in push-pull configuration, T_A = +25°C, unless otherwise noted.)$ ### **Typical Operating Characteristics (continued)** $(V_{24} = 24V, V_L = V_{33}, REG \text{ is shorted to V5, C/Q in push-pull configuration, } T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### **Pin Configuration** ### **Pin Description** | PII | V | | | | FUNCTION | | |------|-----|-------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TQFN | WLP | NAME | PIN<br>DESCRIPTION | PARALLEL<br>MODE<br>(SPI/PIN = High) | MULTIPLEXED MODE<br>(SPI/PIN = High) | PIN MODE<br>(SPI/PIN = Low) | | | | | | UARTSEL = Low | UARTSEL = High | | | 1 | E1 | CS/PP | CS/PP Logic<br>Input | SPI active-low chip-select input. Drive CS/PP low to start the SPI read/write cycle. Drive CS/PP high to end the SPI cycle. UART interface is enabled on RX, TX, and TXEN. | SPI chip-select and UART signal select input. When $\overline{\text{CS}}/\text{PP}$ is high, the SPI interface is disabled and UART interface mode is enabled on the SDO/RX/THSH, SDI/TX/NPN, and CLK/TXEN/200MA logic pins. | Push-pull select input. Drive $\overline{\text{CS}}/\text{PP}$ high to enable push-pull mode for the C/Q and DO drivers. Drive $\overline{\text{CS}}/\text{PP}$ low to select PNP or NPN operation for the drivers. | | 2 | D1 | RX | C/Q Receiver<br>Logic Output | RX is the inverse logic of C/Q. RX can be disabled with the SPI interface. RX is high impedance when Rx_Dis = 1. | | RX is the inverse logic of C/Q. RX is always active. | ### **Pin Description (continued)** | PII | N | | | | FUNCTION | | |------|-----|------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TQFN | WLP | NAME | PIN<br>DESCRIPTION | PARALLEL<br>MODE<br>(SPI/PIN = High) | MULTIPLEXED MODE<br>(SPI/PIN = High) | PIN MODE<br>(SPI/PIN = Low) | | | | | | UARTSEL = Low | UARTSEL = High | | | 3 | C2 | TXEN | C/Q Driver<br>Enable Logic<br>Input | Drive TXEN high<br>to enable the C/Q<br>driver. See Table<br>1. | With $\overline{\text{CS}}/\text{PP}$ low and ENMPX = 0, drive TXEN high to enable C/Q. | Drive TXEN high to enable the C/Q driver. Drive TXEN low to disable the C/Q driver and enable the C/Q receiver. | | 4 | C1 | TX | C/Q Driver<br>Communication<br>Input | The logic on the C/Q output is the inverse logic level of the signal on the TX input. See Table 1. | With CS/PP low and ENMPX = 0, the logic on the C/Q output is the inverse logic level of the signal on the SDI/TX/NPN input. Signals on TX are ignored. See the Mode Selection table. | The logic on the C/Q output is the inverse logic level of the signal on the TX input when TXEN is high. | | 5 | B1 | V5 | 5V Power-<br>Supply Input/<br>Output | 5V must be present on V5 for normal operation. Bypass V5 to GND with a 1μF capacitor. V5 can be supplied by the internal 5V linear regulator or by an external regulator. To use the internal regulator, connect V5 to REG, or to the emitter of an external NPN transistor. To bypass the internal regulator, connect an external 5V supply directly to V5. | | | | 6 | B2 | REG | 5V Regulator<br>Control Output | the base of an exter | inear regulator, connect RE<br>nal NPN pass transistor. Le<br>ternal 5V supply to bypass | ave REG unconnected and | | 7 | В3 | LED1 | LED Driver<br>Output 1 | the LED to limit the LED current. LED1 can be controlled by driving the LED1IN high or low, or through the SPI interface. Set the LED1b bit high to turn on the LED, clear the LED1b bit to turn off the LED. Alternatively, drive the LED1N input high to turn on the LED drive. | | LED1 is a 5V logic output. Connect a current-limiting resistor in series between LED1 and the LED to limit the LED current. Drive the LED1IN input high to turn on the LED, drive LED1IN low to turn off the LED. | | _ | C3 | LED2 | LED Driver<br>Output 2 | I the LED to limit the LED current. Set the | | LED2 cannot be controlled in pin-mode. LED2 is off. | ### **Pin Description (continued)** | PII | V | | - | | FUNCTION | | | | |-------|-----------|---------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TQFN | WLP | NAME | PIN<br>DESCRIPTION | PARALLEL<br>MODE<br>(SPI/PIN = High) | MULTIPLEXED MODE<br>(SPI/PIN = High) | PIN MODE<br>(SPI/PIN = Low) | | | | | | | | UARTSEL = Low | UARTSEL = High | | | | | 8, 11 | A1,<br>A4 | C/Q | C/Q Transceiver<br>Output/<br>Input | through the SPI int<br>enable the C/Q driv<br>output is the invers | logic input/output pins or erface. Drive TXEN high to ver. The logic on the C/Q e logic-level of the signal is the logic inverse of C/Q. | Drive TXEN high to enable the C/Q driver. The logic on the C/Q output is the inverse logic-level of the signal in the TX input. RX is the logic inverse of C/Q. Configure the C/Q driver with the pin-mode inputs. Connect the two C/Q pins together. | | | | 9 | A2 | V24 | Power-Supply<br>Input | Bypass V24 to GN possible. | D with a 0.1μF ceramic capa | citor as close to the device as | | | | 10 | A3 | GND | Ground | | | | | | | 12 | A5 | DI | DI Receiver<br>Input | output or through the | n be monitored on the LI ne SPI interface. The LI e logic-level of the signal on act a $1$ k $\Omega$ resistor in series | The LI output is the inverse logic-level of the signal on the DI input. The DI receiver cannot be disabled in pin-mode. Connect a $1k\Omega$ resistor in series with the DI pin. | | | | 13 | B4 | V33 | 3.3V Linear<br>Regulator Output | close to the IC as p | D with a 1µF capacitor as ossible. The V33 regulator ough the SPI interface. | Bypass V33 to GND with a 1µF capacitor as close to the IC as possible. V33 cannot be disabled in pinmode. | | | | 14 | B5 | VL | Logic-Level<br>Supply Input | | ogic levels on all of the logic<br>/ to 5.5V on VL. Bypass VL to<br>capacitor. | inputs and outputs. Apply a<br>ο GND with a 0.1μF ceramic | | | | 15 | C5 | LI | DI Receiver<br>Logic Output | the signal on the D | e inverse logic-level of<br>I input. Disable the LI<br>SPI interface. LI is high<br>ne DI_Dis bit is set. | The LI output is the inverse logic-level of the signal on the DI input. LI cannot be disabled in pin-mode. | | | | 16 | C4 | UARTSEL | UART Interface<br>Select Logic<br>Input | Drive UARTSEL low to use RX, TX, and TXEN for UART signaling. When $\overline{\text{CS}}/\text{PP}$ is high, use SDO/RX/THSH, SDI/TX/NPN, and CLK/TXEN/200MA for UART signaling. | | UARTSEL is inactive when SPI/PIN is low. | | | | 17 | D5 | I.C. | Internally<br>Connected | Internally connected. Connect to GND or VL. | | | | | ### **Pin Description (continued)** | PII | N | | | | FUNCTION | | |------|-----|------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TQFN | WLP | NAME | PIN<br>DESCRIPTION | PARALLEL<br>MODE<br>(SPI/PIN = High) | MULTIPLEXED MODE<br>(SPI/PIN = High) | PIN MODE<br>(SPI/PIN = Low) | | | | | | UARTSEL = Low | UARTSEL = High | | | 18 | D4 | WU | Wake-Up<br>Request Push-<br>Pull Output | WU asserts low for detected on the C | or 200µs when an IO-Link 80µ<br>/Q line. | is wake-up condition is | | 19 | E5 | LED1IN | LED1 Driver<br>Logic Input | the LED1 driver. T | n or low to enable/disable<br>The LED1 driver can also<br>ugh the SPI interface. See | Drive LED1IN high to turn on the LED connected to LED1. Drive LED1IN low to turn the LED driver off. | | 20 | E4 | ĪRQ/OC | Open-Drain<br>Interrupt/<br>Over-current<br>Output | | when any bit in the ster is set. IRQ/OC ne INTERRUPT register is | IRQ/OC asserts low when<br>the load current on the C/Q<br>or DO output exceeds the<br>set current limit. | | 21 | D3 | SDO/<br>RX/<br>THSH | SPI Serial Data Output/ RX Logic Output/ Thermal Shutdown Indicator | SPI serial data output | When CS/PP is high, the SPI interface is disabled and UART interface mode is enabled. SDO/RX/THSH is the logic inverse of C/Q. | SDO/RX/THSH asserts low when the IC enters thermal shutdown. SDO/RX/THSH deasserts when the device returns to normal operation. | | 22 | E3 | CLK/<br>TXEN/<br>200MA | SPI Clock Input/<br>UART TXEN<br>Input/<br>Current Limit<br>Setting Input | SPI clock input | When CS/PP is high, the SPI interface is disabled and UART interface mode is enabled. Drive CLK/TXEN/200MA high to enable the C/Q driver. | Drive CLK/TXEN/200MA high to enable a 200mA current limit on the C/Q and DO driver outputs. Drive CLK/TXEN/200MA low to set the current limit for the driver outputs to 100mA. | | 23 | D2 | SPI/PIN | SPI or Pin-Mode<br>Select Input | Drive SPI/PIN high | h for SPI or UART interface o<br>ation. | peration. Drive SPI/PIN low | | 24 | E2 | SDI/TX/<br>NPN | SPI Serial Data<br>Input/<br>TX Logic Input/<br>NPN Driver<br>Mode Select<br>Input | SPI serial data input When CS/PP is high, the SPI interface is disabled and UART interface mode is enabled. Drive SDI/TX/NPN to switch C/Q. C/Q is the logic inverse of the SDI/TX/NPN input. | | Drive SDI/TX/NPN high to set the C/Q and DO driver outputs in NPN mode. Drive SDI/TX/NPN low to set the driver outputs in PNP mode. SDI/TX/NPN is ignored when the CS/PP input is high. | | EP | _ | EP | Exposed pad. Cor | nnect to ground. Not | intended as the main ground | connection. | Table 1. C/Q Control | CDI/DIN | TVEN | TV | CO Dia | 60.0 | | C/Q OUTPUT | | | | | |---------|------|----|--------|------|----------|------------|---------|---|---|---| | SPI/PIN | TXEN | TX | CQ_Dis | CQ_Q | NPN MODE | PNP MODE | PP MODE | | | | | | L | Х | _ | _ | Z | Z | Z | | | | | L | Н | L | _ | _ | Z | Н | Н | | | | | | П | П | П | П | Н | _ | _ | L | Z | L | | | ı | Х | 0 | 0 | Z | Z | Z | | | | | | L | Х | 0 | 1 | Z | Н | Н | | | | | H | | L | 0 | X | Z | Н | Н | | | | | П | н | Н | 0 | 0 | L | Z | L | | | | | | | Н | 0 | 1 | Z | Н | Н | | | | | | Х | Х | 1 | X | Z | Z | Z | | | | X = Don't care, Z = High impedance **Table 2. LED1 Configuration** | LED1IN | LED1b BIT | LED1 DRIVER STATUS | | | | | |--------|-----------|--------------------|--|--|--|--| | | 0 | OFF | | | | | | L | 1 | ON | | | | | | н | 0 | ON | | | | | | П | 1 | ON | | | | | **Table 3. Driver NPN, PNP, PP Selection in Pin Mode** | SPI/PIN | CS/PP | SDI/TX/NPN | C/Q DRIVER MODE | | | |---------|-------|------------|----------------------------------------|--|--| | L | L | L | PNP | | | | L | L | Н | NPN | | | | L | Н | L | PUSH-PULL | | | | L | Н | Н | PUSH-PULL | | | | Н | Х | Х | C/Q mode is set with the SPI interface | | | # Low-Power, Ultra-Small IO-Link Device Transceiver #### **Detailed Description** The MAX14828 is an industrial sensor output driver/IO-Link device transceiver. The IC integrates the high voltage functions commonly found in sensors, including a single 24V line driver and two on-board linear regulators (LDOs). The MAX14828 can be configured and monitored either through the SPI interface or by setting logic interface pins. The MAX14828 features multiple programmable functions that allow the user to optimize operation and power dissipation for various loads and application scenarios. The integrated 3.3V and 5V LDOs provide the power needed for low noise analog and logic supply rails. ### SPI, UART, or Pin-Mode Interface #### Pin Mode The MAX14828 provides a selectable SPI or pin interface to configure and monitor device operation. Drive the SPI/PIN input high to use the SPI. Drive SPI/PIN low to use the pin interface (pin-mode control). When operating in pin mode, the following functionality is set and cannot be changed: - RX and DI are enabled (cannot be disabled) - · RX deglitch filter is enabled - · Weak pull-ups/pull-downs on C/Q are disabled - · Autoretry functionality is disabled - The blanking time on C/Q is 128µs #### **SPI Operation (Parallel Operating Mode)** When the MAX14828 is operated in SPI mode, an external UART can be connected to separate UART interface pins (TX, RX, TXEN). This is called the parallel SPI/UART operating mode. This is the common approach used when the microcontroller offers a UART and a separate SPI port in the <a href="Typical Operating Circuit">Typical Operating Circuit</a>. Drive UARTSEL low for operation in parallel mode. #### **SPI Operation (Multiplexed Mode)** In cases where only one microcontroller serial port is available with both SPI and UART functions, the MAX14828 can be operated in multiplexed SPI/UART mode. This is feasible in IO-Link operation due to the defined idle times in the IO-Link cycle time. In multiplexed mode, the UART and SPI pins are shared. Two operating modes are available in multiplexed mode, as selected by the ENMPX bit. When ENMPX = 0, UART and SPI operation are selected by setting the $\overline{CS}/PP$ input. In this mode the SPI interface is active when $\overline{CS}/PP$ is low and UART operation when $\overline{CS}/PP$ is high. When ENMPX = 1, UART and SPI operations are selected by setting the UARTSEL input. To avoid glitches on C/Q, CLK/TXEN/200MA and SDI/TX/NPN are sampled on the falling edge of UARTSEL in this mode. See $\underline{\text{Mode}}$ Selection Table for more information. When entering multiplexed mode, set TXEN low and TX high to disable the driver. IRQ/OC is active in both multiplexed modes during UART communication. #### 24V Interface The MAX14828 features an IO-Link transceiver interface tolerant of voltages from ( $V_{24}$ -70V) to +65V. This is the 24V interface and includes the C/Q input/output (C/Q), the logic-level digital input (DI), and the V24 supply. The MAX14828 features a selectable push-pull, high-side (PNP), or low-side (NPN) switching driver at C/Q. #### **Configurable Drivers (Pin Mode)** In pin mode, use SDI/TX/NPN and $\overline{\text{CS}}/\text{PP}$ inputs to configure the C/Q driver in push-pull, PNP, or NPN modes (Table 3). In this mode, toggle TXEN and TX to switch the C/Q output. #### **Configurable Drivers (SPI Mode)** Set the bits in the CQConfig register to configure the C/Q driver, enable/disable the weak pull-up and pull-down currents on C/Q. The C/Q driver can be disabled by setting the CQ\_Dis bit. The driver output is high impedance and power dissipation is reduced when this bit is set. See the *Register Functionality* section for more information on configuring the C/Q driver. For IO-Link operation, TX, TXEN, and RX are the UART interface to control C/Q communication. Set CQ\_Dis = CQ\_Q = 0 and drive TX and TXEN inputs for C/Q driver control. Register bits can also be used to control the C/Q driver for lower rate switching. For bit control, drive TXEN and TX high and use the CQ\_Q bit to control the C/Q driver state. The CQ\_Dis bit is used to enable/disable the driver in this mode. #### C/Q Driver Enable/Disable In pin-mode, the C/Q driver is enabled/disabled with the TXEN input. Drive TXEN high to enable the C/Q driver. C/Q is the logic inverse of the TX input. In SPI mode, the C/Q driver can also be enabled/disabled, configured, and controlled in the CQConfig register. IO-Link is a registered trademark of Profibus User Organization (PNO). SPI is a trademark of Motorola, Inc. #### **C/Q Current Limit** The C/Q driver is optimized for driving large capacitive loads and dynamic impedances like incandescent lamps. In pin-mode, the driver current limit is selectable by setting the CLK/TXEN/200MA input high or low. Set CLK/TXEN/200MA low for 100mA maximum load current. Set CLK/TXEN/200MA high for a 200mA maximum load current. In SPI operation, the maximum driver current limit is selectable as 50mA, 100mA, 200mA, or 250mA by setting the CL1 and CL0 bits in the CURRLIM register. #### C/Q Driver Fault Detection The MAX14828 senses a fault condition on the C/Q driver when it detects a short-circuit for longer than the blanking time. A short condition exists when the C/Q driver's load current exceeds the current limit. In SPI mode, both the current limit and blanking time may be configured. In pin-mode, the $\overline{\text{IRQ}/\text{OC}}$ output asserts low when a short circuit fault occurs on C/Q. In SPI mode, the C/QFault and C/QFaultInt bits are set and $\overline{\text{IRQ}/\text{OC}}$ asserts. When a short-circuit event occurs on C/Q, the driver can either be set to continue supplying the selected current until the device enters thermal shutdown or to enter autoretry mode when an overcurrent event occurs. In autoretry mode the driver is automattically disabled after the current blanking time and is then re-enabled. #### C/Q Receiver Output (RX) RX is the output of the C/Q receiver. RX is the inverse logic of the C/Q input. In pin-control mode, the C/Q receiver is always on. In SPI mode, the receiver can be disabled by setting the Rx\_Dis bit in the CQConfig register. RX is high impedance when Rx\_Dis is set. Note that the CQLvI bit in the Status register is invalid when the Rx\_Dis bit is set. When operating in multiplexed mode, SDO/RX/THSH is the output of the C/Q receiver. In this mode, SDO/RX/THSH is high impedance when $\overline{\text{CS}}/\text{PP}$ is high and Rx\_Dis bit is set. #### C/Q Receiver Threshold The IO-Link standard defines device operation with a sensor supply between 18V and 30V. Industrial sensors, however, commonly operate with supply voltages as low as 9V. The MAX14828 C/Q receiver supports operation with lower supply voltages by scaling the receiver thresholds when V24 is less than 18V ( $V_{24} < 18V$ ). #### **Reverse-Polarity Protection** The MAX14828 is protected against reverse-polarity connections on V24, C/Q, DI, and GND. Any combination of these pins can be connected to DC voltages up to 65V (max), resulting in a current flow of less than 1mA. Ensure that the maximum voltage between any of these pins does not exceed 65V. #### **Driver Short-Circuit Detection** The MAX14828 monitors the C/Q driver output for overcurrent and driver overheating conditions. In pin-mode, the driver short-circuit current limit is set with the CLK/TXEN/200mA input. IRQ/OC asserts when an overcurrent or overheating condition occurs on the C/Q driver. IRQ/OC deasserts when the overcurrent or overheating condition is removed. In SPI mode, the current limit for the driver is set using the CL1 and CL0 bits in the CURRLIM register. When an overcurrent or overheating condition occurs on C/Q, the CQFault and CQFaultInt bits are set and $\overline{\text{IRQ}/\text{OC}}$ asserts. The CQFault bit is cleared as soon as the overcurrent or overheating condition on the C/Q driver is removed. $\overline{\text{IRQ}/\text{OC}}$ deasserts and the CQFaultInt bit is cleared only when the INTERRUPT register is read. #### 5V and 3.3V Linear Regulators The MAX14828 includes two internal regulators to generate 5V (V5) and 3.3V (V33). The V5 regulator is capable of driving external loads up to 30mA, including device and 3.3V LDO current consumption. To drive larger loads, use an external pass transistor to generate the required 5V. When using an external transistor, connect REG to the base of the transistor to regulate the voltage and connect V5 to the emitter (Figure 10). When the internal 5V linear regulator is not used, V5 is the supply input for the internal analog and digital functions and must be supplied externally. Ensure that V5 is present for normal operation. The 3.3V regulator is capable of driving external loads up to 30mA. In SPI mode, the 3.3V LDO can be enabled/ disabled by setting the V33Dis bit in the Mode register. V5 and V33 are not protected against short circuits. #### Power-Up The C/Q driver output is high impedance when V24, V5, VL, and/or V33 voltages are below their respective undervoltage thresholds during power-up. The drivers are automatically disabled if V24, V5, or VL falls below its threshold. #### Low Voltage and Undervoltage Detection In SPI mode, the device monitors the V24 supply for low voltage and undervoltage conditions. Low voltage warnings must be enabled in the MODE register. When V<sub>24</sub> falls below the 16V (typ) low-voltage warning threshold, the V<sub>24W</sub> bit in the STATUS register is set. If V<sub>24WEn</sub> is set to 1, the V<sub>24WInt</sub> interrupt bit is also set and $\overline{\text{IRQ/OC}}$ asserts. When V24 falls below the 7.4V (typ) undervotlage lockout (UVLO) threshold, the UV24 bit in the STATUS register is set. Similarly, the UV24Int bit in the INTERRUPT register is set and $\overline{IRQ/OC}$ asserts. UVLO monitoring and interrupts cannot be disabled. #### **Wake-Up Detection** The MAX14828 detects an IO-Link wake-up condition on the C/Q line in push-pull, high-side (PNP), or low-side (NPN) operation modes. A wake-up condition is detected when the C/Q output is shorted for $80\mu s$ (typ). $\overline{WU}$ pulses low for $200\mu s$ (typ) when the device detects a wake-up pulse on C/Q (Figure 5). In SPI mode, the WuInt bit in the INTERRUPT register is set and $\overline{IRQ}/\overline{OC}$ asserts when an IO-Link wake-up event is detected. Wake-up detection can be disabled in SPI mode by setting the WU\_Dis bit in the MODE register to 1. Wake-up detection cannot be disabled in pin-mode. The device includes a wake-up detection algorithm to avoid false wake-up detection on C/Q. The false wake-up blanking time is defined by the current limit blanking time. In pin-mode, this is 128µs. In SPI-mode, this is set by the CL BL0 and CL BL1 bits in the CURRLIM reigster. #### Thermal Protection and Considerations The internal LDOs and the driver can generate more power than the package for the device can safely dissipate. Ensure that the driver and LDO loading is less than the package can dissipate. Total power dissipation for the device is calculated using the following equation: where $P_{C/Q}$ is the power generated in the C/Q driver, $P_{V5}$ and $P_{V33}$ are the power generated by the LDOs, $P_{24}$ is the quiescent power generated by the device, and $P_{PU}$ and $P_{PD}$ are the power generated in the C/Q weak pullup/pulldown current source/sink, respectively. Ensure that the total power dissipation is less than the limits listed in the *Absolute Maximum Ratings* section. Use the following to calculate the power dissipation (in mW) due to the C/Q driver: $$P_{C/O} = [I_{C/O}(max)]^2 \times R_O$$ where RO driver on-resistance. Calculate the power dissipation in the 5V LDO, $V_5$ , using the following equation: $$P_5 = (V_{24} - V_5) \times I_5$$ where $I_5$ includes the $I_{33}$ current sourced from V33. Calculate the power dissipated in the 3.3V LDO, V33, using the following equation: $$P_{33} = 1.7V \times I_{LOAD33}$$ Calculate the quiescent power dissipation in the device using the following equation: $$P_{24} = I_{24}(max) \times V_{24}(max)$$ If the weak current sinks/sources are enabled, calculate their associated power dissipation as: $$\begin{split} & P_{PD} = I_{PD}(max) \times V_{C/Q} \ (max) \\ & P_{PU} = I_{PU}(max) \times [V_{24} - V_{C/Q}](max) \end{split}$$ #### **Overtemperature Warning** In SPI mode, the device generates interrupts when the junction temperature of the C/Q driver exceeds +140°C (typ) warning threshold. The TempW bit in the STATUS register is set and the TempWInt in the INTERRUPT register is set and $\overline{IRQ/OC}$ asserts under these conditions. The TempW bit is cleared when the die temperature falls to +125°C. The INTERRUPT register must be read to clear the TempWInt bit and deassert $\overline{IRQ/OC}$ . The device continues to operate normally unless the die temperature reaches the +165°C thermal shutdown threshold, when the device enters thermal shutdown. The device does not generate overtemperature warnings when operating in pin-mode. #### **Thermal Shutdown** The C/Q driver and the V5 and V33 regulators are automatically switched off when the junction temperature exceeds the +165°C (typ) thermal shutdown threshold. SPI communication and and the internal regulators are not disabled during thermal shutdown. In SPI mode, the ThShut bit in the STATUS register and the ThShutInt in the INTERRUPT register are set. Regulators are automatically switched on when the internal die temperature falls below the thermal shutdown threshold plus hysteresis. If the internal V5 regulator is used, the internal registers return to their default state when the V5 regulator is switched back on. ### **Mode Selection Table** | OPERATING<br>MODE | SPI/<br>PIN | UARTSEL | ENMPX<br>BIT | CS/PP | PIN NAME | PIN<br>FUNC-<br>TION | FUNCTION | |------------------------|-------------|---------|--------------|-------------------|----------------|----------------------|----------------------------------------------------------| | | | | | | SDI/TX/NPN | NPN | Parallel configuration/monitoring | | | | | | | SDO/RX/THSH | THSH | Parallel configuration/monitoring | | | | | | | CLK/TXEN/200MA | 200MA | Parallel configuration/monitoring | | | | | | | CS/PP | PP | Parallel configuration/monitoring | | PIN | L | X | × | LOW | ĪRQ/OC | <u>oc</u> | Parallel configuration/monitoring | | | _ | | ^ | HIGH | RX | C/Q RX | Parallel configuration/monitoring/<br>UART communication | | | | | | | TX | C/Q TX | Parallel configuration/monitoring/<br>UART communication | | | | | | | TXEN | C/Q TXEN | Parallel configuration/monitoring/<br>UART communication | | | | | 0 | | SDI/TX/NPN | SDI | SPI configuration/monitoring | | | | L | | | SDO/RX/THSH | SDO | SPI configuration/monitoring | | | | | | LOW<br>OR<br>HIGH | CLK/TXEN/200MA | CLK | SPI configuration/monitoring | | PARALLEL UART<br>+ SPI | Н | | | | CS/PP | CS | SPI configuration/monitoring | | | '' | | | | ĪRQ/OC | ĪRQ | SPI configuration/monitoring | | | | | | | RX | C/Q RX | UART communication | | | | | | | TX | C/Q TX | UART communication | | | | | | | TXEN | C/Q TXEN | UART communication | | | | | | | SDI/TX/NPN | SDI | SPI configuration/monitoring | | | | | | | SDO/RX/THSH | SDO | SPI configuration/monitoring | | | | | | | CLK/TXEN/200MA | CLK | SPI configuration/monitoring | | | | | | L | CS/PP | LOW | SPI configuration/monitoring | | | | | | - | ĪRQ/OC | ĪRQ | SPI configuration/monitoring | | | | | | | RX | C/Q RX | UART communication | | | | | | | TX | C/Q TX | UART communication | | MULTIPLEXED | Н | H | 0 | | TXEN | C/Q TXEN | UART communication | | UART/SPI | ' ' | ' | | | SDI/TX/NPN | C/Q TX | UART communication | | | | | | | SDO/RX/THSH | C/Q RX | UART communication | | | | | | | CLK/TXEN/200MA | C/Q TXEN | UART communication | | | | | | Н | CS/PP | HIGH | | | | | | | | ĪRQ/OC | ĪRQ | SPI configuration/monitoring | | | | | | | RX | C/Q RX | Active | | | | | | | TX | C/Q TX | Ignored | | | | | | | TXEN | C/Q TXEN | Ignored | ### **Mode Selection Table (continued)** | OPERATING<br>MODE | SPI/<br>PIN | UARTSEL | ENMPX<br>Bit | CS/PP | PIN NAME | PIN<br>FUNCTION | FUNCTION | | |-------------------|-------------|---------|--------------|-------|----------------|-----------------|------------------------------|--| | | | | | | SDI/TX/NPN | SDI | SPI configuration/monitoring | | | | | | | | SDO/RX/THSH | SDO | SPI configuration/monitoring | | | | | | | | CLK/TXEN/200MA | CLK | SPI configuration/monitoring | | | | | | | | CS/PP | CS | SPI configuration/monitoring | | | | | 0 | | | ĪRQ/OC | ĪRQ | SPI configuration/monitoring | | | | | | | | RX | | Active | | | | | | | | TX | | Ignored | | | MULTIPLEXED | н | | 1 | LOW | TXEN | | Ignored | | | UART/SPI | | | ] ' | HIGH | SDI/TX/NPN | C/Q TX | UART communication | | | | | | | | SDO/RX/THSH | C/Q RX | UART communication | | | | | | | | CLK/TXEN/200MA | C/Q TXEN | UART communication | | | | | 1 | | | CS/PP | | Not used | | | | | | | | ĪRQ/OC | ĪRQ | SPI monitoring | | | | | | | | RX | | Active | | | | | | TX Ig | | Ignored | | | | | | | | | | TXEN | | Ignored | | ### **Register Functionality** The MAX14828 has seven 8-bit-wide registers for configuration and monitoring (Table 4). #### **Table 4. Register Summary** | REGISTER | ADD | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-----------|-----|-----|-----------|--------|---------|------------|---------|---------|-------|----------| | INTERRUPT | 00h | R | ThShutInt | WuInt | _ | CQFaultInt | V24WInt | UV24Int | - | TempWInt | | STATUS | 01h | R | ThShut | DiLvl | _ | CQFault | V24W | UV24 | CQLvI | TempW | | MODE | 02h | R/W | RST | WU_Dis | V33_Dis | ENMPX | V24WEn | CQFil | LED2b | LED1b | | CURRLIM | 03h | R/W | CL1 | CL0 | CLDis | CL_BL1 | CL_BL0 | TAr1 | TAr0 | ArEn | | CQConfig | 04h | R/W | Rx_Dis | CQ_WPD | CQ_WPU | _ | CQ_NPN | CQ_PP | CQ_Q | CQ_Dis | | DIOConfig | 05h | R/W | DI_Dis | _ | _ | _ | _ | _ | _ | _ | | CQInvert | 06h | R/W | CQInv | _ | _ | _ | _ | _ | _ | _ | ### **INTERRUPT Register [A2, A1, A0] = [000]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-----------|-------|-------|------------|---------|---------|-------|----------| | Bit Name | ThShutInt | WuInt | _ | CQFaultInt | V24WInt | UV24Int | _ | TempWInt | | Read/Write | R | R | R | R | R | R | R | R | | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Upon Read | Υ | Υ | Υ | Υ | Υ | Υ | Υ | Υ | The INTERRUPT register reflects current state of various fault conditions. The $\overline{\text{IRQ/OC}}$ output asserts when any of the bits in the INTERRUPT register is set. INTERRUPT register bits are latched and are not cleared when the initiating condition is removed. Reading the INTERRUPT register clears all the bits and deasserts $\overline{\text{IRQ/OC}}$ . $\overline{\text{IRQ/OC}}$ reasserts only when another fault condition occurs. | BIT | NAME | DESCRIPTION | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ThShutInt | Thermal Shutdown Interrupt 1: This bit is set when the MAX14828 has entered thermal shutdown mode. Once set, this bit is not cleared until the register is read. The current status of the thermal shutdown condition can be read in the STATUS register. 0: The MAX14828 is not in thermal shutdown. | | 6 | WuInt | Wake-Up Event Interrupt 1: This bit is set when an IO-Link wake-up condition is detected on the C/Q line. 0: No wake-up condition is detected. The wake-up interrupt can be disabled by setting the WuDis bit to 1. | ### INTERRUPT Register [A2, A1, A0] = [000] (continued) | ВІТ | NAME | DESCRIPTION | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | _ | This bit is not used. | | 4 | CQ_FaultInt | C/Q Driver Fault Interrupt 1: This bit is set when a fault occurs on the C/Q driver (over current or over heating). Once set, this bit is not cleared until the register is read. The current status of the thermal shutdown condition can be read in the STATUS register. O: No fault on the C/Q driver. | | 3 | V24WInt | <ul> <li>V24 Low Voltage Warning Interrupt</li> <li>1: This bit is set when V<sub>24</sub> falls below the IO-Link low-voltage warning threshold fault (V<sub>24</sub> &lt; V<sub>24W</sub>). Once set, this bit is not cleared until the register is read. The current status of the thermal shutdown condition can be read in the STATUS register.</li> <li>0: V<sub>24</sub> is greater than the low-voltage warning threshold.</li> </ul> | | 2 | UV24Int | <ul> <li>V24 Supply Undervoltage Interrupt</li> <li>1: This bit is set when V<sub>24</sub> falls below the UVLO threshold (V<sub>24</sub> &lt; V<sub>24UVLO</sub>). Once set, this bit is not cleared until the register is read. The current status of the thermal shutdown condition can be read in the STATUS register.</li> <li>0: V<sub>24</sub> is greater than the UVLO threshold.</li> </ul> | | 1 | _ | This bit is not used. | | 0 | TempWInt | Overtemperature Warning Interrupt 1: This bit is set when the die temperature exceeds the warning threshold (T <sub>J</sub> > T <sub>WRN</sub> ). Once set, this bit is not cleared until the register is read. The current status of the thermal shutdown condition can be read in the STATUS register. O: The die temperature has not exceeded the overtemperature warning threshold. | ### **STATUS Register [A2, A1, A0] = [000]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|--------|-------|-------|---------|-------|-------|-------|-------| | Bit Name | ThShut | DiLvl | _ | CQFault | V24W | UV24 | CQLvI | TempW | | Read/Write | R | R | R | R | R | R | R | R | | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Upon Read | N | N | N | N | N | N | N | N | The STATUS register reflects current state of various IC functions. | BIT | NAME | DESCRIPTION | | | | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | ThShut | Thermal Shutdown Status 1: This bit is set when the MAX14828 has entered thermal shutdown mode. 0: This bit is cleared automatically when the device exits thermal shutdown. | | | | | 6 | DiLvl | DI Logic Level 1: This bit is set when the DI voltage is a logic-low (V <sub>DI</sub> < V <sub>TL</sub> ) 0: This bit is clear when the DI voltage is a logic-high (V <sub>DI</sub> > V <sub>TH</sub> ). | | | | | 5 | _ | This bit is not used. | | | | | 4 | CQ_Fault | C/Q Driver Fault Status 1: This bit is set when a fault occurs on the C/Q driver (overcurrent or overheating). 0: This bit is cleared automatically when the fault on C/Q is removed. | | | | | 3 | V24W | V24 Low Voltage Warning Status 1: This bit is set when V24 falls below the IO-Link low-voltage warning threshold (V <sub>24</sub> < V <sub>24W</sub> ). 0: This bit is cleared automatically when V24 rises above the low-voltage warning threshold. | | | | | 2 | UV24 | V24 Supply Status 1: This bit is set when V24 falls below the UVLO threshold (V <sub>24</sub> < V <sub>24UVLO</sub> ). 0: This bit is cleared automatically when V24 rises above the UVLO threshold. | | | | | 1 | CQLvI | C/Q Logic Level 1: This bit is set when the C/Q voltage is a logic-low $(V_{C/Q} < V_{TL})$ (CQInv = 0 or 1) 0: This bit is clear when the C/Q voltage is a logic-high $(V_{C/Q} > V_{TH})$ (CQInv = 0 or 1). | | | | | 0 | TempW | Overtemperature Warning 1: This bit is set when the die temperature exceeds the warning threshold (T <sub>J</sub> > T <sub>WF</sub> 0: This bit is cleared automatically when the when the die temperature falls below the warning threshold and hysteresis (T <sub>J</sub> < T <sub>WRN</sub> - T <sub>WRN_HYST</sub> ). | | | | ### **MODE Register [A2, A1, A0] = [010]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-------|--------|---------|-------|--------|-------|-------|-------| | Bit Name | RST | WU_Dis | V33_Dis | ENMPX | V24WEn | CQFil | LED2b | LED1b | | Read/Write | R/W | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset upon Read | N | N | N | N | N | N | N | N | Use the mode register to configure the MAX14828 and manage the 3.3V LDO. | | | T | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIT | NAME | DESCRIPTION | | 7 | RST | Register Reset 1: Reset all registers to their default power-up state. The Status register is cleared and RQ deasserts (if asserted) when RST = 1. Interrupts are not generated while RST = 1. 0: Normal operation. | | 6 | WU_Dis | Wake-Up Interrupt Disable/Enable 1: Wake-up detection is disabled. 0: Enable IO-Link wake-up detection. | | 5 | V33_Dis | V33 Enable/Disable 1: Disable the V33 linear regulator. 0: Enable the V33 linear regulator. | | 4 | ENMPX | Enable/Disable SPI/UART Multiplexing 1: Enable UART multiplexing on SPI interface pins. See the Mode Selection Table for more information. 0: Disable UART multiplexing on SPI interface pins. | | 3 | V24WEn | V24 Undervoltage Warning Enable 1: Enable the V24 undervoltage warning interrupt. V24WInt is set when V24 falls below the UVLO threshold. 0: Disable the V24 undervoltage warning interrupt. | | 2 | CQFil | C/Q Deglitch Filter Enable/Disable 1: Deglitch filter is disabled on RX. 0: Deglitch filter is enabled on RX. | | 1 | LED2b | LED2 Driver Logic 1: Set the LED2 output high. 0: Set the LED2 output low. | | 0 | LED1b | LED1 Driver Logic. 1: Set the LED1 output high. 0: LED1 output is driven by the LED1IN logic input. | ### **CURRLIM Register [A2, A1, A0] = [011]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-------|-------|--------|--------|--------|-------|-------|-------| | Bit Name | CL1 | CL0 | CL_Dis | CL_BL1 | CL_BL0 | TAr1 | TAr0 | ArEN | | Read/Write | R/W | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Upon Read | N | N | N | N | N | N | N | N | The CURRLIM register sets the C/Q driver current limit and the fixed off-time once the driver has exceeded the thermal shutdown threshold. | ВІТ | NAME | DESCRIPTION | | | | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | CL1 | Driver Current Limit Set the CL1 and CL0 bits to select the active current limit for the C/Q driver when CL_Dis = 0. | | | | | 6 | CLO | 00: Driver current limit is set to 50mA 01: Driver current limit is set to 100mA 10: Driver current limit is set to 200mA 11: Driver current limit is set to 250mA | | | | | 5 | CL_Dis | Driver Current Limit Disable/Enable 1: Disable the driver current limit for the C/Q driver. 0: Enable the driver current limit (as set by the CL1 and CL0 bits). | | | | | 4 | CL_BL1 | Current Limit Blanking Time Set the CL_BL1 and CL_BL0 bits to select the minimum blanking time to signal a current limit or thermal fault. | | | | | 3 | CL_BL0 | <ul> <li>00: Blanking time is 128μs</li> <li>01: Blanking time is 500μs</li> <li>10: Blanking time is 1ms</li> <li>11: Blanking time is 5ms</li> </ul> | | | | | 2 | TAr1 | Auto-Retry Fixed Off-Time Set the TAr1 and TAr0 bits to select the fixed driver off-time after a fault has been generated when auto-retry functionality is enabled (ArEn = 1). The driver is re-enabled automatically after the fixed off-delay. | | | | | 1 | TAr0 | 00: Fixed off-time is 50ms 01: Fixed off-time is 100ms 10: Fixed off-time is 200ms 11: Fixed off-time is 500ms | | | | | 0 | ArEN | <ul> <li>Auto-Retry Fixed Off-Time Enable/Disable</li> <li>1: Fixed off-time functionality is enabled. C/Q driver is disabled for a fixed time after overcurrent or thermal fault occurs. The driver is re-enabled automatically after th fixed off-delay.</li> <li>0: Fixed off-time functionality is disabled. The driver is re-enabled after temperature below the thermal hysteresis.</li> </ul> | | | | ### **CQConfig Register [A2, A1, A0] = [100]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|--------|--------|---------|-------|---------|-------|-------|--------| | Bit Name | RX_Dis | CQ_WPD | C/Q_WPU | _ | C/Q_NPN | CQ_PP | CQ_Q | CQ_Dis | | Read/Write | R/W | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Reset Upon Read | N | N | N | N | N | N | N | N | Use the CQConfig register to control the C/Q driver and receiver parameters. All bits in the CQConfig register are readwrite. | BIT | NAME | DESCRIPTION | | | | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | RX_Dis | Receiver Disable/Enable 1: The RX receiver output is disabled. RX is high impedance when disabled. 0: RX is enabled. | | | | | 6 | CQ_WPD | C/Q Weak Pull-Down Enable 1: Enable the weak pull-down current sink on the C/Q driver. 0: Disable the weak pull-down current sink on the C/Q driver. | | | | | 5 | CQ_WPU | C/Q Weak Pull-Up Enable 1: Enable the weak pull-up current source on the C/Q driver. 0: Disable the weak pull-up current source on the C/Q driver. | | | | | 4 | _ | This bit is not used. | | | | | 3 | CQ_NPN | C/Q Driver NPN/PNP Mode 1: Enable NPN operation (when CQ_PP = 0) on the C/Q driver. 0: Enable PNP operation (when CQ_PP = 0) on the C/Q driver. CQ_NPN is ignored when CQ_PP = 1. | | | | | 2 | CQ_PP | C/Q Driver Push-Pull Mode 1: Enable push-pull operation on the C/Q driver. 0: Enable open-drain (PNP or NPN mode) operation on the C/Q driver. | | | | | 1 | CQ_Q | C/Q Driver Output Logic 1: Set the C/Q driver high (push-pull mode), set the C/Q PNP switch on (PNP mode), or set the C/Q NPN switch off (NPN mode). See Table 1. 0: CQ is high impedance when CQ_Q = 0 and TXEN is low (or CQ_Dis = 1). CQ logic is the inverse of TX logic when TXEN is high (and CQ_Dis = 0) and CQ_Q = 0. See Table 1. | | | | | 0 | CQ_Dis | C/Q Driver Disable/Enable 1: Disable the C/Q driver, regardless of the state of the TXEN input. The drive is high impedance in this mode. 0: Status of the C/Q driver is determined by the TXEN input or CQ_Q bit. | | | | ### DIOConfig Register [A2, A1, A0] = [101] | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|--------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | DI_Dis | _ | _ | _ | _ | _ | _ | _ | | Read/Write | R/W | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Upon Read | N | N | N | N | N | N | N | N | Use the DIOConfig register to enable or disable the DI receiver input. | BIT | NAME | DESCRIPTION | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DI_Dis | DI Receiver Enable/Disable 1: The DI receiver is disabled. LI is high-impedance when the DI receiver is disabled. 0: DI receiver is enabled. | | 6:0 | _ | These bits are not used. | ### **CQInvert Register [A2, A1, A0] = [110]** | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit Name | CQInv | _ | _ | _ | _ | _ | _ | _ | | Read/Write | R/W | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset Upon Read | N | N | N | N | N | N | N | N | Use the CQInvert register to control the polarity of the C/Q driver. | BIT | NAME | DESCRIPTION | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CQInv | CQ Invert Enable/Disable 1: The CQ driver logic follows the TX input logic (if driver is enabled). RX logic follows the CQ driver/receiver logic. 0: The CQ driver logic is the inverse of the TX input logic (if driver is enabled). RX logic is the inverse of the CQ driver/receiver logic. | | 6:0 | _ | These bits are not used. | ### Low-Power, Ultra-Small IO-Link Device Transceiver #### **SPI Interface** The device communicates through an SPI-compatible 4-wire serial interface. The MAX14828 supports burst read/write access. The maximum SPI clock rate for the device is 12MHz. The SPI interface complies with clock polarity CPOL = 0 and clock phase CPHA = 0 (see $\overline{\text{Figure}}$ 7 and Figure 8). The SPI interface is not available when $\mathsf{V}_5$ or $\mathsf{V}_L$ are not present. Figure 7. SPI Write Cycle Figure 8. SPI Read Cycle #### **SPI Burst Access** Burst access allows writing or reading in one block, by only defining the initial register address in the SPI command byte. Once the initial SPI address is received, the MAX14828 automatically increments the register after each SPI data byte. Efficient programming of multiple consecutive registers is thus possible. Chip select, $\overline{\text{CS}}/$ PP, must be kept low during the whole write/read cycle. The SPI clock continues clocking throughout the burst access cycle. The burst cycle ends when the SPI master pulls $\overline{\text{CS}}/\text{PP}$ high. ### **Applications Information** #### Microcontroller Interfacing The logic levels of the microcontroller interface I/Os are defined by V<sub>L</sub>. Apply a voltage from 2.5V to 5.5V to VL for normal operation. Logic outputs are supplied by VL. The device can be configured for simultaneous or multiplexed UART communication. When configured for a multipexed UART interface, the SPI interface and UART interface pins are shared. See the Mode Selection Table for more information. #### **Transient Protection** Inductive load switching, ESD, bursts, and surges create high transient voltages. V24, C/Q, and DI should be protected against high overvoltage and undervoltage transients. Positive voltage transients on V24, C/Q, and DI must be limited to +70V relative to GND. Negative voltage transients must be limited to -70V relative to V24. Use protection diodes on C/Q and DI as shown in Figure 9. For standard ESD and burst protection demanded by the IO-Link specification, small package TVS can be used (like the uClamp3603T or the SPT01-335). If higher level surge ratings need to be achieved (IEC 61000-4-5 $\pm 1 \text{kV}/$ 42 $\Omega$ ), SMAJ33A or SMBJ36A TVS protectors can also be used. Note that these are recommended protection components. Results may vary based on layout. # Using an External Transistor with the 5V Regulator The internal 5V regulator (V5) can provide up to 30mA of total load current (including the current on to the V33 LDO) when V5 is connected to REG. To achieve larger Figure 9. MAX14828 Operating Circuit with TVS Protection load currents or to shunt the power dissipation away from the MAX14828, an external NPN transistor can be connected as shown in Figure 10. Select an NPN transistor with high VCE voltage to support the max L+ supply voltage. In order to protect the NPN transistor against reverse polarity of the L+/L- supply terminals, connect a silicon or a Schottky diode in series with the NPN transistor's collector that has a reverse voltage capability large enough for reverse connected L+/L-. A $1\mu F$ capacitor on the V5 is required for stability. ## Using an Step-Down Regulator with the 5V Regulator To decrease power dissipation in the MAX14828, V5 can be powered by an external step-down regulator. Connect the external regulator's output to the V5 input and leave REG unconnected (Figure 11). Figure 10. Using an External NPN Transistor with the 5V Regulator Figure 11. Using an External Step-Down with the 5V Regulator #### Shared SPI/UART Interface <u>Figure 12</u> is an example of the use of a minimum pincount microcontroller. A microcontroller serial port, which supports both UART and SPI functions, is used for managing both transceiver control (SPI) and IO-Link data communication (UART). The microcontroller's shared UART and SPI interface pins are multiplexed. The transceiver's SPI is typically only used for configuration at power-up and occasionally afterwards for reconfiguration, and diagnostics. During an IO-Link master-device communication cycle, the idle time on the C/Q interface can be used for SPI activity. This is possible by slightly increasing the IO-Link device' minimum cycle time. Figure 12. Multiplexed SPI/UART Mode Configuration ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |---------------|-----------------|-------------| | FANT | TEMP RANGE | FIN-FACKAGE | | MAX14828ATG+ | -40°C to +125°C | 24 TQFN-EP* | | MAX14828ATG+T | -40°C to +125°C | 24 TQFN-EP* | | MAX14828AWA+ | -40°C to +125°C | 25 WLP | | MAX14828AWA+T | -40°C to +125°C | 25 WLP | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ### **Chip Information** PROCESS: BICMOS <sup>\*</sup>EP = Exposed pad. T = Tape and Reel. ### MAX14828 ### Low-Power, Ultra-Small IO-Link **Device Transceiver** ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|----------------------------------------------------------------------------------|------------------| | 0 | 6/17 | Initial release | _ | | 1 | 2/19 | Updated the Pin Description, Wake-Up Detection section, Figure 11, and Figure 12 | 19, 24,<br>36–37 | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance. OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru