# PCI EXPRESS GEN 2 PACKET SWITCH 4-Port, 4-Lane, SlimPacket PCIe2.0 Packet Switch DATASHEET REVISION 2-2 September 2017 A Product Line of Diodes Incorporated PERICOM® 1545 Barber Lane Milpitas, CA 95035 Telephone: 408-232-9100 FAX: 408-434-1040 Internet: http://www.diodes.com #### IMPORTANT NOTICE DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated w ebsite, harmless against all damages. Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Products described herein may be covered by one or more United States, international orforeign patents pending. Product names and markings noted herein may also be covered by one or more United States, international orforeign trademarks. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated. #### LIFE SUPPORT Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein: - A. Life support devices or systems are devices or systems which: - 1. are intended to implant into the body, or - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user. - B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness. Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems. Copyright © 2016, Diodes Incorporated www.diodes.com # **REVISION HISTORY** | Date | Revision Number | Description | | | | |-----------|-----------------|------------------------------------------------------------------------------------------------------------|--|--|--| | 06/09/10 | 0.1 | Preliminary Datasheet | | | | | 10/19/10 | 0.2 | Added Section 6 EEPROM Interface And System Management Bus | | | | | | | Added Section 7 Register Description | | | | | 07/12/11 | 0.3 | Added Industrial Temperature Support (Section 1 Features, Section 11.1 Absolute Maximum | | | | | | | Ratings, Section 13 Ordering Information) | | | | | 11/23/11 | 0.4 | Updated Section 1 Features (integrated reference clock) | | | | | | | Updated Section 3.1 PCI Express Interface Signals (Added REFCLKI P, REFCLKI N, | | | | | | | REFCLKO_P[3:0], REFCLKO_N[3:0], and IREF) | | | | | 06/27/12 | 0.5 | Updated Section 3.2 Port Configuration Signals (RXPOLINV_DIS) | | | | | | | Updated Section 3.3 Miscellaneous Signals (TEST4 and TEST5) | | | | | 07/25/12 | 1.0 | Updated Section 1 Features (OBFF and LTR support) | | | | | | | Updated Section 3 Pin Description (RXPOLINV_DIS, PRSNT[3:1], TEST4, TEST5, and CVDDR) | | | | | | | Updated Section 6 EEPROM Interface And System Management Bus | | | | | | | Updated Section 7 Register Description | | | | | 01/02/13 | 1.1 | Updated Section 3 Pin Description (PWR_SAV, TCK, and TRST_L) | | | | | | | Added Section 11.4 AC Switching Characteristics of Clock Buffer | | | | | | | Updated Table 8-1 Clock Requirement | | | | | | | Updated Table 3.5 Power Pins | | | | | | | Updated Table 4.1 Pin List of 129-Pin LQFP | | | | | 07/15/14 | 1.2 | Updated Section 1 (512-byte maximum payload size support, No-blocking capability) | | | | | 0,,,10,,1 | 1.2 | Updated Section 3.2 Port Configuration Signals | | | | | | | Updated Section 3.3 Miscellaneous Signals | | | | | | | Updated Section 5.1 Physical Layer Circuit | | | | | | | Updated Section 5.1.7 Drive De-Emphasis | | | | | | | Updated Section 7.2.75 Device Capabilities Register (Max Payload Size Supported) | | | | | | | Updated Section 13 Ordering Information | | | | | | | Updated Table 11-2 DC Electrical Characteristics | | | | | 10/22/14 | 1.3 | Updated Section 13 Ordering Information | | | | | 11/17/14 | 1.4 | Updated Section 7.2 Transparent Mode Configuration Registers | | | | | | | Updated Section 8 Clock Scheme | | | | | 07/16/15 | 1.5 | Updated Section 3.1 PCI Express Interface Signals | | | | | | | Updated Section 3.2 Port Configuration Signals | | | | | | | Updated Section 5.1 Physical Layer Circuit | | | | | | | Updated Section 6.1 EEPROM Interface | | | | | | | Updated Section 7.2 Transparent Mode Configuration Registers | | | | | | | Updated Section 8 Clock Scheme | | | | | | | Updated Table 9-1 Instruction Register Codes | | | | | | | Updated Table 9-2 JTAG Device ID Register | | | | | | | Updated Table 9-3 JTAG Boundary Scan Register Definition | | | | | | | Updated Table 11-2 DC Electrical Characteristics | | | | | 09/07/15 | 1.6 | Updated Table 11-1 Absolute Maximum Ratings | | | | | 12/23/15 | 1.7 | Updated Section 3 PIN Description | | | | | | | Updated Table 11-1 Absolute Maximum Ratings | | | | | | | Updated Table 11-2 DC Electrical Characteristics | | | | | 03/04/16 | 1.8 | Added Section 11 Power Sequence | | | | | | | Updated Section 4.1 Pin List Of 128-Pin LQFP | | | | | 05/12/17 | 1.9 | Updated Section 12.1 Absolute Maximum Ratings | | | | | | | Added Section 12.4 Operating Ambient Temperature | | | | | | | Updated Section 12.4 Operating Ambient Temperature | | | | | | | Added Section 12.5 Power Consumption | | | | | 08/29/17 | 2-2 | Updated Section 1 Features | | | | | | | Updated Section 3.2 Port Configuration Signals | | | | | | | Updated Section 5.1 Physical Layer Circuit | | | | | | | Updated Section 6.1.4 Mapping EEPROM Contents to Configuration Registers | | | | | | 1 | | | | | | | | Updated Section 7.2 Transparent Wiode Configuration Registers | | | | | | | Updated Section 7.2 Transparent Mode Configuration Registers Updated Section 12.1 Absolute Maximum Ratings | | | | | | Added Section 12.4 Operating Ambient Temperature | |--|---------------------------------------------------| | | Added Section 12.5 Power Consumption | | | Revision numbering system changed to whole number | # TABLE OF CONTENTS | 1 F | EATURES | 10 | |------|----------------------------------------------------------|----| | 2 G | SENERAL DESCRIPTION | 11 | | 3 P | IN DES CRIPTION | 13 | | 3.1 | PCI EXPRESS INTERFACE SIGNALS | 13 | | 3.2 | PORT CONFIGURATION SIGNALS | | | 3.3 | MISCELLANEOUS SIGNALS | 14 | | 3.4 | JTA G BOUNDARY SCAN SIGNALS | | | 3.5 | POW ER PINS | | | 4 P | IN ASSIGNMENTS | 17 | | 4.1 | PIN LIST OF 128-PIN LQFP | 17 | | 5 F | UNCTIONAL DES CRIPTION | 18 | | 5.1 | PHYSICA L LA YER CIRCUIT | 18 | | | 5.1.1 RECEIVER DETECTION | | | - | 5.1.2 RECEIVER SIGNAL DETECTION | | | 5 | 5.1.3 RECEIVER EQUALIZATION | | | 5 | 5.1.4 TRANSMITTER SWING | 19 | | 5 | 5.1.5 DRIVE AMPLITUDE AND DE-EMPHASIS SETTINGS | 19 | | 5 | 5.1.6 DRIVE AMPLITUDE | | | 5 | 5.1.7 DRIVE DE-EMPHASIS | | | 5 | 5.1.8 TRANSMITTER ELECTRICAL IDLE LATENCY | | | 5.2 | | | | 5.3 | TRANSACTION LA YER RECEIVE BLOCK (TLP DECAPSULATION) | | | 5.4 | ROUTING | | | 5.5 | TC/VC MAPPING | | | 5.6 | QUEUE | | | - | 5.6.1 PH | | | - | 5.6.2 PD | | | | 5.6.3 NPHD | | | | 5.6.4 CPLH | | | 5.7 | | | | 5.8 | PORT ARBITRATION | | | 5.9 | VC ARBITRATION | | | 5.10 | | | | 5.11 | | | | 6 E | EPROM INTERFACE AND SYSTEM MANAGEMENT BUS | 26 | | 6.1 | EEPROM INTERFACE | 26 | | 6 | 5.1.1 AUTO MODE EERPOM ACCESS | 26 | | 6 | 5.1.2 EEPROM MODE AT RESET | 26 | | 6 | 5.1.3 EEPROM SPACE ADDRESS MAP | | | 6 | 6.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS | | | 6.2 | SMBus INTERFA CE | 37 | | 7 R | EGISTER DESCRIPTION | 38 | | 7.1 | REGISTER TYPES | 38 | | 7.2 | TRANSPARENT MODE CONFIGURATION REGISTERS | | | 7 | 7.2.1 VENDOR ID REGISTER – OFFSET 00h | 40 | # A Product Line of Diodes Incorporated | 7.2.2 | DEVICE ID REGISTER – OFFSET 00h | | |--------|-----------------------------------------------------------------------|----| | 7.2.3 | COMMAND REGISTER – OFFSET 04h | 40 | | 7.2.4 | PRIMARY STATUS REGISTER - OFFSET 04h | 41 | | 7.2.5 | REVISION ID REGISTER – OFFSET 08h | 42 | | 7.2.6 | CLASS CODE REGISTER – OFFSET 08h | 42 | | 7.2.7 | CACHE LINE REGISTER – OFFSET 0Ch | 42 | | 7.2.8 | PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch | 42 | | 7.2.9 | HEADER TYPE REGISTER – OFFSET 0Ch | 42 | | 7.2.10 | PRIMARY BUS NUMBER REGISTER – OFFSET 18h | 42 | | 7.2.11 | SECONDARY BUS NUMBER REGISTER – OFFSET 18h | 42 | | 7.2.12 | SUBORDINATE BUS NUMBER REGISTER - OFFSET 18h | 43 | | 7.2.13 | SECONDARY LATENCY TIMER REGISTER – OFFSET 18h | | | 7.2.14 | I/O BASE ADDRESS REGISTER – OFFSET 1Ch | 43 | | 7.2.15 | I/O LIMIT ADDRESS REGISTER – OFFSET 1 Ch | 43 | | 7.2.16 | SECONDARY STATUS REGISTER - OFFSET 1Ch | 43 | | 7.2.17 | MEMORY BASE ADDRESS REGISTER – OFFSET 20h | 44 | | 7.2.18 | MEMORY LIMIT ADDRESS REGISTER - OFFSET 20h | 44 | | 7.2.19 | PREFETCHABLE MEMORY BASE ADDRESS REGISTER – OFFSET 24h | 44 | | 7.2.20 | PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER - OFFSET 24h | 44 | | 7.2.21 | PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER - OFFSET 28h | | | 7.2.22 | PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch | 45 | | 7.2.23 | I/O BASE ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h | 45 | | 7.2.24 | I/O LIMIT ADDRESS UPPER 16-BITS REGISTER – OFFSET 30h | 45 | | 7.2.25 | CAPABILITY POINTER REGISTER – OFFSET 34h | 45 | | 7.2.26 | INTERRUPT LINE REGISTER – OFFSET 3Ch | 46 | | 7.2.27 | INTERRUPT PIN REGISTER – OF FSET 3Ch | 46 | | 7.2.28 | BRIDGE CONTROL REGISTER – OFFSET 3Ch | | | 7.2.29 | POWER MANAGEMENT CAPABILITY REGISTER - OFFSET 40h | 47 | | 7.2.30 | POWER MANAGEMENT DATA REGISTER – OFFSET 44h | 47 | | 7.2.31 | PPB SUPP OR T EXTENSIONS – OFFSET 44h | 48 | | 7.2.32 | DATA REGISTER – OFFSET 44h | 48 | | 7.2.33 | MSI CAPABILITY REGISTER – OFFSET 4Ch (Downstream Port Only) | 48 | | 7.2.34 | MESSAGE CONTROL REGISTER - OFFSET 4Ch (Downstream Port Only) | 48 | | 7.2.35 | MESSAGE ADDRESS REGISTER - OFFSET 50h (Downstream Port Only) | 48 | | 7.2.36 | MESSAGE UPPER ADDRESS REGISTER - OFFSET 54h (Downstream Port Only) | 49 | | 7.2.37 | MESSAGE DATA REGISTER – OFFSET 58h (Downstream Port Only) | 49 | | 7.2.38 | VPD CAPABILITY REGISTER – OFFSET 5Ch (Upstream Port Only) | 49 | | 7.2.39 | VPD REGISTER – OFFSET 5Ch (Upstream Port Only) | 49 | | 7.2.40 | VPD DATA REGISTER – OFFSET 60h (Upstream Port Only) | 49 | | 7.2.41 | VENDOR SPECIFIC CAPABILITY REGISTER – OFFSET 64h | 50 | | 7.2.42 | XPIP CSR0 – OFFSET 68h (Test Purpose Only) | 50 | | 7.2.43 | XPIP CSR1 – OFFSET 6Ch (Test Purpose Only) | 50 | | 7.2.44 | REPLAY TIME-OUT COUNTER – OFFSET 70h | 50 | | 7.2.45 | ACKNOWLEDGE LATENCY TIMER – OFFSET 70h | | | 7.2.46 | SWITCH OPERATION MODE – OFFSET 74h (Upstream Port Only) | 51 | | 7.2.47 | SWITCH OPERATION MODE – OFFSET 74h (Downstream Port Only) | 52 | | 7.2.48 | XPIP_CSR2 - OFFSET 78h | 52 | | 7.2.49 | PHY PARAMETER 1 – OFFSET 78h | 52 | | 7.2.50 | PHY PARAMETER 2 – OFFSET 7Ch | | | 7.2.51 | XPIP_CSR3 - OFFSET 80h | | | 7.2.52 | XPIP_CSR4 – OFFSET 84h | | | 7.2.53 | XPIP_CSR5 – OFFSET 88h | 54 | | 7.2.54 | TL_CSR - OFFSET 8Ch | 54 | | 7.2.55 | PHY PARAMETER 3 – OFFSET 90h | | | 7.2.56 | PHY PARAMETER 4 - OFFSET 94h | 55 | | 7.2.57 | OPERATION MODE – OFFSET 98h | 56 | # A Product Line of Diodes Incorporated | 7.2.58 | SSID/SSVID CAPABILITY REGISTER – OFFSET B0h | | |---------|--------------------------------------------------------------------------------------------|-----| | 7.2.59 | SUBSYSTEM VENDOR ID REGISTER – OF FSET B4h | | | 7.2.60 | SUBSYSTEM ID REGISTER – OFFSET B4h | 56 | | 7.2.61 | GPIO CONTROL REGISTER - OFFSET B8h (Upstream Port Only) | 56 | | 7.2.62 | EEPROM CONTROL REGISTER - OFFSET BCh (Upstream Port Only) | 58 | | 7.2.63 | EEPROM ADDRESS REGISTER – OFFSET BCh (Upstream Port Only) | 58 | | 7.2.64 | EEPROM DATA REGISTER - OFFSET BCh (Upstream Port Only) | 58 | | 7.2.65 | PCI EXPRESS CAPABILITY REGISTER – OFFSET C0h | 59 | | 7.2.66 | DEVICE CAPABILITIES REGISTER – OFFSET C4h | | | 7.2.67 | DEVICE CONTROL REGISTER – OFFSET C8h | | | 7.2.68 | DEVICE STATUS REGISTER – OFFSET C8h | | | 7.2.69 | LINK CAPABILITIES REGISTER – OFFSET CCh | | | 7.2.70 | LINK CONTROL REGISTER – OFFSET D0h | | | 7.2.71 | LINK STATUS REGISTER - OFFSET D0h | | | 7.2.72 | SLOT CAPABILITIES REGISTER - OFFSET D4h (Downstream Port Only) | | | 7.2.73 | SLOT CONTROL REGISTER - OFFSET D8h (Downstream Port Only) | | | 7.2.74 | SLOT STATUS REGISTER OFFSET D8h (Downstream Port Only) | 65 | | 7.2.75 | DEVICE CAPABILITIES REGISTER 2 – OF FSET E4h | | | 7.2.76 | DEVICE CONTROL REGISTER 2 – OFFSET E8h | | | 7.2.77 | DEVIDE STATUS REGISTER 2 – OFFSET E8h | | | 7.2.78 | LINK CAPABILITIES REGISTER 2 – OFFSET ECh | | | 7.2.79 | LINK CONTROL REGISTER 2 – OFFSET F0h | | | 7.2.80 | LINK STATUS REGISTER 2 – OFFSET F0h | | | 7.2.81 | SLOT CAPABILITIES REGISTER 2 – OFFSET F4h | | | 7.2.82 | SLOT CONTORL REGISTER 2 – OFFSET F8h | | | 7.2.83 | SLOT STATUS REGISTER 2 – OFFSET F8h | | | 7.2.84 | PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY REGISTER – OFFSET 100h | | | 7.2.85 | UNCORRECTABLE ERROR STATUS REGISTER – OFFSET 104h | | | 7.2.86 | UNCORRECTABLE ERROR MASK REGISTER – OFFSET 104n | | | 7.2.87 | UNCORRECTABLE ERROR SEVERITY REGISTER – OF FSET 10Ch | | | 7.2.88 | CORRECTABLE ERROR STATUS REGISTER – OFFSET 110 h | | | 7.2.89 | CORRECTABLE ERROR MASK REGISTER – OFFSET 114 h | | | 7.2.99 | ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h | | | 7.2.91 | HEADER LOG REGISTER – OFFSET From 11Ch to 128h | | | 7.2.91 | PCI EXPRESS VIRTUAL CHANNEL CAPABILITY REGISTER – OFFSET 140h | / I | | 7.2.92 | PORT VC CAPABILITY REGISTER 1 – OFFSET 144h | | | | PORT VC CAPABILITY REGISTER 1 – OFFSET 144n<br>PORT VC CAPABILITY REGISTER 2 – OFFSET 148h | | | 7.2.94 | PORT VC CAPABILITY REGISTER 2 – OFFSET 148n<br>PORT VC CONTROL REGISTER – OFFSET 14Ch | | | 7.2.95 | | | | 7.2.96 | PORT VC STATUS REGISTER – OFFSET 14Ch<br>VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 150h | / 2 | | 7.2.97 | | | | 7.2.98 | VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h | | | 7.2.99 | VC RESOURCE STATUS REGISTER (0) – OFFSET 158h | | | 7.2.100 | VC RESOURCE CAPABILITY REGISTER (1) – OFFSET 15Ch | | | 7.2.101 | VC RESOURCE CONTROL REGISTER (1) – OFFSET 160h | | | 7.2.102 | VC RESOURCE STATUS REGISTER (1) – OFFSET 164h | | | 7.2.103 | VC ARBITRATION TABLE REGISTER - OFFSET 170h | | | 7.2.104 | PORT ARBITRATION TABLE REGISTER (0) and (1) - OFFSET 180h and 1C0h | | | 7.2.105 | PCI EXPRESS POWER BUDGETING CAPABILITY REGISTER – OFFSET 20Ch | | | 7.2.106 | DATA SELECT REGISTER – OFFSET 210h | | | 7.2.107 | POWER BUDGETING DATA REGISTER – OFFSET 214h | | | 7.2.108 | POWER BUDGET CAPABILITY REGISTER – OFFSET 218h | | | 7.2.109 | ACS EXTENDED CAPABILITY HEADER - OFFSET 220h (Downstream Port Only) | | | 7.2.110 | ACS CAPABILITY REGISTER – OFFSET 224h (Downstream Port Only) | | | 7.2.111 | EGRESS CONTROL VECTOR – OFFSET 228h (Downstream Port Only) | | | 7.2.112 | LTR EXTENDED CAPABILITY HEADER – OFFSET 230h (Upstream Port Only) | | | 7.2.113 | MAX SNOOP LATENCY REGISTER - OFFSET 234h (Upstream Port Only) | 78 | | | 7.2.1 | 14 | MAX NO-SNOOP LATENCY REGISTER – OFFSET 234h (Upstream Port Only) | 79 | | |------|-------|---------|------------------------------------------------------------------|----|----| | 8 | CLO | CKSC | HEME | | 30 | | 9 | IEEE | 1149. | I COMPATIBLE JTAG CONTROLLER | | 81 | | 9. | 1 | INSTR | UCTION REGISTER | 81 | | | 9. | 2 | BYPAS | SS REGISTER | 81 | | | 9. | 3 | DEVIC | E ID REGISTER | 81 | | | 9. | 4 | BOUN | DARY SCAN REGISTER | 82 | | | 9. | 5 | JTA G I | BOUNDARY SCAN REGISTER ORDER | 82 | | | 10 | POW | ER M | ANAGEMENT | | 34 | | 11 | POW | ER SE | QUENCE | 8 | 85 | | 12 | EL E | CTRIC | AL AND TIMING SPECIFICATIONS | | 86 | | 12 | 2.1 | ABSO | LUTE MAXIMUM RATINGS | 86 | | | 12 | | | ECIFICATIONS | | | | 12 | | | ECIFICATIONS | | | | 12 | | | ATING AMBIENT TEMPERATURE | | | | - 12 | | | R CONSUMPTION | | | | 13 | PAC | KAGE | INFORMATION | | 89 | | | | | | | | | 1/ | ADD | L'DINI | T INFORMATION | ( | nη | # A Product Line of Diodes Incorporated ## PI7C9X2G404SL # **TABLE OF FIGURES** | FIGURE 5-1 DRIVER OUTPUT WAVEFORM | | |----------------------------------------------------------------------------------------------------|----| | FIGURE 6-1 SMBUS ARCHITECTURE IMPLEMENTATION ON PI7C9X2G404SL | | | FIGURE 11-1 INITIAL POWER-UP SEQUENCE | | | FIGURE 13-1 PACKAGE OUT LINE DRAWING | 89 | | LIST OF TABLES | | | | 10 | | TABLE 5-1 RECEIVER DETECTION THRESHOLD SETTINGS | | | TABLE 5-2 RECEIVER SIGNAL DETECT THRESHOLD | | | TABLE 5-3 RECEIVER EQUALIZATION SETTINGS | | | TABLE 5-4 TRANSMITTER SWING SETTINGS | | | TABLE 5-5 DRIVE AMPLITUDE BASE LEVEL REGISTERS | | | TABLE 5-6 DRIVE AMPLITUDE BASE LEVEL SETTINGS | | | TABLE 5-7 DRIVE DE-EMPHASIS BASE LEVEL REGISTER | | | TABLE 5-8 DRIVE DE-EMPHASIS BASE LEVEL SETTINGS | | | TABLE 5-9 SUMMARY OF PCI EXPRESS ORDERING RULES | | | TABLE 6-1 SMBUS ADDRESS PIN CONFIGURATION | | | TABLE 7-1 REGISTER ARRAY LAYOUT FOR VC ARBITRATION | | | TABLE 7-2 TABLE ENTRY SIZE IN 4 BITS | | | TABLE 8-1 AC SWITCHING CHARACTERISTICS | | | TABLE 9-1 INSTRUCTION REGISTER CODES | | | TABLE 9-2 JTAG DEVICE ID REGISTER | | | TABLE 9-3 JTA G BOUNDARY SCAN REGISTER DEFINITION. | | | TABLE 12-1 ABSOLUTE MAXIMUM RATINGS | | | TABLE 12-2 DC ELECTRICAL CHARACTERISTICS | | | TABLE 12-3 PCI EXPRESS INTERFACE - DIFFERENTIAL TRANSMITTER (TX) OUTPUT (5.0 GBPS) CHARACTERISTICS | | | TABLE 12-4 PCI EXPRESS INTERFACE - DIFFERENTIAL TRANSMITTER (TX) OUTPUT (2.5 GBPS) CHARACTERISTICS | | | TABLE 12-5 PCI EXPRESS INTERFACE - DIFFERENTIAL RECEIVER (RX) INPUT (5.0 GBPS) CHARACTERISTICS | | | TABLE 12-6 PCI EXPRESS INTERFACE - DIFFERENTIAL RECEIVER (RX) INPUT (2.5 GBPS) CHARACTERISTICS | 88 | | TABLE 12-7 OPERATING AMBIENT TEMPERATURE | 88 | | TABLE 12-8 POWER CONSUMPTION | 88 | ## 1 FEATURES - 4-lane PCI Express Gen 2 Switch with 4 PCI Express ports - Supports "Cut-through" (Default) as well as "Store and Forward" mode for packet switching - Peer-to-peer switching between any two downstream ports - 150 ns typical latency for packet routed through Switch without blocking - Integrated reference clock for downstream ports - Strapped pins configurable with optional EEPROM or SMBus - SMBus interface support - Compliant with System Management (SM) Bus, Version 1.0 - Compliant with PCI Express Base Specification Revision 2.1 - Compliant with PCI Express CEM Specification Revision 2.0 - Compliant with PCI-to-PCI Bridge Architecture Specification Revision 1.2 - Compliant with Advanced Configuration Power Interface (ACPI) Specification - Reliability, Availability and Serviceability - Supports Data Poisoning and End-to-End CRC - Advanced Error Reporting and Logging - IEEE 1149.1 JTAG interface support - Advanced Power Saving - Empty downstream ports are set to idle state to minimize power consumption - Link Power Management - Supports L0, L0s, L1, L2, L2/L3<sub>Ready</sub> and L3 link power states - Active state power management for L0s and L1 states - Device State Power Management - Supports D0, D3<sub>Hot</sub> and D3<sub>Cold</sub> device power states - 3.3V Aux Power support in D3<sub>Cold</sub> power state - Port Arbitration: Round Robin (RR), Weighted RR and Time-based Weighted RR - Extended Virtual Channel capability - Two Virtual Channels (VC) and Eight Traffic Class (TC) support - Disabled VCs' buffer is assigned to enabled VCs for resource sharing - Independent TC/VC mapping for each port - Provides VC arbitration selections: Strict Priority, Round Robin (RR) and Programmable Weighted RR - Supports Isochronous Traffic - Isochronous traffic class mapped to VC1 only - Strict time based credit policing - Supports up to 512-byte maximum payload size - Programmable driver current and de-emphasis level at each individual port - Support Access Control Service (ACS) for peer-to-peer traffic - Support Address Translation (AT) packet for SR-IOV application - Support OBFF and LTR - Low Power Dissipation: 650 mW typical in L0 normal mode - Industrial Temperature Range -40° to 85°C - 128-pin LQFP 14mm x 14mm package ## 2 GENERAL DESCRIPTION Similar to the role of PCI/PCIX Bridge in PCI/PCIX bus architecture, the function of PCI Express (PCIE) Switch is to expand the connectivity to allow more end devices to be reached by host controllers in PCIE serial interconnect architecture. The 4-Lane PCIe Switch is in 4-Port type configuration. It provides users the flexibility to expand or fan-out the PCI Express lanes based on their application needs. In the PCI Express Architecture, the PCIE Switch forwards posted and non-posted requests, and completion packets in either downstream or upstream direction concurrently as if a virtual PCI Bridge is in operation on each port. By visualizing the port as a virtual Bridge, the Switch can be logically viewed as two-level cascaded multiple virtual PCI-to-PCI Bridges, where one upstream-port Bridge sits on all downstream-port Bridges. Similar to a PCI Bridge during enumeration, each port is given a unique bus number, device number, and function number by the initiating software. The bus number, device number, and function number are combined to form a destination ID for each specific port. In addition to that, the memory-map and IO address ranges are exclusively allocated to each port as well. After the software enumeration is finished, the packets are routed to the dedicated port based on the embedded address or destination ID. To ensure the packet integrity during forwarding, the Switch is not allowed to split the packets to multiple small packets or merge the received packets into a large transmit packet. Also, the IDs of the requesters and completers are kept unchanged along the path between ingress and egress port. The Switch employs the architecture of Combined Input and Output Queue (CIOQ) in implementation. The main reason for choosing CIOQ is that the required memory bandwidth of input queue equals to the bandwidth of ingress port rather than increasing proportionally with port numbers as an output queue Switch does. The CIOQ at each ingress port contains separate dedicated queues to store packets. The packets are arbitrated to the egress port based on the PCIe transaction-ordering rule. For the packets without ordering information, they are permitted to pass over each other in case that the addressed egress port is available to accept them. As to the packets required to follow the ordering rule, the Head-Of-Line (HOL) issue becomes unavoidable for packets destined to different egress ports since the operation of producer-consumer model has to be retained; otherwise the system might occur hang-up problem. On the other hand, the Switch places replay buffer at each egress port to defer the packets before sending it out. This can assure the maximum throughput being achieved and therefore the Switch works efficiently. Another advantage of implementing CIOQ in PCIe Switch is that the credit announcement to the counterpart is simplified and streamlined because of the credit-based flow control protocol. The protocol requires that each ingress port maintains the credits independently without checking other ports' credit availability, which is otherwise required by pure output queue architecture. The Switch supports two virtual channels (VC0, VC1) and eight traffic classes ( $TC0 \sim TC7$ ) at each port. The ingress port independently assigns packets into the preferred virtual channel while the egress port outputs the packet based on the predefined port and VC arbitration algorithm. For instance, the isochronous packet is given a special traffic class number other than TC0 and mapped into VC1 accordingly. By employing the strict time based credit policy for port arbitration and assigning higher priority to VC1 than VC0, the Switch can therefore guarantee the time-sensitive packet is not blocked by regular traffic to assure the quality of service. In addition, some data-centric applications only carry TC0/VC0 traffic. As a result, there are no packets that would consume VC1 bandwidth. In order to improve the efficiency of buffer usage, the unused VC1 queues can be reassigned to VC0 and enable each of the ingress ports to handle more data traffic bursts. This virtual channel resource relocation feature enhances the performance of the PCIe Switch further. The Switch provides the advanced feature of Access Control Service (ACS). This feature regulates which components are allowed to communicate with each other within the PCIe multiple-point fabric, and allows the system to have more control over packet routing in the Switch. As a result, peer-to-peer traffic can be facilitated more accurately and efficiently. When the system also implements Address Translation Service (ATS), the peer-to-peer requests with translated address can be routed directly by enabling the corresponding option in ACS to avoid possible performance bottleneck associated with re-direction, which introduces extra latency and may increase link and RC congestion. The built-in Integrated Reference Clock Buffer of the PCI Express Switch supports three reference clock outputs. The clock buffer is from a single 100MHz clock input, and distributes the clock source to three outputs, which can be A Product Line of Diodes Incorporated used by the downstream PCI Express end devices. The clock buffer feature can be enabled and disabled by strapping pin setting. # 3 PIN DESCRIPTION # 3.1 PCI EXPRESS INTERFACE SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |-----------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFCLKP | 110, 111 | I | Reference Clock In put Pair: Connect to 100MHz differential clock | | REFCLKN | | | when integrated reference clock buffer is disabled (CLKBUF_PD=1), | | | | | or connect to one of the Integrated Reference Clock Out put Pairs | | | | | (REFCLKO_P and REFCLKO_N) of this Switch when integrated | | | | | reference clock buffer is enabled (CLKBUF_PD=0). | | | | | | | | | | The input clock signals must be delivered to the clock buffer cell | | | | | through an AC-coupled interface so that only the AC information of | | | | | the clock is received, converted, and buffered. It is recommended that a | | DEDD [2.0] | 122 102 07 | T | 0.1 uF be used in the AC-coupling. | | PERP [3:0] | 122, 102, 97, | Ι | PCI Express Data Serial Input Pairs: Differential data receive | | | 128 | | signals in four ports. | | | | | Port 0 (Upstream Port) is PERP[0] and PERN[0] | | | | | Port 1 (Downstream Port) is PERP[1] and PERN[1] | | PERN [3:0] | 121, 103, 98, | I | Port 2 (Downstream Port) is PERP[2] and PERN[2] | | | 127 | | Port 3 (Downstream Port) is PERP[3] and PERN[3] | | | | | Total (Bombavan Tota) Bra [S] and Tara (S] | | | | | | | PETP[3:0] | 118, 106, 100, | О | PCI Express Data Serial Output Pairs: Differential data transmit | | . , | 124 | | signals in four ports. | | | | | _ | | | | | Port 0 (Upstream Port) is PETP[0] and PETN[0] | | | <u> </u> | | Port 1 (Downstream Port) is PETP[1] and PETN[1] | | PETN[3:0] | 117, 107, 101, | О | Port 2 (Downstream Port) is PETP[2] and PETN[2] | | | 123 | | Port 3 (Downstream Port) is PETP[3] and PETN[3] | | | | | | | | | | | | PERST L | 10 | I | System Reset (Active LOW): When PERST L is asserted, the | | I LKSI _L | 10 | 1 | internal states of whole chip except sticky logics are initialized. | | | | | internal states of whole empercept story to gies are intituized. | | | | | Please refer to Table 11-2 for PERST L spec. | | DWNRST_L[3:1] | 7, 6, 5 | 0 | Down stream Device Reset (Active LOW): DWNRST L provides a | | | .,.,. | | reset signal to the devices connected to the downstream ports of the | | | | | switch. The signal is active when either PERST Lis asserted or the | | | | | device is just plugged into the switch. DWNRST_L [x] corresponds to | | | <u> </u> | | Portx, where x=1,2,3. | | REXT | 116 | I | External Reference Resistor: Connect an external resistor (1.43K | | | | | Ohm +/- 1%) to REXT_GND to provide a reference to both the bias | | | | | currents and impedance calibration circuitry. | | REXT_GND | 115 | I | External Reference Resistor Ground: Connect to an external resistor | | | | | to REXT. | | REFCLKI_P, | 74, 73 | I | Integrated Reference Clock Input Pair: Connect to external | | REFCLKI_N | 76 70 01 05 | | 100MHz differential clock for the integrated reference clock buffer. | | REFCLKO_P[3:0], | 76, 78, 81, 85, | O | Integrated Reference Clock Output Pairs: 100MHz external | | REFCLKO_N[3:0] | 75, 77, 80, 83 | | differential HCSL clock outputs for the integrated reference clock | | IDEE | 9.6 | T | buffer. | | IREF | 86 | I | Differential Reference Clock Output Current Resistor: External | | | | | resistor (475 Ohm +/- 1%) connection to set the differential reference clock output current. | | CI KBHE DD | 60 | I | Reference Clock Output Pairs Power Down: When CLKBUF_PD is | | CLKBUF_PD | 00 | 1 | asserted high, the integrated reference clock buffer and Reference | | | | | Clock Outputs are disabled. When it is asserted low, the integrated | | | | | reference clock buffer and Reference Clock Outputs are enabled. This | | | | | pin has internal pull-down. If no board trace is connected to this pin, | | | | | the internal pull-down resistor of this pin is enough. However, if pin is | | | | | connected to a board trace and not driven, it is recommended that an | | | | | external 330-ohm pull-down resistor be used. | | | 1 | | The state of the pair to the state of the total to | ## 3.2 PORT CONFIGURATION SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |-------------------|------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VC1_EN | 18 | I | Virtual Channel 1 Resource Sharing Enable: The chip provides the capability to support virtual channel 1 (VC1), in addition to the standard virtual channel 0. When this pin is asserted high, Virtual Channel 1 is enabled, and virtual channel resource sharing is not available. When it is asserted low, the chip would allocate the additional VC1 resource to VC0, and VC1 capability is disabled. This pin has internal pull-down resistor. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used. | | RXPOLINV_DIS | 24 | I | Rx Polarity Inversion Disable: When RXPOLINV_DIS is asserted high, it indicates to disable Rx Polarity Inversion detection function. Otherwise, it indicates to enable Rx Polarity Inversion detection function. This pin has internal pull-down resistor. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used. | | PL_512B | 53 | I | Max. Payload Size 512B: When PL_512B is asserted high, it indicates the max. payload size capability is 512B. Otherwise, it indicates the max. Payload size is 256B. This pin has internal pulldown resistor. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used. | | PRSNT[3:1] | 21,20,19 | I | <b>Present:</b> When PRSNT is asserted low, it indicates that the device is present in the slot of downstream port. Otherwise, it indicates the absence of the device. PRSNT[x] is correspondent to Port x, where x=1,2,3. These pins have internal pull-down resistors. | | SLOTCLK | 33 | I | Slot Clock Configuration: It determines if the downstream component uses the same physical reference clock that the platform provides on the connector. When SLOT CLK is high, the platform reference clock is employed. By default, all downstream ports use the same physical reference clock provided by platform. This pin has internal pull-down resistor. If no board trace is connected to this pin, the internal pull-down resistor of this pin is enough. However, if pin is connected to a board trace and not driven, it is recommended that an external 330-ohm pull-down resistor be used. | | SLOT_IMP[3:1] | 47,46,45 | I | Slot Implemented: These signals are asserted to indicate that the downstream ports are connected to slots. SLOT_IMP[x] corresponds to Portx, where x=1,2,3. When SLOT_IMP[x] is asserted, the Portx is connected to slot. Otherwise, it is chip-to-chip connection directly. These pins have internal pull-down resistors. If no board trace is connected to these pins, the internal pull-down resistors of these pins are enough. However, if pins are connected to a board trace and not driven, it is recommended that external 330-ohm pull-down resistors be used. | | PORT ST ATUS[2:0] | 69, 68, 67 | О | Port Status: These signals indicate the status of each port. Please connect to pin header for debug used. PORT ST ATUS[x] is correspondent to Port x, where x=0, 1, 2. | ## 3.3 MISCELLANEOUS SIGNALS | NAME | PIN | TYPE | DESCRIPTION | |---------|-----|------|---------------------------------------------------------------------------| | EECLK | 70 | О | <b>EEPRO M Clock:</b> Clock signal to the EEPROM interface. | | EEPD | 71 | I/O | <b>EEPRO M Data:</b> Bi-directional serial data interface to and from the | | | | | EEPROM. The pin is set to '1' by default. | | SMBCLK | 26 | I | SM Bus Clock: System management Bus Clock. This pin requires an | | | | | external 5.1K-ohm pull-up resistor. | | SMBDATA | 27 | I/O | SM Bus Data: Bi-Directional System Management Bus Data. This pin | | | | | requires an external 5.1K-ohm pull-up resistor. | | NAME | PIN | TYPE | DESCRIPTION | |-----------|-------------|------|----------------------------------------------------------------------------------| | SCAN_EN | 72 | I/O | Full-Scan Enable Control: For normal operation, SCAN_EN is an | | | | | output with a value of "0". SCAN_EN becomes an input during | | | | | manufacturing testing. | | GPIO[7:0] | 44, 43, 42, | I/O | General Purpose Input and Output: These eight general-purpose | | | 39, 38, 37, | | pins are programmed as either input-only or bi-directional pins by | | | 35, 36 | | writing the GPIO output enable control register. | | | | | When SMBus is implemented, GPIO[7:5] act as the SMBus address | | | | | pins, which set Bit 2 to 0 of the SMBus address. | | | | | <b>Debug Mode Selection:</b> In debug mode, GPIO[4:0] are used for | | | | | Debug Mode Selection. | | PWR_SAV | 28 | I | Power Saving Mode: PWR_SAV is a strapping pin. When this pin is | | | | | pulled high when system is reset, the Power Saving Mode is enabled. | | | | | When this pin is pulled low when system is reset, the Power Saving | | | | | Mode is disabled. When this pin is pulled low, it should be tied to | | | | | ground through a 330-ohm pull-down resistor. When this pin is pulled | | | | | high, a 5.1 K-ohm pull-up resistor should be used. | | TEST3 | 17 | I | Test3/5/6: These pins are for internal test purpose. Test3, Test5 and | | TEST 5 | 25 | | Test6 should be tied to ground through a 330-ohm pull-down resistor. | | TEST6 | 51 | | | | TEST4 | 22 | I | <b>Test4:</b> The pin is for internal test purpose. It should be tied to ground | | | | | through a 330-ohm pull-down resistor for normal operation. | | | | | Port Status Output Enable: In debug mode, it is used to enable | | | | | Port Status out put. | | TEST1 | 9 | I | <b>Test1:</b> The pin is for internal test purpose. It should be tied to 3.3V | | | | | through a 5.1 K-ohm pull-up resistor for normal operation. | | | | | <b>Debug Mode Enable</b> : In debug mode, it need be tired to low through a | | | | | 330-ohm pull-down resistor. | | TEST2 | 16 | I | <b>Test2:</b> The pin is for internal test purpose. Test2 should be tied to 3.3V | | | | | through a 5.1 K-ohm pull-up resistor. | | NC | 48, 52, 54, | | Not Connected: These pins can be just left open. | | | 57, 58, 59, | | | | | 114 | | | # 3.4 JTAG BOUNDARY SCAN SIGNALS | Name | Pin | Type | Description | |--------|-----|------|---------------------------------------------------------------------------| | TCK | 89 | I | Test Clock: Used to clock state information and data into and out of | | | | | the chip during boundary scan. When JTAG boundary scan function is | | | | | not implemented, this pin should be left open (NC). | | TMS | 92 | I | Test Mode Select: Used to control the state of the Test Access Port | | | | | controller. When JT AG boundary scan function is not implemented, | | | | | this pin should be pulled low through a 330-Ohm pull-down resistor. | | TDO | 88 | O | Test Data Output: When SCAN_EN is high, it is used (in conjunction | | | | | with TCK) to shift data out of the Test Access Port (TAP) in a serial bit | | | | | stream. When JT AG boundary scan function is not implemented, this | | | | | pin should be left open (NC). | | TDI | 93 | I | Test Data Input: When SCAN_EN is high, it is used (in conjunction | | | | | with TCK) to shift data and instructions into the TAP in a serial bit | | | | | stream. When JT AG boundary scan function is not implemented, this | | | | | pin should be left open (NC). | | TRST_L | 94 | I | Test Reset (Active LOW): Active LOW signal to reset the TAP | | | | | controller into an initialized state. When JTAG boundary scan function | | | | | is not implemented, this pin should be pulled low through a 330-Ohm | | | | | pull-down resistor. | # 3.5 POWER PINS | NAME | PIN | TYPE | DESCRIPTION | |---------|-------------------|------|--------------------------------------------------------------| | VDDC | 3, 23, 29, 31, | P | VDDC Supply (1.0V): Used as digital core power pins. | | | 40, 55, 62, 65, | | | | | 91 | | | | VDDR | 1, 8, 49, 64, 96 | P | VDDR Supply (3.3V): Used as digital I/O power pins. | | CVDDR | 79, 82, 84 | P | VDDR Supply (3.3V): Used as reference clock power pins. | | VDDCAUX | 13, 14 | P | VDDC AUX Supply (1.0V): Used as auxiliary core power pins. | | VAUX | 15 | P | VAUXSupply (3.3V): Used as auxiliary I/O power pins. | | AVDD | 99, 105, 108, | P | AVDD Supply (1.0V): Used as PCI Express analog power pins. | | | 119, 125 | | | | AVDDH | 113 | P | AVDDH Supply (3.3V): Used as PCI Express analog high voltage | | | | | power pins. | | CGND | 109, 112 | P | Ground: Used as reference clock ground pins. | | VSS | 2, 4, 11, 12, 30, | P | VSS Ground: Used as ground pins. | | | 32, 34, 41, 50, | | | | | 56, 61, 63, 66, | | | | | 87, 90, 95, 104, | | | | | 120, 126, 129 | | | # **4 PIN ASSIGNMENTS** # 4.1 PIN LIST of 128-PIN LQFP | PIN | NAME | PIN | NAME | PIN | NAME | PIN | NAME | |-----|--------------|-----|-------------|-----|-----------------|-----|----------| | 1 | VDDR | 33 | SLOTCLK | 65 | VDDC | 97 | PERP[1] | | 2 | VSS | 34 | VSS | 66 | VSS | 98 | PERN[1] | | 3 | VDDC | 35 | GPIO[1] | 67 | PORT ST ATUS[0] | 99 | AVDD | | 4 | VSS | 36 | GPIO[0] | 68 | PORT ST ATUS[1] | 100 | PETP[1] | | 5 | DWNRST_L[1] | 37 | GPIO[2] | 69 | PORT ST ATUS[2] | 101 | PETN[1] | | 6 | DWNRST_L[2] | 38 | GPIO[3] | 70 | EECLK | 102 | PERP[2] | | 7 | DWNRST_L[3] | 39 | GPIO[4] | 71 | EEPD | 103 | PERN[2] | | 8 | VDDR | 40 | VDDC | 72 | SCAN_EN | 104 | VSS | | 9 | TEST1 | 41 | VSS | 73 | REFCLKI N | 105 | AVDD | | 10 | PERST_L | 42 | GPIO[5] | 74 | REFCLKI_P | 106 | PETP[2] | | 11 | VSS | 43 | GPIO[6] | 75 | REFCLKO_N[3] | 107 | PETN[2] | | 12 | VSS | 44 | GPIO[7] | 76 | REFCLKO_P[3] | 108 | AVDD | | 13 | VDDCAUX | 45 | SLOT_IMP[1] | 77 | REFCLKO_N[2] | 109 | CGND | | 14 | VDDCAUX | 46 | SLOT_IMP[2] | 78 | REFCLKO_P[2] | 110 | REFCLKP | | 15 | VAUX | 47 | SLOT_IMP[3] | 79 | CVDDR | 111 | REFCLKN | | 16 | TEST2 | 48 | NC | 80 | REFCLKO_N[1] | 112 | CGND | | 17 | TEST3 | 49 | VDDR | 81 | REFCLKO_P[1] | 113 | AVDDH | | 18 | VC1_EN | 50 | VSS | 82 | CVDDR | 114 | NC | | 19 | PRSNT[1] | 51 | TEST6 | 83 | REFCLKO_N[0] | 115 | REXT_GND | | 20 | PRSNT[2] | 52 | NC | 84 | CVDDR | 116 | REXT | | 21 | PRSNT[3] | 53 | PL_512B | 85 | REFCLKO_P[0] | 117 | PETN[3] | | 22 | TEST4 | 54 | NC | 86 | IREF | 118 | PETP[3] | | 23 | VDDC | 55 | VDDC | 87 | VSS | 119 | AVDD | | 24 | RXPOLINV_DIS | 56 | VSS | 88 | TDO | 120 | VSS | | 25 | TEST5 | 57 | NC | 89 | TCK | 121 | PERN[3] | | 26 | SMBCLK | 58 | NC | 90 | VSS | 122 | PERP[3] | | 27 | SMBDATA | 59 | NC | 91 | VDDC | 123 | PETN[0] | | 28 | PWR_SAV | 60 | CLKBUF_PD | 92 | TMS | 124 | PETP[0] | | 29 | VDDC | 61 | VSS | 93 | TDI | 125 | AVDD | | 30 | VSS | 62 | VDDC | 94 | TRST_L | 126 | VSS | | 31 | VDDC | 63 | VSS | 95 | VSS | 127 | PERN[0] | | 32 | VSS | 64 | VDDR | 96 | VDDR | 128 | PERP[0] | | 129 | E PAD | | • | | • | • | | ## 5 FUNCTIONAL DESCRIPTION Multiple virtual PCI-to-PCI Bridges (VPPB), connected by a virtual PCI bus, reside in the Switch. Each VPPB contains the complete PCIe architecture layers that consist of the physical, data link, and transaction layer. The packets entering the Switch via one of VPPBs are first converted from serial bit-stream into parallel bus signals in physical layer, stripped off the link-related header by data link layer, and then relayed up to the transaction layer to extract out the transaction header. According to the address or ID embedded in the transaction header, the entire transaction packets are forwarded to the destination VPPB for formatting as a serial-type PCIe packet through the transmit circuits in the data link layer and physical layer. The following sections describe these function elements for processing PCIe packets within the Switch. #### 5.1 PHYSICAL LAYER CIRCUIT The physical layer circuit design is based on the PHY Interface for PCI Express Architecture (PIPE). It contains Physical Media Attachment (PMA) and Physical Coding Sub-layer (PCS) blocks. PMA includes Serializer/Deserializer (SERDES), PLL¹, Clock Recovery module, receiver detection circuits, beacon transmitter, electrical idle detector, and input/output buffers. PCS consists of framer, 8B/10B encoder/decoder, receiver elastic buffer, and PIPE PHY control/status circuitries. To provide the flexibility for port configuration, each lane has its own control and status signals for MAC to access individually. In addition, a pair of PRBS generator and checker is included for PHY built-in self test. The main functions of physical layer circuits include the conversion between serial-link and parallel bus, provision of clock source for the Switch, resolving clock difference in receiver end, and detection of physical layer errors. In order to meet the needs of different application, the drive amplitude, de-emphasis and equalization of each transmitting channels can be adjusted using EEPROM individually. De-emphasis of -3.5 db is implemented by the transmitters when full swing signaling is used, while an offset can be individually applied to each channel. #### 5.1.1 RECEIVER DETECTION The physical layer circuits implement receiver detection, which detects the presence of an attached 50 ohm to ground termination as per PCI Express Specification. The detect circuits determine if the voltage levels of the receiver have crossed the internal threshold after a configurable time determined by the Receiver Detection Threshold field in the PHY Parameter 2 Register (offset 7Ch, bit[6:4]), which can be configured by EEPROM or SMBUS settings. **Table 5-1 Receiver Detection Threshold Settings** | Receiver Detection<br>Threshold | Threshold | |---------------------------------|----------------------| | 000 | 1.0 us | | 001 | 2.0 us | | 010 | 4.0 us (Recommended) | | 011 | 5.0 us | | 100 | 10 us | | 101 | 20 us | | 110 | 40 us | | 111 | 50 us | #### 5.1.2 RECEIVER SIGNAL DETECTION \_ <sup>&</sup>lt;sup>1</sup> Multiple lanes could share the PLL. Receiver signal idling is detected with levels above a programmable threshold specified by Receiver Signal Detect field in the PHY Parameter 2 Register (Offset 7Ch, bit[21:20]), which can be configured on a per-port basis via EEPROM or SMBUS settings. Table 5-2 Receiver Signal Detect Threshold | Receiver Signal Detect | Min (mV ppd) | Max (mV ppd) | |------------------------|--------------|--------------| | 00 | 50 | 80 | | 01 (Recommended) | 65 | 175 | | 10 | 75 | 200 | | 11 | 120 | 240 | #### 5.1.3 RECEIVER EQUALIZATION The receiver implements programmable equalizer via the Receiver Equalization field in the PHY Parameter 2 Register (Offset 7Ch, bit[25:22]), which can be configured on a per-port basis via EEPROM or SMBUS settings. Table 5-3 Receiver Equalization Settings | Receiver Equalization | Equalization | |-----------------------|--------------| | 0000 | Off | | 0010 | Low | | 0110 (Recommended) | Medium | | 1110 | High | #### 5.1.4 TRANSMITTER SWING The PCI Express transmitters support implementations of both full voltage swing and half (low) voltage swing. In full swing signaling mode, the transmitters implement de-emphasis, while in half swing mode, the transmitters do not. The Transmitter Swing field in the PHY Parameter 2 Register 2 (offset 7Ch, Bit[30]) is used for the selection of full swing signaling or half swing signaling, which can be configured on a per-port basis via EEPROM or SMBUS settings. **Table 5-4 Transmitter Swing Settings** | Transmitter Swing | Mode | De-emphasis | |-------------------|--------------------|-----------------| | 0 | Full Voltage Swing | Implemented | | 1 | Half Voltage Swing | Not implemented | #### 5.1.5 DRIVE AMPLITUDE AND DE-EMPHASIS SETTINGS Depending on the operation condition (voltage swing and de-emphasis condition), one of the Drive Amplitude Base Level fields in the Switch Operation Mode Register (offset 74h) and one of the Drive De-Emphasis Base Level fields in the PHY Parameter 1 Register (offset 7Ah) are active for configuration of the amplitude and de-emphasis. The final drive amplitude and drive de-emphasis are the summation of the base level value and the offset value. The offset value for drive amplitude is 25 mV pd, and 6.25 mV pd for drive de-emphasis. The driver output waveform is the synthesis of amplitude and de-emphasis. The driver amplitude without de-emphasis is specified as a peak differential voltage level (mVpd), and the driver de-emphasis modifies the driver amplitude. Figure 5-1 Driver Output Waveform ### 5.1.6 DRIVE AMPLITUDE Only one of the Drive Amplitude Level field in the Switch Operation Mode Register (offset 74h, bit [20:16], bit [25:21] and bit [30:26]) is active depending on the de-emphasis and swing condition. The settings and the corresponding values of the amplitude level, which can be configured by EEPROM or SMBUS settings. Table 5-5 Drive Amplitude Base Level Registers | Register | De-Emphasis Condition | Swing Condition | |--------------------|-----------------------|-----------------| | C_DRV_LVL_3P5_NOM | -3.5 db | Full | | C_DRV_LVL_6P0_NOM | -6.0 db | Full | | C DRV LVL HALF NOM | N/A | Half | Table 5-6 Drive Amplitude Base Level Settings | Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) | Setting | Amplitude<br>(mV pd) | |---------|----------------------|---------|----------------------|---------|----------------------| | 00000 | 0 | 00111 | 175 | 01110 | 350 | | 00001 | 25 | 01000 | 200 | 01111 | 375 | | 00010 | 50 | 01001 | 225 | 10000 | 400 | | 00011 | 75 | 01010 | 250 | 10001 | 425 | | 00100 | 100 | 01011 | 275 | 10010 | 450 | | 00101 | 125 | 01100 | 300 | 10011 | 475 | | 00110 | 150 | 01101 | 325 | Others | Reserved | #### Note: - 1. Nominal levels. Actual levels will vary with temperature, voltage and board effects. - 2. The maximum nominal amplitude of the output driver is 475 mV pd. Combined values of driver amplitude and de-emphasis greater than 475 mV pd should be avoided. - 3. At higher amplitudes, actual swings will be less than the theoretical value due to process variations and environment factors, such as voltage overhead compression, package losses, board losses, and other effects. #### 5.1.7 DRIVE DE-EMPHASIS The Drive De-Emphasis Level field in the PHY Parameter 1 Register (Offset 78h, bit[20:16], bit[25:21] and bit[30:26]) controls the de-emphasis base level. The settings and the corresponding values of the de-emphasis level, which can be globally via EEPROM or SMBUS settings. Table 5-7 Drive De-Emphasis Base Level Register | Register | De-Emphasis Condition | |-------------------------|-----------------------| | C_EMP_POST_GEN1_3P5_NOM | -3.5 db | | C_EMP_POST_GEN2_3P5_NOM | -3.5 db | | C_EMP_POST_GEN2_6P0_NOM | -6.0 db | Table 5-8 Drive De-Emphasis Base Level Settings | Setting | De-Emphasis<br>(mV pd) | Setting | De-Emphasis<br>(mV pd) | Setting | De-Emphasis<br>(mV pd) | |---------|------------------------|---------|------------------------|---------|------------------------| | 00000 | 0.0 | 01011 | 69.0 | 10110 | 137.5 | | 00001 | 6.0 | 01100 | 75.0 | 10111 | 144.0 | | 00010 | 12.5 | 01101 | 81.0 | 11000 | 150.0 | | 00011 | 19.0 | 01110 | 87.0 | 11001 | 156.0 | | 00100 | 25.0 | 01111 | 94.0 | 11010 | 162.5 | | 00101 | 31.0 | 10000 | 100.0 | 11011 | 169.0 | | 00110 | 37.5 | 10001 | 106.0 | 11100 | 175.0 | | 00111 | 44.0 | 10010 | 112.5 | 11101 | 181.0 | | 01000 | 50.0 | 10011 | 119.0 | 11110 | 187.5 | | 01001 | 56.0 | 10100 | 125.0 | 11111 | 194.0 | | 01010 | 62.5 | 10101 | 131.0 | - | - | #### Note: - 1. Nominal levels. Actual levels will vary with temperature, voltage and board effects. - 2. The maximum nominal amplitude of the output driver is 475 mVpd. Combined values of driver amplitude and de-emphasis greater than 475 mVpd should be avoided. - 3. At higher amplitudes, actual swings will be less than the theoretical value due to process variations and environment factors, such as voltage overhead compression, package losses, board losses, and other effects. #### 5.1.8 TRANSMITTER ELECTRICAL IDLE LATENCY After the last character of the PCI Express transmission, the output current is reduced, and a differential voltage of less than 20 mV with common mode of VTX-CM-DC is established within 20 UI. This delay time is programmable via Transmitter PHY Latency field in the PHY Parameter 2 Register (Offset 7Ch, bit[3:0]), which can be configured by EEPROM or SMBUS settings. ## 5.2 DATA LINK LAYER (DLL) The Data Link Layer (DLL) provides a reliable data transmission between two PCI Express points. An ACK/NACK protocol is employed to guarantee the integrity of the packets delivered. Each Transaction Layer Packet (TLP) is protected by a 32-bit LCRC for error detection. The DLL receiver performs LCRC calculation to determine if the incoming packet is corrupted in the serial link. If an LCRC error is found, the DLL transmitter would issue a NACK data link layer packet (DLLP) to the opposite end to request a re-transmission, otherwise an ACK DLLP would be sent out to acknowledge on reception of a good TLP. In the transmitter, a retry buffer is implemented to store the transmitted TLPs whose corresponding ACK/NACK DLLP have not been received yet. When an ACK is received, the TLPs with sequence number equals to and smaller than that carried in the ACK would be flushed out from the buffer. If a NACK is received or no ACK/NACK is returned from the link partner after the replay timer expires, then a replay mechanism built in DLL transmitter is triggered to re-transmit the corresponding packet that receives NACK or time-out and any other TLP transmitted after that packet. Meanwhile, the DLL is also responsible for the initialization, updating, and monitoring of the flow-control credit. All of the flow control information is carried by DLLP to the other end of the link. Unlike TLP, DLLP is guarded by 16-bit CRC to detect if data corruption occurs. In addition, the Media Access Control (MAC) block, which is consisted of LTSSM, multiple lanes de-skew, scrambler/de-scrambler, clock correction from inserting skip order-set, and PIPE-related control/status circuits, is implemented to interface physical layer with data link layer. # 5.3 TRANSACTION LAYER RECEIVE BLOCK (TLP DECAPSULATION) The receiving end of the transaction layer performs header information retrieval and TC/VC mapping (see section 5.5), and it validates the correctness of the transaction type and format. If the TLP is found to contain an illegal header or the indicated packet length mismatches with the actual packet length, then a Malformed TLP is reported as an error associated with the receiving port. To ensure end-to-end data integrity, a 32-bit ECRC is checked against the TLP at the receiver if the digest bit is set in header. #### 5.4 ROUTING The transaction layer implements three types of routing protocols: ID-based, address-based, and implicit routing. For configuration reads, configuration writes, transaction completion, and user-defined messages, the packets are routed by their destination ID constituted of bus number, device number, and function number. Address routing is employed to forward I/O or memory transactions to the destination port, which is located within the address range indicated by the address field carried in the packet header. The packet header indicates the packet types including memory read, memory write, IO read, IO write, Message Signaling Interrupt (MSI) and user-defined message. Implicit routing is mainly used to forward system message transactions such as virtual interrupt line, power management, and so on. The message type embedded in the packet header determines the routing mechanism. If the incoming packet can not be forwarded to any other port due to a miss to hit the defined address range or targeted ID, this is considered as Unsupported Request (UR) packet, which is similar to a master abort event in PCI protocol. #### 5.5 TC/VC MAPPING The 3-bit TC field defined in the header identifies the traffic class of the incoming packets. To enable the differential service, a TC/VC mapping table at destination port that is pre-programmed by system software or EEPROM pre-load is utilized to cast the TC labeled packets into the desired virtual channel. Note that TC0 traffic is mapped into VC0 channel by default. After the TC/VC mapping, the receive block dispatches the incoming request, completion, or data into the appropriate VC0 and VC1 queues. #### 5.6 QUEUE In PCI Express, it defines six different packet types to represent request, completion, and data. They are respectively Posted Request Header (PH), Posted Request Data payload (PD), Non-Posted Request Header (NPH), Non-Posted Data Payload (NPD), Completion Header (CPLH) and Completion Data payload (CPLD). Each packet with different type would be put into a separate queue in order to facilitate the following ordering processor. Since NPD usually contains one DW, it can be merged with the corresponding NPH into a common queue named NPHD. Except NPHD, each virtual channel (VC0 or VC1) has its own corresponding packet header and data queue. When only VC0 is needed in some applications, VC1 can be disabled and its resources assigned to VC0 by asserting VC1\_EN (Virtual Channel 1 Enable) to low. #### 5.6.1 PH PH queue provides TLP header spaces for posted memory writes and various message request headers. Each header space occupies sixteen bytes to accommodate 3 DW or 4 DW headers. There are two PH queues for VC0 and VC1 respectively. #### 5.6.2 PD PD queue is used for storing posted request data. If the received TLP is of the posted request type and is determined to have payload coming with the header, the payload data would be put into PD queue. There are two PD queues for VC0 and VC1 respectively. #### 5.6.3 NPHD NPHD queue provides TLP header spaces for non-posted request packets, which include memory read, IO read, IO write, configuration read, and configuration write. Each header space takes twenty bytes to accommodate a 3-DW header, s 4-DW header, s 3-WD header with 1-DW data, and a 4-DW header with 1-DW data. There is only one NPHD queue for VC0, since non-posted request cannot be mapped into VC1. #### 5.6.4 CPLH CPLH queue provides TLP header space for completion packets. Each header space takes twelve bytes to accommodate a 3-DW header. Please note that there are no 4-DW completion headers. There are two CPLH queues for VC0 and VC1 respectively. ### 5.6.5 CPLD CPLD queue is used for storing completion data. If the received TLP is of the completion type and is determined to have payload coming with the header, the payload data would be put into CPLD queue. There are two CPLD queues for VC0 and VC1 respectively. #### 5.7 TRANSACTION ORDERING Within a VPPB, a set of ordering rules is defined to regulate the transactions on the PCI Express Switch including Memory, IO, Configuration and Messages, in order to avoid deadlocks and to support the Producer-Consumer model. The ordering rules defined in table 5-4 apply within a single Traffic Class (TC). There is no ordering requirement among transactions within different TC labels. Since the transactions with the same TC label are not allowed to map into different virtual channels, it implies no ordering relationship between the traffic in VC0 and VC1. Table 5-9 Summary of PCI Express Ordering Rules | Row Pass Column | Posted | Read | Non-posted Write | Read | Non-posted Write | |--------------------------|---------------------|------------------|------------------|------------------|------------------| | | Request | Request | Request | Completion | Completion | | Posted Request | Yes/No1 | Yes <sup>5</sup> | Yes <sup>5</sup> | Yes <sup>5</sup> | Yes <sup>5</sup> | | Read Request | No <sup>2</sup> | Yes | Yes | Yes | Yes | | Non-posted Write Request | No <sup>2</sup> | Yes | Yes | Yes | Yes | | Read Completion | Yes/No <sup>3</sup> | Yes | Yes | Yes | Yes | | Non-Posted Write | Yes <sup>4</sup> | Yes | Yes | Yes | Yes | | Completion | | | | | | - 1. When the Relaxed Ordering Attribute bit is cleared, the Posted Request transactions including memory write and message request must complete on the egress bus of VPPB in the order in which they are received on the ingress bus of VPPB. If the Relaxed Ordering Attribute bit is set, the Posted Request is permitted to pass over other Posted Requests occurring before it. - 2. A Read Request transmitting in the same direction as a previously queued Posted Request transaction must push the posted write data ahead of it. The Posted Request transaction must complete on the egress bus before the Read Request can be attempted on the egress bus. The Read transaction can go to the same location as the Posted data. Therefore, if the Read transaction were to pass the Posted transaction, it would return stale data. - 3. When the Relaxed Ordering Attribute bit is cleared, a Read completion must "pull" ahead of previously queued posted data transmitting in the same direction. In this case, the read data transmits in the same direction as the posted data, and the requestor of the read transaction is on the same side of the VPPB as the completer of the posted transaction. The posted transaction must deliver to the completer before the read data is returned to the requestor. If the Relaxed Ordering Attribute bit is set, then a read completion is permitted to pass a previously queued Memory Write or Message Request. - 4. Non-Posted Write Completions are permitted to pass a previous Memory Write or Message Request transaction. Such transactions are actually transmitting in the opposite directions and hence have no ordering relationship. - 5. Posted Request transactions must be given opportunities to pass Non-posted Read and Write Requests as well as Completions. Otherwise, deadlocks may occur when some older bridges, which do not support delayed transactions are mixed with PCIe Switch in the same system. A fairness algorithm is used to arbitrate between the Posted Write queue and the Non-posted transaction queue #### 5.8 PORT ARBITRATION Among multiple ingress ports, the port arbitration built in the egress port determines which incoming packets to be forwarded to the output port. The arbitration algorithm contains hardware fixed Round Robin, 128-phase Weighted Round-Robin and programmable 128-phase time-based WRR. The port arbitration is held within the same VC channel. It means that each port has two port arbitration circuitries for VC0 and VC1 respectively. At the upstream ports, in addition to the inter-port packets, the intra-port packet such as configurations completion would also join the arbitration loop to get the service from Virtual Channel 0. #### 5.9 VC ARBITRATION After port arbitration, VC arbitration is executed among different VC channels within the same source. Three arbitration algorithms are provided to choose the appropriate VC: Strict Priority, Round Robin or Weighted Round Robin. #### 5.10 FLOW CONTROL PCI Express employs Credit-Based Flow Control mechanism to make buffer utilization more efficient. The transaction layer transmitter ensures that it does not transmit a TLP to an opposite receiver unless the receiver has enough buffer space to accept the TLP. The transaction layer receiver has the responsibility to advertise the free buffer space to an opposite transmitter to avoid packet stale. In this Switch, each port has its own separate queues for different traffic types and the credits are sent to data link layer on the fly. The data link layer compares the current available credits with the monitored ones and reports the updated credit to the counterpart. If no new credit is acquired, the credit reported is scheduled for every 30 us to prevent the link from entering retrain. On the other hand, the receiver at each egress port gets the usable credits from the opposite end in a link. The output port broadcasts them to all the other ingress ports to get packet transmission. # 5.11 TRANSATION LAYER TRANSMIT BLOCK (TLP ENCAPSULATION) The transmit portion of transaction layer performs the following functions. They construct the all types of forwarded TLP generated from VC arbiter, respond with the completion packets when the local resource (i.e. configuration register) is accessed, and regenerate the message that terminates at receiver to RC if acting as an upstream port. # **6 EEPROM INTERFACE AND SYSTEM MANAGEMENT BUS** The EEPROM interface consists of two pins: EECLK (EEPROM clock output) and EEPD (EEPROM bi-directional serial data). The Switch may control an ISSI IS24C04 or compatible parts using into 512x8 bits. The EEPROM is used to initialize a number of registers before enumeration. This is accomplished after PRST# is de-asserted, at which time the data from the EEPROM is loaded. The EEPROM interface is organized into a 16-bit base, and the Switch supplies a 7-bit EEPROM word address. The Switch does not control the EEPROM address input. It can only access the EEPROM with address input set to 0. The System Management Bus interface consists of two pins: SMBCLK (System Management Bus Clock input) and SMBDATA (System Management Bus Data input/ output). #### 6.1 EEPROMINTERFACE ### 6.1.1 AUTO MODE EERPOM ACCESS The Switch may access the EEPROM in a WORD format by utilizing the auto mode through a hardware sequencer. The EEPROM start-control, address, and read/write commands can be accessed through the configuration register. Before each access, the software should check the Autoload Status bit before issuing the next start. #### 6.1.2 EEPROM MODE AT RESET During a reset, the Switch will automatically load the information/data from the EEPROM if the automatic load condition is met. The first offset in the EEPROM contains a signature. If the signature is recognized, the autoload initiates right after the reset. During the autoload, the Bridge will read sequential words from the EEPROM and write to the appropriate registers. Before the Bridge registers can be accessed through the host, the autoload condition should be verified by reading bit [3] offset DCh (EEPROM Autoload Status). The host access is allowed only after the status of this bit is set to '0' which indicates that the autoload initialization sequence is complete. #### 6.1.3 EEPROM SPACE ADDRESS MAP | 15 – 8 | 15 - 8 7 - 0 | | | |----------------------------------------------|----------------------------------------------------|------|--| | EEPROM Sign | 00h | | | | Vend | Vendor ID | | | | | ce ID | 04h | | | Extended VC Count / Link Capability / Switch | Mode Operation / Interrupt pin for Port $1 \sim 3$ | 06h | | | Subsystem | Vender ID | 08h | | | Subsys | tem ID | 0Ah | | | Max_Payload_Size Support / ASPM | Support / Role_Base Error Reporting | 0Ch | | | Global PHY TX Margin | Parameter for Port 0~3 | 0Eh | | | Global PHY Param | Global PHY Parameter 0 for Port 0~3 | | | | Global XPIP_CSR6[0] / Global | 12h | | | | Global XPIP_CSR6[4:1] / Global | 14h | | | | Global XPIP_CSR4 | 16h | | | | Global XPIP_CSR4 | [31:16] for Port 0~3 | 18h | | | Global XPIP_CSR5 | [15:0] for Port 0~3 | 1 Ah | | | Buffer_ctrl[4:0] / | | | | | Global XPIP_CSR6[7:5] for Port 0~3 | | | | | MAC_CTR / Global PHY | MAC CTR / Global PHY Parameter 3 for Port 0~3 | | | | NFT S / Scramble / XPIP_CSR2 | / Deskew mode select for Port 0 | 20h | | # A Product Line of Diodes Incorporated | 15 – 8<br>NETS / Scramble / YDID (CSD2) | 7 – 0 / Deskew mode select for Port 1 | BYTE OFFSET<br>22h | | |-----------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------|--| | NFTS/Scramble/XPIP_CSR2 NFTS/Scramble/XPIP_XSR2 | 22n<br>24h | | | | NFT S / Scramble / XPIP CSR2 | NFT S / Scramble / XPIP CSR2 / Deskew mode select for Port 3 | | | | Rese | 26h<br>28h | | | | Rese | 2Ah | | | | Rese | 2Ch | | | | | erved | 2Eh | | | | er2_1 for Port 0 | 30h | | | | er2_1 for Port 1 | 32h | | | | er2_1 for Port 2 | 34h | | | | er2_1 for Port 3 | 36h<br>38h | | | | erved<br>erved | 38h | | | | erved | 3Ch | | | | erved | 3Eh | | | | eter 3/ PHY Parameter2_2 for Port 0 | 40h | | | XPIP_CSR_2 for<br>Port 0 | _ | | | | Sel_deemp/ PHY Parame Do_change_rate_cnt/ XPIP_CSR_2 for Port 1 | eter 3/ PHY Parameter2_2 for Port 1 | 42h | | | Sel_deemp/ Do_change_rate_cnt/ XPIP_CSR_2 for Port 2 | eter 3/ PHY Parameter2_2 for Port 2 | 44h | | | | eter 3/ PHY Parameter2_2 for Port 3 | 46h | | | Rese | erved | 48h | | | Rese | erved | 4Ah | | | | erved | 4Ch | | | | erved | 4Eh | | | PM Data for Port 0 | PM Capability for Port 0 | 50h | | | PM Data for Port 1<br>PM Data for Port 2 | PM Capability for Port 1 PM Capability for Port 2 | 52h<br>54h | | | PM Data for Port 3 | PM Capability for Port 3 | 56h | | | | erved | 58h | | | | erved | 5Ah | | | Rese | erved | 5Ch | | | | erved | 5Eh | | | TC/VC Map for Port 0 (VC0) | Slot Clock / LPVC Count / Port Num, Port 0 | 60h | | | TC/VC Map for Port 1 (VC0) | Slot Implemented / Slot Clock / LPVC Count / Port Num, Port 1 | 62h | | | T C/VC Map for Port 2 (VC0) T C/VC Map for Port 3 (VC0) | Slot Implemented / Slot Clock / LPVC Count / Port Num, Port 2 | 64h | | | . , , | Slot Implemented / Slot Clock / LPVC Count / Port Num, Port 3 | 66h<br>68h | | | | erved | 6Ah | | | | erved | 6Ch | | | | erved | 6Eh | | | Power Budgeting Capab | oility Register for Port 0 | 70h | | | Power Budgeting Capability Register for Port 1 | | 72h<br>74h | | | Power Budgeting Capal | Power Budgeting Capability Register for Port 2 | | | | Power Budgeting Capability Register for Port 3 | | 76h | | | Reserved | | 78h | | | | erved | 7Ah | | | Reserved<br>Reserved | | 7Ch<br>7Eh | | | XPIP CSR5[30:24] for Port 0 | PM Control Para/Rx Polarity for Port 0 | 7En<br>80h | | | XPIP CSR5[30:24] for Port 1 | PM Control Para/Rx Polarity for Port 1 | 82h | | | | | | | | | PM Control Para/Rx Polarity for Port 2 | 84h | | | XPIP_CSR5[30:24] for Port 2<br>XPIP_CSR5[30:24] for Port 3 | PM Control Para/Rx Polarity for Port 2 PM Control Para/Rx Polarity for Port 3 | 84h<br>86h | | # A Product Line of Diodes Incorporated | 15 – 8 | 7 – 0 | BYTE OFFSET | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------| | Reserved | Reserved | 8Ah | | Reserved | Reserved | 8Ch | | Reserved | Reserved | 8Eh | | | erved | 90h | | | y 0 for Port 1 | 92h | | | y 0 for Port 2 | 94h | | Slot Capabilit | y 0 for Port 3 | 96h | | | erved | 98h | | | erved | 9Ah | | | erved | 9Ch | | | erved | 9Eh | | | erved | A0h | | | y 1 for Port 1 | A2h | | | y 1 for Port 2 | A4h | | Slot Capabilit | y 1 for Port 3 | A4II<br>A6h | | Siot Capabilit<br>Pos | erved | A8h | | | erved | AAh | | | erved | ACh | | | erved | AEh | | | 5:0] for Port 0 | B0h | | | 5:0] for Port 1 | B2h | | | 5:0] for Port 2 | B2n<br>B4h | | | 5:0] for Port 3 | B6h | | | erved | B8h | | | | Bah | | | erved<br>erved | BCh | | | erved | BEh | | | 6:31] for Port 0 | C0h | | APIP_CSR3[10 | 6:31] for Port 0 | C0h | | VDID CSD2[1 | 6:31] for Port 2 | C4h | | | | C6h | | | XPIP_CSR3[16:31] for Port 3 Reserved | | | | erved | C8h<br>CAh | | | | CCh | | | Reserved<br>Reserved | | | | me-out Counter for Port 0 | CEh<br>D0h | | | | D0h | | | REV_TS_CTR /Replay Time-out Counter for Port 1 | | | | REV_TS_CTR /Replay Time-out Counter for Port 2 REV_TS_CTR /Replay Time-out Counter for Port 3 | | | | erved | D6h<br>D8h | | | | DAh | | | Reserved Reserved | | | | | DCh<br>DEh | | | Reserved Acknowledge Latency Timer for Port 0 | | | | acy Timer for Port 1 | E0h<br>E2h | | | acy Timer for Port 2 | E4h | | | acy Timer for Port 3 | E6h | | | · · | E8h | | | Reserved | | | | Reserved Reserved | | | | | | | TC/VC Map for Port 0 (VC1) | Reserved TC/VC Mon for Port 0 (VC1) Reserved Movimum Time Slot for Port 0 | | | TC/VC Map for Port 1 (VC1) | Maximum Time Slot for Port 0 Maximum Time Slot for Port 0 | F0h<br>F2h | | TC/VC Map for Port 1 (VC1) TC/VC Map for Port 2 (VC1) | | F2n<br>F4h | | TC/VC Map for Port 2 (VC1) TC/VC Map for Port 3 (VC1) | Maximum Time Slot for Port 0 Maximum Time Slot for Port 0 | F4n<br>F6h | | • | | F8h | | | erved | FAh | | | Reserved | | | | Reserved<br>Reserved | | | Rese | 51 VCU | FEh | # 6.1.4 MAPPING EEPROM CONTENTS TO CONFIGURATION REGISTERS | ADDRESS | PCICFG | DESCRIPTION | |------------|-----------------------------------------|--------------------------------------------------------------------------------------| | ADDRESS | OFFSET | DESCRIPTION | | 00h | OTISEI | EEPRO M signature – 1516h | | 02h | 00h ~ 01h | Vendor ID | | 04h | $02h \sim 03h$ | Device ID | | 06h | 144h (Port 0~2) | Extended VC Count for Port 0~2 | | UUII | 144h (Portu~2) | | | | 144h: Bit [0] | Bit [0]: It represents the supported VC count other than the | | | | default VC | | | | | | | CCh (Port 0~2) | Link Capability for Port 0~2 | | | CCh: Bit [14:12] | <ul> <li>Bit [3:1]: It represents L0s Exit Latency for all ports</li> </ul> | | | CCh: Bit [17:15] | <ul> <li>Bit [6:4]: It represents L1 Exit Latency for all ports</li> </ul> | | | | | | | 74h (Port 0~2) | Switch Mode Operation for Port 0 | | | 74h: Bit [5] | <ul> <li>Bit [8]: no ordering on packets for different egress port mode</li> </ul> | | | 74h: Bit [6] | <ul> <li>Bit [9]: no ordering on different tag of completion mode</li> </ul> | | | 74h: Bit [0] | <ul><li>Bit [10]: Store and Forward</li></ul> | | | 74h: Bit [2:1] | <ul> <li>Bit [12:11]: Cut-through Threshold</li> </ul> | | | 74h: Bit [3] | <ul> <li>Bit [13]: Port arbitrator Mode</li> </ul> | | | 74h: Bit [4] | ■ Bit [14]: Credit UpdateMode | | | | · [ ]· · · · · · · · · · · · · · · · · · | | | 3Ch (Port 1~2) | Interrupt pin for Port 1~2 | | 1 | 3Ch: Bit [8] | Bit [15]: Set when INTA is requested for interrupt resource | | 08h | | | | | B4h ~ B5h | Subsystem Vender ID | | 0Ah<br>0Ch | B6h~B7h | Subsystem ID | | UCII | C4h (Port 0~2) | Max_Payload_Size Support for Port 0~2 | | | C4h: Bit [1:0] | Bit [1:0]: Indicated the maximum payload size that the device | | | | can support for the TLP | | | | | | | CCh (Port 0~2) | ASPM Support for Port 0~2 | | | CCh: Bit [11:10] | <ul> <li>Bit [3:2]: Indicate the level of ASPM supported on the PCIe link</li> </ul> | | | | | | | C4h (Port 0~2) | Role_Base Error Reporting for Port 0~2 | | | C4h: Bit [15] | <ul> <li>Bit [4]: Indicate implement the role-base error reporting</li> </ul> | | | | | | | 70h (Port 0~2) | MSIC apability Disable for Port 0~2 | | | 70h: Bit [14] | ■ Bit [5]: Disable MSI capability | | | | | | | 74h (Port 0~2) | Compliance Pattern Parity Control Disable for Port 0~2 | | | 74h: Bit [15] | Bit [6]: Disable compliance pattern parity | | | | | | | 70h (Port 0~2) | Power Management Capability Disable for Port 0~2 | | | 70h: Bit [13] | Bit [7]: Disable Power Management Capability | | | , , , , , , , , , , , , , , , , , , , , | | | | 8Ch (Port 0~2) | ORDER RULE5 Enable for port 0~2 | | | 8Ch: Bit [5] | Bit [8]: Capability for Post packet Pass Non-Post packet | | | | 201 [0]. Capacing to 1 output action 1 output action | | | CCh (Port 1~2) | Link Bandwidth Notification Capability for port 1~2 | | | CCh: Bit [21] | Bit [9]: Link Bandwidth Notification Capability | | | CCII. Dit [21] | Dit [7]. Dilik Banawath Notification Capability | | | QCh (Dowt 0. 2) | Ondoring Engage for Dort 0.2 | | | 8Ch (Port 0~2)<br>8Ch: Bit [6] | Ordering Frozen for Port 0~2 Bit [10]: Freeze the ordering feature | | | och. Bit [0] | - Dit [10]. Preeze the ordering reature | | | 0CL (D. 40.2) | TV COEL stanen Made for Bord O. 2 | | | 8Ch (Port 0~2) | TX SOFLatency Mode for Port0~2 | | | 8Ch: Bit [0] | Bit [11]: Set to zero to shorten latency | | | CCL (B. (A.A) | Construe Construe Fredrice B 46.2 | | | CCh (Port 0~2) | Surprise Down Capability Enable for Port 0~2 | | | CCh: Bit [19] | Bit [12]: Enable Surprise Down Capability | | | 1 | | | | 8Ch (Port0~2) | Power Management's Data Select Register R/W Capability for Port 0~2 | | | 8Ch: Bit [1] | <ul> <li>Bit [13]: Enable Data Select Register R/W</li> </ul> | | | E4h (Port $0\sim2$ ) | LTR Capability Enable for Port 0~2 | | | E4h: Bit [12] | Bit [14]: LTR capability enable | | | _ | | | | 8Ch (Port 0~2) | 4KB Boundary Check Enable for Port 0~2 | | | 8Ch: Bit [3] | Bit [15]: Enable 4KB Boundary Check | | | [- J | | | ADDRESS | PCICFG | DESCRIPTION | |---------|-------------------------------------------|----------------------------------------------------------------------------------------------------| | 0Eh | OFFSET | DHATTY Manager Day of Carlo | | UEII | <b>94h (Port 0~2)</b><br>94h: Bit [4:0] | PHY TX Margin Parameter for Port 0~2 Bit [4:0]: C DRV LVL 3P5 MGN2 | | | 94h: Bit [9:5] | <ul> <li>Bit [9:5]: C_DRV_LVL_6P0_MGN2</li> </ul> | | | 94h: Bit [14:10] | <ul><li>Bit [14:10]: C_DRV_LVL_HALF_MGN2</li></ul> | | | <b>E4h (Port 0~2)</b><br>E4h: Bit [18] | OBFF C apability Enable for Port 0~2 Bit [15]: enable OBFF capability | | 10h | <b>74h (Port 0~2)</b><br>74h: Bit [20:16] | PHY Parameter 0 for Port 0~2 Bit [4:0]: C DRV LVL 3P5 NOM | | | 74h: Bit [25:21] | Bit [9:5]: C_DRV_LVL_6P0_NOM | | | 74h: Bit [30:26] | Bit [14:10]: C_DRV_LVL_HALF_NOM | | | <b>8Ch (Port 0~2)</b><br>8Ch: Bit [31] | TL_CSR[31] for Port 0~2 Bit [15]: P35_GEN2_MODE | | 12h | 78h (Port 0~2) | PHY Parameter 1 for Port 0~2 | | | 78h: Bit [20:16]<br>78h: Bit [25:21] | <ul> <li>Bit [4:0]: C_EMP_POST_GEN1_3P5_NOM</li> <li>Bit [9:5]: C_EMP_POST_GEN2_3P5_NOM</li> </ul> | | | 78h: Bit [30:26] | <ul> <li>Bit [14:10]: C_EMP_POST_GEN2_6P0_NOM</li> </ul> | | | 8Ch (Port 0~2) | XPIP CSR6[0] for Port0~2 | | 14h | 8Ch: Bit [16] 7Ch (Port 0~2) | Bit [15]: XPIP_CSR6[0] PHY Parameter 2 for Port 0~2 | | 1411 | 7Ch (Portu~2)<br>7Ch: Bit [3:0] | Bit [3:0]: C TX PHY LATENCY | | | 7Ch: Bit [6:4] | ■ Bit [6:4]: C_REC_DETECT_USEC | | | 90h (Port 0~2) | PHY Parameter 3 for Port 0~2 | | | 90h: Bit [19:15] | <ul><li>Bit [11:7]: C_EMP_POST_HALF_DELTA</li></ul> | | | <b>8Ch (Port 0~2)</b><br>8Ch: Bit [20:17] | XPIP_CSR6[4:1] for Port0~2<br>Bit [15:12]: XPIP_CSR6[4:1] | | 16h | <b>84h (Port 0~2)</b><br>84h: Bit [15:0] | XPIP_CSR4[15:0] for Port 0~2 Bit [15:0]: XPIP_CSR4[15:0] | | 18h | 84h (Port 0~2) | XPIP_CSR4[31:16] for Port 0~2 | | 1 A | 84h: Bit [31:16]<br>88h (Port 0~2) | Bit [15:0]: XPIP_CSR4[31:16] XPIP_CSR5[15:0] for Port 0~2 | | 1C | 88h: Bit [15:0]<br>88h (Port 0~2) | Bit [13:0]: XPIP_CSR5[15:0] XPIP_CSR5[28:16] for Port 0~2 | | | 88h: Bit [23:16] | Bit [7:0]: XPIP_CSR5[23:16] | | | 8Ch (Port 0~2) | XPIP CSR6[7:5] for Port0~2 | | | 8Ch: Bit [23:21] | Bit [10:8]: XPIP_CSR6[7:5] | | | 98h (Port 0~2) | BUFFER_CTRL[4:0] for Port 0~2 | | 1E | 98h: Bit [20:16]<br>90h (Port 0~2) | Bit [15:11]: Reference clock Buffer control PHY parameter 3 for Port 0~2 | | 112 | 90h: Bit [21:20] | ■ Bit [1:0]: C_DRV_LVL_3P5_DELTA | | | 90h: Bit [23:22] | Bit [3:2]: C_DRV_LVL_6P0_DELTA | | | 90h: Bit [25:24]<br>90h: Bit [27:26] | <ul> <li>Bit [5:4]: C_DRV_LVL_HALF_DELTA</li> <li>Bit [7:6]: C_EMP_POST_GEN1_3P5_DELTA</li> </ul> | | | 90h: Bit [29:28] | <ul><li>Bit [9:8]: C_EMP_POST_GEN2_3P5_DELTA</li></ul> | | | 90h: Bit [31:30] | <ul><li>Bit [11:10]: C_EMP_POST_GEN2_6P0_DELTA</li></ul> | | | <b>8Ch (Port 0~2)</b><br>8Ch: Bit [29:26] | MAC control parameter for Port 0~2 Bit [15:12]: MAC_CTR | | 20h | <b>78h (Port 0)</b><br>78h: Bit [7:0] | FTS Number for Port 0 Bit [7:0]: FTS number at receiver side | | | <b>68h (Port 0)</b><br>68h: Bit [14:13] | Deskew Mode Selectfor Port 0 Bit [9:8]: deskew mode select | | | 78h (Port 0) | Scrambler Control for Port 0 | | | 78h: Bit [9:8]<br>78h: Bit [10] | <ul> <li>Bit [11:10]: scrambler control</li> <li>Bit [12]: L0s</li> </ul> | | | | | | | <b>78h (Port 0)</b><br>78h: Bit [13:12] | Change Speed Sel for Port 0 Bit [14:13]: Change Speed select | | | | | | ADDRESS | PCI CFG<br>OFFSET | DESCRIPTION | |---------|--------------------------------------------------------|----------------------------------------------------------------------------| | | <b>78h (Port 0)</b><br>78h: Bit [14] | Change_Speed_En for Port0 Bit [15]: Change Speed enable | | 22h | 78h (Port 1)<br>78h: Bit [7:0] | FTS Number for Port 1 Bit [7:0]: FTS number at receiver side | | | <b>68h (Port 1)</b><br>68h: Bit [14:13] | Deskew Mode Select for Port 01 Bit [9:8]: deskew mode select | | | <b>78h (Port 1)</b><br>78h: Bit [9:8]<br>78h: Bit [10] | Scrambler Control for Port 1 Bit [11:10]: scrambler control Bit [12]: L0s | | | <b>78h (Port 1)</b><br>78h: Bit [13:12] | Change_Speed_Sel for Port 1 Bit[14:13]: Change Speed select | | | <b>78h (Port 1)</b><br>78h: Bit [14] | Change_Speed_En for Port 1 Bit [15]: Change Speed enable | | 24h | <b>78h (Port 2)</b><br>78h: Bit [7:0] | FTS Number for Port 2 Bit [7:0]: FTS number at receiver side | | | 68h (Port 2)<br>68h: Bit [14:13] | Deskew Mode Select for Port 2 Bit [9:8]: deskew mode select | | | <b>78h (Port 2)</b><br>78h: Bit [9:8]<br>78h: Bit [10] | Scrambler Control for Port 2 Bit [11:10]: scrambler control Bit [12]: L0s | | | <b>78h (Port 2)</b><br>78h: Bit [13:12] | Change_Speed_Sel for Port 2 Bit [14:13]: Change Speed select | | | <b>78h (Port 2)</b><br>78h: Bit [14] | Change_Speed_En for Port2 Bit [15]: Change Speed enable | | 26h | <b>78h (Port 3)</b><br>78h: Bit [7:0] | FTS Number for Port3 Bit [7:0]: FTS number at receiver side | | | <b>68h (Port 3)</b><br>68h: Bit [14:13] | Deskew Mode Select for Port 3 Bit [9:8]: deskew mode select | | | <b>78h (Port 3)</b><br>78h: Bit [9:8]<br>78h: Bit [10] | Scrambler Control for Port3 Bit [11:10]: scrambler control Bit [12]: L0s | | | <b>78h (Port 3)</b><br>78h: Bit [13:12] | Change_Speed_Sel for Port 3 Bit [14:13]: Change Speed select | | | <b>78h (Port 3)</b><br>78h: Bit [14] | Change_Speed_En for Port3 Bit [15]: Change Speed enable | | 30h | 7Ch (Port0)<br>7Ch: Bit [30:16] | PHY Parameter 2 1 for Port 0 Bit [14:0]: PHY parameter 2 | | 32h | 7Ch (Port 1)<br>7Ch: Bit [30:16] | PHY Parameter 2 1 for Port 1 Bit [14:0]: PHY parameter 2 | | 34h | 7Ch (Port 2)<br>7Ch: Bit [30:16] | PHY Parameter 2 1 for Port 2 Bit [14:0]: PHY parameter 2 | | 36h | 7Ch (Port3)<br>7Ch: Bit [30:16] | PHY Parameter 2 1 for Port 3 Bit [14:0]: PHY parameter 2 | | 40h | 7Ch (Port0)<br>7Ch: Bit [12:8] | PHY Parameter 2_1 for Port 0 Bit [4:0]: PHY parameter 2 | | | <b>90h (Port 0)</b><br>90h: Bit [6:0] | PHY Parameter 3 for Port 0 Bit [11:5]: PHY parameter 3 | | | F0h (Port 0)<br>F0h: Bit [6] | Selectable De-emphasis for Port 0 Bit [12]: Selectable De-emphasis | | | <b>78h (Port 0)</b><br>78h: Bit [11] | Compliance to Detect for Port 0 Bit [13]: compliance to detect | | ADDRESS | PCICFG | DESCRIPTION | |---------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | | OFFSET<br>8Ch (Port0) | DO CHG DATA CNT SEL for Port 0 | | 421 | 8Ch: Bit [9:8] | ■ Bit [15:14]: DO_CHG_DATA_CNT_SEL | | 42h | 7Ch (Port 1)<br>7Ch: Bit [12:8] | PHY Parameter 2_1 for Port 1 Bit [4:0]: PHY parameter 2 | | | 90h (Port 1)<br>90h: Bit [6:0] | PHY Parameter 3 for Port 1 Rit [11:5]: PHY parameter 3 | | | 9011. Bit [0 .0] | Bit [11:5]: PHY parameter 3 | | | <b>F0h (Port 0)</b><br>F0h: Bit [6] | Selectable De-emphasis for Port 1 Bit [12]: Selectable De-emphasis | | | | | | | <b>78h (Port 1)</b><br>78h: Bit [11] | Compliance to Detect for Port 1 Bit [13]: compliance to detect | | | 9CL (B. 41) | DO CHC DATA CNT CEL C. D. 41 | | | <b>8Ch (Port 1)</b><br>8Ch: Bit [9:8] | DO_CHG_DATA_CNT_SEL for Port 1 Bit [15:14]: DO_CHG_DATA_CNT_SEL | | 44h | 7Ch (Port 2)<br>7Ch: Bit [12:8] | PHY Parameter 2 1 for Port 2 Bit [4:0]: PHY parameter 2 | | | | | | | 90h (Port 2)<br>90h: Bit [6:0] | PHY Parameter 3 for Port 2 Bit [11:5]: PHY parameter 3 | | | E01- (Dan-42) | Selectable De-emphasis for Port 2 | | | F0h (Port 2)<br>F0h: Bit [6] | Bit [12]: Selectable De-emphasis | | | 78h (Port 2) | Compliance to Detect for Port 2 | | | 78h: Bit [11] | ■ Bit [13]: compliance to detect | | | 8Ch (Port2) | DO_CHG_DATA_CNT_SEL for Port 2 | | 46h | 8Ch: Bit [9:8] 7Ch (Port3) | Bit [15:14]: DO_CHG_DATA_CNT_SEL PHY Parameter 2 1 for Port 3 | | | 7Ch: Bit [12:8] | Bit [4:0]: PHY parameter 2 | | | 90h (Port 3) | PHY Parameter 3 for Port 3 | | | 90h: Bit [6 :0] | Bit [11:5]: PHY parameter 3 | | | F0h (Port 3) | Selectable De-emphasis for Port 3 | | | F0h: Bit [6] | Bit [12]: Selectable De-emphasis | | | <b>78h (Port 3)</b><br>78h: Bit [11] | Compliance to Detect for Port 3 Bit [13]: compliance to detect | | | | | | | 8Ch (Port3)<br>8Ch: Bit [9:8] | DO_CHG_DATA_CNT_SEL for Port 3 Bit [15:14]: DO CHG DATA CNT SEL | | 50h | 44h (Port 0) | No_Soft_Reset for Port0 Bit [0]: No_Soft_Reset. | | | 44h: Bit [3] | ., | | | <b>40h (Port 0)</b><br>40h: Bit [24:22] | Power Management Capability for Port 0 Bit [3:1]: AUX Current. | | | 40h: Bit [25] | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power</li> </ul> | | | 40h: Bit [26] | management state Bit [5]: read only as 1 to indicate Bridge supports the D2 power | | | 40h: Bit [29:28] | management state Bit [7:6]: PME Support for D2 and D1 states | | 51h | 44h (Port 0) | Power Management Data for Port 0 | | 52h | 44h: Bit [31:24]<br>44h (Port 1) | Bit [15:8]: read only as Data register No Soft Reset for Port 1 | | | 44h: Bit [3] | Bit [0]: No_Soft_Reset. | | | 40h (Port 1) | Power Management Capability for Port 1 | | | 40h: Bit [24:22]<br>40h: Bit [25] | <ul> <li>Bit [3:1]: AUX Current.</li> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power</li> </ul> | | | | management state | | | 40h: Bit [26] | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power<br/>management state</li> </ul> | | 53h | 40h: Bit [29:28]<br>44h (Port 1) | Bit [7:6]: PME Support for D2 and D1 states Power Management Data for Port 1 | | 3311 | 44h (Port 1)<br>44h: Bit [31:24] | Bit [15:8]: read only as Data register | | ADDDECC | DOLOEG | DEC CRIPTION | |---------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADDRESS | PCI CFG<br>OFFSET | DESCRIPTION | | 54h | 44h (Port 2) | No Soft Reset for Port 2 | | | 44h: Bit [3] | ■ Bit [0]: No_Soft_Reset | | | 401 (7) | D 15 4 D 4 | | | <b>40h (Port 2)</b><br>40h: Bit [24:22] | Power Management Capability for Port 2 Bit [3:1]: AUX Current | | | 40h: Bit [25] | Bit [4]: read only as 1 to indicate Bridge supports the D1 power | | | | management state | | | 40h: Bit [26] | ■ Bit [5]: read only as 1 to indicate Bridge supports the D2 power | | | 40h: Bit [29:28] | management state Bit [7:6]: PME Support for D2 and D1 states | | 55h | 44h (Port 2) | Power Management Data for Port 2 | | | 44h: Bit [31:24] | <ul><li>Bit [15:8]: read only as Data register</li></ul> | | 56h | 44h (Port 3) | No_Soft_Reset for Port3 | | | 44h: Bit [3] | ■ Bit [0]: No_Soft_Reset | | | 40h (Port 3) | Power Management Capability for Port 3 | | | 40h: Bit [24:22] | Bit [3:1]: AUX Current | | | 40h: Bit [25] | <ul> <li>Bit [4]: read only as 1 to indicate Bridge supports the D1 power</li> </ul> | | | 401. D:4 [27] | management state Bit [5]: read only as 1 to indicate Bridge supports the D2 nower | | | 40h: Bit [26] | <ul> <li>Bit [5]: read only as 1 to indicate Bridge supports the D2 power<br/>management state</li> </ul> | | | 40h: Bit [29:28] | Bit [7:6]: PME Support for D2 and D1 states | | 57h | 44h (Port 3) | Power Management Data for Port3 | | 601 | 44h: Bit [31:24] | <ul> <li>Bit [15:8]: read only as Data register</li> </ul> | | 60h | <b>D0h (Port0)</b><br>D0h: Bit [28] | Slot Clock Configuration for Port 0 Bit [1]: When set, the component uses the clock provided on the | | | D011. D11 [20] | connector | | | | | | | 40h (Port 0) | Device specific Initialization for Port 0 | | | 40h: Bit[21] | Bit [2]: When set, the DSI is required | | | 144h (Port 0) | LPVC Countfor Port0 | | | 144h: Bit [4] | <ul> <li>Bit [3]: When set, the VC1 is allocated to LPVC of Egress Port 0</li> </ul> | | | | | | | CCh (Port 0)<br>CCh: Bit [26:24] | Port Number for Port 0 Bit [6:4]: It represents the logic port numbering for physical port | | | CCII. Bit [20.24] | 0 | | | 154h (Port 0) | VC0 TC/VC Map for Port 0 | | | 154h: Bit [7:1] | Bit [15:9]: When set, it indicates the corresponding TC is mapped | | 62h | COb (Dont 1) | into VC0 | | 0211 | <b>C0h (Port 1)</b><br>C0h: Bit [24] | PCIe Capability Slot Implemented for Port 1 Bit [0]: When set, the slot is implemented for Port 1 | | | | · [·]·································· | | | D0h (Port1) | Slot Clock Configuration for Port 1 | | | D0h: Bit [28] | Bit [1]: When set, the component uses the clock provided on the Connector Connector The set of the component uses the clock provided on c | | | | Connector | | | 40h (Port 1) | Device specific Initialization for Port 1 | | | 40h: Bit [21] | Bit [2]: When set, the DSI is required | | | 144h (Dout 1) | I DVC Count for Port 1 | | | 144h (Port 1)<br>144h: Bit [4] | LPVC Countfor Port 1 Bit [3]: When set, the VC1 is allocated to LPVC of Egress Port 1 | | | | , <sub>L</sub> | | | CCh (Port 1) | Port Number for Port 1 | | | CCh: Bit [26:24] | Bit [6:4]: It represents the logic port numbering for physical port 1 | | | 154h (Port1) | VC0 TC/VC Map for Port 1 | | | 154h: Bit [7:1] | Bit [15:9]: When set, it indicates the corresponding TC is mapped | | | | into VC0 | | ADDRESS | PCI CFG<br>OFFSET | DESCRIPTION | |---------|----------------------------------------|----------------------------------------------------------------------------------------------------------------| | 64h | C0h (Port2)<br>C0h: Bit [24] | PCIe Capability Slot Implemented for Port 2 Bit [0]: When set, the slot is implemented for Port 2 | | | <b>D0h (Port2)</b><br>D0h: Bit [28] | Slot Clock Configuration for Port 2 Bit [1]: When set, the component uses the clock provided on the Connector | | | <b>40h (Port 2)</b><br>40h: Bit [21] | Device specific Initialization for Port 2 Bit [2]: When set, the DSI is required | | | 144h (Port2)<br>144h: Bit [4] | LPVC Count for Port 2 Bit [3]: When set, the VC1 is allocated to LPVC of Egress Port 2 | | | CCh (Port 2)<br>CCh: Bit [26:24] | Port Number for Port 2 Bit [6:4]: It represents the logic port numbering for physical port 2 | | | 154h (Port2)<br>154h: Bit [7:1] | VC0 TC/VC Map for Port 2 ■ Bit [15:9]: When set, it indicates the corresponding TC is mapped into VC0 | | 66h | C0h (Port3)<br>C0h: Bit [24] | PCIe Capability Slot Implemented for Port 3 Bit [0]: When set, the slot is implemented for Port 2 | | | <b>D0h (Port3)</b><br>D0h: Bit [28] | Slot Clock Configuration for Port 3 Bit [1]: When set, the component uses the clock provided on the Connector | | | <b>40h (Port 3)</b><br>40h: Bit [21] | Device specific Initialization for Port 3 Bit [2]: When set, the DSI is required | | | 144h (Port3)<br>144h: Bit [4] | LPVC Count for Port3 Bit [3]: When set, the VC1 is allocated to LPVC of Egress Port 2 | | | CCh (Port 3)<br>CCh: Bit [26:24] | Port Number for Port 3 Bit [6:4]: It represents the logic port numbering for physical port 2 | | | 154h (Port3)<br>154h: Bit [7:1] | VC0 TC/VC Map for Port 2 Bit [15:9]: When set, it indicates the corresponding TC is mapped into VC0 | | 70h | 214h (Port 0) | Power Budget Register for Port 0 Bit [7:0]: Base Power | | | 214h: Bit [7:0]<br>214h: Bit [9:8] | <ul> <li>Bit [7:0]: Base Power</li> <li>Bit [9:8]: Data Scale</li> </ul> | | | 214h: Bit [14:13]<br>218h: Bit [0] | <ul><li>Bit [11:10]: PM State</li><li>Bit [15]: System Allocated</li></ul> | | 72h | 214h (Port1) | Power Budget Register for Port 1 | | | 214h: Bit [7:0] | ■ Bit [7:0]: Base Power | | | 214h: Bit [9:8]<br>214h: Bit [14:13] | <ul> <li>Bit [9:8]: Data Scale</li> <li>Bit [11:10]: PM State</li> </ul> | | | 218h: Bit [0] | Bit [15]: System Allocated | | 74h | <b>214h (Port2)</b><br>214h: Bit [7:0] | Power Budget Register for Port 2 Bit [7:0]: Base Power | | | 214h: Bit [9:8] | ■ Bit [9:8]: Data Scale | | | 214h: Bit [14:13] | ■ Bit [11:10]: PM State | | 76h | 218h: Bit [0]<br>214h (Port3) | Bit [15]: System Allocated Power Budget Register for Port 3 | | , 011 | 214h (1013)<br>214h: Bit [7:0] | ■ Bit [7:0]: Base Power | | | 214h: Bit [9:8] | Bit [9:8]: Data Scale | | | 214h: Bit [14:13]<br>218h: Bit [0] | <ul><li>Bit [11:10]: PM State</li><li>Bit [15]: System Allocated</li></ul> | | ADDRESS | PCICFG<br>OFFSET | DESCRIPTION | |---------|----------------------------------------|-----------------------------------------------------------------------------------------------| | 80h | 74h (Port 0) | PMC ontrol Parameter for Port 0 | | | 74h: Bit [13:8] | <ul> <li>Bit [1:0]: D3 enters L1</li> <li>Bit [3:2]: L1 delay count select</li> </ul> | | | | Bit [5:4]: L0s enable | | | 74h: Bit [14] | ■ Bit [6]: Disable Rx polarity capability | | | 70h (Port 0) | VGA Decode Enablefor Port0 | | | 70h: Bit [31] | ■ Bit [7]: Enable VGA decode | | | 88h (Port 0) | XPIP CSR5[31:24] for Port 0 | | | 88h: Bit [31:24] | Bit[15:8]: XPIP_CSR5[31:24] | | 82h | <b>74h (Port 1)</b><br>74h: Bit [13:8] | PM Control Parameter for Port 1 Bit [1:0]: D3 enters L1 | | | /4II. Bit [13.6] | Bit [3:2]: L1 delay count select | | | 741. Div [14] | Bit [5:4]: L0s enable | | | 74h: Bit [14] | Bit [6]: Disable Rx polarity capability | | | 70h (Port 1) | VGA Decode Enablefor Port 1 | | | 70h: Bit [31] | Bit [7]: Enable VGA decode | | | 88h (Port 1) | XPIP_CSR5[31:24] for Port 1 | | 84h | 88h: Bit [31:24] 74h (Port 2) | Bit[15:8]: XPIP_CSR5[31:24] PM Control Parameter for Port 2 | | 0411 | 74h: Bit [13:8] | ■ Bit [1:0]: D3 enters L1 | | | | Bit [3:2]: L1 delay count select | | | 74h: Bit [14] | Bit [5:4] : L0s enable Bit [6] : Disable Rx polarity capability | | | <b>501</b> (D. 10) | WGAR A F. M. R. A. | | | <b>70h (Port 2)</b><br>70h: Bit [31] | VGA Decode Enable for Port 2 Bit [7]: Enable VGA decode | | | . , | | | | 88h (Port 2)<br>88h: Bit [31:24] | <b>XPIP_CS R5[31:24] for Port 2</b> Bit[15:8]: XPIP_CSR5[31:24] | | 86h | 74h (Port 3) | PM Control Parameter for Port 3 | | | 74h: Bit [13:8] | <ul> <li>Bit [1:0]: D3 enters L1</li> <li>Bit [3:2]: L1 delay count select</li> </ul> | | | | Bit [5:4]: L0s enable | | | 74h: Bit [14] | ■ Bit [6]: Disable Rx polarity capability | | | 70h (Port 3) | VGA Decode Enablefor Port3 | | | 70h: Bit [31] | ■ Bit [7]: Enable VGA decode | | | 88h (Port 3) | XPIP CSR5[31:24] for Port 3 | | 92h | 88h: Bit [31:24] | Bit[15:8]: XPIP_CSR5[31:24] | | 9211 | <b>D4h (Port1)</b><br>D4h: Bit [15:0] | Slot Capability 0 of Port 1 Bit [15:0]: Mapping to the low word of slot capability register | | 94h | D4h (Port2) | Slot Capability 0 of Port 2 Bit [15:0]: Mapping to the low word of slot capability register | | 96h | D4h: Bit [15:0] D4h (Port3) | Slot Capability 0 of Port 3 | | 4.21 | D4h: Bit [15:0] | Bit [15:0]: Mapping to the low word of slot capability register | | A2h | <b>D4h (Port1)</b><br>D4h: Bit [31:16] | Slot Capability 1 of Port 1 Bit [15:0]: Mapping to the high word of slot capability register | | A4h | D4h (Port2) | Slot Capability 1 of Port 2 | | A6h | D4h: Bit [31:16] <b>D4h (Port3)</b> | Bit [15:0]: Mapping to the high word of slot capability register Slot Capability 1 of Port 3 | | | D4h: Bit [31:16] | ■ Bit [15:0]: Mapping to the high word of slot capability register | | B0h | <b>80h (Port 0)</b><br>80h: Bit [15:0] | XPIP_CSR3_0 for Port 0 Bit [15:0]: XPIP_CSR3[15:0] | | B2h | 80h (Port 1) | XPIP_CSR3_0 for Port 1 | | B4h | 80h: Bit [15:0] | ■ Bit [15:0]: XPIP_CSR3[15:0] | | D411 | <b>80h (Port 2)</b><br>80h: Bit [15:0] | <b>XPIP_CSR3_0 for Port 2</b> Bit [15:0]: XPIP_CSR3[15:0] | | B6h | 80h (Port 3) | XPIP_CSR3_0 for Port 3 | | C0h | 80h: Bit [15:0]<br>80h (Port 0) | Bit [15:0]: XPIP_CSR3[15:0] XPIP_CSR3_1 for Port 0 | | 302 | 80h: Bit [31:16] | Bit [15:0]: XPIP_CSR3[31:16] | | ADDRESS | PCI CFG<br>OFFSET | DESCRIPTION | |---------|-------------------------------------------|---------------------------------------------------------------------------------------------------| | C2h | 80h (Port 1)<br>80h: Bit [31:16] | XPIP_CSR3_1 for Port 1 Bit [15:0]: XPIP_CSR3[31:16] | | C4h | 80h (Port 2)<br>80h: Bit [31:16] | XPIP_CSR3_1 for Port 2 Bit [15:0]: XPIP_CSR3[31:16] | | C6h | <b>80h (Port 3)</b><br>80h: Bit [31:16] | XPIP_CSR3_1 for Port 3 Bit [15:0]: XPIP_CSR3[31:16] | | D0h | <b>70h (Port 0)</b><br>70h: Bit [12:0] | Replay Time-out Counter for Port 0 Bit [12:0]: Relay Time-out Counter | | | 8Ch (Port0)<br>8Ch: Bit [25:24] | REV_TS_CTR for Port 0 Bit [14:13] REV_TS_CTR | | D2h | <b>70h (Port 1)</b><br>70h: Bit [12:0] | Replay Time-out Counter for Port 1 Bit [12:0]: Relay Time-out Counter | | 5.11 | <b>8Ch (Port1)</b><br>8Ch: Bit [25:24] | REV_TS_CTR for Port 1 Bit [14:13] REV_TS_CTR | | D4h | <b>70h (Port 2)</b><br>70h: Bit [12:0] | Replay Time-out Counter for Port 2 Bit [12:0]: Relay Time-out Counter | | DO | <b>8Ch (Port2)</b><br>8Ch: Bit [25:24] | REV_TS_CTR for Port 2 Bit [14:13] REV_TS_CTR | | D6h | <b>70h (Port 3)</b><br>70h: Bit [12:0] | Replay Time-out Counter for Port 3 Bit [12:0]: Relay Time-out Counter | | | <b>8Ch (Port3)</b><br>8Ch: Bit [25:24] | REV_TS_C TR for Port 3 Bit [14:13] REV_TS_CTR | | E0h | <b>70h (Port 0)</b><br>70h: Bit [30:16] | Acknowledge Latency Timer for Port 0 Bit [30:16]: Acknowledge Latency Timer | | E2h | <b>70h (Port 1)</b><br>70h: Bit [30:16] | Acknowledge Latency Timer for Port 1 Bit [30:16]: Acknowledge Latency Timer | | E4h | <b>70h (Port 2)</b><br>70h: Bit [30:16] | Acknowledge Latency Timer for Port 2 Bit [30:16]: Acknowledge Latency Timer | | E6h | <b>70h (Port 3)</b><br>70h: Bit [30:16] | Acknowledge Latency Timer for Port 3 Bit [30:16]: Acknowledge Latency Timer | | F0h | <b>15Ch (Port 0)</b><br>15Ch: Bit [22:16] | VC1 MAX Time Slot and TC/VC Map for Port 0 Bit [6:0]: The maximum time slot supported by VC1 | | | <b>160h (Port0)</b><br>160h: Bit [7:0] | TC/VC Map for Port0 Bit [15:8]: When set, it indicates the corresponding TC is mapped into VC1 | | F2h | <b>15Ch (Port 1)</b><br>15Ch: Bit [22:16] | VC1 MAX Time Slot and TC/VC Map for Port 1 Bit [6:0]: The maximum time slot supported by VC1 | | | <b>160h (Port 1)</b><br>160h: Bit [7:0] | TC/VC Map for Port1 Bit [15:8]: When set, it indicates the corresponding TC is mapped into VC1 | | F4h | <b>15Ch (Port 2)</b><br>15Ch: Bit [22:16] | VC1 MAX Time Slot and TC/VC Map for Port 2 Bit [6:0]: The maximum time slot supported by VC1 | | | <b>160h (Port 2)</b><br>160h: Bit [7:0] | TC/VC Map for Port2 • Bit [15:8]: When set, it indicates the corresponding TC is mapped into VC1 | | F6h | <b>15Ch (Port 3)</b><br>15Ch: Bit [22:16] | VC1 MAXTime Slot and TC/VC Map for Port 3 Bit [6:0]: The maximum time slot supported by VC1 | | | <b>160h (Port3)</b><br>160h: Bit [7:0] | TC/VC Map for Port3 Bit [15:8]: When set, it indicates the corresponding TC is mapped into VC1 | #### 6.2 SMBus INTERFACE The PI7C9X2G404SL provides the System Management Bus (SMBus), a two-wire interface through which a simple device can communicate with the rest of the system. The SMBus interface on the PI7C9X2G404SL is a bi-directional slave interface. It can receive data from the SMBus master or send data to the master. The interface allows full access to the configuration registers. A SMBus master, such as the processor or other SMBus devices, can read or write to every RW configuration register (read/write register). In addition, the RO and HwInt registers (read-only and hardware initialized registers) that can be auto-loaded by the EEPROM interface can also be read and written by the SMBus interface. This feature allows increases in the system expandability and flexibility in system implementation. Processor (SMBus Master) Other SMBus Devices SMBCLK SMBDATA Figure 6-1 SMBus Architecture Implementation on PI7C9X2G404SL The SMBus interface on the PI7C9X2G404SL consists of one SMBus clock pin (SMBCLK), a SMBus data pin (SMBDATA), and 3 SMBus address pins (GPIO[5:7]). The SMBus clock pin provides or receives the clock signal. The SMBus data pin facilitates the data transmission and reception. Both of the clock and data pins are bi-directional. The SMBus address pins determine the address to which the PI7C9X2G404SL responds to. The SMBus address pins generate addresses according to the following table: Table 6-1 SMBus Address Pin Configuration | BIT | SMBus Address | |-----|---------------| | 0 | GPIO[5] | | 1 | GPIO[6] | | 2 | GPIO[7] | | 3 | 1 | | 4 | 0 | | 5 | 1 | | 6 | 1 | # 7 REGISTER DESCRIPTION #### 7.1 REGISTER TYPES | REGISTER TYPE | DEFINITIO N | |---------------|---------------------------------------| | HwInt | Hardware Initialization | | RO | Read Only | | RW | Read / Write | | RWC | Read / Write 1 to Clear | | RWCS | Sticky – Read Only / Write 1 to Clear | | RWS | Sticky – Read/Write | | ROS | Sticky – Read Only | #### 7.2 TRANSPARENT MODE CONFIGURATION REGISTERS When the port of the Switch is set to operate at the transparent mode, it is represented by a logical PCI-to-PCI Bridge that implements type 1 configuration space header. The following table details the allocation of the register fields of the PCI 2.3 compatible type 1 configuration space header. | 31 –24 | 23 – 16 | 15 – 8 | 7 –0 | BYTE OFFSET | |----------------------------|---------------------------|---------------------------|--------------------------------|-------------| | | rice ID | | or ID | 00h | | Prima | ry Status | Com | mand | 04h | | | Class Code | | Revision ID | 08h | | Reserved | Header Type | Primary Latency Timer | Cache Line Size | 0Ch | | | | erved | | 10h – 17h | | Secondary Latency<br>Timer | Subordinate Bus<br>Number | Secondary Bus<br>Number | Primary Bus Number | 18h | | Second | ary Status | I/O Limit Address | I/O Base Address | 1Ch | | | Limit Address | | ase Address | 20h | | Prefetchable Mer | nory Limit Address | | nory Base Address | 24h | | | | Base Address Upper 32-bit | | 28h | | | Prefetchable Memory L | imit Address Upper 32-bi | it | 2Ch | | I/O Limit Add | ress Upper 16-bit | I/O Base Addre | | 30h | | | Reserved | | Capability Pointer to 80h(40h) | 34h | | | Res | erved | | 38h | | Bridge | Control | Interrupt Pin | Interrupt Line | 3Ch | | Power Manage | ment Capabilities | Next Item Pointer=4C (5C) | Capability ID=01 | 40h | | PM Data | PPB Support<br>Extensions | Power Management Data | | 44h | | Messag | e Control | Next Item Pointer=: 64 | Capability ID=05 | 4Ch | | | | e Address | 50h | | | | Message U | pper Address | | 54h | | | served | Message Data | | 58h | | VPD | Register | Next Item Pointer=64 | Capability ID=03 | 5Ch | | | VPD Da | ta Register | | 60h | | Length in | Bytes (34h) | Next Item Pointer=B0 | Capability ID=09 | 64h | | | XPIF | CSR0 | | 68h | | | XPIF | CSR1 | | 6Ch | | ACK Lat | ency Timer | Replay Time | e-out Counter | 70h | | PHY Pa | arameter 0 | | Modes | 74h | | PHY Pa | rameter 1 | XPIP_CSR2 | | 78h | | | | rameter 2 | | 7Ch | | | | CSR3 | | 80h | | | | CSR4 | | 84h | | | XPIP | CSR5 | | 88h | | XPIP_CSR7 | XPIP_CSR6 | TL_ | _CSR | 8Ch | | | РНҮ ра | rameter 3 | | 90h | | 31 –24 | 23 – 16 | 15 – 8 | 7 –0 | BYTE OFFSET | | | | |-----------------|---------------------------|----------------------|------------------|-------------|--|--|--| | Reserved | PHYL1 RXEQ | PHY TX Mar | gin parameter | 94h | | | | | Reserved | Buffer Ctrl | OP N | Mode | 98h | | | | | | Rese | erved | | (9Ch – ACh) | | | | | Rese | erved | Next Item Pointer=C0 | SSID/SSVID | B0h | | | | | | | | Capability ID=0D | | | | | | SS | SID | SSV | /ID | B4h | | | | | | | and Control | | B8h | | | | | EEPRO | OM Data | EEPROM Address | EEPROM Control | BCh | | | | | PCI Express Cap | pabilities Register | Next Item Pointer=00 | Capability ID=10 | C0h | | | | | | Device C | apabilities | | C4h | | | | | Device | e Status | Device Control | | C8h | | | | | | Link Capabilities | | | | | | | | Link | Status | Link Control | | D0h | | | | | | Slot Capabilities | | | | | | | | Slot | Status | Slot Co | ontrol | D8h | | | | | | Reserved | | | | | | | | | Rese | erved | | E0h | | | | | | Device Capabilities 2 | | | | | | | | | Device Status / Control 2 | | | | | | | | | Link Capabilities 2 | | | | | | | | | Link Status /Control 2 | | | | | | | | | Slot Capabilities 2 | | | | | | | | | Slot Status | Control 2 | | F8h | | | | | | Rese | erved | | FCh | | | | Other than the PCI 2.3 compatible configuration space header, the Switch also implements PCI express extended configuration space header, which includes advanced error reporting, virtual channel, and power budgeting capability registers. The following table details the allocation of the register fields of PCI express extended capability space header. The first extended capability always begins at offset 100h with a PCI Express Enhanced Capability header and the rest of capabilities are located at an offset greater than 0FFh relative to the beginning of PCI compatible configuration space. | 31 –24 | | - 16 | 15 - 8 | 7 –0 | BYTE OFFSET | | |---------------------------------------------------------------------|----------------------------------------------------|-----------------|--------------------------|-----------------------|-------------|--| | Next Capability Offs | set=140h | Cap.<br>Version | PCI Express Extende | d Capability ID=0001h | 100h | | | | 10.41 | | | | | | | | | | or Status Register | | 104h | | | | | | ror Mask Register | | 108h | | | | | | or Severity Register | | 10Ch | | | | | | r Status Register | | 110h | | | | Co | rrectable Erro | or Mask Register | | 114h | | | | Advanced E | | ties and Control Registe | r | 118h | | | | | Header Lo | g Register | | 11Ch – 128h | | | | | | rved | | 12Ch – 13Fh | | | Next Capability Offs | et=20Ch | Cap.<br>Version | PCI Express Extende | d Capability ID=0002h | 140h | | | | P | ort VC Capab | ility Register 1 | | 144h | | | VC Arbitration Table<br>Offset=3 | VC Arbitration Table Port VC Capability Register 2 | | | | | | | Port VC Sta | atus Register | r | Port VC Cor | ntrol Register | 14Ch | | | Port Arbitration Table<br>Offset=4 | | VC Re | source Capability Regist | ter (0) | 150h | | | | VC Resource Control Register (0) | | | | | | | VC Resource St | VC Resource Status Register (0) Reserved | | | | | | | Port Arbitration Table Offset=6 VC Resource Capability Register (1) | | | | | 15Ch | | | | VC | Resource Cor | ntrol Register (1) | | 160h | | | VC Resource St | atus Registe | r (1) | Res | erved | 164h | | | | | | rved | | 16Ch – 168h | | | | VC Arbitration Table with 32 Phases | | | | | | | | Port Arbitration Table with 128 Phases for VC0 | | | | | | | | Port Arbiti | ation Table v | vith 128 Phases for VC1 | | 1C0h – 1FCh | | | | | Rese | rved | | 200h - 20Bh | | | Next Capability Offset= | =220/230h | Cap.<br>Version | PCI Express Extende | d Capability ID=0004h | 20Ch | | | 31 –2 | 24 | 23 - | - 16 | 15 | - 8 | 7 –0 | BYTE OFFSET | |-----------|---------------------------------|---------|---------|----------------|--------------|-----------------------|-------------| | | Reserved Data Select Register | | | | | | | | | | | Data R | Register | | | 214h | | | | Rese | rved | | | Power Budget | 218h | | | | | | | | Capability Register | | | | | Rese | rved | | | | 21Ch | | Next Capa | ability Offs | et=000h | Cap | PCI Expre | ess Extended | l Capability ID=000Dh | 220h | | | | | version | | | | | | | ACS C | ontrol | | ACS Capability | | 224h | | | | | Rese | erved | | | Egress Control Vector | 228h | | | Reserved | | | | | | 22Ch | | Next Capa | Next Capability Offset=000h Cap | | | PCI Expr | ess Extende | d Capability ID=0018h | 230h | | | version | | | | | | | | Reserved | Max No- | Max No | o-Snoop | Reserved | Max | Max Snoop Latency | 234h | | | Snoop | Latenc | y Value | | Snoop | Value | | | | Latency | | | | Latency | | | | | Scale | | | | Scale | | | ### 7.2.1 VENDOR ID REGISTER - OFFSET 00h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Vendor ID | RO | Identifies Pericom as the vendor of this device. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 12D8h. | ## 7.2.2 DEVICE ID REGISTER - OFFSET 00h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------|------|---------------------------------------------------------------------------------------------------------------------| | 31:16 | Device ID | RO | Identifies this device as the PI7C9X2G303EL. The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Resets to 2404h. | ### 7.2.3 COMMAND REGISTER - OFFSET 04h | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|---------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | I/O Space Enable | RW | 0b: Ignores I/O transactions on the primary interface 1b: Enables responses to I/O transactions on the primary interface Resets to 0b. | | 1 | Memory Space<br>Enable | RW | 0b: Ignores memory transactions on the primary interface 1b: Enables responses to memory transactions on the primary interface Reset to 0b. | | 2 | Bus Master Enable | RW | Ob: Does not initiate memory or I/O transactions on the upstream port and handles as an Unsupported Request (UR) to memory and I/O transactions on the downstream port. For Non-Posted Requests, a completion with UR completion status must be returned 1b: Enables the Switch Port to forward memory and I/O Read/Write transactions in the upstream direction Reset to 0b. | | 3 | Special Cycle Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 4 | Memory Write And<br>Invalidate Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 5 | VGA Palette Snoop<br>Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 6 | Parity Error<br>Response Enable | RW | Ob: Switch may ignore any parity errors that it detects and continue normal operation 1b: Switch must take its normal action when a parity error is detected | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Reset to 0b. | | 7 | Wait Cycle Control | RO | Does not apply to PCI Express. Must be hardwired to 0. | | 8 | SERR# enable | RW | 0b: Disables the reporting of Non-fatal and Fatal errors detected by the Switch to the Root Complex b1: Enables the Non-fatal and Fatal error reporting to Root Complex Reset to 0b. | | 9 | Fast Back-to-Back<br>Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 10 | Interrupt Disable | RW | Controls the ability of a PCI Express device to generate INTx Interrupt Messages. In the Switch, this bit does not affect the forwarding of INTx messages from the downstream ports. Reset to 0b. | | 15:11 | Reserved | RsvdP | Not Support. | # 7.2.4 PRIMARY STATUS REGISTER - OFFSET 04h | FUNCTION | TYPE | DESCRIPTION | |------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved | RsvdP | Not Support. | | Interrupt Status | RO | Indicates that an INTx Interrupt Message is pending internally to the device. In the Switch, the forwarding of INTx messages from the downstream device of the Switch port is not reflected in this bit. Must be hardwired to 0b. | | Capabilities List | RO | Set to 1 to enable support for the capability list (offset 34h is the pointer to the data structure). Reset to 1b. | | 66MHz Capable | | Does not apply to PCI Express. Must be hardwired to 0b. | | Reserved | RsvdP | Not Support. | | Fast Back-to-Back<br>Capable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | Master Data Parity<br>Error | RWC | Set to 1 (by a requester) whenever a Parity error is detected or forwarded on the primary side of the port in a Switch. If the Parity Error Response Enable bit is cleared, this bit is never set. | | | D.O. | Reset to 0b. | | DEVSEL# timing | KO | Does not apply to PCI Express. Must be hardwired to 0b. | | Signaled Target<br>Abort | RO | Set to 1 (by a completer) whenever completing a request on the primary side using the Completer Abort Completion Status. Reset to 0 b. | | Received Target<br>Abort | RO | Set to 1 (by a requestor) whenever receiving a Completion with Completer Abort Completion Status on the primary side. Reset to 0b. | | Received Master<br>Abort | RO | Set to 1 (by a requestor) whenever receiving a Completion with Unsupported Request Completion Status on primary side. Reset to 0b. | | Signaled System<br>Error | RWC | Set to 1 when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Command register is 1. Reset to 0b. | | Detected Parity Error | RWC | Set to 1 whenever the primary side of the port in a Switch receives a Poisoned TLP. Reset to 0b. | | | Reserved Interrupt Status Capabilities List 66MHz Capable Reserved Fast Back-to-Back Capable Master Data Parity Error DEVSEL# timing Signaled Target Abort Received Target Abort Received Master Abort Signaled System Error | Reserved RsvdP Interrupt Status RO Capabilities List RO 66MHz Capable RO Reserved RsvdP Fast Back-to-Back Capable RO Master Data Parity Error RWC DEVSEL# timing RO Signaled Target Abort RO Received Target Abort RO Received Master Abort RO Signaled System Error RWC | ## 7.2.5 REVISION ID REGISTER - OFFSET 08h | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|----------|------|--------------------------------------------------------| | 7:0 | Revision | RO | Indicates revision number of device. Hardwired to 05h. | ### 7.2.6 CLASS CODE REGISTER - OFFSET 08h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------|------|-------------------------------------------------------------------------| | 15:8 | Programming | RO | Read as 00h to indicate no programming interfaces have been defined for | | | Interface | | PCI-to-PCI Bridges. | | 23:16 | Sub-Class Code | RO | Read as 04h to indicate device is a PCI-to-PCI Bridge. | | 31:24 | Base Class Code | RO | Read as 06h to indicate device is a Bridge device. | ### 7.2.7 CACHELINE REGISTER - OFFSET 0Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Cache Line Size | RW | The cache line size register is set by the system firmware and the operating system cache line size. This field is implemented by PCI Express devices as a RW field for legacy compatibility, but it has no impact on any PCI Express device functionality. Reset to 00h. | #### 7.2.8 PRIMARY LATENCY TIMER REGISTER – OFFSET 0Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------------|------|----------------------------------------------------------| | 15:8 | Primary Latency | RO | Does not apply to PCI Express. Must be hardwired to 00h. | | 13.0 | timer | RO | | ### 7.2.9 HEADER TYPE REGISTER - OFFSET 0Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------|------|-----------------------------------------------------------------------------------------------------| | 23:16 | Header Type | RO | Read as 01h to indicate that the register layout conforms to the standard PCI-to-PCI Bridge layout. | #### 7.2.10 PRIMARY BUS NUMBER REGISTER - OFFSET 18h | BIT | <b>FUNCTION</b> | TYPE | DESCRIPTION | |-----|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Primary Bus Number | RW | Indicates the number of the PCI bus to which the primary interface is connected. The value is set in software during configuration. Reset to 00h. | ### 7.2.11 SECONDARY BUS NUMBER REGISTER - OFFSET 18h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Secondary Bus<br>Number | RW | Indicates the number of the PCI bus to which the secondary interface is connected. The value is set in software during configuration. Reset to 00h. | # 7.2.12 SUBORDINATE BUS NUMBER REGISTER - OFFSET 18h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|---------------------------|------|-------------------------------------------------------------------------------| | | | | Indicates the number of the PCI bus with the highest number that is | | 23:16 | Subordinate Bus<br>Number | RW | subordinate to the Bridge. The value is set in software during configuration. | | | | | Reset to 00h. | ### 7.2.13 SECONDARY LATENCY TIMER REGISTER - OFFSET 18h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|------|----------------------------------------------------------| | 31:24 | Secondary Latency<br>Timer | RO | Does not apply to PCI Express. Must be hardwired to 00h. | ## 7.2.14 VO BASE ADDRESS REGISTER - OFFSET 1Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | 32-bit Indicator | RO | Read as 01h to indicate 32-bit I/O addressing. | | 7:4 | I/O Base Address<br>[15:12] | RW | Defines the bottom address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bits [15:12] and are writable. The lower 12 bits corresponding to address bits [11:0] are assumed to be 0. The upper 16 bits corresponding to address bits [31:16] are defined in the I/O base address upper 16 bits address register. Reset to 0h. | # 7.2.15 VO LIMIT ADDRESS REGISTER - OFFSET 1Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:8 | 32-bit Indicator | RO | Read as 01h to indicate 32-bit I/O addressing. | | 15:12 | I/O Limit Address<br>[15:12] | RW | Defines the top address of the I/O address range for the Bridge to determine when to forward I/O transactions from one interface to the other. The upper 4 bits correspond to address bits [15:12] and are writable. The lower 12 bits corresponding to address bits [11:0] are assumed to be FFFh. The upper 16 bits corresponding to address bits [31:16] are defined in the I/O limit address upper 16 bits address register. Reset to 0h. | #### 7.2.16 SECONDARY STATUS REGISTER - OFFSET 1Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20:16 | Reserved | RsvdP | Not Support. | | 21 | 66MHz Capable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 22 | Reserved | RsvdP | Not Support. | | 23 | Fast Back-to-Back<br>Capable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 24 | Master Data Parity<br>Error | RWC | Set to 1 (by a requester) whenever a Parity error is detected or forwarded on the secondary side of the port in a Switch. If the Parity Error Response Enable bit is cleared, this bit is never set. Reset to 0b. | | 26:25 | DEVSEL_L timing | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 27 | Signaled Target<br>Abort | RO | Set to 1 (by a completer) whenever completing a request in the secondary side using Completer Abort Completion Status. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | | | Reset to 0b. | | 28 | Received Target<br>Abort | RO | Set to 1 (by a requestor) whenever receiving a Completion with Completer Abort Completion Status in the secondary side. Reset to 0b. | | 29 | Received Master<br>Abort | RO | Set to 1 (by a requestor) whenever receiving a Completion with Unsupported Request Completion Status in secondary side. Reset to 0b. | | 30 | Received System<br>Error | RWC | Set to 1 when the Switch sends an ERR_FATAL or ERR_NONFATAL Message, and the SERR Enable bit in the Bridge Control register is 1. Reset to 0b. | | 31 | Detected Parity Error | RWC | Set to 1 whenever the secondary side of the port in a Switch receives a Poisoned TLP. Reset to 0b. | ### 7.2.17 MEMORY BASE ADDRESS REGISTER - OFFSET 20h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RsvdP | Not Support. | | 15:4 | Memory Base<br>Address [15:4] | RW | Defines the bottom address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are able to be written to. The lower 20 bits corresponding to address bits [19:0] are assumed to be 0. Reset to 000h. | #### 7.2.18 MEMORY LIMIT ADDRESS REGISTER - OFFSET 20h | BIT | <b>FUNCTION</b> | TYPE | DESCRIPTION | |-------|---------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19:16 | Reserved | RsvdP | Not Support. | | 31:20 | Memory Limit<br>Address [31:20] | RW | Defines the top address of an address range for the Bridge to determine when to forward memory transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits corresponding to address bits [19:0] are assumed to be FFFFFh. Reset to 000h. | #### 7.2.19 PREFETCHABLE MEMORY BASE ADDRESS REGISTER – OFFSET 24h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | 64-bit addressing | RO | Read as 0001b to indicate 64-bit addressing. | | 15:4 | Prefetchable Memory<br>Base Address [31:20] | RW | Defines the bottom address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits are assumed to be 0. The memory base register upper 32 bits contain the upper half of the base address. Reset to 000h. | ### 7.2.20 PREFETCHABLE MEMORY LIMIT ADDRESS REGISTER - OFFSET 24h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------|------|----------------------------------------------| | 19:16 | 64-bit addressing | RO | Read as 0001b to indicate 64-bit addressing. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | Prefetchable Memory<br>Limit Address<br>[31:20] | RW | Defines the top address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. The upper 12 bits correspond to address bits [31:20] and are writable. The lower 20 bits are assumed to be FFFFFh. The memory limit upper 32 bits register contains the upper half of the limit address. Reset to 000h. | # 7.2.21 PREFETCHABLE MEMORY BASE ADDRESS UPPER 32-BITS REGISTER – OFFSET 28h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Prefetchable Memory<br>Base Address, Upper<br>32-bits [63:32] | RW | Defines the upper 32-bits of a 64-bit bottom address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. Reset to 0000_0000h. | # 7.2.22 PREFETCHABLE MEMORY LIMIT ADDRESS UPPER 32-BITS REGISTER – OFFSET 2Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Prefetchable Memory<br>Limit Address, Upper<br>32-bits [63:32] | RW | Defines the upper 32-bits of a 64-bit top address of an address range for the Bridge to determine when to forward memory read and write transactions from one interface to the other. Reset to 0000_0000h. | ### 7.2.23 VO BASE ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|--------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | I/O Base Address,<br>Upper 16-bits [31:16] | RW | Defines the upper 16-bits of a 32-bit bottom address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other. | | | | | Reset to 0000h. | #### 7.2.24 VO LIMIT ADDRESS UPPER 16-BITS REGISTER - OFFSET 30h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | I/O Limit Address,<br>Upper 16-bits<br>[31:16] | RW | Defines the upper 16-bits of a 32-bit top address of an address range for the Bridge to determine when to forward I/O transactions from one interface to the other. Reset to 0000h. | ### 7.2.25 CAPABILITY POINTER REGISTER - OFFSET 34h | BIT | <b>FUNCTION</b> | TYPE | DESCRIPTION | |-----|--------------------|------|----------------------------------------------------------------------| | 7:0 | Capability Pointer | RO | Pointer points to the PCI power management registers. Reset to 40h. | # 7.2.26 INTERRUPT LINE REGISTER - OFFSET 3Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|----------------|------|---------------| | 7:0 | Interrupt Line | RW | Reset to 00h. | # 7.2.27 INTERRUPT PIN REGISTER - OFFSET 3Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | Interrupt Pin | RO | The Switch implements INTA virtual wire interrupt signals to represent hotplug events at downstream ports. The default value on the downstream ports may be changed by SMBus or auto-loading from EEPROM. Reset to 00h. | ## 7.2.28 BRIDGE CONTROL REGISTER - OFFSET 3Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | Parity Error<br>Response | RW | 0b: Ignore Poisoned TLPs on the secondary interface 1b: Enable the Poisoned TLPs reporting and detection on the secondary interface | | 17 | S_SERR# enable | RW | Reset to 0b. 0b: Disables the forwarding of EER_COR, ERR_NONFATAL and ERR_FATAL from secondary to primary interface 1b: Enables the forwarding of EER_COR, ERR_NONFATAL and ERR_FATAL from secondary to primary interface Reset to 0b. | | 18 | ISA Enable | RW | 0b: Forwards downstream all I/O addresses in the address range defined by the I/O Base, I/O Base, and Limit registers 1b: Forwards upstream all I/O addresses in the address range defined by the I/O Base and Limit registers that are in the first 64KB of PCI I/O address space (top 768 bytes of each 1KB block) Reset to 0b. | | 19 | VGA Enable | RW | 0b: Ignores access to the VGA memory or IO address range 1b: Forwards transactions targeted at the VGA memory or IO address range VGA memory range starts from 000A 0000h to 000B FFFFh VGA IO addresses are in the first 64KB of IO address space. AD [9:0] is in the ranges 3B0 to 3BBh and 3C0h to 3DFh. Reset to 0b. | | 20 | VGA 16-bit decode | RW | 0b: Executes 10-bit address decoding on VGA I/O accesses 1b: Executes 16-bit address decoding on VGA I/O accesses Reset to 0b. | | 21 | Master Abort Mode | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 22 | Secondary Bus Reset | RW | Ob: Does not trigger a hot reset on the corresponding PCI Express Port 1b: Triggers a hot reset on the corresponding PCI Express Port At the downstream port, it asserts PORT_RST# to the attached downstream device. At the upstream port, it asserts the PORT_RST# at all the downstream ports. Reset to 0b. | | 23 | Fast Back-to-Back<br>Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 24 | Primary Master<br>Timeout | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 25 | Secondary Master<br>Timeout | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 26 | Master Timeout | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------------|-------|---------------------------------------------------------| | | Status | | | | 27 | Discard Timer<br>SERR# enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 31:28 | Reserved | RsvdP | Not Support. | # 7.2.29 POWER MANAGEMENT CAPABILITY REGISTER - OFFSET 40h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Enhanced<br>Capabilities ID | RO | Read as 01h to indicate that these are power management enhanced capability registers. | | 15:8 | Next Item Pointer | RO | The pointer points to the Vital Protocol Data (VPD) capability register/the Message capability register. Reset to 5Ch (Upstream port). Reset to 4Ch (Downstream ports). | | 18:16 | Power Management<br>Revision | RO | Read as 011b to indicate the device is compliant to Revision 1.2 of PCI Power Management Interface Specifications. | | 19 | PME# Clock | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 20 | Reserved | RsvdP | Not Support. | | 21 | Device Specific<br>Initialization | RO | Read as 0b to indicate Switch does not have device specific initialization requirements. The default value may be changed by SMBus or auto-loading from EEPROM. | | 24:22 | AUX Current | RO | Reset as 111b to indicate the Switch needs 375 mA in D3 state. The default value may be changed by SMBus or auto-loading from EEPROM. | | 25 | D1 Power State<br>Support | RO | Read as 1b to indicate Switch supports the D1 power management state. The default value may be changed by SMBus or auto-loading from EEPROM. | | 26 | D2 Power State<br>Support | RO | Read as 1b to indicate Switch supports the D2 power management state. The default value may be changed by SMBus or auto-loading from EEPROM. | | 31:27 | PME# Support | RO | Read as 11111b to indicate Switch supports the forwarding of PME#message in all power states. The default value may be changed by SMBus or autoloading from EEPROM. | ## 7.2.30 POWER MANAGEMENT DATA REGISTER - OFFSET 44h | BIT | FUNCTION N | TYPE | DESCRIPTION | |-------|---------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Power State | RW | Indicates the current power state of the Switch. Writing a value of D0 when the previous state was D3 cause a hot reset without asserting DWNRST_L. 00b: D0 state 01b: D1 state 10b: D2 state 11b: D3 hot state Reset to 00b. | | 2 | Reserved | RsvdP | Not Support. | | 3 | No_Soft_Reset | RO | When set, this bit indicates that device transitioning from D3hot to D0 does not perform an internal reset. When clear, an internal reset is performed when power state transits from D3hot to D0. This bit can be rewritten with EEPROM programming. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1b. | | 7:4 | Reserved | RsvdP | Not Support. | | 8 | PME# Enable | RWS | When asserted, the Switch will generate the PME# message. Reset to 0b. | | 12:9 | Data Select | RW | Select data registers. Reset to 0h. | | 14:13 | Data Scale | RO | Reset to 00b. | | 15 | PME status | ROS | Read as 0b as the PME#message is not implemented. | | PI7C9X2G404SL | |---------------| |---------------| | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|----------|------|--------------| | | | | Reset to 0b. | #### 7.2.31 PPB SUPPORT EXTENSIONS - OFFSET 44h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------------------|-------|---------------------------------------------------------| | 21:16 | Reserved | RsvdP | Not Support. | | 22 | B2_B3 Support for D3 <sub>HOT</sub> | RO | Does not apply to PCI Express. Must be hardwired to 0b. | | 23 | Bus Power / Clock<br>Control Enable | RO | Does not apply to PCI Express. Must be hardwired to 0b. | ### 7.2.32 DATA REGISTER - OFFSET 44h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|---------------|------|---------------------------------------------------------------------------------------| | 31:24 | Data Register | RO | Data Register. The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Reset to 00h. | # 7.2.33 MSI CAPABILITY REGISTER – OFFSET 4Ch (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------------|------|--------------------------------------------------------------------------| | 7:0 | Enhanced | RO | Read as 05h to indicate that this is message signal interrupt capability | | 7.0 | Capabilities ID | KO | register. | | | | | Pointer points to the Vendor specific capability register. | | 15:8 | Next Item Pointer | RO | | | | | | Reset to 64h. | # 7.2.34 MESSAGE CONTROL REGISTER – OFFSET 4Ch (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | MSI Enable | RW | 0b: The function is prohibited from using MSI to request service 1b: The function is permitted to use MSI to request service and is prohibited from using its INT x # pin Reset to 0b. | | 19:17 | Multiple Message<br>Capable | RO | Read as 000b. | | 22:20 | Multiple Message<br>Enable | RW | Reset to 000b. | | 23 | 64-bit address capable | RO | 0b: The function is not capable of generating a 64-bit message address 1b: The function is capable of generating a 64-bit message address Reset to 1b. | | 31:24 | Reserved | RsvdP | Not Support. | # 7.2.35 MESSAGE ADDRESS REGISTER – OFFSET 50h (Downstream Port Only) | BIT | FUNCTION 1 | TYPE | DESCRIPTION | |------|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Reserved | RsvdP | Not Support. | | 31:2 | Message Address | RW | If the message enable bit is set, the contents of this register specify the DWORD aligned address for MSI memory write transaction. | | | | | Reset to 0000_0000h. | # 7.2.36 MESSAGE UPPER ADDRESS REGISTER – OFFSET 54h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|--------------------------|------|-----------------------------------------------------------------------------------------| | 31:0 | Message Upper<br>Address | RW | This register is only effective if the device supports a 64-bit message address is set. | | | | | Reset to 0000_0000h. | # 7.2.37 MESSAGE DATA REGISTER – OFFSET 58h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------|-------|-----------------| | 15:0 | Message Data | RW | Reset to 0000h. | | 31:16 | Reserved | RsvdP | Not Support. | # 7.2.38 VPD CAPABILITY REGISTER – OFFSET 5Ch (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------------------------|------|---------------------------------------------------------------------------| | 7:0 | Enhanced<br>Capabilities ID | RO | Read as 03h to indicate that these are VPD enhanced capability registers. | | 15:8 | Next Item Pointer | RO | Pointer points to the Vendor specific capability register. Reset to 64h. | # 7.2.39 VPD REGISTER – OFFSET 5Ch (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17:16 | Reserved | RsvdP | Not Support. | | 23:18 | VPD Address | RW | Contains DWORD address that is used to generate read or write cycle to the VPD table stored in EEPROM. | | | | | Reset to 00_0000b. | | 30:24 | Reserved | RsvdP | Not Support. | | 31 | VPD operation | RW | Ob: Performs VPD read command to VPD table at the location as specified in VPD address. This bit is kept '0' and then set to '1' automatically after EEPROM cycle is finished 1b: Performs VPD write command to VPD table at the location as specified in VPD address. This bit is kept '1' and then set to '0' automatically after EEPROM cycle is finished. Reset to 0b. | # 7.2.40 VPD DATA REGISTER – OFFSET 60h (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------|------|------------------------------------------------------------------------------------------------------| | | | | When read, it returns the last data read from VPD table at the location as specified in VPD Address. | | 31:0 | VPD Data | RW | When written, it places the current data into VPD table at the location as specified in VPD Address. | | | | | Reset to 0000_0000h. | ### 7.2.41 VENDOR SPECIFIC CAPABILITY REGISTER - OFFSET 64h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Enhanced<br>Capabilities ID | RO | Read as 09h to indicate that these are vendor specific capability registers. | | 15:8 | Next Item Pointer | RO | Pointer points to the SSID/SSVID capability register. Reset to B0h. | | 31:16 | Length Information | RO | The length field provides the information for number of bytes in the capability structure (including the ID and Next pointer bytes). Reset to 0034h. | # 7.2.42 XPIP CSR0 – OFFSET 68h (Test Purpose Only) | Ī | BIT | FUNCTION | TYPE | DESCRIPTION | |---|------|-----------|------|----------------------| | ſ | 31:0 | XPIP_CSR0 | RW | Reset to 0400_1060h. | # 7.2.43 XPIP CSR1 – OFFSET 6Ch (Test Purpose Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------|------|----------------------| | 31:0 | XPIP_CSR1 | RW | Reset to 0400_0800h. | ### 7.2.44 REPLAY TIME-OUT COUNTER - OFFSET 70h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | User Replay Timer | RW | A 12-bit register contains a user-defined value. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 000h. | | 12 | Enable User Replay<br>Timer | RW | When asserted, the user-defined replay time-out value is be employed. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 13 | Power Management<br>Capability Disable | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 14 | MSI Capability<br>Disable | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 15 | Reserved | RsvdP | Not Support. | ### 7.2.45 ACKNOWLEDGE LATENCY TIMER – OFFSET 70h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:16 | User ACK Latency<br>Timer | RW | A 14-bit register contains a user-defined value. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0000h. | | 30 | Enable User ACK<br>Latency | RW | When asserted, the user-defined ACK latency value is be employed. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 31 | VGA decode enable | RO | Enable the VGA range decode. Reset to 1b. | # 7.2.46 SWITCH OPERATION MODE – OFFSET 74h (Upstream Port Only) | BIT | FUNCTIO N | TYPE | DESCRIPTION | |--------------------------------------------------|--------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------| | | | | When set, a store-forward mode is used. Otherwise, the chip is working under | | | Ct | DW | cut-through mode. The default value may be changed by SMBus or auto- | | 0 | Store-Forward | RW | loading from EEPROM. | | | | | Reset to 0b. | | | | | Cut-through Threshold. When forwarding a packet from low-speed port to | | | | | high-speed mode, the chip provides the capability to adjust the forwarding | | | | | threshold. The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | EEI ROW. | | 2:1 | Cut-through<br>Threshold | RW | 00b: the threshold is set at the middle of forwarding packet | | | 1 III esiloid | | 01b: the threshold is set ahead 1-cycle of middle point | | | | | 10b: the threshold is set ahead 2-cycle of middle point 11b: the threshold is set ahead 3-cycle of middle point | | | | | 110. the threshold is set ahead 3-cycle of initiale point | | | | | Reset to 01b. | | | | | When set, the round-robin arbitration will stay in the arbitrated port even if | | | | | the credit is not enough but request is pending. When clear, the round-robin arbitration will always go to the requesting port, | | | Port Arbitration | | which the outgoing credit is enough for the packet queued in the port. | | 3 | Mode | RW | The default value may be changed by SMBus or auto-loading from | | | | | EEPROM. | | | | | Reset to 0b. | | <b></b> | | | When set, the frequency of releasing new credit to the link partner will be all | | | | | types per update. | | | | | When clear, the frequency of releasing new credit to the link partner will be | | 4 | Credit Undate Mode | RW | type oriented per update. | | 4 | Credit Update Mode | KW | The default value may be changed by SMBus or auto-loading from | | | | | EEPROM. | | | | | | | | | | Reset to 0b. When set, there has ordering rule on packets for different egress port. The | | ١ | Ordering on Different | | default value may be changed by SMBus or auto-loading from EEPROM. | | 5 | Egress Port Mode | RW | | | | | | Reset to 0b. | | | Ordering on Different | | When set, there has ordering rule between completion packet with different tag. The default value may be changed by SMBus or auto-loading from | | 6 | Tag of Completion | RW | EEPROM. | | | Mode | | | | 7 | Danamar 1 | Do do | Reset to 0b. | | 7 | Reserved | RsvdP | Not Support. The default value may be changed by SMBus or auto-loading from | | 12.0 | Power management | DW | EEPROM. | | 13:8 | Control parameter | RW | | | | | | Reset to 00_0001b. | | l | RX Polarity Inversion | | The default value may be changed by SMBus or auto-loading from EEPROM. | | 14 | Disable | RO | | | | | | Reset to 0b. | | | Compliance pattern | | The default value may be changed by SMBus or auto-loading from | | 15 | Parity Control | RO | EEPROM. | | | Disable | | Reset to 0b. | | | | | The default value may be changed by SMBus or auto-loading from | | 20:16 | C_DRV_LVL_3P5_ | RO | EEPROM. | | | NOM | 1.0 | Reset to 1 0011b. | | <del> </del> | | | The default value may be changed by SMBus or auto-loading from | | 25:21 | C_DRV_LVL_6P0_ | RO | EEPROM. | | 22.21 | NOM | NO. | D 44 1 00111 | | | | | Reset to 1_0011b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------|-------|-------------------------------------------------------------------------------------------| | 30:26 | C_DRV_LVL_HALF<br>_NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0_0010b. | | 31 | Reserved | RsvdP | Not Support. | # 7.2.47 SWITCH OPERATION MODE – OFFSET 74h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Reserved | RsvdP | Not Support. | | 13:8 | Power Management<br>Control Parameter | RW | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00_0001b. | | 14 | RX Polarity<br>Inversion Disable | HwInt<br>RO | The default value may be changed by the status of strapped pin, SMBus or auto-loading from EEPROM. Reset to the status of RXPOLINV_DIS strapped pin. | | 15 | Compliance Pattern<br>Parity Control<br>Disable | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 20:16 | C_DRV_LVL_3P5_<br>NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1_0011b. | | 25:21 | C_DRV_LVL_6P0_<br>NOM | RO | .The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1_0011b. | | 30:26 | C_DRV_LVL_6P0_<br>NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0_0010b. | | 31 | Reserved | RsvdP | Not Support. | # 7.2.48 XPIP\_CSR2 – OFFSET 78h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------|------|------------------------------------------------------------------------| | 15:0 | 0 XPIP_CSR2 | RO | The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Reset to 0080h. | ### 7.2.49 PHY PARAMETER 1 – OFFSET 78h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|-------|-------------------------------------------------------------------------------------------| | 20:16 | C_EMP_POST_<br>GEN1_3P5_NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1_0101b. | | 25:21 | C_EMP_POST_<br>GEN2_3P5_NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1_0101b. | | 30:26 | C_EMP_POST_<br>GEN2_6P0_NOM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1_1101b. | | 31 | Reserved | RsvdP | Not Support. | # 7.2.50 PHY PARAMETER 2 – OFFSET 7Ch | C. T.X. PHY LATENCY RO Reset to 0111b The default value may be changed by SMBus or auto-loading from EEP ROM. Reset to 010b. | BIT | FUNCTION | TYPE | DESCRIPTION | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|-------|-----------------------------------------------------------------------------------------| | C | 3:0 | | RO | | | Reserved RavdP Not Support. | 6:4 | C_REC_DETECT_<br>USEC | RO | The default value may be changed by SMBus or auto-loading from EEPROM. | | P_CDR_FREQLOOP_EN RO RO EEPROM. Reset to 1b. | 7 | Reserved | RsvdP | | | 10:9 P_CDR THRESHOLD RO Reset to 10b. 12:11 P_CDR FREQLOOP GAIN RO EEPROM. 15:13 Reserved RSvdP Not Support. 16 P_DRV_LVL_MCN DELATA_EN RO DELATA | | P_CDR_FREQLOOP | | The default value may be changed by SMBus or auto-loading from EEPROM. | | 12:11 P_CDR_FREQLOOP | 10:9 | | RO | EEPROM. | | Reserved | 12:11 | | RO | EEPROM. | | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1010b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. | 15:13 | Recerved | DevdD | | | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. Reset to 0b. | | P_DRV_LVL_MGN_ | | The default value may be changed by SMBus or auto-loading from | | P_EMP_POST_MGN_DELATA_EN RO Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. Reset to 1000b. Reset to 0b. | 17 | | RO | The default value may be changed by SMBus or auto-loading from EEPROM. | | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. Reset to 0b. | 18 | | RO | EEPROM. | | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00b. | 19 | | RO | The default value may be changed by SMBus or auto-loading from EEPROM. | | 25:22 P_RX_EQ_1 RO EEPROM. Reset to 0110b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | 21:20 | P_RX_SIGDET_LVL | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 01b. | | 29:26 P_RX_EQ_2 RO EEPROM. Reset to 1000b. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | 25:22 | P_RX_EQ_1 | RO | EEPROM. Reset to 0110b. | | 30 P_TXSWING RO EEPROM. Reset to 0b. | 29:26 | P_RX_EQ_2 | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1000b. | | | 30 | P_TXSWING | RO | EEPROM. | | 31 RESEIVEU RSVUP NOU SUPPOIU. | 31 | Reserved | RsvdP | Not Support. | # 7.2.51 XPIP\_CSR3 - OFFSET 80h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------|------|------------------------------------------------------------------------| | 31:0 | XPIP_CSR3 | RW | The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Reset to 000F_0000h. | # 7.2.52 XPIP\_CSR4 - OFFSET 84h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-----------|------|------------------------------------------------------------------------| | 31:0 | XPIP_CSR4 | RO | The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Reset to 0000_0000h. | # 7.2.53 XPIP\_CSR5 - OFFSET 88h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | XPIP_CSR5 | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 7308_3333h (Upstream port). Reset to 3308_3333h (Downstream ports). | | 30 | DO_CHG_DATA_<br>RATE_CTRL | RO | The default value may be changed by SMBus, I2C or auto-loading from EEPROM. Reset to 1b (Upstream port). Reset to 0b (Downstream ports). | | 31 | Gen1_Cap_Only | RO | The default value may be changed by SMBus, I2C or auto-loading from EEPROM. Reset to 0b. | # 7.2.54 TL\_CSR – OFFSET 8Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|----------------------------------------------|------|--------------------------------------------------------------------------------------| | 0 | TX_SOF_FORM | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 1 | PM Data Select<br>Register R/W<br>Capability | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 2 | FC_UPDATE_<br>MODE | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 3 | 4K Boundary Check<br>Enable | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 4 | FIFOERR_FIX_SEL | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------| | 5 | MW Overpass<br>Disable | RW | The default value may be changed by SMBus or auto-loading from EEPROM. | | 6 | Ordering Frozen<br>Disable | RW | Reset to 0b. Disable the RO ordering rule. The default value may be changed by SMBus or auto-loading from EEPROM Reset to 0b. | | 7 | GNT_FAIL2IDLE | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 9:8 | DO_CHG_DATA_<br>CNT_SEL | RO | The trying number for doing change data rate. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00b. | | 10 | Port Disable | RO | Disable this port. The default value may be changed by SMBus or autoloading from EEPROM. Reset to 0b. | | 11 | Reset Select | RO | Reset select (upstream port only). The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 12 | ARB VCFLG SEL | RO | Reset to 0b. | | 15:13 | Reserved | RsvdP | Not Support. | | 23:16 | XPIP_CSR6 | RO | XPIP_CSR6 Value. The default value may be changed by SMBus or autoloading from EEPROM. | | 25:24 | REV_TS_CTR | RO | Reset to 79h. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00b. | | 29:26 | MAC Control<br>Parameter | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0h. | | 30 | Reserved | RsvdP | Not Support. | | 31 | P35_GEN2_MODE | RO | The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | # 7.2.55 PHY PARAMETER 3 - OFFSET 90h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|-------|-----------------------------------------------| | 6:0 | PHY Parameter 3 (per lane) | RO | PHY's Lane mode. Reset to 00h. | | 14:7 | Reserved | RsvdP | Not Support. | | 31:15 | PHY Parameter 3 (global) | RO | PHY's delta value setting. Reset to 0 0001h. | # 7.2.56 PHY PARAMETER 4 - OFFSET 94h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------|-------|--------------------------------------------------------------------------------| | 15:0 | PHY TX Margin | RO | Reset to 116Bh. | | 23:16 | Multilane RXEQ | RO | Upstreamp Port only. Reset to 86h. Reserved for Downstream Port. Reset to 00h. | | 31:24 | Reserved | RsvdP | Not Support. | ### 7.2.57 OPERATION MODE –OFFSET 98h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Operation mode | RO | { 7'd0, SCAN_MODE, PKG_SEL[2:0], PHY_MODE, DEBUG_MODE, FAST_MODE, IDDQB, SROM_BYPASS} | | 20:16 | Clock buffer control | HwInt<br>RO | For Reference clock buffer control. The default value may be changed by the status of strapped pin, SMBus or auto-loading from EEPROM. Bit [20]: Reset to the status of CLKBUF_PD strapped pin. Bit [19:16]: Reset to Fh. Bit [20]: enable or disable reference clock outputs 0b: enable reference clock outputs 1b: disable reference clock outputs Bit [19:16]: enable or disable REFCLKO_P/N[3:0] 0b: disable 1b: enable | | 31:21 | Reserved | RsvdP | Not Support. | ### 7.2.58 SSID/SSVID CAPABILITY REGISTER - OFFSET B0h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------------------------|------|-------------------------------------------------------------------------| | 7:0 | SSID/SSVID<br>Capabilities ID | RO | Read as 0Dh to indicate that these are SSID/SSVID capability registers. | | 15:8 | Next Item Pointer | RO | Pointer points to the PCI Express capability register. Reset to C0h. | ### 7.2.59 SUBSYSTEM VENDOR ID REGISTER - OFFSET B4h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------|------|---------------------------------------------------------------------------------------------------------------| | 15:0 | SSVID | RO | It indicates the sub-system vendor id. The default value may be changed by SMBus or auto-loading from EEPROM. | | | | | Reset to 0000h. | ### 7.2.60 SUBSYSTEM ID REGISTER - OFFSET B4h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------|------|----------------------------------------------------------------------------| | 31:16 | SSID | RO | It indicates the sub-system device id. The default value may be changed by | | | | | SMBus or auto-loading from EEPROM. | | | | | Reset to 0000h. | # 7.2.61 GPIO CONTROL REGISTER - OFFSET B8h (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------------------|------|------------------------------------------------------------------------------------------------------------| | 0 | GPIO [0] Input | RO | State of GPIO [0] pin | | 1 | GPIO [0] Output<br>Enable | RW | 0b: GPIO [0] is an input pin 1b: GPIO [0] is an output pin Reset to 0b. | | 2 | GPIO [0] Output<br>Register | RW | Value of this bit will be output to GPIO [0] pin if GPIO [0] is configured as an output pin. Reset to 0b. | # A Product Line of Diodes Incorporated ### PI7C9X2G404SL | BIT | FUNCTION | TYPE | DESCRIPTION | |----------|---------------------------|---------|---------------------------------------------------------------------------------------------| | 3 | Reserved | RsvdP | Not Support. | | 4 | GPIO[1] Input | RO | State of GPIO[1] pin. | | | | | 0b: GPIO [1] is an input pin | | 5 | GPIO[1] Output | RW | 1b: GPIO [1] is an output pin | | 3 | Enable | Kvv | | | | | | Reset to 0b. | | | | | Value of this bit will be output to GPIO [1] pin if GPIO [1] is configured as | | 6 | GPIO[1] Output | RW | an output pin. | | | Register | 10,11 | | | | | | Reset to 0b. | | 7 | Reserved | RsvdP | Not Support. | | 8 | GPIO [2] Input | RO | State of GPIO [2] pin | | | CDIO FOI O | | 0b: GPIO [2] is an input pin | | 9 | GPIO [2] Output | RW | 1b: GPIO [2] is an output pin | | | Enable | | Paget to Oh | | | | 1 | Reset to 0b. Value of this bit will be output to GPIO [2] pin if GPIO [2] is configured as | | | CDIO [2] Outmant | | | | 10 | GPIO [2] Output | RW | an output pin. | | | Register | | Reset to 0b. | | 11 | Reserved | RsvdP | Not Support. | | 12 | GPIO [3] Input | RO | State of GPIO [3] pin. | | 12 | Or 10 [3] Iliput | KO | 0b: GPIO [3] is an input pin | | | GPIO [3] Output | | 1b: GPIO [3] is an output pin | | 13 | Enable | RW | 10. Of 10[3] is an output pin | | | Litable | | Reset to 0b. | | | | 1 | Value of this bit will be output to GPIO [3] pin if GPIO [3] is configured as | | | GPIO [3] Output | | an output pin. | | 14 | Register | RW | an output pin. | | | register | | Reset to 0b. | | 15 | Reserved | RsvdP | Not Support. | | 16 | GPIO [4] Input | RO | State of GPIO [4] pin. | | | a. 10 [.] 11.p | | 0b: GPIO [4] is an input pin | | | GPIO[4] Output | | 1b: GPIO [4] is an output pin | | 17 | Enable | RW | | | | | | Reset to 0b. | | | | | Value of this bit will be output to GPIO [4] pin if GPIO [4] is configured as | | 18 | GPIO [4] Output | RW | an output pin. | | 18 | Register | KW | | | | | | Reset to 0b. | | 19 | Reserved | RsvdP | Not Support. | | 20 | GPIO [5] Input | RO | State of GPIO [5] pin. | | | | | 0b: GPIO [5] is an input pin | | 21 | GPIO [5] Output | RW | 1b: GPIO [5] is an output pin | | Z1 | Enable | IX VV | | | | | | Reset to 0b. | | | | | Value of this bit will be output to GPIO [5] pin if GPIO [5] is configured as | | 22 | GPIO [5] Output | RW | an output pin. | | | Register | 1.,, | D 01 | | <u> </u> | | | Reset to 0b. | | 23 | Reserved | RsvdP | Not Support. | | 24 | GPIO [6] Input | RO | State of GPIO [6] pin. | | | any a sec - | | 0b: GPIO [6] is an input pin | | 25 | GPIO [6] Output | RW | 1b: GPIO [6] is an output pin | | 1 | Enable | ] | December 01 | | | | | Reset to 0b. | | | CDIO I CLO | | Value of this bit will be output to GPIO [6] pin if GPIO [6] is configured as | | 26 | GPIO [6] Output | RW | an output pin. | | I | Register | | Paget to Ob | | 27 | Dagarrad | Dar. JD | Reset to 0b. | | | Reserved | RsvdP | Not Support. | | 28 | GPIO [7] Input | RO | State of GPIO [7] pin. | | I | CDIO [71 Output | | 0b: GPIO [7] is an input pin | | 29 | GPIO [7] Output<br>Enable | RW | 1b: GPIO [7] is an output pin | | | Ellable | | Reset to Oh | | <u> </u> | | 1 | Reset to 0b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------------------|-------|------------------------------------------------------------------------------------------------------------| | 30 | GPIO [7] Output<br>Register | RW | Value of this bit will be output to GPIO [7] pin if GPIO [7] is configured as an output pin. Reset to 0b. | | | | | Reset to 0b. | | 31 | Reserved | RsvdP | Not Support. | # 7.2.62 EEPROM CONTROL REGISTER - OFFSET BCh (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EEPROM Start | RW | Starts the EEPROM read or write cycle. Reset to 0b. | | 1 | EEPROM Command | RW | Sends the command to the EEPROM. 0b: EEPROM read 1b: EEPROM write Reset to 0b. | | 2 | EEPROM Error<br>Status | RO | 1b: EEPROM acknowledge was not received during the EEPROM cycle. Reset to 0b. | | 3 | EEPROM Autoload<br>Success | RO | Ob: EEPROM autoload was unsuccessful or is disabled 1b: EEPROM autolad occurred successfully after RESET. Configuration registers were loaded with values in the EEPROM It will be cleared when read at this bit. | | 4 | EEPROM Autoload<br>Status | RO | 0b: EEPROM autoload was unsuccessful or is disabled 1b: EEPROM autoload occurred successfully after PREST. Configuration registers were loaded with values stored in the EEPROM Reset to 0b. | | 5 | EEPROM Autoload<br>Disable | RW | 0b: EEPROM autoload enabled 1b: EEPROM autoload disabled Reset to 1b. | | 7:6 | EEPROM Clock<br>Rate | RW | Determines the frequency of the EEPROM clock, which is derived from the primary clock. 00b: Reserved 01b: PEXCLK / 1024 (PEXCLK is 125MHz) 10b: Reserved 11b: Test Mode Reset to 01b. | # 7.2.63 EEPROM ADDRESS REGISTER – OFFSET BCh (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------------|-------|-----------------------------------------------| | 8 | Reserved | RsvdP | Not Support. | | 15:9 | EEPROM Address | RW | Contains the EEPROM address. Reset to 0000h. | # 7.2.64 EEPROM DATA REGISTER – OFFSET BCh (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | EEPROM Data | RW | Contains the data to be written to the EEPROM. After completion of a read cycle, this register will contain the data from the EEPROM. | | | | | Reset to 0000h. | ### 7.2.65 PCI EXPRESS CAPABILITY REGISTER - OFFSET C0h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Enhanced<br>Capabilities ID | RO | Read as 10h to indicate that these are PCI express enhanced capability registers. | | 15:8 | Next Item Pointer | RO | Read as 00h. No other ECP registers. | | 19:16 | Capability Version | RO | Read as 0010b to indicate the device is compliant to Revision .2.0a of <i>PCI</i> Express Base Specifications. | | 23:20 | Device/Port Type | RO | Indicates the type of PCI Express logical device. Reset to 0101b (Upstream port). Reset to 0110b (Downstream ports). | | 24 | Slot Implemented | HwInt<br>RO | When set, indicates that the PCIe Link associated with this Port is connected to a slot. This field is valid for downstream port of the Switch. The default value may be changed by the status of strapped pin, SMBus or auto-loading from EEPROM. Reset to the status of SLOT_IMP strapped pin. | | 29:25 | Interrupt Message<br>Number | RO | Read as 0b. No MSI messages are generated in the transparent mode. | | 31:30 | Reserved | RsvdP | Not Support. | # 7.2.66 DEVICE CAPABILITIES REGISTER - OFFSET C4h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Max_Payload_Size<br>Supported | HwInt<br>RO | Indicates the maximum payload size that the device can support for TLPs. The default value may be changed by the status of strapped pin, SMBus or auto-loading from EEPROM. Reset to 001b when PL_512B strapped pin is set to 0. Reset to 010b when PL_512B strapped pin is set to 1. | | 4:3 | Phantom Functions<br>Supported | RO | Indicates the support for use of unclaimed function numbers as Phantom functions. Read as 00b, since the Switch does not act as a requester. Reset to 00b. | | 5 | Extended Tag Field<br>Supported | RO | Indicates the maximum supported size of Tag field as a Requester. Read as 0, since the Switch does not act as a requester. Reset to 0b. | | 8:6 | Endpoint L0s<br>Acceptable Latency | RO | Acceptable total latency that an Endpoint can withstand due to the transition from L0s state to the L0 state. For Switch, the ASPM software would not check this value. Reset to 000b. | | 11:9 | Endpoint L1<br>Acceptable Latency | RO | Acceptable total latency that an Endpoint can withstand due to the transition from L1 state to the L0 state. For Switch, the ASPM software would not check this value. Reset to 000b. | | 14:12 | Reserved | RsvdP | Not Support. | | 15 | Role_Based Error<br>Reporting | RO | When set, indicates that the device implements the functionality originally defined in the Error Reporting ECN. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 1b. | | 17:16 | Reserved | RsvdP | Not Support. | | 25:18 | Captured Slot Power<br>Limit Value | RO | It applies to Upstream Port only. In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot. This value is set by the Set_Slot_Power_Limit message or hardwired to 00h. Reset to 00h. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27:26 | Captured Slot Power<br>Limit Scale | RO | It applies to Upstream Port only. Specifies the scale used for the Slot Power Limit Value. This value is set by the Set_Slot_Power_Limit message or hardwired to 00b. Reset to 00b. | | 31:28 | Reserved | RsvdP | Not Support. | # 7.2.67 DEVICE CONTROL REGISTER - OFFSET C8h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Correctable Error<br>Reporting Enable | RW | 0b: Disable Correctable Error Reporting 1b: Enable Correctable Error Reporting Reset to 0b. | | 1 | Non-Fatal Error<br>Reporting Enable | RW | 0b: Disable Non-Fatal Error Reporting 1b: Enable Non-Fatal Error Reporting Reset to 0b. | | 2 | Fatal Error Reporting<br>Enable | RW | 0b: Disable Fatal Error Reporting 1b: Enable Fatal Error Reporting Reset to 0b. | | 3 | Unsupported Request<br>Reporting Enable | RW | 0b: Disable Unsupported Request Reporting 1b: Enable Unsupported Request Reporting Reset to 0b. | | 4 | Enable Relaxed<br>Ordering | RO | When set, it permits the device to set the Relaxed Ordering bit in the attribute field of transaction. Since the Switch can not either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read. Reset to 0b. | | 7:5 | Max_Payload_Size | RW | This field sets maximum TLP payload size for the device. Permissible values that can be programmed are indicated by the Max_Payload_Size Supported in the Device Capabilities register. Any value exceeding the Max_Payload_Size Supported written to this register results into clamping to the Max_Payload_Size Supported value. | | 8 | Extended Tag Field<br>Enable | RW | Reset to 000b. Does not apply to PCI Express Switch. Returns '0' when read. | | 9 | Phantom Function Enable | RW | Reset to 0b. Does not apply to PCI Express Switch. Returns '0' when read. | | 10 | Auxiliary (AUX)<br>Power PM Enable | RWS | Reset to 0b. When set, indicates that a device is enabled to draw AUX power independent of PME AUX power. Reset to 0b. | | 11 | Enable No Snoop | RO | When set, it permits to set the No Snoop bit in the attribute field of transaction. Since the Switch cannot either act as a requester or alter the content of packet it forwards, this bit always returns '0' when read. Reset to 0b. | | 14:12 | Max_Read_<br>Request_Size | RO | This field sets the maximum Read Request size for the device as a Requester. Since the Switch does not generate read request by itself, these bits are hardwired to 000b. Reset to 000b. | | 15 | Reserved | RsvdP | Not Support. | # 7.2.68 DEVICE STATUS REGISTER - OFFSET C8h | BIT | FUNCTIO N | TYPE | DESCRIPTION | |-------|---------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | Correctable Error<br>Detected | RW1C | Asserted when correctable error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. Reset to 0b. | | 17 | Non-Fatal Error<br>Detected | RW1C | Asserted when non-fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. Reset to 0b. | | 18 | Fatal Error Detected | RW1C | Asserted when fatal error is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. Reset to 0b. | | 19 | Unsupported<br>Request Detected | RW1C | Asserted when unsupported request is detected. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register. Reset to 0b. | | 20 | AUX Power<br>Detected | RO | Asserted when the AUX power is detected by the Switch Reset to 1b. | | 21 | Transactions<br>Pending | RO | Each port of Switch does not issue Non-posted Requests on its own behalf, so this bit is hardwired to 0b. Reset to 0b. | | 31:22 | Reserved | RsvdP | Not Support. | ## 7.2.69 LINK CAPABILITIES REGISTER - OFFSET CCh | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Maximum Link<br>Speed | RO | Indicates the maximum speed of the Express link. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0010b (5 Gb/s). | | 9:4 | Maximum Link<br>Width | RO | Indicates the maximum width of the given PCIe Link. Reset to 00_0001b(x1). | | 11:10 | Active State Power<br>Management<br>(ASPM) Support | RO | Indicates the level of ASPM supported on the given PCle Link. Each port of Switch supports L0s and L1 entry. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00b. | | 14:12 | L0s Exit Latency | RO | Indicates the L0s exit latency for the given PCIe Link. The length of time this port requires to complete transition from L0s to L0 is in the range of 256ns to less than 512ns. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 011b. | | 17:15 | L1 Exit<br>Latency | RO | Indicates the L1 exit latency for the given PCle Link. The length of time this port requires to complete transition from L1 to L0 is in the range of 16us to less than 32us. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 000b. | | 19:18 | Reserved | RsvdP | Not Support. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | Data Link Layer<br>Active Reporting<br>Capable | RO | For a Downstream Port, this bit must be set to 1 b if the component supports the optional capability of reporting the DL_Active state of the Data Link Control and Management State Machine. For a hot-plug capable Downstream Port, this bit must be set to 1 b. For Upstream Port, this bit must be hardwired to 0 b. Reset to 0 b. | | 21 | Link bw notify cap | RO | Reset to 0b (Upstream port). Reset to 1b (Downstream ports). | | 23:21 | Reserved | RsvdP | Not Support. | | 31:24 | Port Number | RO | Indicates the PCIePort Number for the given PCIe Link. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00h for Port 0. Reset to 01h for Port 1. Reset to 02h for Port 2. Reset to 03h for Port 3. | # 7.2.70 LINK CONTROL REGISTER - OFFSET D0h | 1:0 Active State Power Management (ASPM) Control RW 1:0 Meserved RsydP Not Support. Read Completion Boundary (RCB) O0b: ASPM is Disabled 01b: L0s Entry Enabled 11b: L0s and L1 Entry Enabled Note that the receiver must be capable of entering L0s even when the find is abled. Reset to 00b. | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 2 Reserved RsvdP Not Support. Read Completion RO Does not apply to PCI Express Switch. Returns '0' when read. RO R | uirod. | | Read Completion RO Does not apply to PCI Express Switch. Returns '0' when read. | rirod | | | inad | | At upstream port, it is not allowed to disable the link, so this bit is hardy to '0'. For downstream ports, it disables the link when this bit is set. Reset to 0b. | virea | | At upstream port, it is not allowed to retrain the link, so this bit is hardw to 0b. For downstream ports, it initiates Link Retraining when this bit is This bit always returns 0b when read. | | | 6 Common Clock Configuration RW Ob: The components at both ends of a link are operating with asynchron reference clock 1b: The components at both ends of a link are operating with a distribut common reference clock Reset to 0b. | | | When set, it transmits 4096 FTS ordered sets in the L0s state for entering L0 Extended Synch RW Reset to 0b. | | | 8 Reserved RsvdP Not Support. | | | 9 HW Autonomous width Disable RW Reset to 0b. | | | Link Bandwidth Management Interrupt Enable Link Bandwidth RO/RW RO/RW Reset to 0b. | | | Link Autonomous Bandwidth Interrupt Enable Link Autonomous Bandwidth Interrupt Enable RO/RW For upstream Port is RO. For downstream Port is RW. Reset to 0b. | | | 15:12 Reserved RsvdP Not Support. | | ### 7.2.71 LINK STATUS REGISTER - OFFSET D0h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19:16 | Link Speed | RO | Indicate the negotiated speed of the Express link. 0001b: 2.5 Gb/s. 0010b: 5 Gb/s. Reset to 0010b. | | 25:20 | Negotiated Link<br>Width | RO | Indicates the negotiated width of the given PCIe link. Reset to 00_0001b (x1). | | 26 | Training Error | RO | When set, indicates a Link training error occurred. This bit is cleared by hardware upon successful training of the link to the L0 link state. Reset to 0b. | | 27 | Link Training | RO | When set, indicates the link training is in progress. Hardware clears this bit once link training is complete. Reset to 0b. | | 28 | Slot Clock<br>Configuration | HwInt<br>RO | Ob: the Switch uses an independent clock irrespective of the presence of a reference on the connector 1b: the Switch uses the same reference clock that the platform provides on the connector The default value may be changed by the status of strapped pin, SMBus or auto-loading from EEPROM. Reset to the status of SLOTCLK strapped pin. | | 29 | Data Link Layer<br>Link Active | RO | Indicates the status of the Data Link Control and Management State Machine. It returns a 1b to indicate the DL_Active state, 0b otherwise. Reset to 0b. | | 31:30 | Reserved | RsvdP | Not Support. | # 7.2.72 SLOT CAPABILITIES REGISTER – OFFSET D4h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|--------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Attention Button<br>Present | RO | When set, it indicates that an Attention Button is implemented on the chassis for this slot. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 1 | Power Controller<br>Present | RO | When set, it indicates that a Power Controller is implemented for this slot. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 2 | Reserved | RsvdP | Not Support. | | 3 | Attention Indicator<br>Present | RO | When set, it indicates that an Attention Indicator is implemented on the chassis for this slot. The default value may be changed by SMBus or autoloading from EEPROM. Reset to 0b. | | 4 | Power Indicator<br>Present | RO | When set, it indicates that a Power Indicator is implemented on the chassis for this slot. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|---------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | Hot-Plug Surprise | RO | When set, it indicates that a device present in this slot might be removed from the system without any prior notification. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 6 | Hot-Plug Capable | RO | When set, it indicates that this slot is capable of supporting Hot-Plug operation. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0b. | | 14:7 | Slot Power Limit<br>Value | RW | It applies to Downstream Port only. In combination with the Slot Power Limit Scale value, specifies the upper limit on power supplied by slot. Writes to this register also cause the Port to send the Set_Slot_Power_Limit message. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00h. | | 16:15 | Slot Power Limit<br>Scale | RW | It applies to Downstream Port only. Specifies the scale used for the Slot Power Limit Value. Writes to this register also cause the Port to send the Set_Slot_Power_Limit message. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 00b. | | 18:17 | Reserved | RsvdP | Not Support. | | 31:19 | Physical Slot<br>Number | RO | It indicates the physical slot number attached to this Port. The default value may be changed by SMBus or auto-loading from EEPROM. Reset to 0000h. | # 7.2.73 SLOT CONTROL REGISTER – OFFSET D8h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Attention Button<br>Pressed Enable | RW | When set, it enables the generation of Hot-Plug interrupt or wakeup event on an attention button pressed event. Reset to 0b. | | 1 | Power Fault<br>Detected Enable | RW | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a power fault event. Reset to 0b. | | 2 | Reserved | RsvdP | Not Support. | | 3 | Presence Detect<br>Changed Enable | RW | When set, it enables the generation of Hot-Plug interrupt or wakeup event on a presence detect changed event. Reset to 0b. | | 4 | Command<br>Completed Interrupt<br>Enable | RW | When set, it enables the generation of Hot-Plug interrupt when the Hot-Plug Controller completes a command. Reset to 0b. | | 5 | Hot-Plug Interrupt<br>Enable | RW | When set, it enables generation of Hot-Plug interrupt on enabled Hot-Plug events. Reset to 0b. | | 7:6 | Attention Indicator<br>Control | RW | Controls the display of Attention Indicator. 00b: Reserved 01b: On 10b: Blink 11b: Off Writes to this register also cause the Port to send the ATTENTION_INDICATOR_* Messages. Reset to 11b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | Power Indicator<br>Control | RW | Controls the display of Power Indicator. 00b: Reserved 01b: On 10b: Blink 11b: Off Writes to this register also cause the Port to send the POWER_INDICATOR_* Messages. Reset to 11b. | | 10 | Power Controller<br>Control | RW | 0b: reset the power state of the slot (Power On) 1b: set the power state of the slot (Power Off) Reset to 0b. | | 11 | Reserved | RsvdP | Not Support. | | 12 | Data Link Layer<br>State Changed<br>Enable | RW | If the Data Link Layer Link Active capability is implemented, when set to 1b, this field enables software notification when Data Link Layer Link Active field is changed. Reset to 0b. | | 15:13 | Reserved | RsvdP | Not Support. | # 7.2.74 SLOT STATUS REGISTER OFFSET D8h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | Attention Button<br>Pressed | RW1C | When set, it indicates the Attention Button is pressed. Reset to 0b. | | 17 | Power Fault<br>Detected | RW1C | When set, it indicates a Power Fault is detected. Reset to 0b. | | 18 | MRL Sensor<br>Changed | RO | When set, it indicates a MRL Sensor Changed is detected. Reset to 0b. | | 19 | Presence Detect<br>Changed | RW1C | When set, it indicates a Presence Detect Changed is detected. Reset to 0b. | | 20 | Command<br>Completed | RW1C | When set, it indicates the Hot-Plug Controller completes an issued command. Reset to 0b. | | 21 | MRL Sensor State | RO | Reflects the status of MRL Sensor. 0b: MRL Closed 1b: MRL Opened Reset to 0b. | | 22 | Presence Detect<br>State | HwInt<br>RO | Indicates the presence of a card in the slot. Ob: Slot Empty 1b: Card Present in slot This register is implemented on all Downstream Ports that implement slots. For Downstream Ports not connected to slots (where the Slot Implemented bit of the PCI Express Capabilities register is 0b), this bit returns 1b. Reset to 1b when PRSNT strapped pin is set to 0. Reset to 0b when PRSNT strapped pin is set to 1. | | 23 | Reserved | RsvdP | Not Support. | | 24 | Data Link Layer<br>State Changed | RW1C | This bit is set when the value reported in the Data Link Layer Link Active field of the Link Status register is changed. Reset to 0b. | | 31:25 | Reserved | RsvdP | Not Support. | #### 7.2.75 DEVICE CAPABILITIES REGISTER 2 – OFFSET E4h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|------|-------------------------------------------------------------------------------------------------------------| | 10:0 | Device Capabilities 2 | RO | Reset to 000h. | | 11 | LTR Mechanism<br>Supported | RO | A value of 1b indicates support for the optional Latency Tolerance Reporting (LTR) mechanism. Reset to 1b. | | 17:12 | Device Capabilities 2 | RO | Reset to 00h. | | 19:18 | OBFF Supported | RO | This field indicates if OBFF is supported. Reset to 01b. | | 31:20 | Device Capabilities 2 | RO | Reset to 000h. | ### 7.2.76 DEVICE CONTROL REGISTER 2 – OFFSET E8h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------|------|-----------------------------------------------------------------------| | 9:0 | Device Control 2 | RO | Reset to 000h. | | 10 | LTR Mechanism<br>Enable | RW | Enable LTR Mechanism. Reset to 0b. | | 12:11 | Device Control 2 | RO | Reset to 00b. | | 14:13 | OBFF enable | RW | Enable OBFF Mechanism and select the signaling method. Reset to 00b. | | 15 | Device Control 2 | RO | Reset to 0b. | ### 7.2.77 DEVIDE STATUS REGISTER 2 – OFFSET E8h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------|------|----------------| | 31.16 | Device status 2 | RO | Reset to 0000h | # 7.2.78 LINK CAPABILITIES REGISTER 2 - OFFSET ECh | BIT | FUNCTION N | TYPE | DESCRIPTION | |------|---------------------|------|----------------------| | 31:0 | Link Capabilities 2 | RO | Reset to 0000_0000h. | ### 7.2.79 LINK CONTROL REGISTER 2 - OFFSET F0h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------|-------|--------------------------------------------------------------| | 3:0 | Target Link Speed | RWS | Reset to 0010b. | | 4 | Enter Compliance | RWS | Reset to 0b. | | 5 | HW_AutoSpeed_Dis | RW | Reset to 0b. | | 6 | Select_Deemp | RO | Reset to 0b (Upstream port). Reset to 1b (Downstream ports). | | 9:7 | Tran_Margin | RWS | Reset to 000b. | | 10 | Enter Modify<br>Compliance | RWS | Reset to 0b. | | 11 | Compliance SOS | RWS | Reset to 0b. | | 12 | Compliance_Deemp | RWS | Reset to 0b. | | 15:13 | Reserved | RsvdP | Not Support. | #### 7.2.80 LINK STATUS REGISTER 2 - OFFSET F0h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------|------|---------------------------------| | 16 | Current De- | RO | Reset to 0b (Upstream port). | | 10 | emphasis Level | KO | Reset to 1b (Downstream ports). | | 31:17 | Link Status 2 | RO | Reset to 0000h. | ### 7.2.81 SLOT CAPABILITIES REGISTER 2 – OFFSET F4h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------------|------|----------------------| | 31:0 | Slot Capabilities 2 | RO | Reset to 0000 0000h. | #### 7.2.82 SLOT CONTORL REGISTER 2 – OFFSET F8h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------|------|-----------------| | 15:0 | Slot Control2 | RO | Reset to 0000h. | #### 7.2.83 SLOT STATUS REGISTER 2 – OFFSET F8h | | BIT | <b>FUNCTION</b> | TYPE | DESCRIPTION | |---|-------|-----------------|------|-----------------| | I | 31:16 | Slot Status 2 | RO | Reset to 0000h. | # 7.2.84 PCI EXPRESS ADVANCED ERROR REPORTING CAPABILITY REGISTER – OFFSET 100h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------| | 15:0 | Extended<br>Capabilities ID | RO | Read as 0001h to indicate that these are PCI express extended capability registers for advance error reporting. | | 19:16 | Capability Version | RO | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure version number. | | 31:20 | Next Capability<br>Offset | RO | Pointer points to the PCI Express Extended VC capability register. Reset to 140h. | #### 7.2.85 UNCORRECTABLE ERROR STATUS REGISTER - OFFSET 104h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|---------------------------------------|-------|--------------------------------------------------------------------------------------------| | 0 | Training Error Status | RW1CS | When set, indicates that the Training Error event has occurred. Reset to 0b. | | 3:1 | Reserved | RsvdP | Not Support. | | 4 | Data Link Protocol<br>Error Status | RW1CS | When set, indicates that the Data Link Protocol Error event has occurred. Reset to 0b. | | 11:5 | Reserved | RsvdP | Not Support. | | 12 | Poisoned TLP Status | RW1CS | When set, indicates that a Poisoned TLP has been received or generated. Reset to 0b. | | 13 | Flow Control<br>Protocol Error Status | RW1CS | When set, indicates that the Flow Control Protocol Error event has occurred. Reset to 0b. | | 14 | Completion Timeout<br>Status | RW1CS | When set, indicates that the Completion Timeout event has occurred. Reset to 0b. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-------------------------------------|-------|--------------------------------------------------------------------------------------| | 15 | Completer Abort<br>Status | RW1CS | When set, indicates that the Completer Abort event has occurred. Reset to 0b. | | 16 | Unexpected<br>Completion Status | RW1CS | When set, indicates that the Unexpected Completion event has occurred. Reset to 0b. | | 17 | Receiver Overflow<br>Status | RW1CS | When set, indicates that the Receiver Overflow event has occurred. Reset to 0b. | | 18 | Malformed TLP<br>Status | RW1CS | When set, indicates that a Malformed TLP has been received. Reset to 0b. | | 19 | ECRC Error Status | RW1CS | When set, indicates that an ECRC Error has been detected. Reset to 0b. | | 20 | Unsupported<br>Request Error Status | RW1CS | When set, indicates that an Unsupported Request event has occurred. Reset to 0b. | | 21 | ACS Violation<br>Status | RW1CS | When set, indicates that an ACS Violation event has occurred Reset to 0b. | | 31:21 | Reserved | RsvdP | Not Support. | ## 7.2.86 UNCORRECTABLE ERROR MASK REGISTER - OFFSET 108h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|-------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Training Error Mask | RWS | When set, the Training Error event is not logged in the Header Log register and not issued as an Error Message to RC either. | | | | | Reset to 0b. | | 3:1 | Reserved | RsvdP | Not Support. | | 4 | Data Link Protocol<br>Error Mask | RWS | When set, the Data Link Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 11:5 | Reserved | RsvdP | Not Support. | | 12 | Poisoned TLP Mask | RWS | When set, an event of Poisoned TLP has been received or generated is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 13 | Flow Control<br>Protocol Error Mask | RWS | When set, the Flow Control Protocol Error event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 14 | Completion Timeout<br>Mask | RWS | When set, the Completion T imeout event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 15 | Completer Abort<br>Mask | RWS | When set, the Completer Abort event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 16 | Unexpected<br>Completion Mask | RWS | When set, the Unexpected Completion event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 17 | Receiver Overflow<br>Mask | RWS | When set, the Receiver Overflow event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 18 | Malformed TLP<br>Mask | RWS | When set, an event of Malformed TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | BIT | FUNCTIO N | TYPE | DESCRIPTION | |-------|-----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------| | 19 | ECRC Error Mask | RWS | When set, an event of ECRC Error has been detected is not logged in the Header Log register and not issued as an Error Message to RC either. | | | | | Reset to 0b. | | 20 | Unsupported<br>Request Error Mask | RWS | When set, the Unsupported Request event is not logged in the Header Log register and not issued as an Error Message to RC either. | | | | | Reset to 0b. | | 21 | ACS violation mask | RWS | Reset to 0b | | 31:22 | Reserved | RsvdP | Not Support. | # 7.2.87 UNCORRECTABLE ERROR SEVERITY REGISTER - OFFSET 10Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------------------------------|-------|--------------------------------------------| | 0 | Training Error<br>Severity | RWS | 0b: Non-Fatal 1b: Fatal Reset to 1b. | | 3:1 | Reserved | RsvdP | Not Support. | | 4 | Data Link Protocol<br>Error Severity | RWS | 0b: Non-Fatal<br>1b: Fatal | | 11:5 | Reserved | RsvdP | Reset to 1b. Not Support. | | 12 | Poisoned TLP<br>Severity | RWS | 0b: Non-Fatal 1b: Fatal Reset to 0b. | | 13 | Flow Control<br>Protocol Error<br>Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 1b. | | 14 | Completion Timeout<br>Error Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 0b. | | 15 | Completer Abort<br>Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 0b. | | 16 | Unexpected<br>Completion Severity | RWS | 0b: Non-Fatal 1b: Fatal Reset to 0b. | | 17 | Receiver Overflow<br>Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 1b. | | 18 | Malformed TLP<br>Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 1b. | | 19 | ECRC Error Severity | RWS | 0b: Non-Fatal 1b: Fatal Reset to 0b. | | 20 | Unsupported<br>Request Error<br>Severity | RWS | 0b: Non-Fatal<br>1b: Fatal<br>Reset to 0b. | | 21 | ACS violation severity | RWS | 0b: Non-Fatal 1b: Fatal Reset to 0b. | | 31:21 | Reserved | RsvdP | Not Support. | ### 7.2.88 CORRECTABLE ERROR STATUS REGISTER - OFFSET 110 h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|------------------------------------|-------|------------------------------------------------------------------------------| | 0 | Receiver Error Status | RW1CS | When set, the Receiver Error event is detected. Reset to 0b. | | 5:1 | Reserved | RsvdP | Not Support. | | 6 | Bad TLP Status | RW1CS | When set, the event of Bad T LP has been received is detected. Reset to 0b. | | 7 | Bad DLLP Status | RW1CS | When set, the event of Bad DLLP has been received is detected. Reset to 0b. | | 8 | REPLAY_NUM<br>Rollover status | RW1CS | When set, the REPLAY_NUM Rollover event is detected. Reset to 0b. | | 11:9 | Reserved | RsvdP | Not Support. | | 12 | Replay Timer<br>Timeout status | RW1CS | When set, the Replay Timer Timeout event is detected. Reset to 0b. | | 13 | Advisory Non-Fatal<br>Error status | RW1CS | When set, the Advisory Non-Fatal Error event is detected. Reset to 0b. | | 31:14 | Reserved | RsvdP | Not Support. | # 7.2.89 CORRECTABLE ERROR MASK REGISTER - OFFSET 114 h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Receiver Error Mask | RWS | When set, the Receiver Error event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 5:1 | Reserved | RsvdP | Not Support. | | 6 | Bad TLP Mask | RWS | When set, the event of Bad TLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 7 | Bad DLLP Mask | RWS | When set, the event of Bad DLLP has been received is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 8 | REPLAY_NUM<br>Rollover Mask | RWS | When set, the REPLAY_NUM Rollover event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 11:9 | Reserved | RsvdP | Not Support. | | 12 | Replay Timer<br>Timeout Mask | RWS | When set, the Replay Timer Timeout event is not logged in the Header Log register and not issued as an Error Message to RC either. Reset to 0b. | | 13 | Advisory Non-Fatal<br>Error Mask | RWS | When set, the Advisory Non-Fatal Error event is not logged in the Header Long register and not issued as an Error Message to RC either. Reset to 1b. | | 31:14 | Reserved | RsvdP | Not Support. | # 7.2.90 ADVANCE ERROR CAPABILITIES AND CONTROL REGISTER – OFFSET 118h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------| | 4:0 | First Error Pointer | ROS | It indicates the bit position of the first error reported in the Uncorrectable Error Status register. Reset to 0_0000b. | | 5 | ECRC Generation<br>Capable | RO | When set, it indicates the Switch has the capability to generate ECRC. Reset to 1b. | | 6 | ECRC Generation<br>Enable | RWS | When set, it enables the generation of ECRC when needed. Reset to 0b. | | 7 | ECRC Check<br>Capable | RO | When set, it indicates the Switch has the capability to check ECRC. Reset to 1b. | | 8 | ECRC Check Enable | RWS | When set, the function of checking ECRC is enabled. Reset to 0b. | | 31:9 | Reserved | RsvdP | Not Support. | ### 7.2.91 HEADER LOG REGISTER - OFFSET From 11Ch to 128h | BIT | FUNCTION | TYPE | DESCRIPTION | |--------|-----------------------|------|-------------------------------------------------------------------| | 31:0 | 1 <sup>st</sup> DWORD | ROS | Hold the 1st DWORD of TLP Header. The Head byte is in big endian. | | 63:32 | 2 <sup>nd</sup> DWORD | ROS | Hold the 2nd DWORD of TLP Header. The Head byte is in big endian. | | 95:64 | 3 <sup>rd</sup> DWORD | ROS | Hold the 3rd DWORD of TLP Header. The Head byte is in big endian. | | 127:96 | 4 <sup>th</sup> DWORD | ROS | Hold the 4th DWORD of TLP Header. The Head byte is in big endian. | # 7.2.92 PCI EXPRESS VIRTUAL CHANNEL CAPABILITY REGISTER – OFFSET 140h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------|------|--------------------------------------------------------------------------| | 15:0 | Extended | RO | Read as 0002h to indicate that these are PCI express extended capability | | 13.0 | Capabilities ID | KO | registers for virtual channel. | | 19:16 | Capability Version | RO | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure | | 19.10 | Capability version | KO | version number. | | | Next Capability | | Pointer points to the PCI Express Power Budgeting Capability register. | | 31:20 | Offset | RO | | | | 011501 | | Reset to 20Ch. | ## 7.2.93 PORT VC CAPABILITY REGISTER 1 – OFFSET 144h | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|-----------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Extended VC Count | HwInt<br>RO | It indicates the number of extended Virtual Channels in addition to the default VC supported by the Switch. The default value may be changed by the status of strapped pin, or auto-loading from EEPROM. Bit[2:1]: Reset to 00b. Bit[0]: Reset to the status of VC1 EN strapped pin. | | 3 | Reserved | RsvdP | Not Support. | | 6:4 | Low Priority<br>Extended VC Count | RO | It indicates the number of extended Virtual Channels in addition to the default VC belonging to the low-priority VC (LPVC) group. The default value may be changed by auto-loading from EEPROM. Reset to 000b. | | 7 | Reserved | RsvdP | Not Support. | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | Reference Clock | RO | It indicates the reference clock for Virtual Channels that support time-based WRR Port Arbitration. Defined encoding is 00b for 100 ns reference clock. Reset to 00b. | | 11:10 | Port Arbitration<br>Table Entry Size | RO | Read as 10b to indicate the size of Port Arbitration table entry in the device is 4 bits. Reset to 10b. | | 31:12 | Reserved | RsvdP | Not Support. | ### 7.2.94 PORT VC CAPABILITY REGISTER 2 – OFFSET 148h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|--------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | VC Arbitration<br>Capability | RO | It indicates the types of VC Arbitration supported by the device for the LPVC group. This field is valid when LP VC is greater than 0. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin and Weight Round Robin arbitration with 32 phases in LPVC. Reset to 03h if offset 144h.bit[0]=1. Reset to 00h if offset 144h.bit[0]=0. | | 23:8 | Reserved | RsvdP | Not Support. | | 31:24 | VC Arbitration<br>Table Offset | RO | It indicates the location of the VC Arbitration Table as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes). Reset to 03h if offset 144h.bit[0]=1. Reset to 00h if offset 144h.bit[0]=0. | # 7.2.95 PORT VC CONTROL REGISTER - OFFSET 14Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |------|------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Load VC Arbitration<br>Table | RW | When set, the programmed VC Arbitration Table is applied to the hardware. This bit always returns 0b when read. Reset to 0b. | | 3:1 | VC Arbitration<br>Select | RW | This field is used to configure the VC Arbitration by selecting one of the supported VC Arbitration schemes. The valid values for the schemes supported by Switch are 0b and 1b. Other value than these written into this register will be treated as default. Reset to 000b. | | 15:4 | Reserved | RsvdP | Not Support. | # 7.2.96 PORT VC STATUS REGISTER - OFFSET 14Ch | BI | Т | <b>FUNCTION</b> | TYPE | DESCRIPTION | |-----|-----|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | | VC Arbitration<br>Table Status | RO | When set, it indicates that any entry of the VC Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the VC Arbitration Table after the bit of "Load VC Arbitration Table" is set. Reset to 0b. | | 31: | :17 | Reserved | RsvdP | Not Support. | ## 7.2.97 VC RESOURCE CAPABILITY REGISTER (0) – OFFSET 150h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Port Arbitration<br>Capability | RO | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin, Weight Round Robin (WRR) arbitration with 128 phases (3~4 enabled ports) and Time-based WRR with 128 phases (3~4 enabled ports). Note that the Time-based WRR is only valid in VC1. Reset to 19h. | | 13:8 | Reserved | RsvdP | Not Support. | | 14 | Advanced Packet<br>Switching | RO | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS). Reset to 0b. | | 15 | Reject Snoop<br>Transactions | RO | This bit is not applied to PCIe Switch. Reset to 0b. | | 22:16 | Maximum Time<br>Slots | RO | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic. The default value may be changed by auto-loading from EEPROM. Reset to 7Fh. | | 23 | Reserved | RsvdP | Not Support. | | 31:24 | Port Arbitration<br>Table Offset | RO | It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes). Reset to 04h for Port Arbitration Table (0). | ## 7.2.98 VC RESOURCE CONTROL REGISTER (0) – OFFSET 154h | BIT | FUNCTION | TYPE | DESCRIPTION | | |-------|--------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | T C/VC Map | RW | default value may be changed by auto-loading from EEPROM. Reset to FFh. | | | 15:8 | Reserved | RsvdP | Not Support. | | | 16 | Load Port<br>Arbitration Table | RW | When set, the programmed Port Arbitration Table is applied to the hardware. This bit always returns 0b when read. Reset to 0b. | | | 19:17 | Port Arbitration<br>Select | RW | This field is used to configure the Port Arbitration by selecting one of the supported Port Arbitration schemes. The permissible values for the schemes supported by Switch are 000b and 011b at VCO, other value than these written into this register will be treated as default. Reset to 000b. | | | 23:20 | Reserved | RsvdP | Not Support. | | | 26:24 | VC ID | RO | This field assigns a VC ID to the VC resource. | | | 30:27 | Reserved | RsvdP | P Not Support. | | | 31 | VC Enable | RW | 0b: disables this Virtual Channel 1b: enables this Virtual Channel Reset to 1b. | | ## 7.2.99 VC RESOURCE STATUS REGISTER (0) – OFFSET 158h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RsvdP | Not Support. | | 16 | Port Arbitration<br>Table Status | RO | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set. Reset to 0b. | | 17 | VC Negotiation<br>Pending | RO | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete. Reset to 0b. | | 31:18 | Reserved | RsvdP | Not Support. | ## 7.2.100 VC RESOURCE CAPABILITY REGISTER (1) - OFFSET 15Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Port Arbitration<br>Capability | RO | It indicates the types of Port Arbitration supported by the VC resource. The Switch supports Hardware fixed arbitration scheme, e.g., Round Robin, Weight Round Robin (WRR) arbitration with 128 phases (3~4 enabled ports) and Time-based WRR with 128 phases (3~4 enabled ports). Note that the Time-based WRR is only valid in VC1. Reset to 19h if offset 144h.bit[0]=1. Reset to 00h if offset 144h.bit[0]=0. | | 13:8 | Reserved | RsvdP | Not Support. | | 14 | Advanced Packet<br>Switching | RO | When set, it indicates the VC resource only supports transaction optimized for Advanced Packet Switching (AS). Reset to 0b. | | 15 | Reject Snoop<br>Transactions | RO | This bit is not applied to PCle Switch. Reset to 0b. | | 22:16 | Maximum Time<br>Slots | RO | It indicates the maximum numbers of time slots (minus one) are allocated for Isochronous traffic. The default value may be changed by auto-loading from EEPROM. Reset to 7Fh if offset 144h.bit[0]=1. Reset to 00h if offset 144h.bit[0]=0. | | 23 | Reserved | RsvdP | Not Support. | | 31:24 | Port Arbitration<br>Table Offset | RO | It indicates the location of the Port Arbitration Table (n) as an offset from the base address of the Virtual Channel Capability register in the unit of DQWD (16 bytes). Reset to 08h for Port Arbitration Table (1) if offset 144h.bit[0]=1. Reset to 00h if offset 144h.bit[0]=0. | ## 7.2.101 VC RESOURCE CONTROL REGISTER (1) - OFFSET 160h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|--------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | TC/VC Map | RW<br>(Exception<br>for bit0) | This field indicates the TCs that are mapped to the VC resource. Bit locations within this field correspond to TC values. When the bits in this field are set, it means that the corresponding TCs are mapped to the VC resource. Bit 0 of this filed is read-only and must be set to "0" for the VC1. The default value may be changed by auto-loading from EEPROM. Reset to 00h. | | 15:8 | Reserved | RsvdP | Not Support. | | 16 | Load Port Arbitration<br>Table | RW | When set, the programmed Port Arbitration Table is applied to the hardware. This bit always returns 0b when read. Reset to 0b. | | BIT | FUNCTION | TYPE | DESCRIPTION | | | |-------|----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 19:17 | Port Arbitration<br>Select | RW | This field is used to configure the Port Arbitration by selecting one of the supported Port Arbitration schemes. The permissible values for the schemes supported by Switch are 000b, 011b and 100b at VC1, other value than these written into this register will be treated as default. | | | | | | | Reset to 000b. | | | | 23:20 | Reserved | RsvdP | RsvdP Not Support. | | | | 26:24 | VC ID | RW | This field assigns a VC ID to the VC resource. Reset to 001b if offset 144h.bit[0]=1. Reset to 000b if offset 144h.bit[0]=0. | | | | 30:27 | Reserved | RsvdP | Not Support. | | | | 31 | VC Enable | RW | 0b: disables this Virtual Channel 1b: enables this Virtual Channel Reset to 0b. | | | #### 7.2.102 VC RESOURCE STATUS REGISTER (1) – OFFSET 164h | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RsvdP | Not Support. | | 16 | Port Arbitration<br>Table Status | RO | When set, it indicates that any entry of the Port Arbitration Table is written by software. This bit is cleared when hardware finishes loading values stored in the Port Arbitration Table after the bit of "Load Port Arbitration Table" is set. Reset to 0b. | | 17 | VC Negotiation<br>Pending | RO | When set, it indicates that the VC resource is still in the process of negotiation. This bit is cleared after the VC negotiation is complete. Reset to 0b. | | 31:18 | Reserved | RsvdP | Not Support. | #### 7.2.103 VC ARBITRATION TABLE REGISTER - OFFSET 170h The VC arbitration table is a read-write register array that contains a table for VC arbitration. Each table entry allocates four bits, of which three bits are used to represent VC ID and one bit is reserved. A total of 32 entries are used to construct the VC arbitration table. The layout for this register array is shown below. Table 7-1 Register Array Layout for VC Arbitration | 31 - 28 | 27 - 24 | 23 - 20 | 19 - 16 | 15 - 12 | 11 - 8 | 7 - 4 | 3 - 0 | Byte Location | |---------|---------|---------|---------|---------|--------|-------|-------|---------------| | Phase 00h | | [7] | [6] | [5] | [4] | [3] | [2] | [1] | [0] | OOH | | Phase 04h | | [15] | [14] | [13] | [12] | [11] | [10] | [9] | [8] | 0411 | | Phase 08h | | [23] | [22] | [21] | [20] | [19] | [18] | [17] | [16] | 0611 | | Phase 0Ch | | [31] | [30] | [29] | [28] | [27] | [26] | [25] | [24] | UCII | ## 7.2.104 PORT ARBITRATION TABLE REGISTER (0) and (1) – OFFSET 180h and 1C0h The Port arbitration table is a read-write register array that contains a table for Port arbitration. Each table entry allocates two bits to represent Port Number. The table entry size is dependent on the number of enabled ports (refer to bit 10 and 11 of Port VC capability register 1). The arbitration table contains 128 entries if three or four ports are to be enabled. The following table shows the register array layout for the size of entry equal to two. Table 7-2 Table Entry Size in 4 Bits | 63 - 56 | 55 - 48 | 47 - 40 | 39 - 32 | 31 - 24 | 23 - 16 | 15 - 8 | 7 - 0 | Byte Location | |-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---------------| | Phase 00h | | [15:14] | [13:12] | [11:10] | [9:8] | [7:6] | [5:4] | [3:2] | [1:0] | OOH | | Phase 08h | | [31:30] | [29:28] | [27:26] | [25:24] | [23:22] | [21:20] | [19:18] | [17:16] | 0611 | | Phase 10h | | [47:46] | [45:44] | [43:42] | [41:40] | [39:38] | [37:36] | [35:34] | [33:32] | 1011 | | Phase 18h | | [63:62] | [61:60] | [59:58] | [57:56] | [55:54] | [53:52] | [51:50] | [49:48] | 1011 | | Phase 20h | | [79:78] | [77:76] | [75:74] | [73:72] | [71:70] | [69:68] | [67:66] | [65:64] | 2011 | | Phase 28h | | [95:94] | [93:92] | [91:90] | [89:88] | [87:86] | [85:84] | [83:82] | [81:80] | 2011 | | Phase 30h | | [111:110] | [109:108] | [107:106] | [105:104] | [103:102] | [101:100] | [99:98] | [97:96] | 3011 | | Phase 38h | | [127:126] | [125:124] | [123:122] | [121:120] | [119:118] | [117:116] | [115:114] | [113:112] | 3011 | ## 7.2.105 PCI EXPRESS POWER BUDGETING CAPABILITY REGISTER – OFFSET 20Ch | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|-----------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Extended<br>Capabilities ID | RO | Read as 0004h to indicate that these are PCI express extended capability registers for power budgeting. | | 19:16 | Capability Version | RO | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure version number. | | 31:20 | Next Capability<br>Offset | RO | Pointer points to the PCI Express Extended ACS capability register/LTR capability register. Reset to 230h (Upstream port). Reset to 220h (Downstream ports). | ## 7.2.106 DATA SELECT REGISTER - OFFSET 210h | BIT | FUNCTION | TYPE | DESCRIPTION | |------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Data Selection | RW | It indexes the power budgeting data reported through the data register. When 00h, it selects D0 Max power budget When 01h, it selects D0 Sustained power budget Other values would return zero power budgets, which means not supported Reset to 00h. | | 31:8 | Reserved | RsvdP | Not Support. | #### 7.2.107 POWER BUDGETING DATA REGISTER - OFFSET 214h | BIT | FUNCTION | TYPE | DESCRIPTION | |-----|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Base Power | RO | It specifies the base power value in watts. This value represents the required power budget in the given operation condition. The default value may be changed by auto-loading from EEPROM. Reset to 04h. | | 9:8 | Data Scale | RO | It specifies the scale to apply to the base power value. Reset to 00b. | | BIT | FUNCTION | TYPE | DESCRIPTION | | | |-------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--| | 12:10 | PM Sub State | RO | It specifies the power management substate of the given operation condition. It is initialized to the default substate. Reset to 000b. | | | | 14:13 | PM State | RO | It specifies the power management state of the given operation condition. It defaults to the D0 power state. Reset to 00b. | | | | 17:15 | Туре | RO | It specifies the type of the given operation condition. It defaults to the Maximum power state. Reset to 111b. | | | | 20:18 | Power Rail | RO | It specifies the power rail of the given operation condition. Reset to 010b. | | | | 31:21 | Reserved | RsvdP | Not Support. | | | #### 7.2.108 POWER BUDGET CAPABILITY REGISTER - OFFSET 218h | BIT | FUNCTION | TYPE | DESCRIPTION | | |------|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | System Allocated | RO | When set, it indicates that the power budget for the device is included within the system power budget. The default value may be changed by auto-loading from EEPROM. Reset to 0b. | | | 31:1 | Reserved | RsvdP | Not Support. | | # 7.2.109 ACS EXTENDED CAPABILITY HEADER – OFFSET 220h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|---------------------|------|------------------------------------------------------------------------| | | PCI Express | | Read as 000Dh to indicate PCI Express Extended Capability ID for ACS | | 15:0 | Extended Capability | RO | Extended Capability. | | | ID | | | | 19:16 | Capability Version | RO | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure | | 19.10 | Capability version | RO | version number. | | 31:20 | Next Capability ID | RO | Read as 000h. No other ECP registers. | ## 7.2.110 ACS CAPABILITY REGISTER - OFFSET 224h (Downstream Port Only) | BIT | <b>FUNCTION</b> | TYPE | DESCRIPTION | | | |-----|--------------------------------|------|-----------------------------------------------------------------------|--|--| | 0 | ACS Source<br>Validation | RO | Indicated the implements of ACS Source Validation. Reset to 1b. | | | | 1 | ACS Translation<br>Blocking | RO | Indicated the implements of ACS Translation Blocking. Reset to 1b. | | | | 2 | ACS P2P Request<br>Redirect | RO | Indicated the implements of ACSP2P Request Redirect. Reset to 1b. | | | | 3 | ACS P2P<br>Completion Redirect | RO | Indicated the implements of ACSP2P Completion Redirect. Reset to 1b. | | | | 4 | ACS Upstream<br>Forwarding | RO | Indicated the implements of ACS Upstream Forwarding. Reset to 1b. | | | | 5 | ACS P2P Egress control | RO | Indicated the implements of ACS P2P Egress control. Reset to 1 b. | | | | BIT | FUNCTION | TYPE | DESCRIPTION | | | |-------|------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------|--|--| | 6 | ACS Direct<br>Translated P2P | RO | Indicated the implements of ACS Direct Translated P2P. Reset to 1b. | | | | 7 | Reserved | RsvdP | Not Support. | | | | 15:8 | Egress Control<br>Vector Size | RO | Encodings 01h –FFh directly indicate the number of applicable bits in the Egress Control Vector. Reset to 08h | | | | 16 | ACS Source<br>Validation Enable | RW | Enable the source validation. Reset to 0b. | | | | 17 | ACS Translation<br>Blocking Enable | RW | Enable ACS Translation Blocking. Reset to 0b. | | | | 18 | ACS P2P Request<br>Redirect | RW | Enable ACS P2P Request Redirect. Reset to 0b. | | | | 19 | ACS P2P<br>Completion Redirect<br>Enable | RW | Enable ACS P2P Completion Redirect Reset to 0b. | | | | 20 | ACS Upstream<br>Forwarding Enable | RW | Enable ACS Upstream Forwarding. Reset to 0b. | | | | 21 | ACS P2P Egress<br>control Enable | RW | Enable ACS P2P Egress control. Reset to 0b. | | | | 22 | ACS Direct<br>Translated P2P<br>Enable | RW | Enable ACS Direct Translated P2P. Reset to 0b. | | | | 31:23 | Reserved | RsvdP | Not Support. | | | ## 7.2.111 EGRESS CONTROL VECTOR – OFFSET 228h (Downstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | |------|--------------------------|-------|------------------------------------------------------------------------------------------------------------------------| | 7:0 | Egress Control<br>Vector | RW | When a given bit is set, peer-to-peer requests targeting the associated Port are blocked or redirected. Reset to 00h. | | 31:8 | Reserved | RsvdP | Not Support. | ## 7.2.112 LTR EXTENDED CAPABILITY HEADER – OFFSET 230h (Upstream Port Only) | UNCTION | TYPE | DESCRIPTION | |--------------------|-----------------------------------------------------------|------------------------------------------------------------------------| | CI Express | | Read as 0018h to indicate PCI Express Extended Capability ID for LTR | | ktended Capability | RO | Extended Capability. | | apability Version | RO | Read as 1h. Indicates PCI-SIG defined PCI Express capability structure | | ovt Conobility ID | version number. RO Read as 000h, No other ECP registers. | | | 1 | I Express<br>tended Capability | CI Express tended Capability RO pability Version RO | ### 7.2.113 MAX SNOOP LATENCY REGISTER - OFFSET 234h (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | | |-------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------|--| | 9:0 | Max Snoop Latency<br>Value | RW | Specifies the maximum snoop latency that a device is permitted to request Reset to 000h. | | | 12:10 | Max Snoop Latency<br>Scale | RW | This register provides a scale for the value contained within the Maximum Snoop Latency Value field Reset to 000b | | | BIT | FUNCTION | TYPE | DESCRIPTION | |-------|----------|-------|--------------| | 15:13 | Reserved | RsvdP | Not Support. | ## 7.2.114 MAX NO-SNOOP LATENCY REGISTER - OFFSET 234h (Upstream Port Only) | BIT | FUNCTION | TYPE | DESCRIPTION | | |-------|-------------------------------|-------|--------------------------------------------------------------------------------------------------------|--| | 25:16 | Max No-Snoop<br>Latency Value | RW | . Specifies the maximum no-snoop latency that a device is permitted to request | | | | | | Reset to 000h. | | | 28:26 | Max No-Snoop<br>Latency Scale | RW | This register provides a scale for the value contained within the Maximum No-Snoop Latency Value field | | | | | | Reset to 000b | | | 31:29 | Reserved | RsvdP | Not Support. | | ### **8 CLOCK SCHEME** The built-in Integrated Reference Clock Buffer of the PI7C9X2G404SL supports three reference clock outputs. The clock buffer feature can be enabled and disabled by strapping the CLKBUF PD pin. When CLKBUF\_PD pin is asserted low, the clock buffer is enabled. The clock buffer distributes a single 100MHz reference clock input to three Reference Clock Output Pairs, REFCLKO\_P[3:0] and REFCLKO\_N[3:0]. The clock buffer requires 100MHz differential clock inputs through REFCLKI\_P and REFCLKI\_N Pins as show in the following table. When CLKBUF\_PD pin is asserted high, the clock buffer is in power down mode and disabled. The 100MHz Reference Clock Output Pairs are disabled, and The PI7C9X2G404SL requires 100MHz differential clock inputs through REFCLKP and REFCLKN Pins as shown in the following table. **Table 8-1 AC Switching Characteristics** | Symbol | Parameters | Min. | Тур. | Max. | Unit | |----------------------|------------------------------|------|------|------|------| | F <sub>IN</sub> | Reference Clock Frequency | | 100 | | MHz | | Trise/Triall | Rise and Fall Time in 20-80% | 175 | | 700 | ps | | DT rise/DT fall | Rise and Fall Time Variation | | | 125 | ps | | T <sub>pd</sub> | Propagation Delay | 2.5 | | 6.5 | ns | | V <sub>swing</sub> 1 | Voltage including overshoot | 550 | | 1150 | mV | | $T_{DC}^{2}$ | Duty Cycle | 45 | | 55 | % | #### Note: - 1. Measurement taken from Single Ended waveform. - 2. Measurement taken from Differential waveform. - 3.In general rule, use ac-coupling when differential input >500mV; use dc-coupling when differential input <400mV, such as LVDS drive with 100 ohm across at the inputs. ### 9 IEEE 1149.1 COMPATIBLE JTAG CONTROLLER An IEEE 1149.1 compatible Test Access Port (TAP) controller and associated TAP pins are provided to support boundary scan in PI7C9X2G404SL for board-level continuity test and diagnostics. The TAP pins assigned are TCK, TDI, TDO, TMS and TRST L. All digital input, output, input/output pins are tested except TAP pins. #### 9.1 INSTRUCTION REGISTER The IEEE 1149.1 Test Logic consists of a TAP controller, an instruction register, and a group of test data registers including Bypass and Boundary Scan registers. The TAP controller is a synchronous 16-state machine driven by the Test Clock (TCK) and the Test Mode Select (TMS) pins. An independent power on reset circuit is provided to ensure the machine is in TEST\_LOGIC\_RESET state at power-up. PI7C9X2G404SL implements a 5-bit Instruction register to control the operation of the JTAG logic. The defined instruction codes are shown in the following table. Those bit combinations that are not listed are equivalent to the BYPASS (11111) instruction. **Table 9-1 Instruction Register Codes** | Instruction | Operation Code (Binary) | Register Selected | Operation | |--------------|-------------------------|-------------------|------------------------------------------------------------| | EXTEST | 00000 | Boundary Scan | Drives / receives off-chip test data | | SAMPLE | 00001 | Boundary Scan | Samples inputs / pre-loads outputs | | HIGHZ | 00101 | Bypass | Tri-states out put and I/O pins except TDO pin | | CLAMP | 00100 | Bypass | Drives pins from boundary-scan register and selects Bypass | | | | | register for shifts | | IDCODE | 01100 | Device ID | Accesses the Device ID register, to read manufacturer ID, | | | | | part number, and version number | | BYPASS | 11111 | Bypass | Selected Bypass Register | | INT_SCAN | 00010 | Internal Scan | Scan test | | PHY_TEST_SIG | 01001 | Private | Private | | MEM BIST | 01010 | Memory BIST | Memory BIST test | #### 9.2 BYPASS REGISTER The required bypass register (one-bit shift register) provides the shortest path between TDI and TDO when a bypass instruction is in effect. This allows rapid movement of test data to and from other components on the board. This path can be selected when no test operation is being performed on the PI7C9X2G404SL. #### 9.3 DEVICE ID REGISTER This register identifies Pericom as the manufacturer of the device and details the part number and revision number for the device. Table 9-2 JTAG device ID register | Bit | Type | Value | Description | |-------|------|------------------|--------------------------------------------| | 31-28 | RO | 0001 | Version number | | 27-12 | RO | 0000010100001000 | Last 4 digits (hex) of the die part number | | 11-1 | RO | 01000111111 | Pericom identifier assigned by JEDEC | | 0 | RO | 1 | Fixed bit equal to 1'b1 | #### 9.4 BOUNDARY SCAN REGISTER The boundary scan register has a set of serial shift-register cells. A chain of boundary scan cells is formed by connected the internal signal of the PI7C9X2G404SL package pins. The VDD, VSS, and JTAG pins are not in the boundary scan chain. The input to the shift register is TDI and the output from the shift register is TDO. There are 4 different types of boundary scan cells, based on the function of each signal pin. The boundary scan register cells are dedicated logic and do not have any system function. Data may be loaded into the boundary scan register master cells from the device input pins and output pin-drivers in parallel by the mandatory SAMPLE and EXTEST instructions. Parallel loading takes place on the rising edge of TCK. #### 9.5 JTAG BOUNDARY SCAN REGISTER ORDER Table 9-3 JTAG Boundary Scan Register Definition | Boundary Scan<br>Register Number | Pin Name | Ball Location | Туре | Tri-state Control Cel | |----------------------------------|----------------------------|---------------|----------|-----------------------| | 0 | DWNRST_L[1] | 5 | Output2 | | | 1 | DWNRST_L[2] | 6 | Output2 | | | 2 | DWNRST L[3] | 7 | Output2 | | | 3 | TEST1 | 9 | Input | | | 4 | PERST L | 10 | Input | | | 5 | TEST2 | 16 | Input | | | 6 | TEST3 | 17 | Birdir | 12 | | 7 | VC1 EN | 18 | Birdir | 12 | | 8 | PRSNT[1] | 19 | Birdir | 12 | | 9 | PRSNT[2] | 20 | Birdir | 12 | | 10 | PRSNT[3] | 21 | Birdir | 12 | | 11 | TEST4 | 22 | Birdir | 12 | | 12 | | | Control | | | 13 | RXPOLINV DIS | 24 | Birdir | 12 | | 14 | TEST5 | 25 | Birdir | 12 | | 15 | SMBCLK | 26 | Birdir | 12 | | 16 | SMBDATA | 27 | Birdir | 12 | | 17 | PWR SAV | 28 | Birdir | 12 | | 18 | SLOTCLK | 33 | Birdir | 12 | | 19 | GPIO[0] | 36 | Birdir | 20 | | 20 | GI TO[0] | 30 | Control | 20 | | 21 | GPIO[1] | 35 | Birdir | 22 | | 22 | Gr 10[1] | 33 | Control | 22 | | 23 | GPIO[2] | 37 | Birdir | 24 | | 24 | GI 10[2] | 37 | Control | 27 | | 25 | GPIO[3] | 38 | Birdir | 26 | | 26 | 0.10[3] | 36 | Control | 20 | | 27 | GPIO[4] | 39 | Birdir | 28 | | 28 | GI 10[4] | 39 | Control | 28 | | 29 | GPIO[5] | 42 | Birdir | 30 | | 30 | GI 10[3] | 42 | Control | 30 | | 31 | GPIO[6] | 43 | Birdir | 32 | | 32 | Or IO[0] | 43 | Control | 32 | | 33 | GPIO[7] | 44 | Birdir | 34 | | 34 | OF IO[/] | 44 | Control | 34 | | 35 | SLOT_IMP[1] | 45 | Birdir | 45 | | 36 | SLOT_IMP[1]<br>SLOT_IMP[2] | 45 | Birdir | 45 | | 37 | SLOT_IMP[2]<br>SLOT_IMP[3] | 47 | Birdir | 45 | | 38 | SLU1_IMIT[3] | 4/ | Internal | 43 | | 38 | TEST6 | 51 | Birdir | 45 | | 40 | 1 E S I O | 31 | | 43 | | | DI 511D | 52 | Internal | 15 | | 41 | PL_512B | 53 | Birdir | 45 | | 42 | | | Internal | | | 43 | | | Internal | | ## A Product Line of Diodes Incorporated #### PI7C9X2G404SL | Boundary Scan<br>Register Number | Pin Name | Ball Location | Туре | Tri-state Control Cell | |----------------------------------|----------------------|----------------|----------|------------------------| | 44 | Tin Name | Dan Location | Internal | III-state Control Cell | | 45 | | | Control | | | 46 | | | Internal | | | 47 | CLKBUF_PD | 60 | Birdir | 45 | | 48 | | | Internal | | | 49 | | | Internal | | | 50 | | | Internal | | | 51 | 51 EECLK 70 Output 2 | | Output2 | | | 52 | EEPD | EEPD 71 Birdir | | 53 | | 53 | | | Control | | #### 10 POWER MANAGEMENT The PI7C9X2G404SL supports D0, D1, D2, D3-hot, and D3-cold Power States. The PCI Express Physical Link Layer of the PI7C9X2G404SL device supports the PCI Express Link Power Management with L0, L0s, L1, L2/L3 ready and L3 Power States. During the transition from D3-hot to D3-cold state, the main power supplies of VDDC and VDDR are turned off to save power while keeping the VDDCAUX and VAUX with the auxiliary power supplies to maintain all necessary information to be restored to the full power D0 state. PI7C9X2G404SL has been designed to have sticky registers that are powered by auxiliary power supplies. PI7C9X2G404SL forwards power management messages to the upstream Switches or root complex. PI7C9X2G404SL also supports ASPM (Active State Power Management) to facilitate the link power saving. #### 11 POWER SEQUENCE As long as PERST# is active, all PCI Express functions are held in reset. The main supplies ramp up to their specified levels (3.3V). Sometime during this stabilization time, the REFCLK starts and stabilizes. After there has been time (100 ms) for the power and clock to become stable, PERST# is deasserted high and the PCI Express functions can start up. It is recommended to power up the I/O voltage (3.3V) first and then the core voltage (1.0V) or power up I/O voltage and core voltage simultaneously for both Aux and Main power rails. Figure 11-1 Initial Power-Up Sequence Power-down sequence is the reverse of power-up sequence ### 12 ELECTRICAL AND TIMING SPECIFICATIONS #### 12.1 ABSOLUTE MAXIMUM RATINGS #### Table 12-1 Absolute Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) | Item | Absolute Max. Rating | |------------------------------------------------------------------------------|----------------------| | Storage Temperature ( $T_{\text{store}}$ ) | -65°C to 150°C | | Junction Temperature $(T_j)$ | 125 °C | | Digital core and analog supply voltage to ground potential (VDDC, AVDD and | -0.3v to 1.5v | | VDDCAUX) | | | Digital I/O and analog high supply voltage to ground potential (VDDR, CVDDR, | -0.3v to 4.0v | | AVDDH and VAUX) | | | DC input voltage for Digital I/O signals | -0.3v to 4.0v | #### Note Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. #### 12.2 DC SPECIFICATIONS **Table 12-2 DC Electrical Characteristics** | Symbol | Description | Min. | Тур. | Max. | Unit | |-----------------------------------|---------------------------------------|------|------|------|-------| | VDDC <sup>1</sup> | Digital Core Power | 0.95 | 1.0 | 1.1 | | | VDDR | Digital I/O Power | 3.0 | 3.3 | 3.6 | | | CVDDR | Reference Clock Power | 3.0 | 3.3 | 3.6 | | | VDDCAUX | Auxiliary Core Power | 0.95 | 1.0 | 1.1 | | | VAUX | Auxiliary I/O Power | 3.0 | 3.3 | 3.6 | | | AVDD | PCI Express Analog Power | 0.95 | 1.0 | 1.1 | V | | AVDDH | PCI Express Analog High Voltage Power | 3.0 | 3.3 | 3.6 | | | $V_{ m IH}$ | Input High Voltage | 2.0 | | 5.5 | | | $V_{\mathrm{IL}}$ | Input Low Voltage | -0.3 | | 0.8 | | | $V_{OH}$ | Output High Voltage | 2.4 | | | | | $V_{OL}$ | Output Low Voltage | | | 0.4 | | | $R_{PU}$ | Pull-up Resistor | 63K | 92K | 142K | Ω | | $R_{PD}$ | Pull-down Resistor | 57K | 91K | 159K | 2.2 | | RST# <sub>Slew</sub> <sup>2</sup> | PERST_L Slew Rate | 50 | | | mV/ns | #### Note: #### 12.3 AC SPECIFICATIONS Table 12-3 PCI Express Interface - Differential Transmitter (TX) Output (5.0 Gbps) Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|------------------------------|--------|-------|--------|------| | Unit Interval | UI | 199.94 | 200.0 | 200.06 | ps | | Differential p-p TX voltage swing | V <sub>TX-DIFF-P-P</sub> | 800 | - | - | mV | | | | | | | ppd | | Low power differential p-pTX voltage | V <sub>TX-DIFF-P-P-LOW</sub> | 400 | - | - | mV | | swing | | | | | ppd | <sup>1.</sup> In order to support auxiliary power management fully, it is recommended to have VDDC and VDDCAUX separated. <sup>2.</sup> The min. value for PERST\_L Slew Rate is 50 mV/ns, which translates to the requirement that the time for PERST\_L from 0V to 3.3V should be less than 66 ns. | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------|------------------------------------|------|-----|--------|------| | TX de-emphasis level ratio | V <sub>TX-DE-RATIO-3.5dB</sub> | -3.0 | - | -4.0 | dB | | TX de-emphasis level ratio | V <sub>TX-DE-RATIO-6dB</sub> | -5.5 | | -6.5 | dB | | Transmitter Eye including all jitter sources | T <sub>TX-EYE</sub> | 0.75 | - | - | UI | | TX deterministic jitter> 1.5 MHz | T <sub>TX-HF-DJ-DD</sub> | - | - | 0.15 | UI | | TX RMSjitter < 1.5 MHz | T <sub>TX-LF-RMS</sub> | - | - | 3.0 | Ps | | | | | | | RMS | | Transmitter rise and fall time | T <sub>TX-RISE-FALL</sub> | 0.15 | - | - | UI | | TX rise/fall mismatch | T <sub>RF-MISMATCH</sub> | - | - | 0.1 | UI | | Maximum TXPLL Bandwidth | BW <sub>TX-PLL</sub> | - | - | 16 | MHz | | Minimum TX PLL BW for 3dB peaking | BW <sub>TX-PLL-LO-3DB</sub> | 8 | - | - | MHz | | TX PLL peaking with 8 MHz min BW | PKG <sub>TX-PLL1</sub> | - | - | 3.0 | dB | | DC Differential TX Impedance | Z <sub>TX-DIFF-DC</sub> | 80 | - | 120 | Ω | | Transmitter Short-Circuit Current Limit | I <sub>TX-SHORT</sub> | - | - | 90 | mA | | TX DC Common Mode Voltage | $V_{TX\text{-DC-CM}}$ | 0 | - | 3.6 | V | | Absolute Delta of DC Common Mode | V <sub>TX-CM-DC-ACTIVE-IDLE-</sub> | 0 | - | 100 | mV | | Voltage During L0 and Electrical Idle | DELTA | | | | | | Absolute Delta of DC Common Mode | V <sub>TX-CM-DC-LINE-DELTA</sub> | 0 | - | 25 | mV | | Voltage between D+ and D- | | | | | | | Electrical Idle Differential Peak Output | V <sub>TX-IDLE-DIFF-AC-p</sub> | 0 | - | 20 | mV | | Voltage | | | | | | | DC Electrical Idle Differential Output | V <sub>TX-IDLE-DIFF-DC</sub> | 0 | - | 5 | mV | | Voltage | | | | | | | The Amount of Voltage Change Allowed | V <sub>TX-RCV-DETECT</sub> | - | - | 600 | mV | | During Receiver Detection | | | | | | | Lane-to-Lane Output Skew | L <sub>TX-SKEW</sub> | - | - | 500 ps | ps | | | | | 1 | + 4 UI | 1 | #### Table 12-4 PCI Express Interface - Differential Transmitter (TX) Output (2.5 Gbps) Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------|--------|-------|--------|------| | Unit Interval | UI | 399.88 | 400.0 | 400.12 | ps | | Differential p-p TX voltage swing | V <sub>TX-DIFF-P-P</sub> | 800 | - | - | mV | | | | | | | ppd | | Lowpower differential p-pTX voltage | V <sub>TX-DIFF-P-P-LOW</sub> | 400 | - | - | mV | | swing | | | | | ppd | | TX de-emphasis level ratio | V <sub>TX-DE-RATIO</sub> | -3.0 | - | -4.0 | dB | | Minimum TX eye width | T <sub>TX-EYE</sub> | 0.75 | - | - | UI | | Maximum time between the jitter median | T <sub>TX-EYE-MEDIAN-to-MAX</sub> - | - | - | 0.125 | UI | | and max deviation from the median | JITTER | | | | | | Transmitter rise and fall time | T <sub>TX-RISE-FALL</sub> | 0.125 | - | - | UI | | Maximum TXPLL Bandwidth | BW <sub>TX-PLL</sub> | - | - | 22 | MHz | | Maximum TXPLL BW for 3dB peaking | BW <sub>TX-PLL-LO-3DB</sub> | 1.5 | - | - | MHz | | Absolute Delta of DC Common Mode | V <sub>TX-CM-DC-ACTIVE-IDLE-</sub> | 0 | - | 100 | mV | | Voltage During L0 and Electrical Idle | DELTA | | | | | | Absolute Delta of DC Common Mode | V <sub>TX-CM-DC-LINE-DELTA</sub> | 0 | - | 25 | mV | | Voltage between D+ and D- | | | | | | | Electrical Idle Differential Peak Output | V <sub>TX-IDLE-DIFF-AC-p</sub> | 0 | - | 20 | mV | | Voltage | | | | | | | The Amount of Voltage Change Allowed | V <sub>TX-RCV-DETECT</sub> | - | - | 600 | mV | | During Receiver Detection | | | | | | | Transmitter DC Common Mode Voltage | V <sub>TX-DC-CM</sub> | 0 | - | 3.6 | V | | Transmitter Short-Circuit Current Limit | I <sub>TX-SHORT</sub> | - | - | 90 | mA | | DC Differential TX Impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | | Lane-to-Lane Output Skew | L <sub>TX-SKEW</sub> | - | - | 500 ps | ps | | | | | | + 2 ŪI | | #### Table 12-5 PCI Express Interface - Differential Receiver (RX) Input (5.0 Gbps) Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|----------------------------------|--------|-------|--------|------| | Unit Interval | UI | 199.94 | 200.0 | 200.06 | ps | | Differential RX Peak-to-Peak Voltage | V <sub>RX-DIFF-PP-CC</sub> | 120 | - | 1200 | mV | | Total jitter tolerance | $TJ_{RX}$ | 0.68 | - | - | UI | | Receiver DC common mode impedance | $Z_{RX-DC}$ | 40 | - | 60 | Ω | | RX AC Common Mode Voltage | V <sub>RX-CM-AC-P</sub> | - | - | 150 | mV | | Electrical Idle Detect Threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | - | 175 | mV | Table 12-6 PCI Express Interface - Differential Receiver (RX) Input (2.5 Gbps) Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------|--------|-------|--------|------| | Unit Interval | UI | 399.88 | 400.0 | 400.12 | ps | | Differential RX Peak-to-Peak Voltage | V <sub>RX-DIFF-PP-CC</sub> | 175 | - | 1200 | mV | | Receiver eye time opening | T <sub>RX-EYE</sub> | 0.4 | - | - | UI | | Maximum time delta between median and | T <sub>RX-EYE-MEDIAN-to-MAX</sub> - | - | - | 0.3 | UI | | deviation from median | JITTER | | | | | | Receiver DC common mode impedance | $Z_{RX-DC}$ | 40 | - | 60 | Ω | | DC differential impedance | Z <sub>RX-DIFF-DC</sub> | 80 | - | 120 | Ω | | RX AC Common Mode Voltage | V <sub>RX-CM-AC-P</sub> | - | - | 150 | mV | | DC input CM input impedance during reset | Z <sub>RX-HIGH-IMP-DC</sub> | 200 | - | - | kΩ | | or power down | | | | | | | Electrical Idle Detect Threshold | V <sub>RX-IDLE-DET-DIFFp-p</sub> | 65 | - | 175 | mV | | Lane to Lane skew | L <sub>RX-SKEW</sub> | - | - | 20 | ns | #### 12.4 OPERATING AMBIENT TEMPERATURE #### Table 12-7 Operating Ambient Temperature (Above which the useful life may be impaired.) | Item | Min. | Max. | Units | |----------------------------------------|------|------|-------| | Ambient Temperature with power applied | -40 | 85 | °C | Exposure to high temperature conditions for extended periods of time may affect reliability. #### 12.5 POWER CONSUMPTION **Table 12-8 Power Consumption** | Active Lane | 1.0V | DDC | 1.0V | AUX | 1.0A | VDD | 3.3AV | <b>DDH</b> | 3.3V | DDR | 3.3V | AUX | To | otal | Unit | |--------------------------|--------|--------|------|------|--------|--------|-------|------------|--------|--------|------|------|--------|----------|------| | per Port | Тур | Max Unit | | 1/1/1/1 | 123.20 | 327.91 | 2.20 | 2.42 | 144.10 | 346.06 | 35.31 | 38.84 | 319.44 | 351.38 | 0.03 | 0.03 | 624.28 | 1,066.65 | mW | | 1/1/1/1, ec <sup>1</sup> | 123.20 | 327.91 | 2.20 | 2.42 | 144.10 | 346.06 | 35.31 | 38.84 | 6.60 | 7.26 | 0.03 | 0.03 | 311.44 | 722.52 | mW | Note: 1: Use external clock buffer, Disable internal clock buffer. <sup>-</sup> Typical power measured under the conditions of 1.0V/3.3V power rail without device usage on all downstream ports. <sup>-</sup> Maximum power measured under the conditions of 1.1V/3.63V with PCIe2 devices usage on all downstream ports. <sup>-</sup> Ambient Temperature at 25°C <sup>-</sup> Power consumption in the table is a reference, be affected by various environments, bus traffic and power supply etc. ### 13 PACKAGE INFORMATION The package of PI7C9X2G404SL is a 14mm x 14mm LQFP (128 Pin) package. The following are the package information and mechanical dimension: 07-0353 Figure 13-1 Package outline drawing ## 14 ORDERING INFORMATION | Part Number | Temperature Range | Package | Pb-Free & Green | |--------------------|--------------------------|--------------|-----------------| | PI7C9X2G404SL□FDEX | -40° to 85°C | 128-pin LQFP | Yes | | | (Industrial Temperature) | 14mm x 14mm | | OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru