

# Single-Chip 5G WiFi IEEE 802.11ac MAC/ Baseband/Radio with Integrated Bluetooth 4.1

## **General Description**

The Cypress<sup>®</sup> CYW4339 single-chip device provides the highest level of integration for Internet of Things and handheld wireless system with integrated single-stream IEEE 802.11ac MAC/baseband/radio and Bluetooth 4.1. In IEEE 802.11ac mode, the WLAN operation supports rates of MCS0–MCS9 (up to 256 QAM) in 20 MHz, 40 MHz, and 80 MHz channels for data rates up to 433.3 Mbps. In addition, all the rates specified in IEEE 802.11a/b/g/n are supported. Included on-chip are 2.4 GHz and 5 GHz transmit amplifiers, and receive low-noise amplifiers. Optional external PAs, LNAs, and antenna diversity are also supported.

For the WLAN section, several alternative host interface options are included: an SDIO v3.0 interface that can operate in 4b or 1b and a PCIe Gen1 interface (3.0 compliant). For the Bluetooth section, host interface options of a high-speed 4-wire UART and USB 2.0 full-speed (12 Mbps) are provided.

Using advanced design techniques and process technology to reduce active and idle power, the CYW4339 is designed to address the needs of mobile devices that require minimal power consumption and compact size. It includes a power management unit which simplifies the system power topology and allows for direct operation from a mobile platform battery while maximizing battery life.

The CYW4339 implements highly sophisticated enhanced collaborative coexistence hardware mechanisms and algorithms, which ensure that WLAN and Bluetooth collaboration is optimized for maximum performance. In addition, coexistence support for external radios (such as LTE cellular, GPS, and WiMAX) is provided via an external interface. As a result, enhanced overall quality for simultaneous voice, video, and data transmission is achieved.

## **Cypress Part Numbering Scheme**

Cypress is converting the acquired IoT part numbers from Cypress to the Cypress part numbering scheme. Due to this conversion, there is no change in form, fit, or function as a result of offering the device with Cypress part number marking. The table provides Cypress ordering part number that matches an existing IoT part number.

#### **Table 1. Mapping Table for Part Number between Broadcom and Cypress**





## **Features**

## **IEEE 802.11x Key Features**

- IEEE 802.11ac compliant.
- Single-stream spatial multiplexing up to 433.3 Mbps data rate.
- Supports 20, 40, and 80 MHz channels with optional SGI (256 QAM modulation).
- Full IEEE 802.11a/b/g/n legacy compatibility with enhanced performance.
- Tx and Rx low-density parity check (LDPC) support for improved range and power efficiency.
- Supports Rx space-time block coding (STBC)
- Supports IEEE 802.11ac/n beamforming.
- On-chip power amplifiers and low-noise amplifiers for both bands.
- Support for optional front-end modules (FEM) with external PAs and LNAs
- Shared Bluetooth and WLAN receive signal path eliminates the need for an external power splitter while maintaining excellent sensitivity for both Bluetooth and WLAN.
- Internal fractional nPLL allows support for a wide range of reference clock frequencies
- Supports IEEE 802.15.2 external coexistence interface to optimize bandwidth utilization with other colocated wireless technologies such as LTE, GPS, or WiMAX
- Supports standard SDIO v3.0 (including DDR50 mode at 50 MHz and SDR104 mode at 208 MHz, 4-bit and 1-bit) host interfaces.
- Backward compatible with SDIO v2.0 host interfaces.
- PCIe mode (FCBGA package only) complies with PCI Express base specification revision 3.0 compliant Gen1 interface for ×1 lane and power management base specification.
- Integrated ARMCR4<sup>™</sup> processor with tightly coupled memory for complete WLAN subsystem functionality, minimizing the need to wake up the applications processor for standard WLAN functions. This allows for further minimization of power consumption, while maintaining the ability to field upgrade with future features. On-chip memory includes 768 KB SRAM and 640 KB ROM.
- OneDriver<sup>™</sup> software architecture for easy migration from existing embedded WLAN and Bluetooth devices as well as future devices.

## **Bluetooth Key Features**

- Complies with Bluetooth Core Specification Version 4.1 with provisions for supporting future specifications.
- Bluetooth Class 1 or Class 2 transmitter operation.
- Supports extended synchronous connections (eSCO), for enhanced voice quality by allowing for retransmission of dropped packets.
- Adaptive frequency hopping (AFH) for reducing radio frequency interference.
- Interface support, host controller interface (HCI) using a USB or high-speed UART interface and PCM for audio data.
- USB 2.0 full-speed (12 Mbps) supported (FCFBGA and WLCSP packages).
- Low power consumption improves battery life of handheld devices.
- Supports multiple simultaneous Advanced Audio Distribution Profiles (A2DP) for stereo sound.
- Automatic frequency detection for standard crystal and TCXO values.
- Supports serial flash interfaces.



## **General Features**

- Supports battery voltage range from 3.0V to 5.25V supplies with internal switching regulator.
- Programmable dynamic power management
- OTP: 502 bytes of user-accessible memory
- GPIOs: 12 on FCFBGA, nine on WLBGA, and 16 on **WLCSP**
- Package options:
	- ❐ 160 ball FCFBGA (8 mm x 8 mm, 0.4 mm pitch)
	- ❐ 145 ball WLBGA (4.87 mm × 5.413 mm, 0.4 mm pitch)
- ❐ 286 bump WLCSP (4.87 mm × 5.413 mm, 0.2 mm pitch)Security:
- ❐ WPA™ and WPA2™ (Personal) support for powerful encryption and authentication
- ❐ AES and TKIP in hardware for faster data encryption and IEEE 802.11i compatibility
- $\Box$  Reference WLAN subsystem provides Cisco® Compatible Extensions (CCX, CCX 2.0, CCX 3.0, CCX 4.0, CCX 5.0)
- ❐ Reference WLAN subsystem provides Wi-Fi Protected Setup (WPS)
- Worldwide regulatory support: Global products supported with worldwide homologated design.



## **Figure 1: Functional Block Diagram**



## **Contents**





# $PRELIMINARY$













## **1. Overview**

#### **1.1 Overview**

The Cypress CYW4339 single-chip device provides the highest level of integration for IoT applications or handheld wireless system, with integrated IEEE 802.11 a/b/g/n/ac MAC/baseband/radio, Bluetooth 4.1 + enhanced data rate (EDR).

It provides a small form-factor solution with minimal external components to drive down cost for mass volumes and allows for handheld device flexibility in size, form, and function. Comprehensive power management circuitry and software ensure the system can meet the needs of highly mobile devices that require minimal power consumption and reliable operation.

The following figure shows the interconnect of all the major physical blocks in the CYW4339 and their associated external interfaces, which are described in greater detail in the following sections.

<span id="page-5-1"></span><span id="page-5-0"></span>

Figure 1. CYW4339 Block Diagram



## <span id="page-6-0"></span>**1.2 Features**

The CYW4339 supports the following features:

- IEEE 802.11a/b/g/n/ac dual-band radio with virtual-simultaneous dual-band operation
- Bluetooth v4.1 + EDR with integrated Class 1 PA
- Concurrent Bluetooth, and WLAN operation
- On-chip WLAN driver execution capable of supporting IEEE 802.11 functionality
- WLAN host interface options:
	- ❐ SDIO v3.0 (1-bit/4-bit)—up to 208 MHz clock rate in SDR104 mode
- BT host digital interface (which can be used concurrently with the above interfaces):
	- ❐ UART (up to 4 Mbps)
- BT supports full-speed USB version 1.1 for FCBGA package.
- ECI—enhanced coexistence support, ability to coordinate BT SCO transmissions around WLAN receptions
- I<sup>2</sup>S/PCM for BT audio
- HCI high-speed UART (H4, H4+, H5) transport support
- Wideband speech support (16 bits linear data, MSB first, left justified at 4K samples/s for transparent air coding, both through I<sup>2</sup>S and PCM interface)
- Bluetooth SmartAudio<sup>®</sup> technology improves voice and music quality to headsets
- Bluetooth low-power inquiry and page scan
- Bluetooth Low Energy (BLE) support
- Bluetooth Packet Loss Concealment (PLC)
- Bluetooth Wide Band Speech (WBS)
- Audio rate-matching algorithms
- Multiple simultaneous A2DP audio streams



## <span id="page-7-0"></span>**1.3 Standards Compliance**

The CYW4339 supports the following standards:

- Bluetooth 2.1 + EDR
- Bluetooth 3.0
- Bluetooth 4.1 (Bluetooth Low Energy)
- IEEE802.11ac single-stream mandatory and optional requirements for 20 MHz, 40 MHz, and 80 MHz channels
- IEEE 802.11n-Handheld Device Class (Section 11)
- IEEE 802.11a
- IEEE 802.11b
- IEEE 802.11g
- IEEE 802.11d
- IEEE 802.11h
- IEEE 802.11i
- Security:
	- ❐ WEP
	- ❐ WPA™ Personal
	- ❐ WPA2™ Personal
	- ❐ WMM
	- ❐ WMM-PS (U-APSD)
	- ❐ WMM-SA
	- ❐ AES (Hardware Accelerator)
	- ❐ TKIP (HW Accelerator)
	- ❐ CKIP (SW Support)
- Proprietary Protocols:
	- ❐ CCXv2
	- ❐ CCXv3
	- ❐ CCXv4
	- ❐ CCXv5
- IEEE 802.15.2 Coexistence Compliance—on silicon solution compliant with IEEE 3 wire requirements

The CYW4339 will support the following future drafts/standards:

- IEEE 802.11r-Fast Roaming (between APs)
- IEEE 802.11w-Secure Management Frames
- IEEE 802.11 Extensions:
	- □ IEEE 802.11e QoS Enhancements (as per the WMM® specification is already supported)
	- ❐ IEEE 802.11h 5 GHz Extensions
	- ❐ IEEE 802.11i MAC Enhancements
	- ❐ IEEE 802.11k Radio Resource Measurement



## <span id="page-8-0"></span>**2. Power Supplies and Power Management**

## <span id="page-8-1"></span>**2.1 Power Supply Topology**

One buck regulator, multiple LDO regulators, and a power management unit (PMU) are integrated into the CYW4339. All regulators are programmable via the PMU. These blocks simplify power supply design for Bluetooth and WLAN functions in embedded designs.

A single VBAT (3.0V to 5.25V DC maximum) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided by the regulators in the CYW4339.

Two control signals, BT\_REG\_ON and WL\_REG\_ON, are used to power up the regulators and take the respective section out of reset. The CBUCK CLDO and LNLDO power up when any of the reset signals are deasserted. All regulators are powered down only when both BT\_REG\_ON and WL\_REG\_ON are deasserted. The CLDO and LNLDO may be turned off and on based on the dynamic demands of the digital baseband.

The CYW4339 allows for an extremely low power-consumption mode by completely shutting down the CBUCK, CLDO, and LNLDO regulators. When in this state, LPLDO1 and LPLDO2 (which are low-power linear regulators that are supplied by the system VIO supply) provide the CYW4339 with all the voltages it requires, further reducing leakage currents.

## <span id="page-8-2"></span>**2.2 PMU Features**

- VBAT to 1.35V (275 mA nominal, 600 mA maximum) Core-Buck (CBUCK) switching regulator
- VBAT to 3.3V (200 mA nominal, 450 mA maximum) LDO3P3
- VBAT to 2.5V (15 mA nominal, 70 mA maximum) BTLDO2P5
- 1.35V to 1.2V (100 mA nominal, 150 mA maximum) LNLDO
- 1.35V to 1.2V (175 mA nominal, 300 mA maximum) CLDO with bypass mode for deep-sleep
- Additional internal LDOs (not externally accessible)

The following figure shows the regulators and a typical power topology.



## *PRELIMINARY*

## Figure 2. Typical Power Topology for CYW4339





## <span id="page-10-0"></span>**2.3 WLAN Power Management**

The CYW4339 has been designed with the stringent power consumption requirements of mobile devices in mind. All areas of the chip design are optimized to minimize power consumption. Silicon processes and cell libraries were chosen to reduce leakage current and supply voltages. Additionally, the CYW4339 integrated RAM is a high Vt memory with dynamic clock control. The dominant supply current consumed by the RAM is leakage current only. Additionally, the CYW4339 includes an advanced WLAN power management unit (PMU) sequencer. The PMU sequencer provides significant power savings by putting the CYW4339 into various power management states appropriate to the current environment and activities that are being performed. The power management unit enables and disables internal regulators, switches, and other blocks based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Power-up sequences are fully programmable. Configurable, free-running counters (running at the 32.768 kHz LPO clock frequency) in the PMU sequencer are used to turn on and turn off individual regulators and power switches. Clock speeds are dynamically changed (or gated altogether) for the current mode. Slower clock speeds are used wherever possible.

The CYW4339 WLAN power states are described as follows:

- Active mode— All WLAN blocks in the CYW4339 are powered up and fully functional with active carrier sensing and frame transmission and receiving. All required regulators are enabled and put in the most efficient mode based on the load current. Clock speeds are dynamically adjusted by the PMU sequencer.
- Doze mode—The radio, analog domains, and most of the linear regulators are powered down. The rest of the CYW4339 remains powered up in an IDLE state. All main clocks (PLL, crystal oscillator or TCXO) are shut down to reduce active power consumption to the minimum. The 32.768 kHz LPO clock is available only for the PMU sequencer. This condition is necessary to allow the PMU sequencer to wake up the chip and transition to Active mode. In Doze mode, the primary power consumed is due to leakage current.
- Deep-sleep mode—Most of the chip, including both analog and digital domains, and most of the regulators are powered off. Logic states in the digital core are saved and preserved into a retention memory in the always-ON domain before the digital core is powered off. Upon a wake-up event triggered by the PMU timers, an external interrupt, or a host resume through the SDIO bus, logic states in the digital core are restored to their pre-deep-sleep settings to avoid lengthy HW reinitialization.
- Power-down mode—The CYW4339 is effectively powered off by shutting down all internal regulators. The chip is brought out of this mode by external logic reenabling the internal regulators.

## <span id="page-10-1"></span>**2.4 PMU Sequencing**

The PMU sequencer is responsible for minimizing system power consumption. It enables and disables various system resources based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them.

Resource requests may come from several sources: clock requests from cores, the minimum resources defined in the ResourceMin register, and the resources requested by any active resource request timers. The PMU sequencer maps clock requests into a set of resources required to produce the requested clocks.

Each resource is in one of four states (enabled, disabled, transition\_on, and transition\_off) and has a timer that contains 0 when the resource is enabled or disabled and a nonzero value in the transition states. The timer is loaded with the time on or time off value of the resource when the PMU determines that the resource must be enabled or disabled. That timer decrements on each 32.768 kHz PMU clock. When it reaches 0, the state changes from transition\_off to disabled or transition\_on to enabled. If the time\_on value is 0, the resource can go immediately from disabled to enabled. Similarly, a time off value of 0 indicates that the resource can go immediately from enabled to disabled. The terms enable sequence and disable sequence refer to either the immediate transition or the timer load-decrement sequence.

During each clock cycle, the PMU sequencer performs the following actions:

- Computes the required resource set based on requests and the resource dependency table.
- Decrements all timers whose values are non zero. If a timer reaches 0, the PMU clears the Resource Pending bit for the resource and inverts the Resource State bit.





- Compares the request with the current resource status and determines which resources must be enabled or disabled.
- Initiates a disable sequence for each resource that is enabled, no longer being requested, and has no powered up dependents.
- Initiates an enable sequence for each resource that is disabled, is being requested, and has all of its dependencies enabled.

## <span id="page-11-0"></span>**2.5 Power-Off Shutdown**

The CYW4339 provides a low-power shutdown feature that allows the device to be turned off while the host, and any other devices in the system, remain operational. When the CYW4339 is not needed in the system, VDDIO\_RF and VDDC are shut down while VDDIO remains powered. This allows the CYW4339 to be effectively off while keeping the I/O pins powered so that they do not draw extra current from any other devices connected to the I/O.

During a low-power shut-down state, the provided VDDIO remains applied to the CYW4339, all outputs are tristated, and most input signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system, and enables the CYW4339 to be fully integrated in an embedded device and take full advantage of the lowest power-savings modes.

When the CYW4339 is powered on from this state, it is the same as a normal power-up, and the device does not retain any information about its state from before it was powered down.

## <span id="page-11-1"></span>**2.6 Power-Up/Power-Down/Reset Circuits**

The CYW4339 has two signals (see Table 1) that enable or disable the Bluetooth and WLAN circuits and the internal regulator blocks, allowing the host to control power consumption. For timing diagrams of these signals and the required power-up sequences, see [Power-Up Sequence and Timing on page 119.](#page-118-0)

#### **Table 1. Power-Up/Power-Down/Reset Control Signals**





## <span id="page-12-0"></span>**3. Frequency References**

An external crystal is used for generating all radio frequencies and normal operation clocking. As an alternative, an external frequency reference may be used. In addition, a low-power oscillator (LPO) is provided for lower power mode timing.

## <span id="page-12-1"></span>**3.1 Crystal Interface and Clock Generation**

The CYW4339 can use an external crystal to provide a frequency reference. The recommended configuration for the crystal oscillator, including all external components, is shown in Figure 3. Consult the reference schematics for the latest configuration and recommended components.





A fractional-N synthesizer in the CYW4339 generates the radio frequencies, clocks, and data/packet timing, enabling the CYW4339 to operate using a wide selection of frequency references.

For SDIO applications, the recommended default frequency reference is a 37.4 MHz crystal. The signal characteristics for the crystal interface are listed in Table 2.

Note: Although the fractional-N synthesizer can support alternative reference frequencies, frequencies other than the default require support to be added in the driver, plus additional extensive system testing. Contact Cypress for details.



## <span id="page-13-0"></span>**3.2 External Frequency Reference**

As an alternative to a crystal, an external precision frequency reference can be used. The recommended default frequency is 37.4 MHz. This must meet the phase noise requirements listed in Table 2.

If used, the external clock should be connected to the WRF\_XTAL\_IN pin through an external 1000 pF coupling capacitor, as shown in Figure 4. The internal clock buffer connected to this pin will be turned off when the CYW4339 goes into sleep mode. When the clock buffer turns on and off, there will be a small impedance variation. Power must be supplied to the WRF\_XTAL\_BUCK\_VDD1P5 pin.





#### **Table 2. Crystal Oscillator and External Clock—Requirements and Performance**





## **Table 2. Crystal Oscillator and External Clock—Requirements and Performance (Cont.)**



1. (Crystal) Use WRF\_XTAL\_IN and WRF\_XTAL\_OUT.

2. See [External Frequency Reference](#page-13-0) for alternative connection methods.

3. For a clock reference other than 37.4 MHz, 20 × log10(f/37.4) dB should be added to the limits, where f = the reference clock frequency in MHz.

- 4. The frequency step size is approximately 80 Hz.
- 5. It is the responsibility of the equipment designer to select oscillator components that comply with these specifications.
- 6. Assumes that external clock has a flat phase-noise response above 100 kHz.

## <span id="page-14-0"></span>**3.3 Frequency Selection**

Any frequency within the ranges specified for the crystal and TCXO reference may be used. These include not only the standard mobile platform reference frequencies of 19.2, 19.8, 24, 26, 33.6, 37.4, and 38.4 MHz, but also other frequencies in this range with an approximate resolution of 80 Hz. The CYW4339 must have the reference frequency set correctly in order for any of the UART or PCM interfaces to function correctly, since all bit timing is derived from the reference frequency.

Note: The fractional-N synthesizer can support many reference frequencies. However, frequencies other than the default require support to be added in the driver plus additional, extensive system testing. Contact Cypress for details.

The reference frequency for the CYW4339 may be set in the following ways:

- Set the xtalfreq=xxxxx parameter in the nvram.txt file (used to load the driver) to correctly match the crystal frequency.
- Autodetect any of the standard handset reference frequencies using an external LPO clock.

For applications such as handsets and portable smart communication devices, where the reference frequency is one of the standard frequencies commonly used, the CYW4339 automatically detects the reference frequency and programs itself to the correct reference frequency. In order for automatic frequency detection to work correctly, the CYW4339 must have a valid and stable 32.768 kHz LPO clock that meets the requirements listed in Table 3 and is present during power-on reset.



## <span id="page-15-0"></span>**3.4 External 32.768 kHz Low-Power Oscillator**

The CYW4339 uses a secondary low-frequency clock for low-power-mode timing. Either the internal low-precision LPO or an external 32.768 kHz precision oscillator is required. The internal LPO frequency range is approximately 33 kHz ± 30% over process, voltage, and temperature, which is adequate for some applications. However, one trade-off caused by this wide LPO tolerance is a small current consumption increase during power save mode that is incurred by the need to wake up earlier to avoid missing beacons. Whenever possible, the preferred approach is to use a precision external 32.768 kHz clock that meets the requirements listed in Table 3.

#### **Table 3. External 32.768 kHz Sleep Clock Specifications**



1. When power is applied or switched off.



## <span id="page-16-0"></span>**4. Bluetooth Subsystem Overview**

The Cypress CYW4339 is a Bluetooth 4.1 + EDR-compliant, baseband processor/2.4 GHz transceiver. It features the highest level of integration and eliminates all critical external components, thus minimizing the footprint, power consumption, and system cost of a Bluetooth plus Wi-Fi system.

The CYW4339 is the optimal solution for any Bluetooth voice and/or data application. The Bluetooth subsystem presents a standard Host Controller Interface (HCI) via a high-speed UART and PCM for audio. The CYW4339 incorporates all Bluetooth 4.1 features including Secure Simple Pairing, Sniff Subrating, and Encryption Pause and Resume.

The CYW4339 Bluetooth radio transceiver provides enhanced radio performance to meet the most stringent mobile phone temperature applications and the tightest integration into handsets and portable devices. It is fully compatible with any of the standard TCXO frequencies and provides full radio compatibility to operate simultaneously with GPS, WLAN, and cellular radios.

The Bluetooth transmitter also features a Class 1 power amplifier with Class 2 capability.

## <span id="page-16-1"></span>**4.1 Features**

## **Major Bluetooth features of the CYW4339 include:**

- Supports key features of upcoming Bluetooth standards
- Fully supports Bluetooth Core Specification version 4.1 + (Enhanced Data Rate) EDR features:
	- ❐ Adaptive Frequency Hopping (AFH)
	- ❐ Quality of Service (QoS)
	- ❐ Extended Synchronous Connections (eSCO)—Voice Connections
	- ❐ Fast Connect (interlaced page and inquiry scans)
	- ❐ Secure Simple Pairing (SSP)
	- □ Sniff Subrating (SSR)
	- ❐ Encryption Pause Resume (EPR)
	- ❐ Extended Inquiry Response (EIR)
	- ❐ Link Supervision Timeout (LST)
- UART baud rates up to 4 Mbps
- Supports Bluetooth 4.1 packet types
- Supports maximum Bluetooth data rates over HCI UART
- BT supports full-speed USB version 1.1 in the FCBGA package
- Multipoint operation with up to seven active slaves
	- ❐ Maximum of seven simultaneous active ACL links
	- ❐ Maximum of three simultaneous active SCO and eSCO connections with scatternet support
- Trigger Cypress fast connect (TBFC)
- Narrowband and wideband packet loss concealment
- Scatternet operation with up to four active piconets with background scan and support for scatter mode
- High-speed HCI UART transport support with low-power out-of-band BT\_DEV\_WAKE and BT\_HOST\_WAKE signaling (see Host [Controller Power Management \)](#page-21-2)
- Channel quality driven data rate and packet type selection
- Standard Bluetooth test modes
- Extended radio and production test mode features
- Full support for power savings modes



- ❐ Bluetooth clock request
- ❐ Bluetooth standard sniff
- ❐ Deep-sleep modes and software regulator shutdown
- TCXO input and autodetection of all standard handset clock frequencies. Also supports a low-power crystal, which can be used during power save mode for better timing accuracy.

## <span id="page-17-0"></span>**4.2 Bluetooth Radio**

The CYW4339 has an integrated radio transceiver that has been optimized for use in 2.4 GHz Bluetooth wireless systems. It has been designed to provide low-power, low-cost, robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM band. It is fully compliant with the Bluetooth Radio Specification and EDR specification and meets or exceeds the requirements to provide the highest communication link quality.

#### <span id="page-17-1"></span>*4.2.1 Transmit*

The CYW4339 features a fully integrated zero-IF transmitter. The baseband transmit data is GFSK-modulated in the modem block and upconverted to the 2.4 GHz ISM band in the transmitter path. The transmitter path performs signal filtering, I/Q upconversion, output power amplification, and RF filtering. The transmitter path also incorporates  $\pi/4$ -DQPSK and 8-DPSK modulations for 2 Mbps and 3 Mbps EDR support, respectively. The transmitter section is compatible to the Bluetooth Low Energy specification. The transmitter PA bias can also be adjusted to provide Bluetooth Class 1 or Class 2 operation.

#### <span id="page-17-2"></span>*4.2.2 Digital Modulator*

The digital modulator performs the data modulation and filtering required for the GFSK,  $\pi$ /4-DQPSK, and 8-DPSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal and is much more stable than direct VCO modulation schemes.

#### <span id="page-17-3"></span>*4.2.3 Digital Demodulator and Bit Synchronizer*

The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bitsynchronization algorithm.

#### <span id="page-17-4"></span>*4.2.4 Power Amplifier*

The fully integrated PA supports Class 1 or Class 2 output using a highly linearized, temperature-compensated design. This provides greater flexibility in front-end matching and filtering. Due to the linear nature of the PA combined with some integrated filtering, external filtering is required to meet the Bluetooth and regulatory harmonic and spurious requirements. For integrated handset applications in which Bluetooth is integrated next to the cellular radio, external filtering can be applied to achieve near-thermal-noise levels for spurious and radiated noise emissions. The transmitter features a sophisticated on-chip transmit signal strength indicator (TSSI) block to keep the absolute output power variation within a tight range across process, voltage, and temperature.

#### <span id="page-17-5"></span>*4.2.5 Receiver*

The receiver path uses a low-IF scheme to downconvert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, an extended dynamic range, and high-order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band. The front-end topology, with built-in out-of-band attenuation, enables the CYW4339 to be used in most applications with minimal off-chip filtering. For integrated handset operation, in which the Bluetooth function is integrated close to the cellular transmitter, external filtering is required to eliminate the desensitization of the receiver by the cellular transmit signal.

#### <span id="page-17-6"></span>*4.2.6 Digital Demodulator and Bit Synchronizer*

The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm.

#### <span id="page-17-7"></span>*4.2.7 Receiver Signal Strength Indicator*

The radio portion of the CYW4339 provides a Receiver Signal Strength Indicator (RSSI) signal to the baseband, so that the controller can determine whether the transmitter should increase or decrease its output power.



#### <span id="page-18-0"></span>*4.2.8 Local Oscillator Generation*

Local Oscillator (LO) generation provides fast frequency hopping (1600 hops/second) across the 79 maximum available channels. The LO generation subblock employs an architecture for high immunity to LO pulling during PA operation. The CYW4339 uses an internal RF and IF loop filter.

#### <span id="page-18-1"></span>*4.2.9 Calibration*

The CYW4339 radio transceiver features an automated calibration scheme that is fully self contained in the radio. No user interaction is required during normal operation or during manufacturing to provide the optimal performance. Calibration optimizes the performance of all the major blocks within the radio to within 2% of optimal conditions, including gain and phase characteristics of filters, matching between key components, and key gain blocks. This takes into account process variation and temperature variation. Calibration occurs during normal operation during the settling time of the hops and calibrates for temperature variations as the device cools and heats during normal operation in its environment.



## <span id="page-19-0"></span>**5. Bluetooth Baseband Core**

The Bluetooth Baseband Core (BBC) implements all of the time critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all connections. It also buffers data that passes through it, handles data flow control, schedules SCO/ACL TX/RX transactions, monitors Bluetooth slot usage, optimally segments and packages data into baseband packets, manages connection status indicators, and composes and decodes HCI packets. In addition to these functions, it independently handles HCI event types, and HCI command types.

The following transmit and receive functions are also implemented in the BBC hardware to increase reliability and security of the TX/ RX data:

- Symbol timing recovery, data deframing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), data decryption, and data dewhitening in the receiver.
- Data framing, FEC generation, HEC generation, CRC generation, key generation, data encryption, and data whitening in the transmitter.

## <span id="page-19-1"></span>**5.1 Bluetooth 4.1 Features**

The BBC supports all Bluetooth 4.1 features, with the following benefits:

- Dual-mode bluetooth Low Energy (BT and BLE operation)
- Extended Inquiry Response (EIR): Shortens the time to retrieve the device name, specific profile, and operating mode.
- Encryption Pause Resume (EPR): Enables the use of Bluetooth technology in a much more secure environment.
- Sniff Subrating (SSR): Optimizes power consumption for low duty cycle asymmetric data flow, which subsequently extends battery life.
- Secure Simple Pairing (SSP): Reduces the number of steps for connecting two devices, with minimal or no user interaction required.
- Link Supervision Time Out (LSTO): Additional commands added to HCI and Link Management Protocol (LMP) for improved link time-out supervision.
- QoS enhancements: Changes to data traffic control, which results in better link performance. Audio, human interface device (HID), bulk traffic, SCO, and enhanced SCO (eSCO) are improved with the erroneous data (ED) and packet boundary flag (PBF) enhancements.

## <span id="page-19-2"></span>**5.2 Bluetooth Low Energy**

The CYW4339 supports the Bluetooth Low Energy operating mode.



## <span id="page-20-0"></span>**5.3 Link Control Layer**

The link control layer is part of the Bluetooth link control functions that are implemented in dedicated logic in the link control unit (LCU). This layer consists of the command controller that takes commands from the software, and other controllers that are activated or configured by the command controller to perform the link control tasks. Each task performs a different state in the Bluetooth Link Controller.

- Major states:
	- ❐ Standby
	- ❐ Connection
- Substates:
	- ❐ Page
	- ❐ Page Scan
	- ❐ Inquiry
	- □ Inquiry Scan
	- ❐ Sniff

#### <span id="page-20-1"></span>**5.4 Test Mode Support**

The CYW4339 fully supports Bluetooth Test mode as described in Part I:1 of the *Specification of the Bluetooth System Version 3.0*. This includes the transmitter tests, normal and delayed loopback tests, and reduced hopping sequence.

In addition to the standard Bluetooth Test Mode, the CYW4339 also supports enhanced testing features to simplify RF debugging, qualification, and type-approval testing. These features include:

- Fixed-frequency carrier-wave (unmodulated) transmission
	- ❐ Simplifies some type-approval measurements (Japan)
	- ❐ Aids in transmitter performance analysis
- Fixed-frequency constant-receiver mode
	- ❐ Receiver output directed to I/O pin
	- ❐ Allows for direct BER measurements using standard RF test equipment
	- ❐ Facilitates spurious emissions testing for receive mode
- Fixed frequency constant transmission
	- ❐ Eight-bit fixed pattern or PRBS-9
	- ❐ Enables modulated signal measurements with standard RF test equipment



## <span id="page-21-0"></span>**5.5 Bluetooth Power Management Unit**

The Bluetooth Power Management Unit (PMU) provides power management features that can be invoked by either software through power management registers or packet handling in the baseband core. The power management functions provided by the CYW4339 are:

- [RF Power Management](#page-21-1)
- [Host Controller Power Management](#page-21-2)
- [BBC Power Management](#page-23-0)

#### <span id="page-21-1"></span>*5.5.1 RF Power Management*

The BBC generates power-down control signals to the 2.4 GHz transceiver for the transmit path, receive path, PLL, and power amplifier. The transceiver then processes the power-down functions accordingly.

#### <span id="page-21-2"></span>*5.5.2 Host Controller Power Management*

When running in UART mode, the CYW4339 may be configured so that dedicated signals are used for power management handshaking between the CYW4339 and the host. The basic power saving functions supported by those handshaking signals include the standard Bluetooth defined power savings modes and standby modes of operation.

Table 4 describes the power-control handshake signals used with the UART interface.



#### **Table 4. Power Control Pin Description**





Figure 5. Startup Signaling Sequence

the BTH device has completed initialization. - T5 is the time for the BTH device to drive CLK\_REQ\_OUT high after BT\_REG\_ON goes high. The CLK\_REQ\_OUT pin is used in designs that have an external reference clock source from the host. It is irrelevant on clock-based designs where the BTH device generates its own reference clock from an external crystal connected to its oscillator circuit.

• The timing diagram assumes that VBAT is present.



#### <span id="page-23-0"></span>*5.5.3 BBC Power Management*

The following are low-power operations for the BBC:

- Physical layer packet-handling turns the RF on and off dynamically within transmit/receive packets.
- Bluetooth-specified low-power connection modes: sniff, hold, and park. While in these modes, the CYW4339 runs on the lowpower oscillator and wakes up after a predefined time period.
- A low-power shutdown feature allows the device to be turned off while the host and any other devices in the system remain operational. When the CYW4339 is not needed in the system, the RF and core supplies are shut down while the I/O remains powered. This allows the CYW4339 to effectively be off while keeping the I/O pins powered so they do not draw extra current from any other devices connected to the I/O.

During the low-power shut-down state, provided VDDIO remains applied to the CYW4339, all outputs are tristated, and most input signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system and enables the CYW4339 to be fully integrated in an embedded device to take full advantage of the lowest power-saving modes.

Two CYW4339 input signals are designed to be high-impedance inputs that do not load the driving signal even if the chip does not have VDDIO power supplied to it: the frequency reference input (WRF\_TCXO\_IN) and the 32.768 kHz input (LPO). When the CYW4339 is powered on from this state, it is the same as a normal power-up, and the device does not contain any information about its state from the time before it was powered down.

#### <span id="page-23-1"></span>*5.5.4 Wideband Speech*

The CYW4339 provides support for wideband speech (WBS) using on-chip SmartAudio technology. The CYW4339 can perform subband-codec (SBC), as well as mSBC, encoding and decoding of linear 16 bits at 16 kHz (256 kbps rate) transferred over the PCM bus.

## <span id="page-23-2"></span>*5.5.5 Packet Loss Concealment*

Packet Loss Concealment (PLC) improves apparent audio quality for systems with marginal link performance. Bluetooth messages are sent in packets. When a packet is lost, it creates a gap in the received audio bitstream. Packet loss can be mitigated in several ways:

- Fill in zeros.
- Ramp down the output audio signal toward zero (this is the method used in current Bluetooth headsets).
- Repeat the last frame (or packet) of the received bitstream and decode it as usual (frame repeat).

These techniques cause distortion and popping in the audio stream. The CYW4339 uses a proprietary waveform extension algorithm to provide dramatic improvement in the audio quality. Figure 6 and Figure 7 show audio waveforms with and without Packet Loss Concealment. Cypress PLC and bit-error correction (BEC) algorithms also support wideband speech.



*PRELIMINARY* **CYW4339**

## Figure 6. CVSD Decoder Output Waveform Without PLC



Figure 7. CVSD Decoder Output Waveform After Applying PLC



## <span id="page-24-0"></span>*5.5.6 Audio Rate-Matching Algorithms*

The CYW4339 has an enhanced rate-matching algorithm that uses interpolation algorithms to reduce audio stream jitter that may be present when the rate of audio data coming from the host is not the same as the Bluetooth audio data rates.

## <span id="page-24-1"></span>*5.5.7 Codec Encoding*

The CYW4339 can support SBC and mSBC encoding and decoding for wideband speech.

## <span id="page-24-2"></span>*5.5.8 Multiple Simultaneous A2DP Audio Streams*

The CYW4339 has the ability to take a single audio stream and output it to multiple Bluetooth devices simultaneously. This allows a user to share his or her music (or any audio stream) with a friend.

## <span id="page-24-3"></span>*5.5.9 Burst Buffer Operation*

The CYW4339 has a data buffer that can buffer data being sent over the HCI and audio transports, then send the data at an increased rate. This mode of operation allows the host to sleep for the maximum amount of time, dramatically reducing system current consumption.

## <span id="page-24-4"></span>**5.6 Adaptive Frequency Hopping**

The CYW4339 gathers link quality statistics on a channel by channel basis to facilitate channel assessment and channel map selection. The link quality is determined using both RF and baseband signal processing to provide a more accurate frequency-hop map.



## <span id="page-25-0"></span>**5.7 Advanced Bluetooth/WLAN Coexistence**

The CYW4339 includes advanced coexistence technologies that are only possible with a Bluetooth/WLAN integrated die solution. These coexistence technologies are targeted at small form-factor platforms, such as cell phones and media players, including applications such as VoWLAN + SCO and Video-over-WLAN + High Fidelity BT Stereo.

Support is provided for platforms that share a single antenna between Bluetooth and WLAN. The CYW4339 radio architecture allows for lossless simultaneous Bluetooth and WLAN reception for shared antenna applications. This is possible only via an integrated solution (shared LNA and joint AGC algorithm). It has superior performance versus implementations that need to arbitrate between Bluetooth and WLAN reception.

The CYW4339 integrated solution enables MAC-layer signaling (firmware) and a greater degree of sharing via an enhanced coexistence interface. Information is exchanged between the Bluetooth and WLAN cores without host processor involvement.

The CYW4339 also supports Transmit Power Control (TPC) on the STA together with standard Bluetooth TPC to limit mutual interference and receiver desensitization. Preemption mechanisms are utilized to prevent AP transmissions from colliding with Bluetooth frames. Improved channel classification techniques have been implemented in Bluetooth for faster and more accurate detection and elimination of interferers (including non-WLAN 2.4 GHz interference).

The Bluetooth AFH classification is also enhanced by the WLAN core's channel information.

## <span id="page-25-1"></span>**5.8 Fast Connection (Interlaced Page and Inquiry Scans)**

The CYW4339 supports page scan and inquiry scan modes that significantly reduce the average inquiry response and connection times. These scanning modes are compatible with the Bluetooth version 2.1 page and inquiry procedures.



## <span id="page-26-0"></span>**6. Microprocessor and Memory Unit for Bluetooth**

The Bluetooth microprocessor core is based on the ARM® Cortex-M3™ 32-bit RISC processor with embedded ICE-RT debug and JTAG interface units. It runs software from the link control (LC) layer, up to the host controller interface (HCI).

The ARM core is paired with a memory unit that contains 608 KB of ROM memory for program storage and boot ROM, 192 KB of RAM for data scratch-pad and patch RAM code. The internal ROM allows for flexibility during power-on reset to enable the same device to be used in various configurations. At power-up, the lower-layer protocol stack is executed from the internal ROM memory.

External patches may be applied to the ROM-based firmware to provide flexibility for bug fixes or feature additions. These patches may be downloaded from the host to the CYW4339 through the UART transports. The mechanism for downloading via UART is identical to the proven interface of the CYW4329 and CYW4330 devices.

## <span id="page-26-1"></span>**6.1 RAM, ROM, and Patch Memory**

The CYW4339 Bluetooth core has 192 KB of internal RAM which is mapped between general purpose scratch-pad memory and patch memory and 608 KB of ROM used for the lower-layer protocol stack, test mode software, and boot ROM. The patch memory capability enables feature additions and bug fixes to the ROM memory.

## <span id="page-26-2"></span>**6.2 Reset**

The CYW4339 has an integrated power-on reset circuit that resets all circuits to a known power-on state. The BT power-on reset (POR) circuit is out of reset after BT\_REG\_ON goes high. If BT\_REG\_ON is low, then the POR circuit is held in reset.



## <span id="page-27-0"></span>**7. Bluetooth Peripheral Transport Unit**

## <span id="page-27-1"></span>**7.1 SPI Interface**

The CYW4339 supports a slave SPI HCI transport with an input clock range of up to 16 MHz. Higher clock rates are possible. The physical interface between the SPI master and the CYW4339 contains the four SPI signals (SPI\_CSB, SPI\_CLK, SPI\_SI, and SPI\_SO) and one interrupt signal (SPI\_INT). The SPI signals are muxed onto the UART signals, see Table 5. The CYW4339 can be configured to accept active-low or active-high polarity on the SPI CSB chip-select signal. It can also be configured to drive an activelow or active-high SPI\_INT interrupt signal. Bit ordering on the SPI\_SI and SPI\_SO data lines can be configured as either little-endian or big-endian.

Additionally, proprietary sleep mode and half-duplex handshaking is implemented between the SPI master and the CYW4339. The SPI INT is required to negotiate the start of a transaction. The SPI interface does not require flow control in the middle of a payload. The FIFO is large enough to handle the largest packet size. Only the SPI master can stop the flow of bytes on the data lines, since it controls SPI\_CSB and SPI\_CLK. Flow control should be implemented in the higher layer protocols.

## **Table 5. SPI to UART Signal Mapping**



## <span id="page-27-2"></span>**7.2 SPI/UART Transport Detection**

The BT\_HOST\_WAKE (BT\_GPIO1) pin is also used for BT transport detection. Transport detection occurs during the power-up sequence. Either UART or SPI transport operation is selected based on the following pin state:

- If the BT\_HOST\_WAKE (BT\_GPIO1) pin is pulled low by an external pull-down during power-up, the SPI transport interface is selected.
- If the BT\_HOST\_WAKE (BT\_GPIO1) pin is not pulled low externally during power-up, then the default internal pull-up is detected as a high and the UART transport interface is selected.

## <span id="page-27-3"></span>**7.3 PCM Interface**

The CYW4339 supports two independent PCM interfaces that share pins with the I<sup>2</sup>S interfaces. The PCM Interface on the CYW4339 can connect to linear PCM codec devices in master or slave mode. In master mode, the CYW4339 generates the PCM\_CLK and PCM\_SYNC signals, and in slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYW4339.

The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCI commands.

## <span id="page-27-4"></span>*7.3.1 Slot Mapping*

The CYW4339 supports up to three simultaneous full-duplex SCO or eSCO channels through the PCM interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate of 128 kHz, 512 kHz, or 1024 kHz. The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from an SCO channel is always mapped to the same slot. The PCM data output driver tri-states its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot.



## <span id="page-28-0"></span>*7.3.2 Frame Synchronization*

The CYW4339 supports both short- and long-frame synchronization in both master and slave modes. In short-frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot.

## <span id="page-28-1"></span>*7.3.3 Data Formatting*

The CYW4339 may be configured to generate and accept several different data formats. For conventional narrowband speech mode, the CYW4339 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked MSB first.

## <span id="page-28-2"></span>*7.3.4 Wideband Speech Support*

When the host encodes Wideband Speech (WBS) packets in transparent mode, the encoded packets are transferred over the PCM bus for an eSCO voice connection. In this mode, the PCM bus is typically configured in master mode for a 4 kHz sync rate with 16 bit samples, resulting in a 64 Kbps bit rate. The CYW4339 also supports slave transparent mode using a proprietary rate-matching scheme. In SBC-code mode, linear 16-bit data at 16 kHz (256 Kbps rate) is transferred over the PCM bus.

## <span id="page-28-3"></span>*7.3.5 Burst PCM Mode*

In this mode of operation, the PCM bus runs at a significantly higher rate of operation to allow the host to duty cycle its operation and save current. In this mode of operation, the PCM bus can operate at a rate of up to 24 MHz. This mode of operation is initiated with an HCI command from the host.



#### <span id="page-29-0"></span>*7.3.6 PCM Interface Timing*

#### **Short Frame Sync, Master Mode**

Figure 8. PCM Timing Diagram (Short Frame Sync, Master Mode)



## **Table 6. PCM Interface Timing Specifications (Short Frame Sync, Master Mode)**





## **Short Frame Sync, Slave Mode**



## **Table 7. PCM Interface Timing Specifications (Short Frame Sync, Slave Mode)**





#### **Long Frame Sync, Master Mode**

Figure 10. PCM Timing Diagram (Long Frame Sync, Master Mode)



#### **Table 8. PCM Interface Timing Specifications (Long Frame Sync, Master Mode)**





## **Long Frame Sync, Slave Mode**





## **Table 9. PCM Interface Timing Specifications (Long Frame Sync, Slave Mode)**





## **Short Frame Sync, Burst Mode**



## **Table 10. PCM Burst Mode (Receive Only, Short Frame Sync)**







## **Long Frame Sync, Burst Mode**

Figure 13. PCM Burst Mode Timing (Receive Only, Long Frame Sync)



## **Table 11. PCM Burst Mode (Receive Only, Long Frame Sync)**





## <span id="page-35-0"></span>**7.4 USB Interface**

#### <span id="page-35-1"></span>*7.4.1 Features*

The following USB interface features are supported:

- USB Protocol, Revision 2.0, full-speed (12 Mbps) compliant including the hub
- Optional hub compound device with up to three device cores internal to device
- Bus or self-power, dynamic configuration for the hub
- Global and selective suspend and resume with remote wakeup
- Bluetooth HCI
- HID, DFU, UHE (proprietary method to emulate an HID device at system bootup)
- Integrated detach resistor

#### <span id="page-35-2"></span>*7.4.2 Operation*

The CYW4339 can be configured to boot up as either a single USB peripheral or a USB hub with several USB peripherals attached. As a single peripheral, the host detects a single USB Bluetooth device. In hub mode, the host detects a hub with one to three of the ports already connected to USB devices (see Figure 14).



#### Figure 14. USB Compounded Device Configuration

Depending on the desired hub mode configuration, the CYW4339 can boot up showing the three ports connected to logical USB devices internal to the CYW4339: a generic Bluetooth device, a mouse, and a keyboard. In this mode, the mouse and keyboard are emulated devices, since they connect to real HID devices via a Bluetooth link. The Bluetooth link to these HID devices is hidden from the USB host. To the host, the mouse and/or keyboard appear to be directly connected to the USB port. This Broadcom proprietary architecture is called USB HID Emulation (UHE).

The USB device, configuration, and string descriptors are fully programmable, allowing manufacturers to customize the descriptors, including vendor and product IDs, the CYW4339 uses to identify itself on the USB port. To make custom USB descriptor information available at boot time, stored it in external NVRAM.

Despite the mode of operation (single peripheral or hub), the Bluetooth device is configured to include the following interfaces:




# *7.4.3 USB Hub and UHE Support*

The CYW4339 supports the USB hub and device model (USB, Revision 2.0, full-speed compliant). Optional mouse and keyboard devices utilize Broadcom's proprietary USB HID Emulation (UHE) architecture, which allows these devices appear as standalone HID devices even though connected through a Bluetooth link.

The presence of UHE devices requires the hub to be enabled. The CYW4339 cannot appear as a single keyboard or a single mouse device without the hub. Once either mouse or keyboard UHE device is enabled, the hub must also be enabled.

When the hub is enabled, the CYW4339 handles all standard USB functions for the following devices:

- HID keyboard
- HID mouse
- Bluetooth

All hub and device descriptors are firmware-programmable. This USB compound device configuration (see Figure 14) supports up to three downstream ports. This configuration can also be programmed to a single USB device core. The device automatically detects activity on the USB interface when connected. Therefore, no special configuration is needed to select HCI as the transport.

The hub's downstream port definition is as follows:

- Port 1 USB lite device core (for HID applications)
- Port 2 USB lite device core (for HID applications)
- Port 3 USB full device core (for Bluetooth applications)

When operating in hub mode, all three internal devices do not have to be enabled. Each internal USB device can be optionally enabled. The configuration record in NVRAM determines which devices are present.

#### *7.4.4 USB Full-Speed Timing*

Table 12 shows timing specifications for the VDD\_USB = 3.3V,  $V_{SS}$  = 0V, and  $T_A$  = 0°C to 85°C operating temperature range.

#### **Table 12. USB Full-Speed Timing Specifications**









# **7.5 UART Interface**

The CYW4339 has a UART for Bluetooth. The UART is a standard 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 9600 bps to 4.0 Mbps. The interface features an automatic baud rate detection capability that returns a baud rate selection. Alternatively, the baud rate may be selected through a vendor-specific UART HCI command.

UART has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support EDR. Access to the FIFOs is conducted through the AHB interface through either DMA or the CPU. The UART supports the Bluetooth 4.1 UART HCI specification: H4, a custom Extended H4, and H5. The default baud rate is 115.2 Kbaud.

The UART supports the 3-wire H5 UART transport, as described in the Bluetooth specification ("Three-wire UART Transport Layer"). Compared to H4, the H5 UART transport reduces the number of signal lines required by eliminating the CTS and RTS signals.

The CYW4339 UART can perform XON/XOFF flow control and includes hardware support for the Serial Line Input Protocol (SLIP). It can also perform wake-on activity. For example, activity on the RX or CTS inputs can wake the chip from a sleep state.

Normally, the UART baud rate is set by a configuration record downloaded after device reset, or by automatic baud rate detection, and the host does not need to adjust the baud rate. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command that allows the host to adjust the contents of the baud rate registers. The CYW4339 UARTs operate correctly with the host UART as long as the combined baud rate error of the two devices is within ±2%.



#### **Table 13. Example of Common Baud Rates**



Figure 16. UART Timing



# **Table 14. UART Timing Specifications**





# **7.6 I2S Interface**

The CYW4339 supports  $1^2$ S digital audio port for Bluetooth audio. The  $1^2$ S signals are:

- □ I<sup>2</sup>S clock: I<sup>2</sup>S SCK
- □ l<sup>2</sup>S Word Select: l<sup>2</sup>S WS
- □ l<sup>2</sup>S Data Out: l<sup>2</sup>S SDO
- □ l<sup>2</sup>S Data In: l<sup>2</sup>S SDI

l<sup>2</sup>S SCK and l<sup>2</sup>S WS become outputs in master mode and inputs in slave mode, while l<sup>2</sup>S SDO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSB of the left-channel data is aligned with the MSB of the  $1^2$ S bus, per the  $1^2$ S specification. The MSB of each data word is transmitted one bit clock cycle after the I<sup>2</sup>S WS transition, synchronous with the falling edge of bit clock. Left-channel data is transmitted when  $I^2S$  WS is low, and right-channel data is transmitted when  $I^2S$  WS is high. Data bits sent by the CYW4339 are synchronized with the falling edge of I2S\_SCK and should be sampled by the receiver on the rising edge of I2S\_SSCK.

The clock rate in master mode is either of the following:

48 kHz x 32 bits per frame = 1.536 MHz

48 kHz  $x$  50 bits per frame = 2.400 MHz

The master clock is generated from the input reference clock using a N/M clock divider.

In the slave mode, any clock rate is supported to a maximum of 3.072 MHz.

# *7.6.1 I2S Timing*

**Note:** Timing values specified in Table 15 are relative to high and low threshold levels.

#### **Table 15. Timing for I2S Transmitters and Receivers**



1. The system clock period T must be greater than  $T_{tr}$  and  $T_r$  because both the transmitter and receiver have to be able to handle the data transfer rate.



- 2. At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason,  $t_{HC}$  and  $t_{\text{LC}}$  are specified with respect to T.
- 3. In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than  $0.35T_f$ , any clock that meets the requirements can be used.
- 4. Because the delay ( $t_{dt}$ ) and the maximum transmitter speed (defined by  $T_{tr}$ ) are related, a fast transmitter driven by a slow clock edge can result in t<sub>dtr</sub> not exceeding t<sub>RC</sub> which means t<sub>htr</sub> becomes zero or negative. Therefore, the transmitter has to guarantee that t<sub>htr</sub> is greater than or equal to zero, so long as the clock rise-time  $t_{RC}$  is not more than  $t_{RCmax}$ , where  $t_{RCmax}$  is not less than 0.15T<sub>tr</sub>.
- 5. To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient setup time.
- 6. The data setup and hold time must not be less than the specified receiver setup and hold time.

**Note:** The time periods specified in Figure 17 and Figure 18 are defined by the transmitter speed. The receiver specifications must match transmitter performance.



Figure 17.  $I^2S$  Transmitter Timing

# Figure 18. I<sup>2</sup>S Receiver Timing





# **8. WLAN Global Functions**

# **8.1 WLAN CPU and Memory Subsystem**

The CYW4339 WLAN section includes an integrated ARM Cortex-R4™ 32-bit processor with internal RAM and ROM. The ARM Cortex-R4 is a low-power processor that features low gate count, low interrupt latency, and low-cost debug capabilities. It is intended for deeply embedded applications that require fast interrupt response features. Delivering more than 30% performance gain over ARM7TDMI, the ARM Cortex-R4 implements the ARM v7-R architecture with support for the Thumb®-2 instruction set.

At 0.19 µW/MHz, the Cortex-R4 is the most power efficient general-purpose microprocessor available, outperforming 8- and 16-bit devices on MIPS/µW. It supports integrated sleep modes.

Using multiple technologies to reduce cost, the ARM Cortex-R4 offers improved memory utilization, reduced pin overhead, and reduced silicon area. It supports independent buses for Code and Data access (ICode/DCode and System buses), and extensive debug features including real time trace of program execution.

On-chip memory for the CPU includes 768 KB SRAM and 640 KB ROM.

# **8.2 One-Time Programmable Memory**

Various hardware configuration parameters may be stored in an internal One-Time Programmable (OTP) memory, which is read by the system software after device reset. In addition, customer-specific parameters, including the system vendor ID and the MAC address can be stored, depending on the specific board design. Customer accessible OTP memory is 502 bytes.

The initial state of all bits in an unprogrammed OTP device is 0. After any bit is programmed to a 1, it cannot be reprogrammed to 0. The entire OTP array can be programmed in a single write cycle using a utility provided with the Cypress WLAN manufacturing test tools. Alternatively, multiple write cycles can be used to selectively program specific bytes, but only bits which are still in the 0 state can be altered during each programming cycle.

Prior to OTP memory programming, all values should be verified using the appropriate editable nvram.txt file, which is provided with the reference board design package.

# **8.3 GPIO Interface**

The following number of general-purpose I/O (GPIO) pins are available on the WLAN section of the CYW4339 that can be used to connect to various external devices:

- FCBGA package 12 GPIOs
- WLBGA package 9 GPIOs
- WLCSP package 16 GPIOs

Upon power up and reset, these pins become tristated. Subsequently, they can be programmed to be either input or output pins via the GPIO control register. In addition, the GPIO pins can be assigned to various other functions (see Table 26, "CYW4339 GPIO/SDIO Alternative Signal Functions,").



# **8.4 External Coexistence Interface**

An external handshake interface is available to enable signaling between the device and an external co-located wireless device, such as GPS, WiMAX, LTE, or UWB, to manage wireless medium sharing for optimum performance.

Figure 19 shows the LTE coexistence interface. See Table 26, "CYW4339 GPIO/SDIO Alternative Signal Functions," for details on multiplexed signals such as the GPIO pins.

See Table 13, "Example of Common Baud Rates," for UART baud rates.



Figure 19. Broadcom GCI or BT-SIG Mode LTE Coexistence Interface for CYW4339

# **8.5 UART Interface**

One 2-wire UART interface can be enabled by software as an alternate function on GPIO pins (see Table 26, "CYW4339 GPIO/SDIO Alternative Signal Functions,"). Provided primarily for debugging during development, this UART enables the CYW4339 to operate as RS-232 data termination equipment (DTE) for exchanging and managing data with other serial devices. It is compatible with the industry standard 16550 UART, and provides a FIFO size of 64 × 8 in each direction.

# **8.6 JTAG Interface**

The CYW4339 supports the IEEE 1149.1 JTAG boundary scan standard for performing device package and PCB assembly testing during manufacturing. In addition, the JTAG interface allows Cypress to assist customers by using proprietary debug and characterization test tools during board bringup. Therefore, it is highly recommended to provide access to the JTAG pins by means of test points or a header on all PCB designs.

See Table 26, "CYW4339 GPIO/SDIO Alternative Signal Functions," for JTAG pin assignments.

# **8.7 SPROM Interface (FCBGA Package only)**

For use only with the PCIe Interface in the FCBGA package, various hardware configuration parameters may be stored in an external SPROM instead of the OTP. The SPROM is read by system software after device reset. In addition, depending on the board design, customer-specific parameters may be stored in SPROM.

The four SPROM control signals —SPROM\_CS, SPROM\_CLK, SPROM\_DIN, and SPROM\_DOUT are multiplexed on the SDIO interface (see Table 26, "CYW4339 GPIO/SDIO Alternative Signal Functions," for additional details). By default, the SPROM interface supports 2 kbit serial SPROMs, and it can also support 4 kbit and 16 kbit serial SPROMs by using the appropriate strapping option.



# **9. WLAN Host Interfaces**

# **9.1 SDIO v3.0**

The CYW4339 WLAN section supports SDIO version 3.0, including the new UHS-I modes:

- DS: Default speed (DS) up to 25 MHz, including 1- and 4-bit modes (3.3V signaling).
- HS: High speed up to 50 MHz (3.3V signaling).
- SDR12: SDR up to 25 MHz (1.8V signaling).
- SDR25: SDR up to 50 MHz (1.8V signaling).
- SDR50: SDR up to 100 MHz (1.8V signaling).
- SDR104: SDR up to 208 MHz (1.8V signaling).
- DDR50: DDR up to 50 MHz (1.8V signaling).

**Note:** The CYW4339 is backward compatible with SDIO v2.0 host interfaces.

The SDIO interface also has the ability to map the interrupt signal on to a GPIO pin for applications requiring an interrupt different from the one provided by the SDIO interface. The ability to force control of the gated clocks from within the device is also provided. SDIO mode is enabled by strapping options. Refer to Table 19 WLAN GPIO Functions and Strapping Options.

The following three functions are supported:

- Function 0 Standard SDIO function (Max. BlockSize/ByteCount = 32B)
- Function 1 Backplane Function to access the internal system-on-chip (SoC) address space (Max. BlockSize/ByteCount = 64B)
- Function 2 WLAN Function for efficient WLAN packet transfer through DMA (Max. BlockSize/ByteCount = 512B)

#### *9.1.1 SDIO Pins*

### **Table 16. SDIO Pin Description**



#### Figure 20. Signal Connections to SDIO Host (SD 4-Bit Mode)









**Note:** Per Section 6 of the SDIO specification, pull-ups in the 10 kΩ to 100 kΩ range are required on the four DATA lines and the CMD line. This requirement must be met during all operating states either through the use of external pull-up resistors or through proper programming of the SDIO host's internal pull-ups.



# **9.2 PCI Express Interface (FCBGA Package Only)**

The PCI Express (PCIe™) core on the CYW4339 is a high-performance serial I/O interconnect that is protocol compliant and electrically compatible with the *PCI Express Base Specification (*revision 3.0 compliant Gen1 interface). This core contains all the necessary blocks, including logical and electrical functional subblocks to perform PCIe functionality and maintain high-speed links, using existing PCI system configuration software implementations without modification.

Organization of the PCIe core is in logical layers: Transaction Layer, Data Link Layer, and Physical Layer, as shown in Figure 22. A configuration or link management block is provided for enumerating the PCIe configuration space and supporting generation and reception of System Management Messages by communicating with PCIe layers.

Each layer is partitioned into dedicated transmit and receive units that allow point-to-point communication between the host and CYW4339 device. The transmit side processes outbound packets while the receive side processes inbound packets. Packets are formed and generated in the Transaction and Data Link Layer for transmission onto the high-speed links and onto the receiving device. A header is added at the beginning to indicate the packet type and any other optional fields.



#### Figure 22. PCI Express Layer Model

# *9.2.1 Transaction Layer Interface*

The PCIe core employs a packet-based protocol to transfer data between the host and CYW4339 device, delivering new levels of performance and features. The upper layer of the PCIe is the Transaction Layer. The Transaction layer is primarily responsible for assembly and disassembly of Transaction Layer Packets (TLPs). TLP structure contains header, data payload, and End-to-End CRC (ECRC) fields, which are used to communicate transactions, such as read and write requests and other events.

A pipelined full split-transaction protocol is implemented in this layer to maximize efficient communication between devices with creditbased flow control of TLP, which eliminates wasted link bandwidth due to retries.

#### *9.2.2 Data Link Layer*

The data link layer serves as an intermediate stage between the transaction layer and the physical layer. Its primary responsibility is to provide reliable, efficient mechanism for the exchange of TLPs between two directly connected components on the link. Services provided by the data link layer include data exchange, initialization, error detection and correction, and retry services.

Data Link Layer Packets (DLLPs) are generated and consumed by the data link layer. DLLPs are the mechanism used to transfer link management information between data link layers of the two directly connected components on the link, including TLP acknowledgement, power management, and flow control.



## *9.2.3 Physical Layer*

The physical layer of the PCIe provides a handshake mechanism between the data link layer and the high-speed signaling used for Link data interchange. This layer is divided into the logical and electrical functional subblocks. Both subblocks have dedicated transmit and receive units that allow for point-to-point communication between the host and CYW4339 device. The transmit section prepares outgoing information passed from the data link layer for transmission, and the receiver section identifies and prepares received information before passing it to the data link layer. This process involves link initialization, configuration, scrambler, and data conversion into a specific format.

#### *9.2.4 Logical Subblock*

The logical sub block primary functions are to prepare outgoing data from the data link layer for transmission and identify received data before passing it to the data link layer.

#### *9.2.5 Scrambler/Descrambler*

This PCIe PHY component generates pseudo-random sequence for scrambling of data bytes and the idle sequence. On the transmit side, scrambling is applied to characters prior to the 8b/10b encoding. On the receive side, descrambling is applied to characters after 8b/10b decoding. Scrambling may be disabled in polling and recovery for testing and debugging purposes.

#### *9.2.6 8B/10B Encoder/Decoder*

The PCIe core on the CYW4339 uses an 8b/10b encoder/decoder scheme to provide DC balancing, synchronizing clock and data recovery, and error detection. The transmission code is specified in the ANSI X3.230-1994, clause 11 and in IEEE 802.3z, 36.2.4.

Using this scheme, 8-bit data characters are treated as 3 bits and 5 bits mapped onto a 4-bit code group and a 6-bit code group, respectively. The control bit in conjunction with the data character is used to identify when to encode one of the twelve Special Symbols included in the 8b/10b transmission code. These code groups are concatenated to form a 10-bit symbol, which is then transmitted serially. Special Symbols are used for link management, frame TLPs, and DLLPs, allowing these packets to be quickly identified and easily distinguished.

#### *9.2.7 Elastic FIFO*

An elastic FIFO is implemented in the receiver side to compensate for the differences between the transmit clock domain and the receive clock domain, with worse case clock frequency specified at 600 ppm tolerance. As a result, the transmit and receive clocks can shift one clock every 1666 clocks. In addition, the FIFO adaptively adjusts the elastic level based on the relative frequency difference of the write and read clock. This technique reduces the elastic FIFO size and the average receiver latency by half.

#### *9.2.8 Electrical Subblock*

The high-speed signals utilize the Common Mode Logic (CML) signaling interface with on-chip termination and de-emphasis for bestin-class signal integrity. A de-emphasis technique is employed to reduce the effects of Intersymbol Interference (ISI) due to the interconnect by optimizing voltage and timing margins for worst case channel loss. This results in a maximally open "eye" at the detection point, thereby allowing the receiver to receive data with acceptable Bit-Error Rate (BER).

To further minimize ISI, multiple bits of the same polarity that are output in succession are de-emphasized. Subsequent same bits are reduced by a factor of 3.5 dB in power. This amount is specified by PCIe to allow for maximum interoperability while minimizing the complexity of controlling the de-emphasis values. The high-speed interface requires AC coupling on the transmit side to eliminate the DC common mode voltage from the receiver. The range of AC capacitance allowed is 75 nF to 200 nF.

#### *9.2.9 Configuration Space*

The PCIe function in the CYW4339 implements the configuration space as defined in the *PCI Express Base Specification* (revision 3.0 compliant Gen1 interface).



# **10. Wireless LAN MAC and PHY**

# **10.1 IEEE 802.11ac MAC**

The CYW4339 WLAN MAC is designed to support high-throughput operation with low-power consumption. It does so without compromising the Bluetooth coexistence policies, thereby enabling optimal performance over both networks. In addition, several power saving modes have been implemented that allow the MAC to consume very little power while maintaining network-wide timing synchronization. The architecture diagram of the MAC is shown in Figure 23.

The following sections provide an overview of the important modules in the MAC.



Figure 23. WLAN MAC Architecture

The CYW4339 WLAN media access controller (MAC) supports features specified in the IEEE 802.11 base standard, and amended by IEEE 802.11n. The key MAC features include:

- Enhanced MAC for supporting IEEE 802.11ac features
- Transmission and reception of aggregated MPDUs (A-MPDU) for high throughput (HT)
- Support for power management schemes, including WMM power-save, power-save multi-poll (PSMP) and multiphase PSMP operation
- Support for immediate ACK and Block-ACK policies
- Interframe space timing support, including RIFS
- Support for RTS/CTS and CTS-to-self frame sequences for protecting frame exchanges
- Back-off counters in hardware for supporting multiple priorities as specified in the WMM specification
- Timing synchronization function (TSF), network allocation vector (NAV) maintenance, and target beacon transmission time (TBTT) generation in hardware
- Hardware offload for AES-CCMP, legacy WPA TKIP, legacy WEP ciphers, WAPI, and support for key management
- Support for coexistence with Bluetooth and other external radios
- Programmable independent basic service set (IBSS) or infrastructure basic service set functionality
- Statistics counters for MIB support



# *10.1.1 PSM*

The programmable state machine (PSM) is a micro-coded engine, which provides most of the low-level control to the hardware, to implement the IEEE 802.11 specification. It is a microcontroller that is highly optimized for flow control operations, which are predominant in implementations of communication protocols. The instruction set and fundamental operations are simple and general, which allows algorithms to be optimized until very late in the design process. It also allows for changes to the algorithms to track evolving IEEE 802.11 specifications.

The PSM fetches instructions from the microcode memory. It uses the shared memory to obtain operands for instructions, as a data store, and to exchange data between both the host and the MAC data pipeline (via the SHM bus). The PSM also uses a scratch-pad memory (similar to a register bank) to store frequently accessed and temporary variables.

The PSM exercises fine-grained control over the hardware engines, by programming internal hardware registers (IHR). These IHRs are co-located with the hardware functions they control, and are accessed by the PSM via the IHR bus.

The PSM fetches instructions from the microcode memory using an address determined by the program counter, instruction literal, or a program stack. For ALU operations the operands are obtained from shared memory, scratch-pad, IHRs, or instruction literals, and the results are written into the shared memory, scratch-pad, or IHRs.

There are two basic branch instructions: conditional branches and ALU based branches. To better support the many decision points in the IEEE 802.11 algorithms, branches can depend on either a readily available signals from the hardware modules (branch condition signals are available to the PSM without polling the IHRs), or on the results of ALU operations.

#### *10.1.2 WEP*

The wired equivalent privacy (WEP) engine encapsulates all the hardware accelerators to perform the encryption and decryption, and MIC computation and verification. The accelerators implement the following cipher algorithms: legacy WEP, WPA TKIP, WPA2 AES-CCMP.

The PSM determines, based on the frame type and association information, the appropriate cipher algorithm to be used. It supplies the keys to the hardware engines from an on-chip key table. The WEP interfaces with the TXE to encrypt and compute the MIC on transmit frames, and the RXE to decrypt and verify the MIC on receive frames.

# *10.1.3 TXE*

The transmit engine (TXE) constitutes the transmit data path of the MAC. It coordinates the DMA engines to store the transmit frames in the TXFIFO. It interfaces with WEP module to encrypt frames, and transfers the frames across the MAC-PHY interface at the appropriate time determined by the channel access mechanisms.

The data received from the DMA engines are stored in transmit FIFOs. The MAC supports multiple logical queues to support traffic streams that have different QoS priority requirements. The PSM uses the channel access information from the IFS module to schedule a queue from which the next frame is transmitted. Once the frame is scheduled, the TXE hardware transmits the frame based on a precise timing trigger received from the IFS module.

The TXE module also contains the hardware that allows the rapid assembly of MPDUs into an A-MPDU for transmission. The hardware module aggregates the encrypted MPDUs by adding appropriate headers and pad delimiters as needed.

# *10.1.4 RXE*

The receive engine (RXE) constitutes the receive data path of the MAC. It interfaces with the DMA engine to drain the received frames from the RXFIFO. It transfers bytes across the MAC-PHY interface and interfaces with the WEP module to decrypt frames. The decrypted data is stored in the RXFIFO.

The RXE module contains programmable filters that are programmed by the PSM to accept or filter frames based on several criteria such as receiver address, BSSID, and certain frame types.

The RXE module also contains the hardware required to detect A-MPDUs, parse the headers of the containers, and disaggregate them into component MPDUS.



# *10.1.5 IFS*

The IFS module contains the timers required to determine interframe space timing including RIFS timing. It also contains multiple backoff engines required to support prioritized access to the medium as specified by WMM.

The interframe spacing timers are triggered by the cessation of channel activity on the medium, as indicated by the PHY. These timers provide precise timing to the TXE to begin frame transmission. The TXE uses this information to send response frames or perform transmit frame-bursting (RIFS or SIFS separated, as within a TXOP).

The backoff engines (for each access category) monitor channel activity, in each slot duration, to determine whether to continue or pause the backoff counters. When the backoff counters reach 0, the TXE gets notified, so that it may commence frame transmission. In the event of multiple backoff counters decrementing to 0 at the same time, the hardware resolves the conflict based on policies provided by the PSM.

The IFS module also incorporates hardware that allows the MAC to enter a low-power state when operating under the IEEE power save mode. In this mode, the MAC is in a suspended state with its clock turned off. A sleep timer, whose count value is initialized by the PSM, runs on a slow clock and determines the duration over which the MAC remains in this suspended state. Once the timer expires the MAC is restored to its functional state. The PSM updates the TSF timer based on the sleep duration ensuring that the TSF is synchronized to the network.

The IFS module also contains the PTA hardware that assists the PSM in Bluetooth coexistence functions.

#### *10.1.6 TSF*

The timing synchronization function (TSF) module maintains the TSF timer of the MAC. It also maintains the target beacon transmission time (TBTT). The TSF timer hardware, under the control of the PSM, is capable of adopting timestamps received from beacon and probe response frames in order to maintain synchronization with the network.

The TSF module also generates trigger signals for events that are specified as offsets from the TSF timer, such as uplink and downlink transmission times used in PSMP.

#### *10.1.7 NAV*

The network allocation vector (NAV) timer module is responsible for maintaining the NAV information conveyed through the duration field of MAC frames. This ensures that the MAC complies with the protection mechanisms specified in the standard.

The hardware, under the control of the PSM, maintains the NAV timer and updates the timer appropriately based on received frames. This timing information is provided to the IFS module, which uses it as a virtual carrier-sense indication.

# **MAC-PHY Interface**

The MAC-PHY interface consists of a data path interface to exchange RX/TX data from/to the PHY. In addition, there is an programming interface, which can be controlled either by the host or the PSM to configure and control the PHY.



# **10.2 IEEE 802.11ac PHY**

The CYW4339 WLAN Digital PHY is designed to comply with IEEE 802.11ac and IEEE 802.11a/b/g/n single-stream specifications to provide wireless LAN connectivity supporting data rates from 1 Mbps to 433.3 Mbps for low-power, high-performance handheld applications.

The PHY has been designed to work in the presence of interference, radio nonlinearity, and various other impairments. It incorporates optimized implementations of the filters, FFT and Viterbi decoder algorithms. Efficient algorithms have been designed to achieve maximum throughput and reliability, including algorithms for carrier sense/rejection, frequency/phase/timing acquisition and tracking, channel estimation and tracking. The PHY receiver also contains a robust IEEE 802.11b demodulator. The PHY carrier sense has been tuned to provide high throughput for IEEE 802.11g/11b hybrid networks with Bluetooth coexistence. It has also been designed for shared single antenna systems between WL and BT to support simultaneous RX-RX.

The key PHY features include:

- Programmable data rates from MCS0-9 in 20 MHz, 40 MHz, and 80 MHz channels, as specified in IEEE 802.11ac
- Supports Optional Short GI mode in TX and RX
- TX and RX LDPC for improved range and power efficiency
- Supports optional space-time block code (STBC) receive of two space-time streams for improved throughput and range in fading channel environments.
- All scrambling, encoding, forward error correction, and modulation in the transmit direction and inverse operations in the receive direction.
- Supports IEEE 802.11h/k for worldwide operation
- Advanced algorithms for low power, enhanced sensitivity, range, and reliability
- Algorithms to improve performance in presence of Bluetooth
- Automatic gain control scheme for blocking and non blocking application scenario for cellular applications
- Closed loop transmit power control
- Digital RF chip calibration algorithms to handle CMOS RF chip non-idealities
- On-the-fly channel frequency and transmit power selection
- Supports per packet RX antenna diversity
- Available per-packet channel quality and signal strength measurements
- Designed to meet FCC and other worldwide regulatory requirements









# **11. WLAN Radio Subsystem**

The CYW4339 includes an integrated dual-band WLAN RF transceiver that has been optimized for use in 2.4 GHz and 5 GHz Wireless LAN systems. It has been designed to provide low-power, low-cost, and robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM or 5 GHz U-NII bands. The transmit and receive sections include all on-chip filtering, mixing, and gain control functions.

Ten RF control signals are available to drive external RF switches and support optional external power amplifiers and low-noise amplifiers for each band. See the reference board schematics for further details.

A block diagram of the radio subsystem is shown in Figure 25. Note that integrated on-chip baluns (not shown) convert the fully differential transmit and receive paths to single-ended signal pins.

# **11.1 Receiver Path**

The CYW4339 has a wide dynamic range, direct conversion receiver that employs high order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band or the entire 5 GHz U-NII band. An on-chip low-noise amplifier (LNA) in the 2.4 GHz path is shared between the Bluetooth and WLAN receivers, while the 5 GHz receive path has a dedicated on-chip LNA. Control signals are available that can support the use of optional LNAs for each band, which can increase the receive sensitivity by several dB.

# **11.2 Transmit Path**

Baseband data is modulated and upconverted to the 2.4 GHz ISM or 5-GHz U-NII bands, respectively. Linear on-chip power amplifiers are included, which are capable of delivering high output powers while meeting IEEE 802.11ac and IEEE 802.11a/b/g/n specifications without the need for external PAs. When using the internal PAs, closed-loop output power control is completely integrated. As an option, external PAs can be used for even higher output power, in which case the closed-loop output power control is provided by means of a-band and g-band TSSI inputs from external power detectors.

# **11.3 Calibration**

The CYW4339 features dynamic and automatic on-chip calibration to continually compensate for temperature and process variations across components. These calibration routines are performed periodically in the course of normal radio operation. Examples of some of the automatic calibration algorithms are baseband filter calibration for optimum transmit and receive performance, and LOFT calibration for carrier leakage reduction. In addition, I/Q Calibration, R Calibration, and VCO Calibration are performed on-chip. No per-board calibration is required in manufacturing test, which helps to minimize the test time and cost in large volume production.



*PRELIMINARY* **CYW4339**

Figure 25. Radio Functional Block Diagram







# **12. Pinout and Signal Descriptions**

# **12.1 Ball Maps**

Figure 26 shows the FCFBGA ball map. Figure 27 shows the WLBGA ball map. Figure 28 shows the WLCSP bump map.



Figure 26. 160-Ball FCFBGA (Top View)



П

# Figure 27. 145-Ball WLBGA (Top View)





*PRELIMINARY* **CYW4339**







# **12.2 Pin Lists**

Table 17 contains the 286-bump WLCSP coordinates.

# **Table 17. 286-Bump WLCSP Coordinates**

































# **12.3 Signal Descriptions**

The signal name, type, and description of each pin in the CYW4339 is listed in [Table 18](#page-65-0). The symbols shown under Type indicate pin directions (I/O = bidirectional, I = input, O = output) and the internal pull-up/pull-down characteristics (PU = weak internal pull-up resistor and PD = weak internal pull-down resistor), if any.

<span id="page-65-0"></span>





























# **12.4 WLAN GPIO Signals and Strapping Options**

The pins listed in Table 19 are sampled at power-on reset (POR) to determine the various operating modes. Sampling occurs a few milliseconds after an internal POR or deassertion of the external POR. After the POR, each pin assumes the GPIO or alternative function specified in the signal descriptions table. Each strapping option pin has an internal pull-up (PU) or pull-down (PD) resistor that determines the default mode. To change the mode, connect an external PU resistor to VDDIO or a PD resistor to GND, using a 10 kΩ resistor or less.

**Note:** Refer to the reference board schematics for more information.

**Table 19. WLAN GPIO Functions and Strapping Options**

| <b>Pin Name</b>   | <b>FCBGA</b><br>Pin# | <b>WLBGA</b><br>Pin# | <b>WLCSP</b><br>Pin# | <b>Default Func-</b><br>tion | <b>Description</b>                  |
|-------------------|----------------------|----------------------|----------------------|------------------------------|-------------------------------------|
| GPIO_7            | B7                   | D4                   | 196                  |                              | SDIO_SEL <sup>1</sup>               |
| GPIO <sub>8</sub> | E8                   | H1                   | 197                  | 0                            | SDIO PADVDDIO                       |
| GPIO 14           | A <sub>3</sub>       |                      | 202                  | 0                            | PCIE DISABLE                        |
| SDIO CLK          | <b>B11</b>           | <b>B11</b>           | 171                  |                              | CPU-LESS/SPROM_DISABLE <sup>1</sup> |
| SDIO_DATA_2       | C9                   | D <sub>10</sub>      | 175                  |                              | SPI SEL <sup>1</sup>                |

<span id="page-71-0"></span>1. See [Table 20,](#page-72-0) Table 21, and [Table 22.](#page-72-1)


#### **Table 20. SDIO/ I/O Voltage Selection (All Packages)**



#### **Table 21. Host Interface Selection (FCBGA Package only)**



1. SPROM\_DISABLE strapping is valid only in the FCBGA package and only used if SDIO is disabled.

2. SPROM is only available for PCIe mode.

### **Table 22. Host Interface Selection (WLBGA and WLCSP Packages1)**



1. PCIe and SPROM modes are not available in the WLBGA and WLCSP packages.

### **Table 23. OTP/SPROM Select**





### *12.4.1 Multiplexed Bluetooth GPIO Signals*

The Bluetooth GPIO pins (BT\_GPIO\_0 to BT\_GPIO\_7) are multiplexed pins and can be programmed to be used as GPIOs or for other Bluetooth interface signals such as  $1^2S$ . The specific function for a given BT\_GPIO\_X pin is chosen by programming the Pad Function Control register for that specific pin. Table 24 shows the possible options for each BT\_GPIO\_X pin. Note that each BT\_GPIO\_X pin's Pad Function Control register setting is independent (BT\_GPIO\_1 can be set to pad function 7 at the same time that BT\_GPIO\_3 is set to pad function 0). When the Pad Function Control register is set to 0, the BT\_GPIOs do not have specific functions assigned to them and behave as generic GPIOs. The A\_GPIO\_X pins described below are multiplexed behind the CYW4339's PCM and I<sup>2</sup>S interface pins.

#### **Table 24. GPIO Multiplexing Matrix**



<span id="page-73-0"></span>1. Available only in the WLCSP package.



The multiplexed GPIO signals are described in Table 25.

### **Table 25. Multiplexed GPIO Signals**







## **12.5 GPIO/SDIO Alternative Signal Functions**

## **Table 26. CYW4339 GPIO/SDIO Alternative Signal Functions <sup>1</sup> <sup>2</sup>**



1. N/A = Pin not available in this package.

2. JTAG signals (TCK, TDI, TDO, TMS, and TRST\_L) are selected when JTAG\_SEL pin is high.



## **12.6 I/O States**

The following notations are used in Table 27:

- I: Input signal
- O: Output signal
- I/O: Input/Output signal
- PU = Pulled up
- PD = Pulled down
- NoPull = Neither pulled up nor pulled down

#### **Table 27. I/O States**





## **Table 27. I/O States (Cont.)**





## **Table 27. I/O States (Cont.)**



# *PRELIMINARY*



#### **Table 27. I/O States (Cont.)**



1. Keeper column:  $N =$  pad has no keeper.  $Y =$  pad has a keeper. Keeper is always active except in Power-down state. If there is no keeper, and it is an input and there is Nopull, then the pad should be driven to prevent leakage due to floating pad (SDIO\_CLK, for example).

2. In the Power-down state (xx\_REG\_ON=0): High-Z; NoPull => the pad is disabled because power is not supplied.

3. Depending on whether the PCM interface is enabled and the configuration of PCM is in master or slave mode, it can be either output or input.

4. Depending on whether the I<sup>2</sup>S interface is enabled and the configuration of I<sup>2</sup>S is in master or slave mode, it can be either output or input

- 5. NoPull when in SDIO mode.
- 6. Only available in WLCSP package.
- 7. Only available in WLCSP and FCBGA packages.



## **13. DC Characteristics**

#### **13.1 Absolute Maximum Ratings**

**Caution!** The absolute maximum ratings in Table 28 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device.

#### **Table 28. Absolute Maximum Ratings**



1. The maximum continuous voltage is 5.25V. Voltage transients up to 6.0V (for up to 10 seconds), cumulative duration over the lifetime of the device, are allowed. Voltage transients as high as 5.5V (for up to 250 seconds), cumulative duration over the lifetime of the device, are allowed.

2. Duration not to exceed 25% of the duty cycle.

## **13.2 Environmental Ratings**

The environmental ratings are shown in Table 29.

#### **Table 29. Environmental Ratings**



1. Functionality is guaranteed but specifications require derating at extreme temperatures; see the specification tables for details.



## **13.3 Electrostatic Discharge Specifications**

Extreme caution must be exercised to prevent electrostatic discharge (ESD) damage. Proper use of wrist and heel grounding straps to discharge static electricity is required when handling these devices. Always store unused material in its antistatic packaging.

## **Table 30. ESD Specifications**



## **13.4 Recommended Operating Conditions and DC Characteristics**

**Caution!** Functional operation is not guaranteed outside of the limits shown in Table 31 and operation outside these limits for extended periods can adversely affect long-term reliability of the device.

#### **Table 31. Recommended Operating Conditions and DC Characteristics**





#### **Table 31. Recommended Operating Conditions and DC Characteristics (Cont.)**



1. The CYW4339 is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3.13V < VBAT < 4.8V.

2. The maximum continuous voltage is 5.25V. Voltage transients up to 6.0V (for up to 10 seconds), cumulative duration over the lifetime of the<br>. device are allowed. Voltage transients as high as 5.5V (for up to 250 seconds

3. Programmable 2 mA to 16 mA drive strength. Default is 10 mA.



## **14. Bluetooth RF Specifications**

Unless otherwise stated, limit values apply for the conditions specified in Table 29, "Environmental Ratings," and Table 31, "Recommended Operating Conditions and DC Characteristics,". Typical values apply for the following conditions:

- $\blacksquare$  VBAT = 3.6V
- Ambient temperature +25°C





**Note:** All Bluetooth specifications are measured at the chip port unless otherwise specified.

#### **Table 32. Bluetooth Receiver RF Specifications**





#### **Table 32. Bluetooth Receiver RF Specifications (Cont.)**





#### **Table 32. Bluetooth Receiver RF Specifications (Cont.)**





## **Table 32. Bluetooth Receiver RF Specifications (Cont.)**



1. The maximum value represents the actual Bluetooth specification required for Bluetooth qualification as defined in the version 4.1 specification.

2. Bluetooth reference level is taken at the 3 dB RX desense on each of the modulation schemes.

3. Interferer: 2380 MHz, BW=10 MHz; measured at 2480 MHz.

4. Interferer: 2355 MHz, BW=10 MHz; measured at 2480 MHz.

- 5. Interferer: 2560 MHz, BW=10 MHz; measured at 2480 MHz.
- 6. Interferer: 2360 MHz, BW=10 MHz; measured at 2402 MHz.



### **Table 33. Bluetooth Transmitter RF Specifications**



1. The typical number is measured at ±3 MHz offset.

2. The maximum value represents the value required for Bluetooth qualification as defined in the v4.1 specification.

3. The spurious emissions during Idle mode are the same as specified in Table 33.

4. Specified at the Bluetooth Antenna port.



5. Meets this specification using a front-end band-pass filter.

6. Transmitted power in cellular and FM bands at the Bluetooth Antenna port. See Figure 29 for location of the port.

#### **Table 34. Local Oscillator Performance**



1. This pattern represents an average deviation in payload.

2. Pattern represents the maximum deviation in payload for 99.9% of all frequency deviations.

#### **Table 35. BLE RF Specifications**



1. Dirty TX is On.

2. BLE TX power can be increased to compensate for front-end losses such as BPF, diplexer, switch, etc.). The output is capped at 12 dBm out. The BLE TX power at the antenna port cannot exceed the 10 dBm specification limit.

3. At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz



## **15. WLAN RF Specifications**

## **15.1 Introduction**

The CYW4339 includes an integrated dual-band direct conversion radio that supports the 2.4 GHz and the 5 GHz bands. This section describes the RF characteristics of the 2.4 GHz and 5 GHz radio.

Unless otherwise stated, limit values apply for the conditions specified inTable 29, "Environmental Ratings," and Table 31, "Recommended Operating Conditions and DC Characteristics,". Typical values apply for the following conditions:

- $\blacksquare$  VBAT = 3.6V
- Ambient temperature +25°C



Figure 30. Port Locations Showing Optional ePA and eLNA (Applies to 2.4 GHz and 5 GHz)

**15.2** All WLAN specifications are specified at the RF port, unless otherwise specified.**2.4 GHz Band General RF Specifications** 

## **Table 36. 2.4 GHz Band General RF Specifications**





## **15.3 WLAN 2.4 GHz Receiver Performance Specifications**

**Note:** The specifications in Table 37 are specified at the RF port and include the use of an external FEM with LNA from Cypress's approved-vendor list (AVL), unless otherwise specified. Results with FEMs that are not on Cypress's AVL are not guaranteed.







#### **Table 37. WLAN 2.4 GHz Receiver Performance Specifications (Cont.)**





#### **Table 37. WLAN 2.4 GHz Receiver Performance Specifications (Cont.)**





#### **Table 37. WLAN 2.4 GHz Receiver Performance Specifications (Cont.)**



1. Derate by 1.5 dB for –30°C to –10°C and 55°C to 85°C.

2. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop.

3. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop.

- 4. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop.
- 5. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, and SGI: 2 dB drop.
- 6. The cellular standard listed for each band indicates the type of modulation used to generate the interfering signal in that band for the purpose of this test. It is not intended to indicate any specific usage of each band in any specific country.
- 7. The blocking levels are valid for channels 1 to 11. (For higher channels, the performance may be lower due to third harmonic signals (3 × 824 MHz) falling within band.)
- 8. The minimum and maximum values shown have a 95% confidence level.

9. –95 dBm with calibration at the time of manufacture, –92 dBm without calibration.





## **15.4 WLAN 2.4 GHz Transmitter Performance Specifications**

**Note:** The specifications in Table 38 include the use of the CYW4339's internal PAs and are specified at the chip port.









- 1. The cellular standards listed indicate only typical usages of that band in some countries. Other standards may also be used within those bands.
- 2. Derate by 1.5 dB for temperatures less than –10°C or more than 55°C, or voltages less than 3.0V. Derate by 3.0 dB for voltages of less than 2.7V, or voltages of less than 3.0V at temperatures less than –10°C or greater than 55°C. Derate by 4.5 dB for –40°C to –30°C.
- 3. TX power for Channel 1 and Channel 11 is specified by nonvolatile memory parameters.

#### **15.5 WLAN 5 GHz Receiver Performance Specifications**

**Note:** The specifications in Table 39 are specified at the RF port and include the use of an external FEM with LNA from Cypress's approved-vendor list (AVL), unless otherwise specified. Results with FEMs that are not on Cypress's AVL are not guaranteed.

**Table 39. WLAN 5 GHz Receiver Performance Specifications** 

| <b>Parameter</b>                                                                                                                        | <b>Condition/Notes</b>                   | <b>Minimum</b>           | <b>Typical</b> | <b>Maximum</b>           | <b>Unit</b> |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------|----------------|--------------------------|-------------|
| Frequency range                                                                                                                         | $\overline{\phantom{m}}$                 | 4900                     |                | 5845                     | <b>MHz</b>  |
| RX sensitivity IEEE 802.11a<br>$(10\%$ PER for 1000 octet PSDU) <sup>1</sup>                                                            | 6 Mbps OFDM                              | $\overline{\phantom{0}}$ | $-94.5$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 9 Mbps OFDM                              | $\overline{\phantom{0}}$ | $-93.1$        | $\equiv$                 | dBm         |
|                                                                                                                                         | 12 Mbps OFDM                             | —                        | $-92.2$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 18 Mbps OFDM                             | $\overline{\phantom{0}}$ | $-89.6$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 24 Mbps OFDM                             | $\overline{\phantom{0}}$ | $-86.3$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 36 Mbps OFDM                             | —                        | $-83$          | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 48 Mbps OFDM                             | $\overline{\phantom{0}}$ | $-78.3$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | 54 Mbps OFDM                             | $\overline{\phantom{0}}$ | $-76.8$        | $\overline{\phantom{0}}$ | dBm         |
| RX sensitivity IEEE 802.11n<br>(10% PER for 4096 octet PSDU) <sup>a</sup><br>Defined for default parameters: 800 ns GI<br>and non-STBC. | 20 MHz channel spacing for all MCS rates |                          |                |                          |             |
|                                                                                                                                         | MCS0                                     | $\overline{\phantom{m}}$ | $-94$          | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS <sub>1</sub>                         |                          | $-91.7$        | $\qquad \qquad -$        | dBm         |
|                                                                                                                                         | MCS <sub>2</sub>                         |                          | $-89.2$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS3                                     |                          | $-86.1$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS4                                     | $\qquad \qquad -$        | $-82.5$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS5                                     |                          | $-77.9$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS6                                     |                          | $-76.3$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS7                                     | $\overline{\phantom{m}}$ | $-74.7$        | $\overline{\phantom{0}}$ | dBm         |
| RX sensitivity IEEE 802.11n<br>(10% PER for 4096 octet PSDU) <sup>a</sup><br>Defined for default parameters: 800 ns GI<br>and non-STBC. | 40 MHz channel spacing for all MCS rates |                          |                |                          |             |
|                                                                                                                                         | MCS0                                     | $\overline{\phantom{m}}$ | $-91.8$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS <sub>1</sub>                         | $\overline{\phantom{0}}$ | $-88.9$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS <sub>2</sub>                         |                          | $-86.5$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS3                                     |                          | $-83.0$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS4                                     |                          | $-79.9$        | $\overline{\phantom{m}}$ | dBm         |
|                                                                                                                                         | MCS5                                     |                          | $-75.2$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS6                                     |                          | $-73.7$        | $\overline{\phantom{0}}$ | dBm         |
|                                                                                                                                         | MCS7                                     | $\qquad \qquad -$        | $-72.3$        | $\qquad \qquad -$        | dBm         |



#### **Table 39. WLAN 5 GHz Receiver Performance Specifications (Cont.)**





#### **Table 39. WLAN 5 GHz Receiver Performance Specifications (Cont.)**







#### **Table 39. WLAN 5 GHz Receiver Performance Specifications (Cont.)**



1. Derate by 1.5 dB for –30°C to –10°C and 55°C to 85°C.

2. The cellular standard listed for each band indicates the type of modulation used to generate the interfering signal in that band for the purpose of this test. It is not intended to indicate any specific usage of each band in any specific country.

3. For 65 Mbps, the size is 4096.

4. The minimum and maximum values shown have a 95% confidence level.

5. –95 dBm with calibration at the time of manufacture, –92 dBm without calibration.



## **15.6 WLAN 5 GHz Transmitter Performance Specifications**

**Note:** The specifications in Table 39 include the use of the CYW4339's internal PAs and are specified at the chip port.





1. The cellular standards listed indicate only typical usages of that band in some countries. Other standards may also be used within those bands.

2. Derate by 1.5 dB for temperatures less than –10°C or more than 55°C, or voltages less than 3.0V. Derate by 3.0 dB for voltages of less than 2.7V, or voltages of less than 3.0V at temperatures less than –10°C or greater than 55°C. Derate by 4.5 dB for –40°C to –30°C.



3. TX power for Channel 1 and Channel 11 is specified by non-volatile memory parameters.

## **15.7 General Spurious Emissions Specifications**

#### **Table 41. General Spurious Emissions Specifications**



1. The value presented in this table is the result of LO leakage at 3/2  $*$  f<sub>c</sub> for 2.4 GHz or 2/3  $*$  f<sub>c</sub> for 5 GHz (where  $f_c$  is the carrier frequency). For all other emissions in this range, the value is –96 dBm.

## **16. Internal Regulator Electrical Specifications**

Functional operation is not guaranteed outside of the specification limits provided in this section.

## **16.1 Core Buck Switching Regulator**

#### **Table 42. Core Buck Switching Regulator (CBUCK) Specifications**





#### **Table 42. Core Buck Switching Regulator (CBUCK) Specifications (Cont.)**



1. The maximum continuous voltage is 5.25V. Voltage transients up to 6.0V (for up to 10 seconds), cumulative duration over the lifetime of the<br>.device, are allowed. Voltage transients as high as 5.5V (for up to 250 seconds

2. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.

3. Total capacitance includes those connected at the far end of the active load.

### **16.2 3.3V LDO (LDO3P3)**

#### **Table 43. LDO3P3 Specifications**



1. The maximum continuous voltage is 5.25V. Voltage transients up to 6.0V (for up to 10 seconds), cumulative duration over the lifetime of the device, are allowed. Voltage transients as high as 5.5V (for up to 250 seconds), cumulative duration over the lifetime of the device, are allowed.

2. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.



## **16.3 2.5V LDO (BTLDO2P5)**

#### **Table 44. BTLDO2P5 Specifications**



1. The maximum continuous voltage is 5.25V. Voltage transients up to 6.0V (for up to 10 seconds), cumulative duration over the lifetime of the device, are allowed. Voltage transients as high as 5.5V (for up to 250 seconds), cumulative duration over the lifetime of the device, are allowed.

2. The minimum value refers to the residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging.



## **16.4 CLDO**

## **Table 45. CLDO Specifications**



1. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.



## **16.5 LNLDO**

## **Table 46. LNLDO Specifications**



1. Minimum capacitor value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging.



## **17. System Power Consumption**

**Note:** Unless otherwise stated, these values apply for the conditions specified in Table 31, "Recommended Operating Conditions and DC Characteristics,".

## **17.1 WLAN Current Consumption**

Table 47 shows the typical, total current consumed by the CYW4339. To calculate total-solution current consumption for designs using external PAs, LNAs, and/or FEMs, add the current consumption of the external devices to the numbers in Table 47.

All values in Table 47 are with the Bluetooth core in reset (that is, with Bluetooth off).







#### **Table 47. Typical WLAN Current Consumption (CYW4339 Current Only) (Cont.)**



1. VIO is specified with all pins idle (not switching) and not driving any loads.

2. WL\_REG\_ON, BT\_REG\_ON low.

3. Idle, not associated, or inter-beacon.

4. Beacon Interval = 102.4 ms. Beacon duration = 1 ms @1 Mbps. Average current over the specified DTIM intervals.

5. Measured using packet engine test mode.

- 6. Duty cycle is 100%. Carrier sense (CS) detect/packet receive.
- 7. Carrier sense (CCA) when no carrier present.
- 8. Duty cycle is 100%. Excludes external PA contribution.



## **17.2 Bluetooth Current Consumption**

The Bluetooth, and Bluetooth BLE current consumption measurements are shown in [Table 48](#page-107-0).

#### **Note:**

- The WLAN core is in reset (WLAN\_REG\_ON = low) for all measurements provided in [Table 48.](#page-107-0)
- The BT current consumption numbers are measured based on GFSK TX output power = 10 dBm.

#### <span id="page-107-0"></span>**Table 48. Bluetooth BLE Current Consumption**



1. At maximum class 1 TX power, 500 ms sniff, four attempts (slave), P = 1.28s, and I = 2.56s.

2. No devices present. A 1.28 second interval with a scan window of 11.25 ms.


## **18. Interface Timing and AC Characteristics**

### **18.1 SDIO Timing**

### *18.1.1 SDIO Default Mode Timing*

SDIO default mode timing is shown by the combination of Figure 31 and Table 49.

t<sub>wH</sub>  $\mathsf{f}_{\mathsf{PP}}$  $t_{THL}$ t<sub>isu</sub>tTLH  $\mathsf{t}_\mathsf{IH}$ t<sub>oply</sub> (max)  $t_{\text{ODLY}}$ (min) Input Output SDIO\_CLK

### Figure 31. SDIO Bus Timing (Default Mode)

## **Table 49. SDIO Bus Timing1 Parameters (Default Mode)**



1. Timing is based on  $CL \leq 40pF$  load on CMD and Data.

2. Min. (Vih) =  $0.7 \times$  VDDIO and max (Vil) =  $0.2 \times$  VDDIO.



### *18.1.2 SDIO High-Speed Mode Timing*

SDIO high-speed mode timing is shown by the combination of Figure 32 and Table 50.



Figure 32. SDIO Bus Timing (High-Speed Mode)

## **Table 50. SDIO Bus Timing1 Parameters (High-Speed Mode)**



1. Timing is based on  $CL \leq 40pF$  load on CMD and Data.

2. Min. (Vih) =  $0.7 \times$  VDDIO and max (Vil) =  $0.2 \times$  VDDIO.

*18.1.3 SDIO Bus Timing Specifications in SDR Modes*



#### **Clock Timing**

Figure 33. SDIO Clock Timing (SDR Modes)



## **Table 51. SDIO Bus Clock Timing Parameters (SDR Modes)**





### **Device Input Timing**

Figure 34. SDIO Bus Input Timing (SDR Modes)



### **Table 52. SDIO Bus Input Timing Parameters (SDR Modes)**





### **Device Output Timing**



### **Table 53. SDIO Bus Output Timing Parameters (SDR Modes up to 100 MHz)**



### Figure 36. SDIO Bus Output Timing (SDR Modes 100 MHz to 208 MHz)





#### **Table 54. SDIO Bus Output Timing Parameters (SDR Modes 100 MHz to 208 MHz)**



 $\triangle t_{OP}$  = +1550 ps for junction temperature of  $\Delta t_{OP}$  = 90 degrees during operation

- $\triangle$   $\Delta t_{OP}$  = –350 ps for junction temperature of  $\Delta t_{OP}$  = –20 degrees during operation
- $\triangle t_{OP}$  = +2600 ps for junction temperature of  $\Delta t_{OP}$  = –20 to +125 degrees during operation

Figure 37. Δt<sub>OP</sub> Consideration for Variable Data Window (SDR 104 Mode)





### *18.1.4 SDIO Bus Timing Specifications in DDR50 Mode*

Figure 38. SDIO Clock Timing (DDR50 Mode)



### **Table 55. SDIO Bus Clock Timing Parameters (DDR50 Mode)**







### **Data Timing, DDR50 Mode**



### Figure 39. SDIO Data Timing (DDR50 Mode)

### **Table 56. SDIO Bus Timing Parameters (DDR50 Mode)**





## **18.2 PCI Express Interface Parameters**

### **Table 57. PCI Express Interface Parameters**





### **Table 57. PCI Express Interface Parameters (Cont.)**



### **18.3 JTAG Timing**

### **Table 58. JTAG Timing Characteristics**





## **19. Power-Up Sequence and Timing**

### **19.1 Sequencing of Reset and Regulator Control Signals**

The CYW4339 has two signals that allow the host to control power consumption by enabling or disabling the Bluetooth, WLAN, and internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states (see Figure 40, Figure 41, and Figure 42 and Figure 43). The timing values indicated are minimum required values; longer delays are also acceptable.

### *19.1.1 Description of Control Signals*

- **WL\_REG\_ON**: Used by the PMU to power up the WLAN section. It is also OR-gated with the BT\_REG\_ON input to control the internal CYW4339 regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low the WLAN section is in reset. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled.
- **BT\_REG\_ON**: Used by the PMU (OR-gated with WL\_REG\_ON) to power up the internal CYW4339 regulators. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled. When this pin is low and WL\_REG\_ON is high, the BT section is in reset.

#### **Note:**

- 2w2For both the WL\_REG\_ON and BT\_REG\_ON pins, there should be at least a 10 ms time delay between consecutive toggles (where both signals have been driven low). This is to allow time for the CBUCK regulator to discharge. If this delay is not followed, then there may be a VDDIO in-rush current on the order of 36 mA during the next PMU cold start.
- The CYW4339 has an internal power-on reset (POR) circuit. The device will be held in reset for a maximum of 110 ms after VDDC and VDDIO have both passed the POR threshold. Wait at least 150 ms after VDDC and VDDIO are available before initiating SDIO accesses.

VBAT should not rise 10%–90% faster than 40 microseconds. VBAT should be up before or at the same time as VDDIO. VDDIO should NOT be present first or be held high before VBAT is high.



### *19.1.2 Control Signal Timing Diagrams*





Figure 42. WLAN = ON, Bluetooth = OFF





Figure 43. WLAN = OFF, Bluetooth = ON





## **20. Package Information**

### **20.1 Package Thermal Characteristics**

### **Table 59. Package Thermal Characteristics<sup>1</sup>**



1. No heat sink, TA = 70°C. This is an estimate, based on a 4-layer PCB that conforms to EIA/JESD51–7 (101.6 mm × 101.6 mm × 1.6 mm) and P = specified power maximum continuous power dissipation.

### **20.2 Junction Temperature Estimation and PSI<sub>JT</sub> Versus THETA<sub>JC</sub>**

Package thermal characterization parameter PSI–J<sub>T</sub> ( $\varPsi_{JT}$ ) yields a better estimation of actual junction temperature (T<sub>J</sub>) versus using the junction-to-case thermal resistance parameter Theta–J<sub>C</sub> ( $\theta_{\rm JC}$ ). The reason for this is that  $\theta_{\rm JC}$  assumes that all the power is dissipated through the top surface of the package case. In actual applications, some of the power is dissipated through the bottom and sides of the package.  $Y_{\text{JT}}$  takes into account power dissipated through the top, bottom, and sides of the package. The equation for calculating the device junction temperature is:

 $TJ = TT + P x VJT$ 

Where:

- $\blacksquare$  T<sub>J</sub> = Junction temperature at steady-state condition (°C)
- $\blacksquare$  T<sub>T</sub> = Package case top center temperature at steady-state condition (°C)
- $\blacksquare$  P = Device power dissipation (Watts)
- $\blacksquare$   $\mathcal{Y}_{\text{IT}}$  = Package thermal characteristics; no airflow (°C/W)

### **20.3 Environmental Characteristics**

For environmental characteristics data, see Table 29, "Environmental Ratings,".



## **21. Mechanical Information**



Figure 44. 160-Ball FCFBGA Package Mechanical Information





Figure 45. 145-Ball WLBGA Package Mechanical Information





Figure 46. WLBGA Keep-out Areas for PCB Layout—Bottom View with Balls Facing Up





Figure 47. 286-Bump WLCSP Package Mechanical Information





Figure 48. WLCSP Keep-out Areas for PCB Layout—Bottom View with Bumps Facing Up

**Note:** No top-layer metal is allowed in keep-out areas.



# **22. Ordering Information**





## <span id="page-128-0"></span>**23. IoT Resources**

Cypress provides a wealth of data at http://www.cypress.com/internet-things-iot to help you to select the right IoT device for your design, and quickly and effectively integrate the device into your design. Cypress provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates. Customers can acquire technical documentation and software from the Cypress Support Community website ([https://](https://community.cypress.com/) [community.cypress.com/\)](https://community.cypress.com/)

### **23.1 References**

The references in this section may be used in conjunction with this document.

**Note:** Cypress provides customer access to technical documentation and software through its [https://community.cypress.com](https://community.cypress.com/welcome) and Downloads & Support site (see [IoT Resources\)](#page-128-0).





# **Document History Page**





 $\Box$ 





### **Document Title: CYW4339 Single-Chip 5G WiFi IEEE 802.11ac MAC/Baseband/Radio with Integrated Bluetooth 4.1 Document Number: 002-14784**





## <span id="page-132-0"></span>**Sales, Solutions, and Legal Information**

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/about-us/sales-offices).

#### **[Products](http://www.cypress.com/go/products)**



## **[PSoC](http://www.cypress.com/psoc)®[Solutions](http://www.cypress.com/psoc)**

[PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP](http://www.cypress.com/products/psoc-5lp)

#### **[Cypress Developer Community](http://www.cypress.com/cdc)**

[Forums](http://www.cypress.com/forum) | [WICED IOT Forums |](https://community.cypress.com/welcome) Projects | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

#### **[Technical Support](http://www.cypress.com/support)**

[cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2013-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other<br>intellectual property hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users<br>(either directly or provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE<br>OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRAN permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is<br>the responsibility of th are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the<br>device or system could cause expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim,<br>damage, or other liab

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*