# MC9S12XHY256 Reference Manual Covers MC9S12XHY Family Data Sheet: Advance Information This document contains information on a new product. Specifications and information here in are subject to change without notice. # **S12** *Microcontrollers* MC9S12XHY256RMV1 Rev. 1.04 06/2013 freescale.com To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: #### freescale.com/ A full list of family members and options is included in the appendices. The following revision history table summarizes changes contained in this document. This document contains information for all constituent modules, with the exception of the CPU. For CPU information please refer to CPU12-1 in the CPU12 & CPU12X Reference Manual. #### **Revision History** | Date | Revision<br>Level | Description | |-------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Mar,25,2011 | 1.01 | update Appendix electrical parameter value Table A-11., "Pseudo Stop and Full Stop Current, Table A-9., "Module Run Supply Currents Table A-6., "5-V I/O Characteristics, item 4b update Appendix, change classifications or conditions Table A-6., "5-V I/O Characteristics, item 4b, change from 80c to 150c Table A-11., "Pseudo Stop and Full Stop Current, item 11b, change from P to C fix typo Table A-6., "5-V I/O Characteristics, 11 and 12, resistance not current | | May,09,2011 | 1.02 | fix typo on Table 1-7,it is LQFP112 and LQFP100 | | May,13,2011 | 1.03 | fix typo on Section 1.7.3.42, "PU[4] / IOC0_2 / M1C0M / M1COSM— Port U I/O Pin [4], it is M1COSM fix on Section Table A-12., "ATD Operating Characteristics, $\Delta_{VDDX}$ =-0.1v | | Jun,27,2013 | 1.04 | update block version ADC1.06, MSCAN3.13, PWM1.1, BDM2.02, DBG3.26, CRG2.01, INT2.07,FTMR256,FTMR128 add STOP/WAIT feature for Section Table 1-11., "Interrupt Vector Locations; update FSL link; fix typo of unit at Table A-7, Table A-8, Table A-21, A.1.10.1, A.1.10.2, A.1.10.3, Table A-10, Table A-14, Table A-15, A.3.1.15,Table A-16, Table A-22, Table A-26, Table 1-1; updateInstantaneous maximum current at Table A-1 fix reference link at 1.9 Modes of Operation and 1.10 Security update Table A-6./A-725, leackage current | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. © 2011, 2013 Freescale Semiconductor, Inc. Document Number: MC9S12XHY256RMV1 06/2013 | Device Overview MC9S12XHY-Family13 | |----------------------------------------------------------------------| | Chapter 2 Port Integration Module (S12XHYPIMV1)65 | | Chapter 3 Memory Mapping Control (S12XMMCV4)157 | | Chapter 4 Interrupt (S12XINTV2)181 | | Chapter 5 Background Debug Module (S12XBDMV2)199 | | Chapter 6 S12X Debug (S12XDBGV3) Module | | Chapter 7 S12XE Clocks and Reset Generator (S12XECRGV2)261 | | Chapter 8 Pierce Oscillator (S12XOSCLCPV2)291 | | Chapter 9 Voltage Regulator (S12VREGL3V3V1)295 | | Chapter 10 Analog-to-Digital Converter (ADC12B12CV1)313 | | Chapter 11 Freescale's Scalable Controller Area Network (S12MSCANV3) | | Chapter 12 Inter-Integrated Circuit (IICV3)393 | | Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) | | Chapter 14 Serial Communication Interface (S12SCIV5)453 | | Chapter 15 Serial Peripheral Interface (S12SPIV5)491 | | Chapter 16 Timer Module (TIM16B8CV2) | | | | Chapter 17 Liquid Crystal Display (LCD40F4BV2)54 | 5 | |--------------------------------------------------------|---| | Chapter 18<br>256 KByte Flash Module (S12XFTMR256K1V1) | 7 | | Chapter 19<br>128 KByte Flash Module (S12XFTMR128K1V1) | 7 | | Chapter 20 Motor Controller (MC10B8CV1) | 7 | | Chapter 21 Stepper Stall Detector (SSDV1)69 | 9 | | Appendix A Electrical Characteristics | 7 | | Appendix B Package and Die Information | 8 | | Appendix C PCB Layout Guidelines76 | 5 | | Appendix D Derivative Differences76 | 8 | | Appendix E Detailed Register Address Map76 | 8 | | Appendix F Ordering Information79 | 9 | # Chapter 1 Device Overview MC9S12XHY-Family | 1.1 | Introduction | |------|----------------------------------------| | 1.2 | Features | | 1.3 | Module Features | | 1.4 | Block Diagram | | 1.5 | Device Memory Map | | 1.6 | Part ID Assignments | | 1.7 | Signal Description | | 1.8 | System Clock Description | | 1.9 | Modes of Operation | | 1.10 | Security | | | Resets and Interrupts | | | COP Configuration | | 1.13 | ATD External Trigger Input Connection | | 1.14 | ATD Channel[17] Connection | | | VREG Configuration | | | Oscillator Configuration | | 1.17 | Documentation Note | | | Chapter 2 | | | Chapter 2 | | | Port Integration Module (S12XHYPIMV1) | | 2.1 | Introduction | | 2.2 | External Signal Description | | 2.3 | Memory Map and Register Definition | | 2.4 | Functional Description | | 2.5 | Initialization Information | | | Chapter 2 | | | Chapter 3 | | | Memory Mapping Control (S12XMMCV4) | | 3.1 | Introduction | | 3.2 | External Signal Description | | 3.3 | Memory Map and Registers | | 3.4 | Functional Description | | 3.5 | Initialization/Application Information | | | Chapter 4 | | | • | | | Interrupt (S12XINTV2) | | 4.1 | Introduction | | 4.2 | External Signal Description | | 4.3 | Memory Map and Register Definition | | 4.4 | Functional Description | | 4.5 | Initialization/Application Information | # Chapter 5 Background Debug Module (S12XBDMV2) | 5.1 | Introduction | 199 | |------|-----------------------------------------------|-----| | 5.2 | External Signal Description | 201 | | 5.3 | Memory Map and Register Definition | | | 5.4 | Functional Description | | | | | | | | Chapter 6 | | | | S12X Debug (S12XDBGV3) Module | | | 6.1 | | 225 | | 6.2 | Introduction | | | 6.3 | Memory Map and Registers | | | 6.4 | • 1 | | | 0.4 | Functional Description | 243 | | | Chapter 7 | | | | • | | | | S12XE Clocks and Reset Generator (S12XECRGV2) | | | 7.1 | Introduction | | | 7.2 | Signal Description | | | 7.3 | Memory Map and Registers | | | 7.4 | Functional Description | | | 7.5 | Resets | | | 7.6 | Interrupts | 289 | | | Chapter 9 | | | | Chapter 8 | | | | Pierce Oscillator (S12XOSCLCPV2) | | | 8.1 | Introduction | 291 | | 8.2 | External Signal Description | | | 8.3 | Memory Map and Register Definition | 294 | | 8.4 | Functional Description | 294 | | | | | | | Chapter 9 | | | | Voltage Regulator (S12VREGL3V3V1) | | | 9.1 | Introduction | 295 | | 9.2 | External Signal Description | 298 | | 9.3 | Memory Map and Register Definition | 299 | | 9.4 | Functional Description | | | | | | | | Chapter 10 | | | | Analog-to-Digital Converter (ADC12B12CV1) | | | | Block Description | | | 10.1 | • | 212 | | | Introduction | | | | Signal Description | | | 10.3 | Memory Map and Register Definition | 31/ | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 8 Freescale Semiconductor | 10.4 | Functional Description | . 335 | |----------|-----------------------------------------------------------|-------| | | Resets | | | 10.6 | Interrupts | . 337 | | | Objection 44 | | | | Chapter 11 | | | | Freescale's Scalable Controller Area Network (S12MSCANV3) | | | 11.1 | Introduction | . 339 | | 11.2 | External Signal Description | . 342 | | 11.3 | Memory Map and Register Definition | . 343 | | | Functional Description | | | 11.5 | Initialization/Application Information | . 392 | | | Chantar 40 | | | | Chapter 12 | | | | Inter-Integrated Circuit (IICV3) Block Description | | | | Introduction | | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | Resets | | | | Interrupts | | | 12.7 | Application Information | . 414 | | | Chapter 13 | | | | Pulse-Width Modulator (S12PWM8B8CV1) | | | 12 1 | Introduction | 421 | | | | | | | External Signal Description | | | | Memory Map and Register Definition | | | | Resets | | | | Interrupts | | | 13.0 | interrupts | . 431 | | | Chapter 14 | | | | Serial Communication Interface (S12SCIV5) | | | 14.1 | Introduction | . 453 | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | Initialization/Application Information | | | | OL - 11 - 15 | | | | Chapter 15 | | | <u> </u> | Serial Peripheral Interface (S12SPIV5) | | | | Introduction | | | | External Signal Description | | | 15.3 | Memory Map and Register Definition | . 494 | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | | | 15.4 | Functional Description | 503 | |------|-------------------------------------------------------|-----| | | Chapter 16 | | | | Timer Module (TIM16B8CV2) Block Description | | | 16.1 | Introduction | 517 | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | Resets | | | 16.6 | Interrupts | 543 | | | Chapter 17 | | | | Liquid Crystal Display (LCD40F4BV2) Block Description | | | 17.1 | Introduction | 545 | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | Resets | | | 17.6 | Interrupts | 565 | | | Chapter 18 | | | | 256 KByte Flash Module (S12XFTMR256K1V1) | | | 18.1 | Introduction | 567 | | 18.2 | External Signal Description | 570 | | 18.3 | Memory Map and Registers | 570 | | 18.4 | Functional Description | 595 | | | Security | | | 18.6 | Initialization | 616 | | | Chapter 19 | | | | 128 KByte Flash Module (S12XFTMR128K1V1) | | | | Introduction | | | | External Signal Description | | | | Memory Map and Registers | | | | Functional Description | | | | Security | | | 19.0 | Initialization | 000 | | | Chapter 20 | | | | Motor Controller (MC10B8CV1) | | | | Introduction | | | | External Signal Description | | | | Memory Map and Register Definition | | | 20.4 | Functional Description | 679 | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | | | 20.5 | Reset | 693 | |-------------|-----------------------------------------------------|-----| | 20.6 | Interrupts | 693 | | 20.7 | Initialization/Application Information | 694 | | | | | | | Chapter 21 | | | | Stepper Stall Detector (SSDV1) Block Description | | | 21.1 | Introduction | 699 | | | External Signal Description | | | | Memory Map and Register Definition | | | | Functional Description | | | | r. | | | | Appendix A | | | | Electrical Characteristics | | | <b>A</b> .1 | General | 717 | | | A.1.1 Parameter Classification | 717 | | | A.1.2 Power Supply | 717 | | | A.1.3 Pins | 718 | | | A.1.4 Current Injection | 719 | | | A.1.5 Absolute Maximum Ratings | 719 | | | A.1.6 ESD Protection and Latch-up Immunity | 720 | | | A.1.7 Operating Conditions | 721 | | | A.1.8 Power Dissipation and Thermal Characteristics | 722 | | | A.1.9 I/O Characteristics | 724 | | | A.1.10 Supply Currents | 726 | | A.2 | ATD Characteristics | 731 | | | A.2.1 ATD Operating Characteristics | 731 | | | A.2.2 Factors Influencing Accuracy | 731 | | | A.2.3 ATD Accuracy | 733 | | A.3 | NVM, Flash | 736 | | | A.3.1 Timing Parameters | | | | A.3.2 NVM Reliability Parameters | 741 | | A.4 | Voltage Regulator | 743 | | A.5 | Output Loads | | | | A.5.1 Resistive Loads | 744 | | | A.5.2 Capacitive Loads. | | | | A.5.3 Chip Power-up and Voltage Drops | | | A.6 | Reset, Oscillator and PLL | | | | A.6.1 Startup | | | | A.6.2 Oscillator. | | | | A.6.3 Phase Locked Loop | | | A.7 | LCD Driver | | | A.8 | MSCAN. | | | A.9 | SPI Timing | | | | A.9.1 Master Mode | 754 | | | A.9.2 Slave Mode | 756 | |-------------|-------------------------------------------------|-----| | | Appendix B | | | | Package and Die Information | | | | | | | B.2 | 100-Pin LQFP Mechanical Dimensions | 762 | | | Appendix C | | | | PCB Layout Guidelines | | | <b>C</b> .1 | General | 765 | | | C.1.1 112-Pin LQFP Recommended PCB Layout | | | | C.1.2 100-Pin QFP Recommended PCB Layout | 767 | | | Appendix D | | | | Derivative Differences | | | D.1 | Memory Sizes and Package Options 9S12XHY family | 768 | | | Appendix E | | | | Detailed Register Address Map | | | E.1 | Detailed Register Map | 768 | | | Appendix F | | | | Ordering Information | | | F.1 | Ordering Information | 799 | # **Chapter 1 Device Overview MC9S12XHY-Family** #### 1.1 Introduction The MC9S12XHY family is an optimized, automotive, 16-bit microcontroller product line that is specifically designed for entry level instrument clusters. This family also services generic automotive applications requiring CAN, LCD, Motor driver control or LIN/SAE J2602. Typical examples of these applications include instrument clusters for automobiles and 2 or 3 wheelers, HVAC displays, general purpose motor control and body controllers. The MC9S12XHY family uses many of the same features found on the MC9S12XS family and MC9S12HY/HA family, including error correction code (ECC) on flash memory, a separate data-flash module for diagnostic or data storage, a fast analog-to-digital converter (ATD) and a frequency modulated phase locked loop (IPLL) that improves the EMC performance. The MC9S12XHY family features a 40x4 liquid crystal display (LCD) controller/driver and a motor pulse width modulator (MC) consisting of up to 16 high current outputs. The device is capable of stepper motor stall detection (SSD) via hardware or software, please contact Freescale sales office for detailed information on software SSD. The MC9S12XHY family deliver all the advantages and efficiencies of a 16-bit MCU while retaining the low cost, power consumption, EMC, and code-size efficiency advantages currently enjoyed by users of Freescale's existing 8-bit and 16-bit MCU families. Like the MC9S12HY/HA family, the MC9S12XHY family run 16-bit wide accesses without wait states for all peripherals and memories. The MC9S12XHY family is available in 112-pin LQFP and 100-pin LQFP package options. In addition to the I/O ports available in each module, further I/O ports are available with interrupt capability allowing wake-up from stop or wait modes. #### 1.2 Features This section describes the key features of the MC9S12XHY family. 13 ## 1.2.1 MC9S12XHY Family Comparison Table 1-1 provides a summary of different members of the MC9S12XHY family and their proposed features. This information is intended to provide an understanding of the range of functionality offered by this microcontroller family. Table 1-1. MC9S12XHY Family | Feature | MC9S12 | XHY128 | MC9S12 | 2XHY256 | |--------------------------------------------------------|-----------------------------|--------|--------|---------| | CPU | HCS12X V1 | | | | | Flash memory (ECC) | 128Kbytes 256 Kbytes | | Cbytes | | | Data flash (ECC) | | 8 Kt | oytes | | | RAM | 8 Kb | ytes | 12k | byte | | Pin Quantity | 100 | 112 | 100 | 112 | | CAN | | : | 2 | | | SCI | | : | 2 | | | SPI | | | 1 | | | IIC | 1 | | | | | Timer 0 | 8 ch x 16-bit | | | | | Timer 1 | 8 ch x 16-bit | | | | | PWM | 8 ch x 8-bit or 4ch x16-bit | | | | | ADC (10-bit) | 8 ch | 12ch | 8ch | 12 ch | | Stepper Motor<br>Controller | 4 | | | | | Stepper Stall<br>Detecter | 4 | | | | | LCD Driver<br>(FPxBP) | 38x4 | 40x4 | 38x4 | 40x4 | | Key Wakeup Pins | 23 | 25 | 23 | 25 | | Frequency Modu-<br>lated PLL | Yes | | | | | External osc<br>(4–16 MHz Pierce<br>with loop control) | Yes | | | | | <b>Table 1-1.</b> | MC9S12XHY | <b>Family</b> | |-------------------|-----------|---------------| |-------------------|-----------|---------------| | Feature | MC9S12XHY128 | MC9S12XHY256 | | |----------------------------------------------|---------------|--------------|--| | Internal 1 MHz RC osc | No | | | | Supply voltage | 4.5 V – 5.5 V | | | | RTI, LVI, CRG,<br>RST, COP, DBG,<br>POR, API | Yes | | | | Execution speed | Static-40 MHz | | | #### 1.2.2 Chip-Level Features On-chip modules available within the family include the following features: - CPU12XV1 CPU core - Up to 256 Kbyte on-chip flash with ECC - 8Kbyte data flash with ECC - Up to 12Kbyte on-chip SRAM - Phase locked loop (IPLL) frequency multiplier with internal filter - 4–16 MHz amplitude controlled Pierce oscillator - Two timer modules (TIM0 and TIM1) supporting input/output channels that provide a range of 16-bit input capture, output compare, counter and pulse accumulator functions - Pulse width modulation (PWM) module with up to 8 x 8-bit channels - Up to 12-channel, 10-bit resolution successive approximation analog-to-digital converter (ATD) - Up to 40x4 LCD driver - PWM motor controller (MC) with up to 16 high current drivers - Output slew rate control on Motor driver pad - One serial peripheral interface (SPI) module - One Inter-IC bus interface (IIC) module - Two serial communication interface (SCI) module supporting LIN communications - Two multi-scalable controller area network (MSCAN) module (supporting CAN protocol 2.0A/B) - On-chip voltage regulator (VREG) for regulation of input supply and all internal voltages - Autonomous periodic interrupt (API) - Stepper Motor Controller with up to drivers for up to 4 motors - Four Stepper Stall Detector modules (one for each motor) - Up to 25 key wakup inputs #### 1.3 Module Features The following sections provide more details of the modules implemented on the MC9S12XHY family. #### 1.3.1 S12 16-Bit Central Processor Unit (CPU) The CPU12X is a high-speed, 16-bit processing unit that has a programming model identical to that of the industry standard M68HC11 central processor unit (CPU). - Upward compatible with S12 instruction set, with the exception of five Fuzzy instructions (MEM, WAV, WAVR, REV, REVW) which have been removed - Enhanced indexed addressing - Access to large data segments independent of PPAGE #### 1.3.2 On-Chip Flash with ECC On-chip flash memory on the MC9S12XHY features the following: - Up to 256Kbyte of program flash memory - 64data bits plus 8 syndrome ECC (error correction code) bits allow single bit error correction and double fault bit detection - Erase sector size 1024bytes - Automated program and erase algorithm - Protection scheme to prevent accidental program or erase - Security option to prevent unauthorized access - Sense-amp margin level setting for reads - 8Kbyte data flash space - 16 data bits plus 6 syndrome ECC (error correction code) bits allow single bit error correction and double fault detection - Erase sector size 256 bytes - Automated program and erase algorithm ### 1.3.3 On-Chip SRAM • Up to 12Kbytes of general-purpose RAM #### 1.3.4 Main External Oscillator (XOSC) - Loop control Pierce oscillator using a 4 MHz to 16 MHz crystal - Current gain control on amplitude output - Signal with low harmonic distortion - Low power - Good noise immunity - Eliminates need for external current limiting resistor - Transconductance sized for optimum start-up margin for typical crystals MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 1.3.5 Internal Phase-Locked Loop (IPLL) - Phase-locked-loop clock frequency multiplier - No external components required - Reference divider and multiplier allow large variety of clock rates - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - Configurable option to spread spectrum for reduced EMC radiation (frequency modulation) \_ - #### 1.3.6 Clocks and reset generation(CRG) - COP watchdog - Real time interrupt - Clock monitor - Fast wake up from STOP in self clock mode #### 1.3.7 System Integrity Support - Power-on reset (POR) - System reset generation - Illegal address detection with reset - Low-voltage detection with interrupt or reset - Real time interrupt (RTI) - Computer operating properly (COP) watchdog - Configurable as window COP for enhanced failure detection - Initialized out of reset using option bits located in flash memory - Clock monitor supervising the correct function of the oscillator - Temperature sensor #### 1.3.8 Timer (TIM0) - 8x 16-bit channels for input capture - 8x 16-bit channels for output compare - 16-bit free-running counter with 8-bit precision prescaler - 1 x 16-bit pulse accumulator ### 1.3.9 Timer (TIM1) - 8x 16-bit channels for input capture - 8x 16-bit channels for output compare MC9S12XHY-Family Reference Manual, Rev. 1.04 - 16-bit free-running counter with 8-bit precision prescaler - 1 x 16-bit pulse accumulator #### 1.3.10 Liquid crystal display driver (LCD) - Configurable for up to 40 frontplanes and 4 backplanes or general-purpose input or output - 5 modes of operation allow for different display sizes to meet application requirements - Unused frontplane and backplane pins can be used as general-purpose I/O #### 1.3.11 Motor Controller (MC) - PWM motor controller (MC) with up to 16 high current drivers - Each PWM channel switchable between two drivers in an H-bridge configuration - Left, right and center aligned outputs - Support for sine and cosine drive - Dithering - Output slew rate control #### 1.3.12 Pulse Width Modulation Module (PWM) - 8channel x 8-bit or 4channel x 16-bit pulse width modulator - Programmable period and duty cycle per channel - Center-aligned or left-aligned outputs - Programmable clock select logic with a wide range of frequencies ### 1.3.13 Inter-IC bus Module (IIC) - 1 Inter-IC (IIC) bus module which has following feature - Multi-master operation - Soft programming for one of 256 different serial clock frequencies - General Call(Broadcast) mode support - 10-bit address support ## 1.3.14 Controller Area Network Module (MSCAN) - 1 Mbit per second, CAN 2.0 A, B software compatible - Standard and extended data frames - 0–8 bytes data length - Programmable bit rate up to 1 Mbps - Five receive buffers with FIFO storage scheme - Three transmit buffers with internal prioritization - Flexible identifier acceptance filter programmable as: MC9S12XHY-Family Reference Manual, Rev. 1.04 - 2 x 32-bit - 4 x 16-bit - 8 x 8-bit - Wakeup with integrated low pass filter option - Loop back for self test - Listen-only mode to monitor CAN bus - Bus-off recovery by software intervention or automatically - 16-bit time stamp of transmitted/received messages #### 1.3.15 Serial Communication Interface Module (SCI) - Full-duplex or single-wire operation - Standard mark/space non-return-to-zero (NRZ) format - Selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse widths - 13-bit baud rate selection - Programmable character length - Programmable polarity for transmitter and receiver - Active edge receive wakeup - Break detect and transmit collision detect supporting LIN #### 1.3.16 Serial Peripheral Interface Module (SPI) - Configurable 8- or 16-bit data size - Full-duplex or single-wire bidirectional - Double-buffered transmit and receive - Master or slave mode - MSB-first or LSB-first shifting - Serial clock phase and polarity options ## 1.3.17 Analog-to-Digital Converter Module (ATD) - Up to 12-channel, 10-bit analog-to-digital converter - 3 us single conversion time - 8-/10 bit resolution - Left or right justified result data - Internal oscillator for conversion in stop modes - Wakeup from low power modes on analog comparison > or <= match - Continuous conversion mode - Multiple channel scans - Pins can also be used as digital I/O MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 1.3.18 On-Chip Voltage Regulator (VREG) - Linear voltage regulator with bandgap reference - Low-voltage detect (LVD) with low-voltage interrupt (LVI) - Power-on reset (POR) circuit - Low-voltage reset (LVR) #### 1.3.19 Background Debug (BDM) - Background debug module (BDM) with single-wire interface - Non-intrusive memory access commands - Supports in-circuit programming of on-chip nonvolatile memory #### 1.3.20 Debugger (DBG) - Three comparators A, B, C, and D to monitor CPU buses - Trace buffer with depth of 64 entries - Comparator A and C compares full address bus and 16-bit data bus with mask register - Three modes: simple address/data match, inside address range, or outside address range #### 1.3.21 SSD - Programmable Full Step State - Programmable Integration polarity - Blanking (recirculation) state - 16-bit Integration Accumulator register - 16-Bit Modulus Down Counter with interrupt - Multiplex two stepper motors #### 1.3.22 INT (interrupt module) - Seven levels of nested interrupts - Flexible assignment of interrupt sources to each interrupt level. - External non-maskable high priority interrupt (XIRQ) - The following inputs can act as Wake-up Interrupts - IRQ and non-maskable XIRQ - CAN receive pins - SCI receive pins - Depending on the package option up to 25 pins on ports R, S, T and AD, configurable as rising or falling edge sensitive MC9S12XHY-Family Reference Manual, Rev. 1.04 20 Freescale Semiconductor #### 1.4 Block Diagram Figure 1-1 shows a block diagram of the MC9S12XHY-Family devices Figure 1-1. MC9S12XHY-Family 112 LQFP Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 # 1.5 Device Memory Map Table 1-2 shows the device register memory map. Table 1-2. Device Register Memory Map | Address | Module | Size<br>(Bytes) | reference<br>pages | |---------------|----------------------------------------------------|-----------------|--------------------| | 0x0000-0x0009 | PIM (port integration module) | 10 | 768 | | 0x000A-0x000B | MMC (memory map control) | 2 | 769 | | 0x000C-0x000D | PIM (port integration module) | 2 | 769 | | 0x000E-0x000F | Reserved | 2 | | | 0x0010-0x0017 | MMC (memory map control) | 8 | 769 | | 0x0018-0x0019 | Reserved | 2 | | | 0x001A-0x001B | Device ID register | 2 | 770 | | 0x001C-0x001F | PIM (port integration module) | 4 | 770 | | 0x0020-0x002F | DBG (debug module) | 16 | 771 | | 0x0030-0x0033 | Reserved | 4 | | | 0x0034-0x003F | ECRG (clock and reset generator) | 12 | 772 | | 0x0040-0x006F | TIM0 (timer module) | 48 | 773 | | 0x0070-0x009F | ATD (analog-to-digital converter 10 bit 8-channel) | 48 | 775 | | 0x00A0-0x00C7 | PWM (pulse-width modulator 8 channels) | 40 | 776 | | 0x00C8-0x00CF | SCI0 (serial communications interface) | 8 | 778 | | 0x00D0-0x00D7 | SCI1 (serial communications interface) | 8 | 779 | | 0x00D8-0x00DF | SPI (serial peripheral interface) | 8 | 779 | | 0x00E0-0x00E7 | IIC (Inter IC bus) | 8 | 780 | | 0x00E8-0x00FF | Reserved | 24 | | | 0x0100-0x0113 | FTMR control registers | 20 | 781 | | 0x0114-0x011F | Reserved | 12 | | | 0x0120-0x012F | INT (interrupt module) | 16 | 782 | | 0x0130-0x013F | Reserved | 16 | | | 0x0140-0x017F | CAN0 | 64 | 783 | | 0x0180-0x01BF | CAN1 | 64 | 785 | | 0x1C0-0x1FF | MC(motor controller) | 64 | 786 | | 0x0200-0x021F | LCD | 32 | 788 | | 0x0220-0x0227 | Stepper Stall Detector 0 (SSD0) | 8 | 789 | | 0x0228-0x022F | Stepper Stall Detector 1 (SSD1) | 8 | 790 | | 0x0230-0x0237 | Stepper Stall Detector 2 (SSD2) | 8 | 790 | | 0x0238-0x023F | Stepper Stall Detector 3 (SSD3) | 8 | 791 | | Address | Module | Size<br>(Bytes) | reference<br>pages | |---------------|-------------------------------|-----------------|--------------------| | 0x0240-0x029F | PIM (port integration module) | 96 | 791 | | 0x02A0-0x02CF | TIM1(timer module) | 48 | 795 | | 0x02D0-0x02EF | Reserved | 32 | | | 0x02F0-0x02F7 | Voltage regulator | 8 | 797 | | 0x02F8-0x02FF | Reserved | 8 | | | 0x0300-0x03FF | Reserved | 256 | | | 0x0400-0x07FF | Reserved | 1024 | | #### NOTE Reserved register space shown in Table 1-2 is not allocated to any module. This register space is reserved for future use. Writing to these locations have no effect. Read access to these locations returns zero. Figure 1-2 shows MC9S12XHY family CPU and BDM local address translation to the global memory map. It indicates also the location of the internal resources in the memory map. Accessing the reserved area in the range of 0x0C00 to 0x0FFF will return undefined data values. A CPU access to any unimplemented space causes an illegal address reset. The range between 0x10\_0000 and 0x13\_FFFF is mapped to DFLASH (Data Flash). The DFLASH block sizes are listed in Table 1-3. #### **Table 1-3. Derivative Dependent Memory Parameters of Device Internal Resources** | Device | FLASH_LOW | SIZE/<br>PPAGE <sup>(1)</sup> | RAM_LOW | SIZE/<br>RPAGE <sup>(2)</sup> | DF_HIGH | SIZE/<br>EPAGE <sup>(3)</sup> | |-----------|-----------|-------------------------------|-----------|-------------------------------|-----------|-------------------------------| | S12XHY256 | 0x7C_0000 | 256K / 16 | 0x0F_D000 | 12K / 3 | 0x10_1FFF | 8K / 8 | | S12XHY128 | 0x7E_0000 | 128K / 8 | 0x0F_E000 | 8K / 2 | 0x10_1FFF | 8K / 8 | <sup>1.</sup> Number of 16K pages addressable via PPAGE register <sup>2.</sup> Number of 4K pages addressing the RAM. <sup>3.</sup> Number of 1K pages addressing the DFLASH 0x00\_0000 2K REGISTERS 0x00\_07FF **CPU and BDM** Unimplemented **Local Memory Map** RAM\_LOW RAM 0x0000 **2K REGISTERS** 0x0800 1K DFLASH window 0x0F\_FFFF **EPAGE** 0x0C00 Reserved **DFLASH** 0x1000 RPAGE 4K RAM window DF\_HIGH 0x2000 **DFLASH** 8K RAM Resources 0x4000 0x13\_FFFF Unpaged 16K FLASH Unimplemented Space 0x8000 16K FLASH window **PPAGE** 0x3F\_FFFF Unimplemented 0xC000 **FLASH** Unpaged 16K FLASH FLASH\_LOW Vectors 0xFFFF FLASHSIZE **FLASH** 0x7F\_FFFF Figure 1-2. MC9S12XHY-Family Global Memory Map #### **NOTE** MC9S12XHY-Family memory map is difference with MCU9S12HY64 Family device ## 1.6 Part ID Assignments The part ID is located in two 8-bit registers PARTIDH and PARTIDL (addresses 0x001A and 0x001B). The read-only value is a unique part ID for each revision of the chip. Table 1-4 shows the assigned part ID number and Mask Set number. The Version ID in Table 1-4. is a word located in a flash information row at address 0x40\_00E8. The version ID number indicates a specific version of internal NVM controller. **Table 1-4. Assigned Part ID Numbers** | Device | Mask Set Number | Part ID <sup>(1)</sup> | Version ID | |--------------|-----------------|------------------------|------------| | MC9S12XHY256 | 0M23Y | \$E010 | \$FFFF | | MC9S12XHY128 | 0M23Y | \$E010 | \$FFFF | 1. The coding is as follows: Bit 15-12: Major family identifier Bit 11-6: Minor family identifier Bit 5-4: Major mask set revision number including FAB transfers Bit 3-0: Minor — non full — mask set revision #### 1.7 Signal Description This section describes signals that connect off-chip. It includes a pinout diagram, a table of signal properties, and detailed discussion of signals. It is built from the signal description sections of the individual IP blocks on the device. #### 1.7.1 Device Pinout Figure 1-3. MC9S12XHY-Family 112 LQFP pinout Figure 1-4. MC9S12XHY-Family 100LQFP pinout # 1.7.2 Pin Assignment Overview Table 1-5 provides a summary of which Ports are available for each package option. Routing of pin functions is summarized in Table 1-6. Table 1-5. Port Availability by Package Option | Port | 112 LQFP | 100 LQFP | |------------------------------------------|----------|----------| | Port AD/ADC Channels | 12/12 | 8/8 | | Port A | 8 | 8 | | Port B | 8 | 6 | | Port H | 8 | 8 | | Port P | 8 | 8 | | Port R | 8 | 6 | | Port S | 8 | 8 | | Port T | 8 | 8 | | Port U | 8 | 8 | | Port V | 8 | 8 | | Port M | 4 | 0 | | Sum of Ports | 88 | 76 | | I/O Power Pairs VDDM/VSSM | 2/2 | 2/2 | | I/O Power Pairs VDDX/VSSX | 2/2 | 2/2 | | I/O Power Pairs VDDA/VSSA <sup>(1)</sup> | 1/1 | 1/1 | | VREG Power Pairs VDDR/VSS3 | 1/1 | 1/1 | | VDD/VSS2 | 1/1 | 1/1 | | VDDF/VSSF | 1/1 | 1/1 | | I/O Power Pair VDDPLL/VSSPLL | 1/1 | 1/1 | | VLCD power | 1 | 1 | | Sum of power pins | 19 | 19 | | OSC pairs XTAL/EXTAL | 1/1 | 1/1 | | other pins RESET/TEST/BKGD | 1/1/1 | 1/1/1 | <sup>1.</sup> VRH/VRL are sharing with VDDA/VSSA pins Table 1-6. Peripheral - Port Routing Options<sup>(1)</sup> | | IIC | TIM0<br>[7:6] | TIM0<br>[5:4] | TIM0<br>[3:2] | TIM1<br>[7:6] | TIM1<br>[3:2] | SPI | PWM<br>[7:4] | PWM<br>[3:0] | SCI1 | | |-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--| | PR[6:5] | 0 | | | | | | | | | | | | PV[3,0] | 0 | | | | | | | | | | | | PS[7,4] | X <sup>2-23</sup> | | | | | | | | | | | | PT[7:6] | | X <sup>2-16</sup> | | | | | | | | | | | PR[1:0] | | 0 | | | | | | | | | | | PV6,PV4 | | 0 | | | | | | | | | | | PT[5:4] | | | X <sup>2-16</sup> | | | | | | | | | | PV2,PV0 | | | 0 | | | | | | | | | | PU6,PU4 | | | | X <sup>2-72</sup> | | | | | | | | | PM[1:0] | | | | 0 | | | | | | | | | PT[3:2] | | | | | X <sup>2-16</sup> | | | | | | | | PR[3:2] | | | | | 0 | | | | | | | | PV6,PV4 | | | | | | X <sup>2-79</sup> | | | | | | | PM[3:2] | | | | | | 0 | | | | | | | PS[7:4] | | | | | | | X <sup>2-23</sup> | | | | | | PV[3:0] | | | | | | | 0 | | | | | | PH[3:0] | | | | | | | 0 | | | | | | PP[7:4] | | | | | | | | X <sup>2-36</sup> | | | | | PS[1:0,3:2] | | | | | | | | 0 | | | | | PV[3:0] | | | | | | | | 0 | | | | | PM[3:0] | | | | | | | | 0 | | | | | PP[3:0] | | | | | | | | | X <sup>2-37</sup> | | | | PS[7:4] | | | | | | | | | 0 | | | | PH[1:0] | | | | | | | | | | X <sup>2-45</sup> | | | PM[1:0] | | | | | | | | | | 0 | | <sup>1. &</sup>quot;O" denotes a possible rerouting under software control, "X" denotes as default routing option Table 1-7 provides a pin out summary listing the availability and functionality of individual pins for each package option. | | kage<br>in | | | | Functi | on | | | | | Interna<br>Resi | | | |-----------------|-----------------|-------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|-----------------|----------------|--------------------------------------------------| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | 1 | 1 | PAD05 | AN05 | KWA<br>D5 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | 2 | 2 | PAD06 | AN06 | KWA<br>D6 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | 3 | 3 | PAD07 | AN07 | KWA<br>D7 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | 4 | - | PAD08 | AN08 | | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD | | 5 | - | PAD09 | AN09 | | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD | | 6 | - | PAD10 | AN10 | | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD | | 7 | - | PAD11 | AN11 | | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD | | 8 | 4 | TEST | | | | | | | | VDDA | RESET pin | DOW<br>N | Test input | | 9 | 5 | PU0 | | | | IOC0<br>_0 | | M0C<br>0M | M0C<br>OSM | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor0 coil nodes of MC,TIM0 channel | | 10 | 6 | PU1 | | | | | | M0C<br>0P | M0C<br>OSP | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor0 coil nodes of MC | | 11 | 7 | PU2 | | | | IOC0<br>_1 | | M0C<br>1M | M0SI<br>NM | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor0 coil nodes of MC,TIM0 channel | | 12 | 8 | PU3 | | | | | | M0C<br>1P | M0SI<br>NP | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor0 coil nodes of MC | | | kage<br>in | | | | Functi | on | | | | | Interna<br>Resis | | | | |-----------------|-----------------|-------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | | 13 | 9 | VDDM1 | | | | | | | | | | | | | | 14 | 10 | VSSM1 | | | | | | | | | | | | | | 15 | 11 | PU4 | | | | IOC0<br>_2 | | M1C<br>0M | M1C<br>OSM | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor1 coil nodes of MC,TIM0 channel | | | 16 | 12 | PU5 | | | | | | M1C<br>0P | M1C<br>OSP | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor1 coil nodes of MC | | | 17 | 13 | PU6 | | | | IOC0 | | M1C<br>1M | M1SI<br>NM | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor1 coil nodes of MC,TIM0 channel | | | 18 | 14 | PU7 | | | | | | M1C<br>1P | M1SI<br>NP | VDDM | PERU/P<br>PSU | Dis-<br>abled | Port U I/O, Motor1 coil nodes of MC | | | 19 | 15 | PV0 | MISO | PW<br>M4 | SCL | IOC1<br>_0 | IOC0<br>_4 | M2C<br>0M | M2C<br>OSM | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor2 coil<br>nodes of MC, MISO of SPI,<br>SCL of IIC, PWM channel<br>4,TIM0/1 channel | | | 20 | 16 | PV1 | PWM5 | MOS<br>I | | | | M2C<br>0P | M2C<br>OSP | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor2 coil<br>nodes of MC, MOSI of SPI,<br>PWM channel 5 | | | 21 | 17 | PV2 | PWM6 | SCK | | IOC1 | IOC0<br>_5 | M2C<br>1M | M2SI<br>NM | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor2 coil<br>nodes of MC, SCK of SPI,<br>PWM channel 6,TIM0/1<br>channel | | | 22 | 18 | PV3 | SS | PW<br>M7 | SDA | | | M2C<br>1P | M2SI<br>NP | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor2 coil<br>nodes of MC, SS of SPI<br>SDA of IIC, PWM channel 7 | | | 23 | 19 | VDDM2 | | | | | | | | | | | | | | 24 | 20 | VSSM2 | | | | | | | | | | | | | | | kage<br>in | | | | Functi | on | | | | | Interna<br>Resi | | | | |-----------------|-----------------|-----|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-----------------|-----------------|----------------|------------------------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | Power<br>Supply | CTRL | Reset<br>State | Description | | | 25 | 21 | PV4 | | | | IOC1 | IOC0<br>_6 | M3C<br>0M | M3C<br>OSM | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor3 coil<br>nodes of MC,TIM0/1 chan-<br>nel | | | 26 | 22 | PV5 | | | | | | M3C<br>0P | M3C<br>OSP | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor3 coil nodes of MC | | | 27 | 23 | PV6 | | | | IOC1<br>_3 | IOC0<br>_7 | M3C<br>1M | M3SI<br>NM | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor3 coil nodes of MC,TIM0/1 channel | | | 28 | 24 | PV7 | | | | | | M3C<br>1P | M3SI<br>NP | VDDM | PERV/P<br>PSV | Dis-<br>abled | Port V I/O, Motor3 coil nodes of MC | | | 29 | 25 | PP0 | PWM0 | FP0 | | | | | | VDDX | PERP/P<br>PSP | Down | Port R I/O, timer1 Channel,<br>Key wakeup | | | 30 | 26 | PP1 | PWM1 | FP1 | | | | | | VDDX | PERP/P<br>PSP | Down | Port R I/O, timer1 Channel,<br>Key wakeup | | | 31 | 27 | PP2 | PWM2 | FP2 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | | 32 | 28 | PP3 | PWM3 | FP3 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | | 33 | 29 | PP4 | PWM4 | FP4 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | | 34 | 30 | PP5 | PWM5 | FP5 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | | 35 | 31 | PP6 | PWM6 | FP6 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | | 36 | 32 | PP7 | PWM7 | FP7 | | | | | | VDDX | PERP/P<br>PSP | Down | Port P I/O, LCD Frontplane driver, PWM channel | | **Package** Internal Pull **Function** Pin Resistor Power Description Supply LQ LQ 3rd 4th 5th 6th 7th 8th 2nd Reset FP FP Pin **CTRL** Func Func Func **Func Func** Func Func. State 112 100 Port R I/O, timer1 Channel, IOC1 **KWR** PERR/P PR2 VDDX 37 Down 2 **PSR** Key wakeup IOC1 **KWR** PERR/P Port R I/O, timer1 Channel, PR3 38 VDDX Down **PSR** 3 Key wakeup PERS/P Port S I/O, RXD of SCI0, **RXD** PS0 PWM6 **VDDX** Up 39 33 **PSS** 0 PWM channel6 TXD Port S I/O, TXD of SCI0, PERS/P PS1 PWM7 VDDX Up 40 34 0 **PSS** PWM channel 7 VSSX2 35 41 VDDX2 42 36 **RXC** Port S I/O, PWM channel **KWS** PERS/P PS2 PWM4 **VDDX** Up 43 37 AN0 2 **PSS** 4,RX of CAN0, Key wakeup TXC **KWS** PERS/P Port S I/O.PWM channel 5. PS<sub>3</sub> PWM5 **VDDX** Up 44 38 **PSS** TX of CAN0, Key wakeup AN0 3 Port R I/O, timer0 Chan-**RXC KWR** PERR/P IOC0 PR0 **VDDX** nel,RX of CAN1,Key 39 45 Down **PSR** 6 AN1 0 wakeup Port R I/O, timer0 Chan-IOC0\_ **TXC KWR** PERR/P 46 40 PR1 **VDDX** Down nel,TX of CAN1,Key **PSR** 7 AN1 1 wakeup MIS PERS/P Port S I/O, MISO of SPI, PWM0 SCL 47 41 PS4 VDDX Up **PSS** SCL of IIC, PWM channel 0 0 Port S I/O, MOSI of SPI, MOS **KWS** PERS/P PS5 PWM1 **VDDX** PWM channel 1, key 42 Up 48 **PSS** 5 wakeup | | kage<br>in | | | | Function | on | | | | D | Interna<br>Resi | | | |-----------------|-----------------|-------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|-----------------|----------------|---------------------------------------------------------------------| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | 49 | 43 | PS6 | PWM2 | SCK | KWS<br>6 | | | | | VDDX | PERS/P<br>PSS | Up | Port S I/O, SCK of SPI,<br>PWM channel2 , key<br>wakeup | | 50 | 44 | PS7 | PWM3 | SDA | SS | | | | | VDDX | PERS/P<br>PSS | Up | Port S I/O, SS of SPI, SDA of IIC, PWM channel 3 | | 51 | 45 | RESET | | | | | | | | VDDX | PULLUP | | External reset | | 52 | 46 | PT0 | IOC1_ | KWT<br>0 | FP8 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane driver, timer1 channel, key wakeup | | 53 | 47 | PT1 | IOC1_<br>5 | KWT<br>1 | FP9 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane<br>driver, timer1 channel, key<br>wakeup | | 54 | 48 | PT2 | IOC1_ | KWT<br>2 | FP10 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane driver, timer1 channel, key wakeup | | 55 | 49 | PT3 | IOC1_ | KWT<br>3 | FP11 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane driver, timer1 channel, key wakeup | | 56 | 50 | PR4 | KWR4 | FP12 | | | | | | VDDX | PERR/P<br>PSR | Down | Port R I/O, LCD Frontplane driver , Key wakeup | | 57 | 51 | PT4 | IOC0_ | KWT<br>4 | FP13 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane driver, timer0 channel, key wakeup | | 58 | 52 | PT5 | IOC0_<br>5 | KWT<br>5 | FP14 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane<br>driver, timer0 channel, key<br>wakeup | MC9S12XHY-Family Reference Manual, Rev. 1.04 | | kage<br>in | | | | Functi | on | | | | B | Interna<br>Resi | | | | |-----------------|-----------------|------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|-----------------|----------------|----------------------------------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | | 59 | 53 | PT6 | IOC0_ | KWT<br>6 | FP15 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane<br>driver, timer0 channel,key<br>wakeup | | | 60 | 54 | PT7 | IOC0_<br>7 | KWT<br>7 | FP16 | | | | | VDDX | PERT/P<br>PST | Down | Port T I/O, LCD Frontplane<br>driver, timer0 channel, key<br>wakeup | | | 61 | 55 | PR5 | SDA | FP17 | | | | | | VDDX | PERR/P<br>PSR | Down | Port R I/O, LCD Frontplane driver, SDA of IIC | | | 62 | 56 | PR6 | SCL | FP18 | | | | | | VDDX | PERR/P<br>PSR | Down | Port R I/O, LCD Frontplane driver, SCL of IIC | | | 63 | 57 | PH0 | MISO | | RXD<br>1 | FP19 | | | | VDDX | PERH/P<br>PSH | Down | Port H I/O, LCD Frontplane<br>driver, MISO of SPI, RXD of<br>SCI1 | | | 64 | 58 | PH1 | MOSI | | TXD<br>1 | FP20 | | | | VDDX | PERH/P<br>PSH | Down | Port HI/O, LCD Frontplane<br>driver, MOSI of SPI ,TXD of<br>SCI1 | | | 65 | 59 | PH2 | ECLK | SCK | | FP21 | | | | VDDX | PERH/P<br>PSH | Down | Port HI/O, LCD Frontplane<br>driver, SCK of SPI, Bus<br>clock output | | | 66 | 60 | PH3 | SS | | | FP22 | | | | VDDX | PERH/P<br>PSH | Down | Port H I/O, LCD Frontplane driver, SS of SPI | | | 67 | 61 | VDDF | | | | | | | | | | | 0 | | | 68 | 62 | VSS1 | | | | | | | | | | | 0 | | | 69 | - | PM0 | PWM4 | IOC0 | RXD<br>1 | | | | | VDDX | PERM/P<br>PSM | Up | Port M I/O, PWM channel4,<br>timer0 Channe 2, RXD of<br>SCI1 | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | | kage<br>in | | | | Function | on | | | | Power | Interna<br>Resis | | | | |-----------------|-----------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------------|----------------|--------------------------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | Supply | CTRL | Reset<br>State | Description | | | 70 | - | PM1 | PWM5 | IOC0 | TXD<br>1 | | | | | VDDX | PERM/P<br>PSM | Up | Port M I/O, PWM channel5,<br>timer0 Channe 3, TXD of<br>SCI1 | | | 71 | - | PM2 | PWM6 | IOC1 | | | | | | VDDX | PERM/P<br>PSM | Up | Port M I/O, PWM channel6, timer1 Channe 2 | | | 72 | - | РМ3 | PWM7 | IOC1 | | | | | | VDDX | PERM/P<br>PSM | Up | Port M I/O, PWM channel7, timer1 Channe 3 | | | 73 | 63 | VSSX1 | | | | | | | | | | | | | | 74 | 64 | VDDX1 | | | | | | | | | | | | | | 75 | 65 | PH4 | FP23 | | | | | | | VDDX | PERH/P<br>PSH | Down | Port HI/O, LCD Frontplane driver | | | 76 | 66 | PH5 | FP24 | | | | | | | VDDX | PERH/P<br>PSH | Down | Port H I/O, LCD Frontplane driver | | | 77 | 67 | VDDR | | | | | | | | | | | | | | 78 | 68 | VSS3 | | | | | | | | | | | | | | 79 | 69 | VSS-<br>PLL | | | | | | | | | | | | | | 80 | 70 | EXTAL | | | | | | | | VDDP<br>LL | | | OSCI0llator pin | | | 81 | 71 | XTAL | | | | | | | | VDDP<br>LL | | | OSCI0llator pin | | | 82 | 72 | VDDPL<br>L | | | | | | | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Internal Pull **Package Function** Pin Resistor Power Description LQ LQ Supply 3rd 7th 4th 5th 6th 8th 2nd Reset FP FP Pin **CTRL** Func Func Func **Func Func Func** Func. State 112 100 PERH/P Port H I/O, LCD Frontplane **VDDX** PH6 FP25 83 73 Down **PSH** driver PERH/P Port H I/O, LCD Frontplane PH7 **VDDX** 84 74 FP26 Down **PSH** driver PERR/P Port R I/O, LCD Frontplane PR7 FP27 **VDDX** 85 75 Down **PSR** driver Port B I/O, LCD Frontplane 76 PB0 FP28 **VDDX PUCR** 86 Down driver Port A I/O, LCD Frontplane PA0 **IRQ** FP29 **VDDX PUCR** 87 77 Down driver, API output Port A I/O, LCD Frontplane PA1 **XIRQ** FP30 **VDDX PUCR** 88 78 Down driver Port A I/O, LCD Frontplane **PUCR** 89 79 PA2 FP31 **VDDX** Down driver API\_E XCL Port A I/O, LCD Frontplane FP32 90 80 PA3 **XTCL VDDX PUCR** Down KS driver Κ Port A I/O, LCD Frontplane PA4 FP33 **VDDX PUCR** 91 81 Down driver Port A I/O, LCD Frontplane PA5 FP34 PUCR 92 82 **VDDX** Down driver Port A I/O, LCD Frontplane FP35 **VDDX PUCR** 93 83 PA6 Down driver Port A I/O, LCD Frontplane **PUCR** 94 84 PA7 FP36 **VDDX** Down driver | Pacl<br>P | kage<br>in | Function | | | | | _ | Interna<br>Resi | | Description. | | | | | |-----------------|-----------------|----------|--------------|-------------|-------------|-------------|-------------|-----------------|-------------|-------------------|--------------|----------------|----------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | | 95 | 85 | PB1 | FP37 | | | | | | | VDDX | PUCR | Down | Port BI/O, LCD Frontplane driver | | | 96 | - | PB2 | FP38 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Frontplane driver | | | 97 | - | PB3 | FP39 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Frontplane driver | | | 98 | 86 | VSS2 | | | | | | | | | | | | | | 99 | 87 | VDD | | | | | | | | | | | | | | 100 | 88 | PB4 | BP0 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Backplane driver | | | 101 | 89 | PB5 | BP1 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Backplane driver | | | 102 | 90 | PB6 | BP2 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Backplane driver | | | 103 | 91 | PB7 | BP3 | | | | | | | VDDX | PUCR | Down | Port B I/O, LCD Backplane driver | | | 104 | 92 | VLCD | | | | | | | | VDDX | | | Voltage reference pin for the LCD driver. | | | 105 | 93 | BKGD | MODC | | | | | | | VDDX | Always<br>on | Up | Background debug, Mode selection pin | | | 106 | 94 | VSSA | VRL | | | | | | | | | | | | | 107 | 95 | VDDA | VRH | | | | | | | | | | | | | 108 | 96 | PAD00 | AN00 | KWA<br>D0 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | # ¬ | Table 1-7. Pin-Out Summary<sup>(1)</sup> | Pack<br>Pi | _ | | | | Function | on | | | | Dower | Interna<br>Resi | | | | |-----------------|-----------------|-------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|-----------------|----------------|----------------------------------------------|--| | LQ<br>FP<br>112 | LQ<br>FP<br>100 | Pin | 2nd<br>Func. | 3rd<br>Func | 4th<br>Func | 5th<br>Func | 6th<br>Func | 7th<br>Func | 8th<br>Func | - Power<br>Supply | CTRL | Reset<br>State | Description | | | 109 | 97 | PAD01 | AN01 | KWA<br>D1 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | | 110 | 98 | PAD02 | AN02 | KWA<br>D2 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | | 111 | 99 | PAD03 | AN03 | KWA<br>D3 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | | 112 | 10<br>0 | PAD04 | AN04 | KWA<br>D4 | | | | | | VDDA | PERAD | Dis-<br>abled | Port AD I/O, analog input of ATD, key wakeup | | <sup>1.</sup> Table shows a superset of pin functions. Not all functions are available on all derivatives #### **NOTE** For devices assembled in 100-pin package all non-bonded out pins should be configured as outputs after reset in order to avoid current drawn from floating inputs. Refer to Table 1-7 for affected pins. <sup>2.</sup> When Routing the IIC to PR/PH port, in order to overwrite the internal pull-down during reset, the external IIC pull-up resistor should be < =4.7K <sup>3.</sup> When IRQ/XIRQ is enabled, the internal pulldown function will be disabled, the external pullup resistor is required # 1.7.3 Detailed Signal Descriptions #### 1.7.3.1 EXTAL, XTAL — Oscillator Pins EXTAL and XTAL are the crystal driver and external clock pins. On reset all the device clocks are derived from the internal reference clock. XTAL is the oscillator output. #### 1.7.3.2 RESET — External Reset Pin The RESET pin is an active low bidirectional control signal. It acts as an input to initialize the MCU to a known start-up state, and an output when an internal MCU function causes a reset. The RESET pin has an internal pull-up device. #### 1.7.3.3 TEST — Test Pin This input only pin is reserved for factory test. This pin has an internal pull-down device. #### NOTE The TEST pin must be tied to V<sub>SSA</sub> in all applications. #### 1.7.3.4 BKGD / MODC — Background Debug and Mode Pin The BKGD/MODC pin is used as a pseudo-open-drain pin for the background debug communication. It is used as a MCU operating mode select pin during reset. The state of this pin is latched to the MODC bit at the rising edge of RESET. The BKGD pin has an internal pull-up device. # 1.7.3.5 PAD[7:0] / AN[7:0] / KWAD[7:0]— Port AD Input Pins of ATD [7:0] PAD[7:0] are a general-purpose input or output pins and analog inputs AN[7:0] of the analog-to-digital converter ATD. They can be configured as keypad wakeup inputs. # 1.7.3.6 PA[7:4] / FP[36:33]— Port A I/O Pins [7:4] PA[7:4] are a general-purpose input or output pins. They can be configured as frontplane segment driver outputs FP[36:33]. # 1.7.3.7 PA[3:2] / API\_EXTCLK / XCLKS / FP[32:31]— Port A I/O Pins [3:2] PA[3:2] are a general-purpose input or output pins. They can be configured as frontplane segment driver outputs FP[32:31]. PA3 can also be configure as API\_EXTCLK. The XCLKS is an input signal which controls whether a crystal in combination with the internal loop controlled Pierce oscillator is used or whether full swing Pierce oscillator/external clock circuitry is used (refer to Section 1.16, "Oscillator Configuration). An internal pull-down is enabled during reset. ## 1.7.3.8 PA1 / XIRQ / FP[30]— Port A I/O Pin 1 PA1 is a general-purpose input or output pin. It can be configured as frontplane segment driver outputs FP[30]. It also provide the non-maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from stop or wait mode. The XIRQ interrupt is level sensitive and active low. As XIRQ is level sensitive, while this pin is low the MCU will not enter STOP mode. After Reset, the XIRQ default is not enabled. # 1.7.3.9 PA0 / IRQ / FP[29]— Port A I/O Pin 0 PA0 is a general-purpose input or output pin. It can be configured as frontplane segment driver outputs FP[29]. The maskable interrupt request input that provides a means of applying asynchronous interrupt requests. # 1.7.3.10 PB[7:4] / BP[3:0] — Port B I/O Pins [7:4] PB[7:4] are a general-purpose input or output pins. They can be configured as backplane segment driver output BP[3:0]. ## 1.7.3.11 PB[3:0] / FP[39:37,28] — Port B I/O Pins [3:0] PB[3:0] are a general-purpose input or output pins. They can be configured as frontplane segment driver output FP[39:37,28]. #### 1.7.3.12 PS7 / PWM3 / SDA / SS — Port S I/O Pin 7 PS7 is a general-purpose input or output pin. It can be configured as the slave selection pin $\overline{SS}$ for the serial peripheral interface (SPI). It can be configured as the serial data pin SDA as IIC module. It can be configured as PWM channel 3. #### 1.7.3.13 PS6 / PWM2 / SCK / KWS6 — Port S I/O Pin 6 PS6 is a general-purpose input or output pin. It can be configured as the serial clock SCK of the serial peripheral interface (SPI). It can be configured as PWM channel 2. It can be configured as keypad wakeup input. #### 1.7.3.14 PS5 / PWM1 / MOSI / KWS5 — Port S I/O Pin 5 PS5 is a general-purpose input or output pin. It can be configured as the master output (during master mode) or slave input pin (during slave mode) MOSI of the serial peripheral interface (SPI). It can be configured as PWM channel1. It can configured as keypad wakeup input. ### 1.7.3.15 PS4 / PWM0 / SCL / MISO — Port S I/O Pin 4 PS4 is a general-purpose input or output pin. It can be configured as the master input (during master mode) or slave output pin (during slave mode) MISO for the serial peripheral interface (SPI). It can be configured as the serial clock pin SCL as IIC module. It can be configured as PWM channel0 #### PS3 / PWM5 / TXCAN / KWS3 — Port S I/O Pin 3 1.7.3.16 PS3 is a general-purpose input or output pin. It can be configured as the transmit pin TXCAN of the scalable controller area network controller (CAN). It can be configured as PWM channel5. It can configured as keypad wakeup input. #### PS2 / PWM4 / RXCAN / KWS2 — Port S I/O Pin 2 1.7.3.17 PS3 is a general-purpose input or output pin. It can be configured as the receive pin RXCAN of the scalable controller area network controller (CAN). It can be configured as PWM channel4. It can configured as keypad wakeup input. #### 1.7.3.18 PS1 / PWM7 / TXD — Port S I/O Pin 1 PS1 is a general-purpose input or output pin. It can be configured as the transmit pin TXD of serial communication interface(SCI). It can be configured as PWM channel 7. #### 1.7.3.19 PS0 / PWM6 / RXD — Port S I/O Pin 0 PS0 is a general-purpose input or output pin. It can be configured as the receive pin RXD of serial communication interface(SCI). It can be configured as PWM channel 6. #### PR7 / FP[27] — Port R I/O Pin 7 1.7.3.20 PR7 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[27]. #### PR6 / SCL / FP[18]— Port R I/O Pin 6 1.7.3.21 PR6 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[18]. It can be configured as the serial clock pin SCL of IIC. #### PR5 / SDA / FP[17]— Port R I/O Pin 5 1.7.3.22 PR5 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[17]. It can be configured as the serial data pin SDA of IIC. #### PR4 / KWR4 / FP[12] — Port R I/O Pin 4 1.7.3.23 PR4 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[12]. They can be configured as keypad wakeup inputs. #### 1.7.3.24 PR[3:2] / IOC1[7:6] / KWR[3:2] — Port R I/O Pins [3:2] PR[3:2] are a general-purpose input or output pins. They can be configured as timer (TIM1) channel 7-6. They can be configured as keypad wakeup inputs. MC9S12XHY-Family Reference Manual, Rev. 1.04 44 Freescale Semiconductor #### 1.7.3.25 PR1 / IOC0\_7 / TXCAN1 / KWR1 — Port R I/O Pins 1 PR[1:0] are a general-purpose input or output pins. They can be configured as timer (TIM0) channel 7-6. It can be configured as the transmit pin TXCAN of the scalable controller area network controller (CAN1). They can be configured as keypad wakeup inputs. ### 1.7.3.26 PR0 / IOC0\_6 / RXCAN1 / KWR0 — Port R I/O Pins 0 PR[1:0] are a general-purpose input or output pins. They can be configured as timer (TIM0) channel 7-6. It can be configured as the receive pin RXCAN of the scalable controller area network controller (CAN1). They can be configured as keypad wakeup inputs. ## 1.7.3.27 PP[7:0] / PWM[7:0] / FP[7:0] — Port P I/O Pins [7:0] PP[7:0] are a general-purpose input or output pins. They can be configured as frontplane segment driver output FP[7:0]. They can be configured as pulse width modulator (PWM) channel 7-0 output. ## 1.7.3.28 PH[7:4] / FP[26:23] — Port H I/O Pins [7:4] PH[7:4] are a general-purpose input or output pins. They can be configured as frontplane segment driver output FP[26:23]. # 1.7.3.29 PH3 / SS / FP[22]— Port H I/O Pin 3 PH3 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[22]. It can be configured as the slave selection pin $\overline{SS}$ for the serial peripheral interface (SPI). # 1.7.3.30 PH2 / ECLK / SCK / FP[21] — Port H I/O Pin 2 PH2 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[21]. It can be configured as the serial clock SCK of the serial peripheral interface (SPI). It can be configured to drive the internal bus clock ECLK. ECLK can be used as a timing reference. The ECLK output has a programmable prescaler. # 1.7.3.31 PH1 / MOSI / TXD1 / FP[20] — Port H I/O Pin 1 PH1 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[20]. It can be configured as the master output (during master mode) or slave input pin (during slave mode) MOSI of the serial peripheral interface (SPI). It can be configured as the transmitpin TXD of serial communication interface (SCI1). # 1.7.3.32 PH0 / MISO / RXD1 / FP[19] — Port H I/O Pin 0 PH0 is a general-purpose input or output pin. It can be configured as frontplane segment driver output FP[19]. It can be configured as the master input (during master mode) or slave output pin (during slave mode) MISO for the serial peripheral interface (SPI). It can be configured as the receive pin RXD of serial communication interface (SCI1). ## 1.7.3.33 PT[7:4] / IOC0[7:4] / KWT[7:4] / FP[16:13] — Port T I/O Pins [7:4] PT[7:4] are a general-purpose input or output pins. They can be configured as frontplane segment driver output FP[16:13]. They can be configured as timer (TIM0) channel 7-4. They can be configured as key wakeup inputs. ## 1.7.3.34 PM3 / PMW7 / IOC1\_3 — Port M I/O Pins [3] PM3 is a general-purpose input or output pin. . It can be configured as timer (TIM1) channels 3.It can be configured as PWM channel7. ## 1.7.3.35 PM2 / PMW6 / IOC1\_2 — Port M I/O Pins [2] PM2 is a general-purpose input or output pin. .It can be configured as timer (TIM1) channels 2. It can be configured as PWM channel6. ## 1.7.3.36 PM1 / PMW5 / IOC0\_3 / TXD1— Port M I/O Pins [1] PM1 is a general-purpose input or output pin. It can be configured as the transmitpin TXD of serial communication interface(SCI). It can be configured as timer (TIM0) channels 3.It can be configured as PWM channels. # 1.7.3.37 PM0 / PMW4 / IOC0\_2 / RXD1— Port M I/O Pins [0] PM0 is a general-purpose input or output pin. It can be configured as the receive pin RXD of serial communication interface(SCI). It can be configured as timer (TIM0) channels 2. It can be configured as PWM channel4. # 1.7.3.38 PT[3:0] / IOC1[7:4] /KWT [3:0] / FP[11:8] — Port T I/O Pin [3:0] PT[3:0] are a general-purpose input or output pins. They can be configured as frontplane segment driver output FP[11:8]. They can be configured as timer (TIM1) channels 7-4. They can be configured as key wakeup inputs. # 1.7.3.39 PU[7] / M1C1P / M1SINP — Port U I/O Pin [7] PU[7] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 1. # 1.7.3.40 PU[6] / IOC0\_3 / M1C1M / M1SINM — Port U I/O Pin [6] PU[6] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 1. It can aslo be configured as timer (TIM0) channel 3 #### 1.7.3.41 PU[5] / M1C0P / M1COSP— Port U I/O Pin [5] PU[5] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 1. #### PU[4] / IOC0\_2 / M1C0M / M1COSM— Port U I/O Pin [4] 1.7.3.42 PU[4] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 1. It can also be configured as timer (TIM0) channel 2 #### 1.7.3.43 PU[3] / M0C1P / M0SINP— Port U I/O Pin [3] PU[3] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 0. #### 1.7.3.44 PU[2] / IOC0\_1 / M0C1M / M0SINM — Port U I/O Pin [2] PU[2] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 0. It can also be configured as timer(TIM0) channel 1 #### 1.7.3.45 PU[1] / M0C0P / M0COSP— Port U I/O Pin [1] PU[1] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 0. #### 1.7.3.46 PU[0] / IOC0 0 / M0C0M / M0COSM— Port U I/O Pin [0] PU[0] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 0. It can also be configured as timer(TIM0) channel 0 #### 1.7.3.47 PV[7] / M3C1P / M3SINP— Port V I/O Pin [7] PV[7] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 3. #### 1.7.3.48 PV[6] / IOC1 3 / IOC0 7 / M3C1M / M3SINM — Port V I/O Pin [6] PV[6] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 47 interfaces to the coils of motor 3. It can also be configured as timer (TIM1) channel 3 or timer (TIM0) channel 7. ## 1.7.3.49 PV[5] / M3COP / M3COSP — Port V I/O Pin [5] PV[5] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 3. ## 1.7.3.50 PV[4] / IOC1\_2 / IOC0\_6 / M3C0M / M3COSM — Port V I/O Pin [4] PV[4] is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor drive or to measure the back EMF to calibrate the pointer reset position. The pin interfaces to the coils of motor 3. It can also be configured as timer (TIM1) channel 2 or timer (TIM0) channel 6. #### 1.7.3.51 PV3 / SS / PWM7 / SDA / M2C1P / M2SINP — Port V I/O Pin 3 PV3 is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor driver or to measure the back EMF to calibrate the pointer reset position. It interface to the coil of motor 2. It can be configured as the slave selection pin $\overline{SS}$ for the serial peripheral interface (SPI). It can be configured as the serial data pin SDA as IIC module. It can be configured as PWM channel 7. ## 1.7.3.52 PV2/PWM6/SCK/IOC1\_1/IOC0\_5/M2C1M/M2SINM— Port V I/O Pin 2 PV2 is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor driver or to measure the back EMF to calibrate the pointer reset position. It interface to the coil of motor 2. It can be configured as timer(TIM1) channel 1 or timer (TIM0) channel 5. It can be configured as the serial clock SCK of the serial peripheral interface (SPI). It can be configured as PWM channel 6. #### 1.7.3.53 PV1 / PWM5 / MOSI / M2COP / M2COSP — Port V I/O Pin 1 PV1 is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor driver or to measure the back EMF to calibrate the pointer reset position. It interface to the coil of motor 2. It can be configured as the master output (during master mode) or slave input pin (during slave mode) MOSI of the serial peripheral interface (SPI). It can be configured as PWM channel 5. # 1.7.3.54 PV0 / MISO / PWM4 / SCL / IOC1\_0 / IOC0\_4 / M2C0M / M2COSM — Port V I/O Pin 0 PV0 is a general-purpose input or output pin. It can be configured as high current PWM output pin which can be used for motor driver or to measure the back EMF to calibrate the pointer reset position. It interface to the coil of motor 2. It can be configured as timer (TIM1) channel 0 or timer (TIM0) channel 4. It can be configured as the master input (during master mode) or slave output pin (during slave mode) MISO for the serial peripheral interface (SPI). It can be configured as the serial clock pin SCL of IIC module. It can be configured as PWM channel 4. # 1.7.4 Power Supply Pins MC9S12XHY-Family power and ground pins are described below. Because fast signal transitions place high, short-duration current demands on the power supply, use bypass capacitors with high-frequency characteristics and place them as close to the MCU as possible. #### **NOTE** All V<sub>SS</sub> pins must be connected together in the application. ## 1.7.4.1 VDDX[2:1] / VSSX[2:1] — Power and Ground Pins for I/O Drivers External power and ground for I/O drivers. Bypass requirements depend on how heavily the MCU pins are loaded. All $V_{DDX}$ pins are connected together internally. All $V_{SSX}$ pins are connected together internally. ## 1.7.4.2 VDDR — Power Pin for Internal Voltage Regulator Power supply input to the internal voltage regulator. # 1.7.4.3 VDD / VSS2 / VSS3 — Core power Pins The voltage supply of nominally 1.8V is derived from the internal voltage regulator. The return current path is through the VSS2 and VSS3 pin. No static external loading of these pins is permitted. #### 1.7.4.4 VDDF / VSS1 — NVM Power Pins The voltage supply of nominally 2.8 V is derived from the internal voltage regulator. The return current path is through the VSS1 pin. No static external loading of these pins is permitted. # 1.7.4.5 VDDA / VSSA — Power Supply Pins for ATD and Voltage Regulator These are the power supply and ground input pins for the analog-to-digital converters and the voltage regulator. # 1.7.4.6 VDDPLL / VSSPLL — Power Supply Pins for PLL This pin provides operating voltage and ground for the oscillator and the phased-locked loop. The voltage supply of nominally 1.8V is derived from the internal voltage regulator. This allows the supply voltage to the oscillator and PLL to be bypassed independently. This voltage is generated by the internal voltage regulator. No static external loading of these pins is permitted Freescale Semiconductor 49 MC9S12XHY-Family Reference Manual, Rev. 1.04 # 1.7.4.7 VDDA/VRH / VSSA/VRL — Power Supply Pins for ATD and Voltage Regulator and ATD Reference Voltage inputs These are the power supply and ground input pins for Port AD IO, the analog-to-digital converter and the voltage regulator. And also server as the reference voltage input pins for the analog-to-digital converter. # 1.7.4.8 VDDM[2:1] / VSSM[2:1]— Power Supply Pins for Motor 0 to 3 External power supply pins for the Port U and Port V. VDDM2 and VDDM1 as well as VSSM2 and VSSM1 are internal connected together. ### 1.7.4.9 VLCD— Power Supply Reference Pin for LCD driver VLCD is the voltage reference pin for the LCD driver. Adjusting the voltage on this pin will change the display contrast. ## 1.7.4.10 Power and Ground Connection Summary **Table 1-8. Power and Ground Connection Summary** | Mnemonic | Nominal<br>Voltage | Description | |--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDR | 5.0 V | External power supply to internal voltage regulator | | VDDX[2:1] | 5.0 V | External power and ground, supply to pin | | VSSX[2:1] | 0 V | drivers | | VDDA/VRH | 5.0 V | Operating voltage and ground for the | | VSSA/VRL | 0 V | analog-to-digital converters and the reference for the internal voltage regulator, allows the supply voltage to the A/D to be bypassed independently.AlsorReference voltages for the analog-to-digital converter. | | VDD | 1.8V | Internal power and ground generated by | | VSS1/VSS2/<br>VSS3 | 0V | internal regulator for the internal core. | | VDDF | 2.8V | Internal power and ground generated by internal regulator for the internal NVM. | | VDDPLL | 1.8V | Provides operating voltage and ground for | | VSSPLL | 0V | the phased-locked loop. This allows the supply voltage to the PLL to be bypassed independently. Internal power and ground generated by internal regulator. | | VDDM[2:1] | 5.0 V | External power and ground, supply to Port | | VSSM[2:1] | 0 V | U/V motor drivers | | VLCD | 5.0 V | External voltage reference for the LCD driver | # 1.8 System Clock Description For the LCD CLK in Table 1-8. LCD Clock and Frame Frequency, it is always connected to the CRG LCD clok output, which is from OSC clock, see Figure 7-16. System Clocks Generator. The clock and reset generator module (CRG) provides the internal clock signals for the core and all peripheral modules. Figure 1-5 shows the clock connections from the CRG to all modules. Consult the S12XECRG section for details on clock generation. #### NOTE The XHY and XS family uses the XE family clock and reset generator module. Therefore all CRG references are related to S12XECRG. Figure 1-5. Clock Connections The system clock can be supplied in several ways enabling a range of system operating frequencies to be supported: • The on-chip phase locked loop (PLL) - the PLL self clocking - the oscillator The clock generated by the PLL or oscillator provides the main system clock frequencies core clock and bus clock. As shown in Figure 1-5, these system clocks are used throughout the MCU to drive the core, the memories, and the peripherals. The program Flash memory is supplied by the bus clock and the oscillator clock. The oscillator clock is used as a time base to derive the program and erase times for the NVMs. The CAN modules may be configured to have their clock sources derived either from the bus clock or directly from the oscillator clock. This allows the user to select its clock based on the required jitter performance. In order to ensure the presence of the clock the MCU includes an on-chip clock monitor connected to the output of the oscillator. The clock monitor can be configured to invoke the PLL self-clocking mode or to generate a system reset if it is allowed to time out as a result of no oscillator clock being present. In addition to the clock monitor, the MCU also provides a clock quality checker which performs a more accurate check of the clock. The clock quality checker counts a predetermined number of clock edges within a defined time window to insure that the clock is running. The checker can be invoked following specific events such as on wake-up or clock monitor failure. #### 1.9 **Modes of Operation** The MCU can operate in different modes. These are described in 1.9.1 Chip Configuration Summary. The MCU can operate in different power modes to facilitate power saving when full system performance is not required. These are described in 1.9.2 Power Modes. Some modules feature a software programmable option to freeze the module status whilst the background debug module is active to facilitate debugging. #### 1.9.1 **Chip Configuration Summary** The different modes and the security state of the MCU affect the debug features (enabled or disabled). The operating mode out of reset is determined by the state of the MODC signal during reset (see Table 1-9). The MODC bit in the MODE register shows the current operating mode and provides limited mode switching during operation. The state of the MODC signal is latched into this bit on the rising edge of RESET. Table 1-9. Chip Modes | Chip Modes | MODC | |---------------------|------| | Normal single chip | 1 | | Special single chip | 0 | # 1.9.1.1 Normal Single-Chip Mode This mode is intended for normal device operation. The opcode from the on-chip memory is being executed after reset (requires the reset vector to be programmed correctly). The processor program is executed from internal memory. ## 1.9.1.2 Special Single-Chip Mode This mode is used for debugging single-chip operation, boot-strapping, or security related operations. The background debug module BDM is active in this mode. The CPU executes a monitor program located in an on-chip ROM. BDM firmware waits for additional serial commands through the BKGD pin. #### 1.9.2 Power Modes The MCU features two main low-power modes. Consult the respective section for module specific behavior in system stop, system pseudo stop, and system wait mode. An important source of information about the clock system is the Clock and Reset Generator section (CRG). #### 1.9.2.1 System Stop Modes The system stop modes are entered if the CPU executes the STOP instruction unless an NVM command is active. Depending on the state of the PSTP bit in the CLKSEL register the MCU goes into pseudo stop mode or full stop mode. Please refer to CRG section. Asserting RESET, XIRQ, IRQ or any other interrupt that is not masked exits system stop modes. System stop modes can be exited by CPU activity, depending on the configuration of the interrupt request. If the CPU executes the STOP instruction whilst an NVM command is being processed, then the system clocks continue running until NVM activity is completed. If a non-masked interrupt occurs within this time then the system does not effectively enter stop mode although the STOP instruction has been executed. #### 1.9.2.2 Full Stop Mode The oscillator is stopped in this mode. By default all clocks are switched off and all counters and dividers remain frozen. The Autonomous Periodic Interrupt (API) and ATD module may be enabled to self wake the device. A Fast wake up mode is available to allow the device to wake from Full Stop mode immediately on the PLL internal clock without starting the oscillator clock. # 1.9.2.3 Pseudo Stop Mode In this mode the system clocks are stopped but the oscillator is still running and the real time interrupt (RTI) and watchdog (COP), API and ATD and LCD modules may be enabled. Other peripherals are turned off. This mode consumes more current than system stop mode but, as the oscillator continues to run, the full speed wake up time from this mode is significantly shorter. #### 1.9.2.4 Wait Mode This mode is entered when the CPU executes the WAI instruction. In this mode the CPU will not execute instructions. The internal CPU clock is switched off. All peripherals can be active in system wait mode. For further power consumption the peripherals can individually turn off their local clocks. Asserting $\overline{RESET}$ , $\overline{XIRQ}$ , $\overline{IRQ}$ or any other interrupt that is not masked ends system wait mode. #### 1.9.2.5 Run Mode Although this is not a low-power mode, unused peripheral modules should not be enabled in order to save power. #### 1.9.3 Freeze Mode The timer module, pulse width modulator, and analog-to-digital converters provide a software programmable option to freeze the module status when the background debug module is active. This is useful when debugging application software. For detailed description of the behavior of the ATD, TIM, PWM when the background debug module is active consult the corresponding section. # 1.10 Security The MCU security mechanism prevents unauthorized access to the Flash memory. Refer to **Section 5.4.1 Security** and **Section 18.5 Security** # 1.11 Resets and Interrupts Consult the S12X CPU manual and the S12XINT section for information on exception processing. #### **NOTE** When referring to the S12XINT section please be aware that the XHY family neither features an XGATE nor an MPU module. #### 1.11.1 Resets Table 1-10. lists all Reset sources and the vector locations. Resets are explained in detail in the | Vector Address | Reset Source | Reset Source CCR Mask Local En | | |----------------|-------------------------|--------------------------------|------------------| | \$FFFE | Power-On Reset (POR) | None | None | | \$FFFE | Low Voltage Reset (LVR) | None | None | | \$FFFE | External pin RESET | None | None | | \$FFFE | Illegal Address Reset | None | None | | \$FFFC | Clock monitor reset | None | PLLCTL(CME,SCME) | | \$FFFA | COP watchdog reset | None | COP rate select | Table 1-10. Reset Sources and Vector Locations ## **1.11.2 Vectors** Table 1-11 lists all interrupt sources and vectors in the default order of priority. The interrupt module (see **Section Chapter 4 Interrupt (S12XINTV2)**) provides an interrupt vector base register (IVBR) to relocate the vectors. Table 1-11. Interrupt Vector Locations (Sheet 1 of 4) | Vector Address <sup>(1)</sup> | Interrupt Source | CCR<br>Mask | Local Enable | Stop<br>wakeup | Wait<br>wakeup | |-------------------------------|-----------------------------------|-------------|--------------------------------------|----------------|----------------| | Vector base + \$F8 | Unimplemented instruction trap | None | None | - | - | | Vector base+ \$F6 | SWI | None | None | - | - | | Vector base+ \$F4 | XIRQ | X Bit | IRQCR<br>(XIRQEN) | yes | yes | | Vector base+ \$F2 | ĪRQ | I bit | IRQCR (IRQEN) | yes | yes | | Vector base+ \$F0 | Real time interrupt | I bit | CRGINT (RTIE) | no | yes | | Vector base+ \$EE | TIM0 timer channel 0 | I bit | TIMOTIE (COI) | no | yes | | Vector base + \$EC | TIM0 timer channel 1 | I bit | TIMOTIE (C1I) | no | yes | | Vector base+ \$EA | TIM0 timer channel 2 | I bit | TIMOTIE (C2I) | no | yes | | Vector base+ \$E8 | TIM0 timer channel 3 | I bit | TIMOTIE (C3I) | no | yes | | Vector base+ \$E6 | TIM0 timer channel 4 | I bit | TIMOTIE (C4I) | no | yes | | Vector base + \$E4 | TIM0 timer channel 5 | I bit | TIMOTIE (C5I) | no | yes | | Vector base+ \$E2 | TIM0 timer channel 6 | I bit | TIMOTIE (C6I) | no | yes | | Vector base+ \$E0 | TIM0 timer channel 7 | I bit | TIMOTIE (C7I) | no | yes | | Vector base+ \$DE | TIM0 timer overflow | I bit | TIM0TSRC2<br>(TOF) | no | yes | | Vector base+ \$DC | TIM0 Pulse accumulator A overflow | I bit | TIM0PACTL<br>(PAOVI) | no | yes | | Vector base + \$DA | TIM0 Pulse accumulator input edge | I bit | TIMOPACTL<br>(PAI) | no | yes | | Vector base + \$D8 | SPI | I bit | SPICR1 (SPIE,<br>SPTIE) | no | yes | | Vector base+ \$D6 | SCI0 | I bit | SCI0CR2<br>(TIE, TCIE, RIE,<br>ILIE) | yes | yes | | Vector base + \$D4 | SCI1 | I bit | SCI1CR2<br>(TIE, TCIE, RIE,<br>ILIE) | yes | yes | | Vector base + \$D2 | ATD | I bit | ATDCTL2<br>(ASCIE) | yes | yes | | Vector base + \$D0 | Reserved | | | | | | Vector base + \$CE | Port AD | I bit | PIEAD<br>(PIEAD7-<br>PIEAD0) | yes | yes | Table 1-11. Interrupt Vector Locations (Sheet 2 of 4) | Vector Address <sup>(1)</sup> | Interrupt Source | CCR<br>Mask | Local Enable | Stop<br>wakeup | Wait<br>wakeup | | | |------------------------------------------------|-----------------------------------|-------------|---------------------------|----------------|--------------------------------|--|--| | Vector base + \$CC | Port R | I bit | PIER (PIER3-<br>PIER0) | yes | yes | | | | Vector base + \$CA | Port S | I bit | PIES (PIES6-<br>PIES5) | yes | yes | | | | Vector base + \$C8 | Reserved | I bit | | | | | | | Vector base + \$C6 | CRG PLL lock | I bit | CRGINT(LOCKI<br>E) | | Refer to CRG interrupt section | | | | Vector base + \$C4 | CRG self-clock mode | I bit | CRGINT(SCMIE ) | | to CRG<br>t section | | | | Vector base + \$C2 | Reserved | | | | | | | | Vector base + \$C0 | IIC bus | I bit | IBCR(IBIE) | no | yes | | | | Vector base + \$BE<br>to<br>Vector base + \$BC | Reserved | | | | | | | | Vector base + \$BA | FLASH Fault Detect | I bit | FCNFG2<br>(SFDIE, DFDIE) | no | yes | | | | Vector base + \$B8 | FLASH | I bit | FCNFG (CCIE) | no | yes | | | | Vector base + \$B6 | CAN0 wake-up | I bit | CANRIER<br>(WUPIE) | yes | yes | | | | Vector base + \$B4 | CAN0 errors | I bit | CANRIER<br>(CSCIE, OVRIE) | no | yes | | | | Vector base + \$B2 | CAN0 receive | I bit | CANRIER<br>(RXFIE) | no | yes | | | | Vector base + \$B0 | CAN0 transmit | I bit | CANTIER<br>(TXEIE[2:0]) | no | yes | | | | Vector base+ \$AE | TIM1 timer channel 0 | I bit | TIM1TIE (C0I) | no | yes | | | | Vector base + \$AC | TIM1 timer channel 1 | I bit | TIM1TIE (C1I) | no | yes | | | | Vector base+ \$AA | TIM1 timer channel 2 | I bit | TIM1TIE (C2I) | no | yes | | | | Vector base+ \$A8 | TIM1 timer channel 3 | I bit | TIM1TIE (C3I) | no | yes | | | | Vector base+ \$A6 | TIM1 timer channel 4 | I bit | TIM1TIE (C4I) | no | yes | | | | Vector base + \$A4 | TIM1 timer channel 5 | I bit | TIM1TIE (C5I) | no | yes | | | | Vector base+ \$A2 | TIM1 timer channel 6 | I bit | TIM1TIE (C6I) | no | yes | | | | Vector base+ \$A0 | TIM1 timer channel 7 | I bit | TIM1TIE (C7I) | no | yes | | | | Vector base+ \$9E | TIM1 timer overflow | I bit | TIM1TSRC2<br>(TOF) | no | yes | | | | Vector base+ \$9C | TIM1 Pulse accumulator A overflow | I bit | TIM1PACTL<br>(PAOVI) | no | yes | | | Table 1-11. Interrupt Vector Locations (Sheet 3 of 4) | Vector Address <sup>(1)</sup> | Interrupt Source | CCR<br>Mask | Local Enable | Stop<br>wakeup | Wait<br>wakeup | |------------------------------------------------|---------------------------------------|-------------|---------------------------|----------------|----------------| | Vector base + \$9A | TIM1 Pulse accumulator input edge | | TIM1PACTL<br>(PAI) | no | yes | | Vector base+ \$98 | Reserved | | | | | | Vector base + \$96 | Motor Control Timer Overflow | I-Bit | MCCTL1<br>(MCOCIE) | no | yes | | Vector base + \$94<br>to<br>Vector base + \$90 | Reserved | | | | | | Vector base + \$8E | Port T | I bit | PIET (PIET7-<br>PIET0) | yes | yes | | Vector base+ \$8C | PWM emergency shutdown | I bit | PWMSDN<br>(PWMIE) | no | yes | | Vector base + \$8A | SSD0 | I bit | MDC0CTL(MCZ<br>IE,AOVIE) | no | yes | | Vector base + \$88 | SSD1 | I bit | MDC1CTL(MCZ<br>IE,AOVIE) | no | yes | | Vector base + \$86 | SSD2 | I bit | MDC2CTL(MCZ<br>IE,AOVIE) | no | yes | | Vector base + \$84 | SSD3 | I bit | MDC3CTL(MCZ<br>IE,AOVIE) | no | yes | | Vector base + \$82 | Reserved | | | | | | Vector base + \$80 | Low-voltage interrupt (LVI) | I bit | VREGCTRL<br>(LVIE) | no | yes | | Vector base + \$7E | Autonomous periodical interrupt (API) | I bit | VREGAPICTRL<br>(APIE) | yes | yes | | Vector base + \$7C | High Temperature Interrupt(HTI) | I bit | VREGHTCL<br>(HTIE) | no | yes | | Vector base + \$7A | CAN1 wake-up | I bit | CANRIER<br>(WUPIE) | yes | yes | | Vector base + \$78 | CAN1 errors | I bit | CANRIER<br>(CSCIE, OVRIE) | no | yes | | Vector base + \$76 | CAN1 receive | I bit | CANRIER<br>(RXFIE) | no | yes | | Vector base + \$74 | CAN1 transmit | I bit | CANTIER<br>(TXEIE[2:0]) | no | yes | | Vector base + \$72<br>to<br>Vector base + \$40 | Reserved | | | | | | Vector base + \$3E | ATD Compare Interrupt | I bit | ATDCTL2<br>(ACMPIE) | yes | yes | | | <u> </u> | | | | | |------------------------------------------------|-----------------------------|--------------------------|------|----------------|----------------| | Vector Address <sup>(1)</sup> | Interrupt Source | CCR<br>Mask Local Enable | | Stop<br>wakeup | Wait<br>wakeup | | Vector base + \$3C<br>to<br>Vector base + \$14 | Reserved | | | | | | Vector base + \$12 | System Call Interrupt (SYS) | _ | None | - | - | | Vector base + \$10 | Spurious interrupt | _ | None | - | - | Table 1-11. Interrupt Vector Locations (Sheet 4 of 4) 9S12HY64 family LVI/API/HTI vector number is \$8A-\$86, while 9S12XHY256 is \$80-\$7C;9S12HY64 family ATD Compare interrupt number is \$84, while 9S12HY64 family is \$3E;9S12HY64 family has no SYS vector; 9S12HY64 family Spurious interrupt vector number is \$80. #### 1.11.3 Effects of Reset When a reset occurs, MCU registers and control bits are initialized. Refer to the respective block sections for register reset states. On each reset, the Flash module executes a reset sequence to load Flash configuration registers. ## 1.11.3.1 Flash Configuration Reset Sequence Phase On each reset, the Flash module will hold CPU activity while loading Flash module registers from the Flash memory. If double faults are detected in the reset phase, Flash module protection and security may be active on leaving reset. This is explained in more detail in the Flash module section. #### 1.11.3.2 Reset While Flash Command Active If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector/block being erased is not guaranteed. #### 1.11.3.3 I/O Pins Refer to the PIM section for reset configurations of all peripheral module ports. # 1.11.3.4 Memory The RAM arrays are not initialized out of reset. <sup>1. 16</sup> bits vector address based # 1.12 COP Configuration The COP time-out rate bits CR[2:0] and the WCOP bit in the COPCTL registerare loaded from the Flash register FOPT. See Table 1-12 and Table 1-13 for coding. The FOPT register is loaded from the Flash configuration field byte at global address 0x7\_FF0E during the reset sequence. If the MCU is secured the COP time-out rate is always set to the longest period (CR[2:0] = 111) after any reset into Special Single Chip mode. {mcu\_9s12xhy256\_cop\_resetval.s} NV[2:0] in CR[2:0] in **FOPT Register COPCTL Register** 000 111 001 110 010 101 011 100 100 011 101 010 110 001 111 000 Table 1-12. Initial COP Rate Configuration **Table 1-13. Initial WCOP Configuration** | NV[3] in<br>FOPT Register | WCOP in<br>COPCTL Register | |---------------------------|----------------------------| | 1 | 0 | | 0 | 1 | # 1.13 ATD External Trigger Input Connection The ATD module includes external trigger inputs ETRIG[3:0]. The external trigger allows the user to synchronize ATD conversion to external trigger events. Table 1-14 shows the connection of the external trigger inputs. Table 1-14. ATD External Trigger Sources | External Trigger<br>Input | Connectivity | |---------------------------|--------------------------------------| | ETRIG0 | PP1(PWM channel 1) <sup>(1)</sup> | | ETRIG1 | PP3(PWM channel 3) <sup>1</sup> | | ETRIG2 | TIM0 Channel output 2 <sup>(2)</sup> | | ETRIG3 | TIM0 Channel output 3 <sup>2</sup> | When LCD segment output driver is enabled on PP1/PP3, the ATD external trigger function will be unavailable MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>2.</sup> Independ on the TIMOOCPD3/2 bit setting Consult the ATD section for information about the analog-to-digital converter module. References to freeze mode are equivalent to active BDM mode. # 1.14 ATD Channel[17] Connection Further to the 12 externally available channels, ATD0 features an extra channel[17] that is connected to the internal temperature sensor at device level. To access this channel ATD must use the channel encoding SC:CD:CC:CB:CA = 1:0:0:0:1 in ATDCTL5. For more temperature sensor information, please refer to 1.15.1 Temperature Sensor Configuration. # 1.15 VREG Configuration The device must be configured with the internal voltage regulator enabled. Operation in conjunction with an external voltage regulator is not supported. The API trimming register APITR is loaded from the Flash IFR option field at global address 0x40\_00F0 bits[5:0] during the reset sequence. Currently factory programming of this IFR range is not supported. Read access to reserved VREG register space returns "0". Write accesses have no effect. This device does not support access abort of reserved VREG register space. # 1.15.1 Temperature Sensor Configuration The VREG high temperature trimming register bits VREGHTTR[3:0] are loaded from the internal Flash during the reset sequence. To use the high temperature interrupt within the specified limits ( $T_{\rm HTIA}$ and $T_{\rm HTID}$ ) these bits must be loaded with 0x8. Currently factory programming is not supported. The device temperature can be monitored on ATD0 channel[17]. The internal bandgap reference voltage can also be mapped to ATD0 analog input channel[17]. The voltage regulator VSEL bit when set, maps the bandgap and, when clear, maps the temperature sensor to ATD0 channel[17]. # 1.16 Oscillator Configuration The XCLKS is an input signal which controls whether a crystal in combination with the internal loop controlled (low power) Pierce oscillator is used or whether full swing Pierce oscillator/external clock circuitry is used. The XCLKS signal selects the oscillator configuration during reset low phase while a clock quality check is ongoing. This is the case for: - Power on reset or low-voltage reset - Clock monitor reset - Any reset while in self-clock mode or full stop mode The selected oscillator configuration is frozen with the rising edge of the $\overline{RESET}$ pin in any of these above described reset cases. #### **NOTE** Unlike XS family, XCLKS signal is applied in MC9S12XHY family instead of $\overline{XCLKS}$ in XS family Figure 1-6. Loop Controlled Pierce Oscillator Connections (XCLKS = 0) Figure 1-7. Full Swing Pierce Oscillator Connections (XCLKS = 1) Figure 1-8. External Clock Connections (XCLKS = 1) #### 1.17 Documentation Note The terms S12P, S12X, S12HY,S12XHY and S12S which appear in some of the following chapters refer to the original architecture which those modules were designed to work with. Please do not confuse them with the S12XHY product families. MC9S12XHY-Family Reference Manual, Rev. 1.04 S12XHY will support only 10-bit ATD resolution, although in ATD12B block it still has the 12-bit descriptions. SSD block says one SSD can be configed to control two motors, while in chip level, this feature is not supported. #### **Revision History** | Version<br>Number | Revision<br>Date | Author | Description of Changes | |-------------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev0.07 | Jul-29-2009 | | add SSD pin defines | | | | | update typo | | Rev0.08 | Jul-30-2009 | | update PIM | | Rev0.09 | OCT-30-2009 | | update Table 1-2., "Device Register Memory Map, 0x0400-0x07FF is reserved update Section Figure 1-2., "MC9S12XHY-Family Global Memory Map update Section Table 1-5., "Port Availability by Package Option for sum of power pins | | Rev0.10 | Nov-11-2009 | | update Section Table 1-5., "Port Availability by Package Option,VDD/VSS2 fix Section 1.7.4.4, "VDDF / VSS1 — NVM Power Pins fix Section 1.7.4.5, "VDDA / VSSA — Power Supply Pins for ATD and Voltage Regulator update Section Figure 1-5., "Clock Connections, add Icd clock, add SSD IIC MC fix Section Table 1-2., "Device Register Memory Map, SSD name update Table 1-1,bus speed is 40MHz update 1.8 System Clock Description, for Icd clock | | Rev0.11 | Jun-03-2010 | | update Table 1-7., "Pin-Out Summary, reset state of pin RESET fix 1.12, "COP Configuration, FOPT address is 0x7_FF0E | | Rev0.12 | Nov-16-2010 | | Fix typo of Table 1-2./1-23, size of Moudle INT is 16, 0x130~ is 16 update Table 1-1./1-14,all parts has 2x MSCAN and SCI | | Rev0.13 | May-13-2011 | | fix typo on Section 1.7.3.42, "PU[4]/IOC0_2/M1C0M/M1COSM—Port U I/O Pin [4],it is M1COSM | # **Chapter 2 Port Integration Module (S12XHYPIMV1)** # **Revision History** | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.01 | 18 May<br>2009 | | | Initial Version | | 0.02 | 8 Jun<br>2009 | | | add pin routing of IOC0[7:4] to PV(Table 2-1) add port M to pin functions in Table 2-1 fix typo | | 0.03 | 9 Jun<br>2009 | | | remove WOMM in register map Table 2-2./2-74 update link in register map Table 2-2./2-74 PERM reserved bit reset value is 0 in 2.3.18/2-96 | | 0.04 | 10 Jun<br>2009 | | | update by steven's review on v0.01 | | 0.05 | 23 Jun<br>2009 | | | update by team review based on Ver0.04 update PWM re-route PTRRH&PTRRL | | 0.06 | 25 Jun<br>2009 | | | Change IOC re-route on PM to PU/PV. SCI re-route on PM to PH | | 0.07 | 29 Jul<br>2009 | | | update by team review<br>add SSD pin functions in pinmap<br>update wire-or options on port M | | 0.08 | 30 Jul<br>2009 | | | fix, add IOC1_1 IOC1_0 to Table 2-1., "Pin Functions and Priorities fix, add IOC0_7 to 2.3.89, "Port V Data Register (PTV) | | 0.09 | 27 OCT<br>2009 | | | Fix wong figure name in Section 2.3.54, "Port H Routing Register (PTHRR) remove reduded drive strength descript in Section 2.1.2, "Features update ranget for Section 2.3.9, "PIM Reserved Register fix Table 2-2, add PTTRR{7:4} fix table/figure name Table 2-58, Table 2-59, Figure 2-70, Figure 2-71 fix table/figure name Table 2-62, Figure 2-75 update WOMM[1:0] at Figure 2-34, Figure 2-2, Figure 2-80 update Figure 2-80, reduced drive, Routing, Wire-Or fix Table 2-38, un-hidePMM5:4] routing fix Table 2-95, port name for glitch | | 0.10 | 03 Jun<br>2010 | | | fix on page 2-146, no open drain output when portV route to IIC fix Table 2-1., "Pin Functions and Priorities, PM[1:0] connect to SC | | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.11 | 15 Nov<br>2010 | | | add NCLKX2 bit on ECLKCTL register2.3.10/2-91 fix typo,it is PTIM and PTM 2.3.16/2-95 remove Reduced drive at section 2.4.2.4 and 2.3.2/2-84 fix table Table 2-1./2-67, PM[1:0] is for TXD/RXD fix table Table 2-16./2-97, PTTRR[4], PT4 instead of PT6 | | 0.12 | 1 Nov<br>2012 | | | fix typo of unit at Table 2-9, | ## 2.1 Introduction #### 2.1.1 Overview The S12XHY Family Port Integration Module establishes the interface between the peripheral modules and the I/O pins for all ports. It controls the electrical pin properties as well as the signal prioritization and multiplexing on shared pins. This document covers: - Port A associated with the XLKS, IRQ, XIRQ interrupt inputs and API\_EXTCLK. Also associated with the LCD driver output - Port B used as general purpose I/O and LCD driver output(including BP and FP pins) - Port R associated with 2 timer module port 4:0 inputs can be used as an external interrupt source. Also associated with the LCD driver output. PR also associated with the IIC and CAN1 - Port T associated with 2 timer module. Also associated with the LCD driver output. It can be used as external interrupt source - Port S associated with 1 SPI module, 1 SCI module, 1 IIC module and 1 MSCAN, and PWM. Port 6-5and 3-2 can be used as an external interrupt source. - Port P connected to the PWM, also associated with LCD driver output - Port H associated with 1 SPI, 1 SCI. Also associated with LCD driver output - Port M associated with SCI1 PWM and TIM - Port AD associated with one 12-channel ATD module. It an be used as an external interrupt source - Port U/V associated with the Motor driver output. Also PV3-0 associated with 1 SPI, 1 IIC and 4 PWM channels. PU0/PU2/PU4/PU6 and PV0/PV2/PV4/PV6 associated with TIM0 channels 0 -3 and TIM1 channels 0 -3 Most I/O pins can be configured by register bits to select data direction, to enable and select pull-up or pull-down devices. Port U/V have register bits to select the slew rate control. #### NOTE This document assumes the availability of all features (112-pin package option). Some functions are not available on lower pin count package options. Refer to the pin-out summary section. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 2.1.2 Features The Port Integration Module includes these distinctive registers: - Data registers and data direction registers for Ports A, B, H, T, S, P, R, M,U, V and AD when used as general purpose I/O - Control registers to enable/disable pull devices and select pull-ups/pull-downs on Ports H, T, S, P, R,M, U and V on per-pin basis - Control registers to enable/disable pull-up devices on Port AD on per-pin basis - Single control register to enable/disable pull-down on Ports A and B, on per-port basis and - Single control register to enable/disable pull-up on BKGD pin - Control registers to enable/disable open-drain (wired-or) mode on Ports H, R,M and S.Control register to enable/disable slew rate control on Port U and Port V - Interrupt flag register for pin interrupts on Ports R, Port S, Port T and AD - Control register to configure $\overline{IRQ/XIRQ}$ pin operation - Routing register to support module port relocation - Free-running clock outputs A standard port pin has the following minimum features: - Input/output selection - 5V output drive 5V digital and analog input - Input with selectable pull-up or pull-down device Optional features supported on dedicated pins: - Open drain for wired-or connections - Interrupt inputs with glitch filtering - The output slew rate control # 2.2 External Signal Description This section lists and describes the signals that do connect off-chip. Table 2-1 shows all the pins and their functions that are controlled by the Port Integration Module. #### **NOTE** If there is more than one function associated with a pin, the priority is indicated by the position in the table from top (highest priority) to bottom (lowest priority). **Table 2-1. Pin Functions and Priorities** | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|-------------------------|--------------------------| | - | BKGD | MODC <sup>2</sup> | I | MODC input during RESET | BKGD | | | | BKGD | I/O | BDM communication pin | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|-----------|-----------------------------------------|-----|----------------------------------------------------|--------------------------| | AD | PAD[11:0] | AN[11:0] | ı | ATD analog | GPIO | | | | KWAD[7:0] | I | Key Wakeup | | | | | GPIO | I/O | General purpose | | | Α | PA[7:4] | FP[36:33] | 0 | LCD frontplane segment driver output | GPIO | | | | GPIO | I/O | General purpose | | | | PA[3] | FP[32] | 0 | LCD frontplane segment driver output | | | | | API_EXTCLK | 0 | API output | | | | | GPIO | I/O | General purpose | | | | PA[2] | FP[31] | 0 | LCD frontplane segment driver output | | | | | GPIO | I/O | General purpose | | | | PA[1] | FP[30] | 0 | LCD frontplane segment driver output | | | | | XIRQ | ı | Non-maskable level-sensitive interrupt | | | | | GPIO | I/O | General purpose | | | | PA[0] | FP[29] | 0 | LCD frontplane segment driver output | | | | | ĪRQ | I | Maskable level or falling edge-sensitive interrupt | | | | | GPIO | I/O | General purpose | | | В | PB[7:4] | BP[3:0] | 0 | LCD backplane segment driver output | GPIO | | | | GPIO | I/O | General purpose | | | Ī | PB[3:0] | FP[39:37,28] | 0 | LCD frontplane segment driver output | | | | | GPIO | I/O | General purpose | | | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|----------------------------------------------------------------------------|--------------------------| | Н | PH[7:4] | FP[26:23] | 0 | LCD frontplane segment driver output | GPIO | | | | GPIO | I/O | General purpose | | | | PH[3] | FP[22] | 0 | LCD frontplane segment driver output | | | | | | | | | | | | SS | I/O | SS of SPI, mappable through software | | | | | GPIO | I/O | General purpose | | | | | FP[21] | 0 | LCD frontplane segment driver output | | | | | SCK | I/O | SCK of SPI, mappable through software | | | | PH[2] | ECLK | 0 | Free-running clock at bus clock rate or programmable down-scaled bus clock | | | | | GPIO | I/O | General purpose | | | | PH[1] | FP[20] | 0 | LCD frontplane segment driver output | | | | | TXD1 | I/O | Serial Communication Interface(SCI1) transmit pin | | | | | MOSI | I/O | MOSI of SPI, mappable through software | | | | | GPIO | I/O | General purpose | | | | PH[0] | FP[19] | 0 | LCD frontplane segment driver output | | | | | RXD1 | I/O | Serial Communication Interface(SCI1) receive pin | | | | | MISO | I/O | MISO of SPI, mappable through software | | | | | GPIO | I/O | General purpose | | | | | | | | | | M | PM[3:2] | IOC1[3:2] | I/O | TIM1 channel [3:2], mappable through software | GPIO | | | | PWM[7:6] | I/O | Pulse Width Modulator channel 7 - 6 | | | | | GPIO | I/O | General purpose | | | | PM[1] | TXD1 | 0 | TXD of SCI1 | | | | | IOC0[3] | I/O | TIM0 channel [3], mappable through software | | | | | PWM[5] | I/O | Pulse Width Modulator channel 5 | | | | | GPIO | I/O | General purpose | | | | PM[0] | RXD1 | I | RXD of SCI1 | | | | | IOC0[2] | I/O | TIM0 channel [2], mappable through software | | | | | PWM[4] | I/O | | | | | | GPIO | I/O | General purpose | | | | PP[7:0] | FP[7:0] | 0 | LCD frontplane segment driver output | | | Р | | PWM[7:0] | I/O | Pulse Width Modulator channel 7 - 0 | GPIO | | | | GPIO | I/O | General purpose | | | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|-----------------------------------------|--------------------------| | R | PR[7] | FP[27] | I | LCD frontplane segment driver output | GPIO | | | | GPIO | I/O | General purpose | | | | PR[6] | FP[18] | I | LCD frontplane segment driver output | | | | | SCL | I/O | SCL of IIC, mappable through software | | | | | GPIO | I/O | General purpose | | | | PR[5] | FP[17] | I | LCD frontplane segment driver output | | | | | SDA | I/O | SDA of IIC, mappable through software | | | | | GPIO | I/O | General purpose | | | | PR[4] | FP[12] | I | LCD frontplane segment driver output | | | | | KWR4 | I | Key Wakeup | | | | | GPIO | I/O | General purpose | | | | PR[3:2] | KWR[3:2] | - | Key Wakeup | | | | | IOC1[7:6] | I/O | TIM1 channel, mappable through software | | | | | GPIO | I/O | General purpose | | | | PR[1] | KWR[1] | I | Key Wakeup | | | | | TXCAN1 | 0 | TX of CAN1 | | | | | IOC0[7] | I/O | TIM0 channel, mappable through software | | | | | GPIO | I/O | General purpose | | | | PR[0] | KWR[0] | I | Key Wakeup | | | | | RXCAN1 | I | RX of CAN1 | | | | | IOC0[6] | I/O | TIM0 channel, mappable through software | | | | | GPIO | I/O | General purpose | | | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|---------------------------------------------------|--------------------------| | | | SS | I/O | SS of SPI | GPIO | | | PS7 | SDA | I/O | SDA of IIC | | | | P3/ | PWM3 | 0 | PWM channel 3, mappable through software | | | | | GPIO | I/O | General purpose | | | | PS6 | KWS[6] | I | Key Wakeup | | | | | SCK | I/O | SCK of SPI | | | | | PWM2 | 0 | PWM channel 2, mappable through software | | | | | GPIO | I/O | General purpose | | | | | KWS[5] | ı | Key Wakeup | | | | DOE | MOSI | I/O | MOSI of SPI | | | | PS5 | PWM1 | 0 | PWM channel 1, mappable through software | | | | | GPIO | I/O | General purpose | | | | | MISO | I/O | MISO of SPI | | | | DC4 | SCL | I/O | SCL of IIC | | | | PS4 | PWM0 | 0 | PWM channel 0, mappable through software | | | S | | GPIO | I/O | General purpose | | | | | TXCAN0 | 0 | TX of CAN0 | | | | DCa | KWS3 | ı | Key Wakeup | | | | PS3 | PWM5 | 0 | PWM channel 5, mappable through software | | | | | GPIO | I/O | General purpose | | | | | RXCAN0 | I | RX of CAN0 | | | | PS2 | KWS2 | ı | Key Wakeup | | | | P52 | PWM4 | 0 | PWM channel 4, mappable through software | | | | | GPIO | I/O | General purpose | | | | | TXD0 | I/O | Serial Communication Interface(SCI0) transmit pin | | | | PS1 | PWM7 | I/O | PWM channel 7, mappable through software | | | | | GPIO | I/O | General purpose | | | | | RXD0 | I/O | Serial Communication Interface(SCI0) receive pin | | | | PS0 | PWM6 | 0 | PWM channel 6, mappable through software | | | | | GPIO | I/O | General purpose | | | Т | PT[7:4] | FP[16:13] | 0 | LCD segment driver output | GPIO | | | | KWT[7:4] | I | Key Wakeup | | | | | IOC0[7:4] | I/O | Timer0 Channels 7-4 | | | | | GPIO | I/O | General purpose | | | | PT[3:0] | FP[11:8] | 0 | LCD segment driver output | | | | | KWT[3:0] | I | Key Wakeup | | | | | IOC1[7:4] | I/O | Timer1 Channels 7-4 | | | | | GPIO | I/O | General purpose | | | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|----------------------------------|--------------------------| | U | PU[7] | M1SINP | I/O | SSD1 Sine+ Node | GPIO | | | | M1C1P | 0 | Motor control output for motor 1 | | | | | GPIO | I/O | General purpose | | | | PU[6] | M1SINM | I/O | SSD1 Sine- Node | | | | | M1C1M | 0 | Motor control output for motor 1 | | | | | IOC0_3 | I/O | TIM0 channel 3 | | | | | GPIO | I/O | General purpose | | | | PU[5] | M1COSP | I/O | SSD1 Cosine+ Node | | | | | M1C0P | 0 | Motor control output for motor 1 | | | | | GPIO | I/O | General purpose | | | | PU[4] | M1COSM | I/O | SSD1 Cosine- Node | | | | | M1C0M | 0 | Motor control output for motor 1 | | | | | IOC0_2 | I/O | TIM0 channel2 | | | | | GPIO | I/O | General purpose | | | | PU[3] | MOSINP | I/O | SSD0 Sine+ Node | | | | | M0C1P | 0 | Motor control output for motor 0 | | | | | GPIO | I/O | General purpose | | | | PU[2] | MOSINM | I/O | SSD0 Sine- Node | | | | | M0C1M | 0 | Motor control output for motor 0 | | | | | IOC0_1 | I/O | TIM0 channel 1 | | | | | GPIO | I/O | General purpose | | | | PU[1] | M0COSP | I/O | SSD0 Cosine+ Node | | | | | M0C0P | 0 | Motor control output for motor 0 | | | | | GPIO | I/O | General purpose | | | | PU[0] | M0COSM | I/O | SSD0 Cosine- Node | | | | | M0C0M | 0 | Motor control output for motor 0 | | | | | IOC0_0 | I/O | TIM0 channel 0 | | | | | GPIO | I/O | General purpose | | | Port | Pin Name | Pin Function<br>& Priority <sup>1</sup> | I/O | Description | Pin Function after Reset | |------|----------|-----------------------------------------|-----|------------------------------------------|--------------------------| | | PV[7] | M3SINP | I/O | SSD3 Sine+ Node | GPIO | | | | M3C1P | 0 | Motor control output for motor 3 | | | | | GPIO | I/O | General purpose | | | | PV[6] | M3SINM | I/O | SSD3 Sine- Node | | | | | M3C1M | 0 | Motor control output for motor 3 | | | | | IOC0_7 | I/O | TIM0 channel 7 | | | | | IOC1_3 | I/O | TIM1 channel 3 | | | | | GPIO | I/O | General purpose | | | | PV[5] | M3COSP | I/O | SSD3 Cosine+ Node | | | | | M3C0P | 0 | Motor control output for motor 3 | | | | | GPIO | I/O | General purpose | | | | PV[4] | M3COSM | I/O | SSD3 cosine- node | | | | | M3C0M | 0 | Motor control output for motor 3 | | | | | IOC0_6 | I/O | TIM0 channel 6 | | | | | IOC1_2 | I/O | TIM1 channel 2 | | | | | GPIO | I/O | General purpose | | | | PV3 | M2SINP | I/O | SSD2 sine+ node | | | | | M2C1P | 0 | Motor control output for Motor 2 | | | | | SDA | I/O | SDA of IIC, mappable through software | | | | | PWM7 | I/O | PWM channel 7, mappable through software | | | V | | SS | I/O | SS of SPI, mappable through software | | | \ \ | | GPIO | I/O | General purpose | | | | PV2 | M2SINM | I/O | SSD2 sine- node | | | | | M2C1M | 0 | Motor control output for Motor 2 | | | | | IOC0_5 | I/O | TIM0 channel 5 | | | | | IOC1_1 | I/O | TIM1 channel 1 | | | | | SCK | I/O | SCK of SPI, mappable through software | | | | | PWM6 | I/O | PWM channel 6, mappable through software | | | | | GPIO | I/O | General purpose | | | | PV1 | M2COSP | I/O | SSD2 cosine+ node | | | | | M2C0P | 0 | Motor control output for Motor 2 | | | | | MOSI | I/O | MOSI of SPI, mappable through software | | | | | PWM5 | 0 | PWM channel 5, mappable through software | | | | | GPIO | I/O | General purpose | | | | PV0 | M2COSM | I/O | SSD2 cosine- node | | | | | M2C0M | 0 | Motor control output for Motor 2 | | | | | IOC0_4 | I/O | TIM0 channel 4 | | | | Ī | IOC1_0 | I/O | TIM1 channel 0 | | | | | SCL | I/O | SCL of IIC, mappable through software | | | | | PWM4 | 0 | PWM channel 4, mappable through software | | | | | MISO | I/O | MISO of SPI, mappable through software | | MC9S12XHY-Family Reference Manual, Rev. 1.04 - <sup>1</sup> Signals in brackets denote alternative module routing pins. - $^2$ Function active when $\overline{\text{RESET}}$ asserted. # 2.3 Memory Map and Register Definition This section provides a detailed description of all Port Integration Module registers. ## 2.3.1 Memory Map Table 2-2 shows the register map of the Port Integration Module. ### Table 2-2. Block Memory Map | Port | Offset or<br>Address | Register | Access | Reset Value | Section/Page | |------|----------------------------|-------------------------------------|------------------|-------------|--------------| | Α | 0x0000 | PORTA—Port A Data Register | R/W | 0x00 | 2.3.3/2-86 | | В | 0x0001 | PORTB—Port B Data Register | R/W | 0x00 | 2.3.4/2-87 | | | 0x0002 | DDRA—Port A Data Direction Register | R/W | 0x00 | 2.3.5/2-87 | | | 0x0003 | DDRB—Port B Data Direction Register | R/W | 0x00 | 2.3.6/2-88 | | | 0x0004<br>:<br>:<br>0x0009 | PIM Reserved | R | 0x00 | 2.3.9/2-90 | | | 0x000A<br>:<br>0x000B | Non-PIM address range <sup>1</sup> | - | - | - | | A | 0x000C | PUCR—Pull-up Up Control Register | R/W <sup>2</sup> | 0x43 | 2.3.8/2-89 | | В | 0x000D | PIM Reserved | R/W | 0x00 | 2.3.9/2-90 | | | 0x000E<br>:<br>0x001B | Non-PIM address range <sup>1</sup> | - | - | - | | | 0x001C | ECLKCTL—ECLK Control Register | R/W | 0x80 | 2.3.10/2-91 | | | 0x001D | PIM Reserved | R | 0x00 | 2.3.11/2-91 | | | 0x001E | IRQCR—IRQ Control Register | R/W <sup>2</sup> | 0x00 | 2.3.12/2-92 | | | 0x001F | PIM Reserved | R | 0x00 | 2.3.13/2-92 | | | 0x0020<br>:<br>0x023F | Non-PIM address range <sup>1</sup> | - | - | - | Table 2-2. Block Memory Map (continued) | Port | Offset or<br>Address | Register | Access | Reset Value | Section/Page | |------|----------------------|-----------------------------------------|--------|-------------|--------------| | Т | 0x0240 | PTT—Port T Data Register | R/W | 0x00 | 2.3.14/2-93 | | | 0x0241 | PTIT—Port T Input Register | R | 3 | 2.3.15/2-94 | | | 0x0242 | DDRT—Port T Data Direction Register | R/W | 0x00 | 2.3.16/2-95 | | | 0x0243 | PIM Reserved | R/W | 0x00 | 2.3.34/2-109 | | | 0x0244 | PERT—Port T Pull Device Enable Register | R/W | 0xFF | 2.3.18/2-96 | | | 0x0245 | PPST—Port T Polarity Select Register | R/W | 0xFF | 2.3.19/2-96 | | | 0x0246 | PIM Reserved | R | 0x00 | 2.3.38/2-111 | | | 0x0247 | PTTRR— Port T Routing Register | R/W | 0x00 | 2.3.21/2-97 | | S | 0x0248 | PTS—Port S Data Register | R/W | 0x00 | 2.3.22/2-98 | | | 0x0249 | PTIS—Port S Input Register | R | 3 | 2.3.23/2-100 | | | 0x024A | DDRS—Port S Data Direction Register | R/W | 0x00 | 2.3.24/2-101 | | | 0x024B | PIM Reserved | R/W | 0x00 | 2.3.25/2-102 | | | 0x024C | PERS—Port S Pull Device Enable Register | R/W | 0xFF | 2.3.26/2-103 | | | 0x024D | PPSS—Port S Polarity Select Register | R/W | 0x00 | 2.3.27/2-103 | | | 0x024E | WOMS—Port S Wired-Or Mode Register | R/W | 0x00 | 2.3.28/2-104 | | | 0x024F | PTSRR— Port S Routing Register | R/W | 0x00 | 2.3.29/2-104 | | М | 0x0250 | PTM—Port M Data Register | R/W | 0x00 | 2.3.31/2-106 | | | 0x0251 | PTIM—Port M Input Register | R | 3 | 2.3.32/2-107 | | | 0x0252 | DDRM—Port M Data Direction Register | R/W | 0x00 | 2.3.16/2-95 | | | 0x0253 | PIM Reserved | R/W | 0x00 | 2.3.42/2-113 | | | 0x0254 | PERM—Port M Pull Device Enable Register | R/W | 0xFF | 2.3.18/2-96 | | | 0x0255 | PPSM—Port M Polarity Select Register | R/W | 0x00 | 2.3.19/2-96 | | | 0x0256 | WOMM—Port MWired-Or Mode Register | R/W | 0x00 | 2.3.38/2-111 | | | 0x0257 | PIM Reserved | R/W | 0x00 | 2.3.21/2-97 | | Р | 0x0258 | PTP—Port P Data Register | R/W | 0x00 | 2.3.39/2-111 | | | 0x0259 | PTIP—Port P Input Register | R | 3 | 2.3.40/2-112 | | | 0x025A | DDRP—Port P Data Direction Register | R/W | 0x00 | 2.3.41/2-112 | | | 0x025B | PIM Reserved | R/W | 0x00 | 2.3.42/2-113 | | | 0x025C | PERP—Port P Pull Device Enable Register | R/W | 0xFF | 2.3.43/2-113 | | | 0x025D | PPSP—Port P Polarity Select Register | R/W | 0xFF | 2.3.44/2-114 | | | 0x025E | PTPRRH— Port P Routing Register High | R/W | 0x00 | 2.3.45/2-114 | | | 0x025F | PTPRRL— Port P Routing Register Low | R/W | 0x00 | 2.3.46/2-115 | ### Table 2-2. Block Memory Map (continued) | Port | Offset or<br>Address | Register | Access | Reset Value | Section/Page | |------|----------------------|------------------------------------------|--------|-------------|--------------| | Н | 0x0260 | PTH—Port H Data Register | R/W | 0x00 | 2.3.47/2-116 | | | 0x0261 | PTIH—Port H Input Register | R | 3 | 2.3.48/2-118 | | | 0x0262 | DDRH—Port H Data Direction Register | R/W | 0x00 | 2.3.49/2-118 | | | 0x0263 | PIM Reserved | R/W | 0x00 | 2.3.50/2-120 | | | 0x0264 | PERH—Port H Pull Device Enable Register | R/W | 0xFF | 2.3.51/2-120 | | | 0x0265 | PPSH—Port H Polarity Select Register | R/W | 0xFF | 2.3.52/2-120 | | | 0x0266 | WOMH—Port H Wired-Or Mode Register | R/W | 0x00 | 2.3.53/2-121 | | | 0x0267 | PTHRR— Port H Routing Register | R | 0x00 | 2.3.54/2-122 | | | 0x0268 | PIM Reserved | R | 0x00 | 2.3.55/2-122 | | | :<br>0x026F | | | | | | AD | 0x0270 | PT0AD—Port AD Data Register | R | 0x00 | 2.3.56/2-123 | | | 0x0271 | PT1AD—Port AD Data Register | R/W | 0x00 | 2.3.56/2-123 | | | 0x0272 | DDR0AD - Port AD Data Direction Register | R | 0x00 | 2.3.58/2-124 | | | 0x0273 | DDR1AD - Port AD Data Direction Register | R/W | 0x00 | 2.3.58/2-124 | | | 0x0274 | PIM Reserved | R | 0x00 | 2.3.60/2-125 | | | 0x0275 | PIM Reserved | R/W | 0x00 | 2.3.42/2-113 | | | 0x0276 | PER0AD—Port AD Pull Up Enable Register | R | 0x00 | 2.3.62/2-126 | | | 0x0277 | PER1AD—Port AD Pull Up Enable Register | R/W | 0x00 | 2.3.62/2-126 | | | 0x0278 | PIM Reserved | R | 0x00 | 2.3.64/2-127 | | | :<br>0x027F | | | | | | R | 0x0280 | PTR—Port R Data Register | R/W | 0x00 | 2.3.65/2-127 | | | 0x0281 | PTIR—Port R Input Register | R | 3 | 2.3.66/2-129 | | | 0x0282 | DDRR—Port R Data Direction Register | R/W | 0x00 | 2.3.67/2-130 | | | 0x0283 | PIM Reserved | R/W | 0x00 | 2.3.68/2-131 | | | 0x0284 | PERR—Port R Pull Device Enable Register | R/W | 0xFF | 2.3.69/2-131 | | | 0x0285 | PPSR—Port R Polarity Select Register | R/W | 0xFF | 2.3.70/2-132 | | | 0x0286 | WOMR—Port R Wired-Or Mode Register | R/W | 0x00 | 2.3.71/2-132 | | | 0x0287 | PIM Reserved | R | 0x00 | 2.3.72/2-133 | **Table 2-2. Block Memory Map (continued)** | Port | Offset or<br>Address | Register | Access | Reset Value | Section/Page | |------------|----------------------|---------------------------------------------|--------|-------------|--------------| | Key | 0x0288 | PIET—Port T Interrupt Enable Register | R/W | 0x00 | 2.3.73/2-133 | | Wak<br>eup | 0x0289 | PIFT—Port T Interrupt Flag Register | R/W | 0x00 | 2.3.74/2-134 | | | 0x028A | PIES—Port S Interrupt Enable Register | R/W | 0x00 | 2.3.75/2-134 | | | 0x028B | PIFS—Port S Interrupt Flag Register | R/W | 0x00 | 2.3.76/2-135 | | | 0x028C | PIE1AD—Port AD Interrupt Enable Register | R/W | 0x00 | 2.3.77/2-135 | | | 0x028D | PIF1AD—Port AD Interrupt Flag Register | R/W | 0x00 | 2.3.78/2-136 | | | 0x028E | PIER—Port R Interrupt Enable Register | R/W | 0x00 | 2.3.79/2-136 | | | 0x028F | PIFR—Port R Interrupt Flag Register | R/W | 0x00 | 2.3.80/2-137 | | U | 0x0290 | PTU—Port U Data Register | R/W | 0x00 | 2.3.81/2-137 | | | 0x0291 | PTIU—Port U input Register | R | 3 | 2.3.82/2-138 | | | 0x0292 | DDRU—Port U Data Direction Register | R/W | 0x00 | 2.3.83/2-139 | | | 0x0293 | PIM Reserved | R | 0x00 | 2.3.84/2-139 | | | 0x0294 | PERU—Port U Pull Device Enable Register | R/W | 0x00 | 2.3.85/2-140 | | | 0x0295 | PPSU—Port U Polarity Select Register | R/W | 0x00 | 2.3.86/2-140 | | | 0x0296 | SRRU—Port U Slew Rate Register | R/W | 0x00 | 2.3.87/2-141 | | | 0x0297 | PTURR— Port S Routing Register PIM Reserved | R | 0x00 | 2.3.88/2-141 | | V | 0x0298 | PTV—Port V Data Register | R/W | 0x00 | 2.3.89/2-143 | | | 0x0299 | PTIV—Port V Input Register | R | 3 | 2.3.90/2-145 | | | 0x029A | DDRV—Port V Data Direction Register | R/W | 0x00 | 2.3.91/2-146 | | | 0x029B | PIM Reserved | R | 0x00 | 2.3.92/2-148 | | | 0x029C | PERV—Port V Pull Device Enable Register | R/W | 0x00 | 2.3.93/2-148 | | | 0x029D | PPSV—Port V Polarity Select Register | R/W | 0x00 | 2.3.94/2-148 | | | 0x029E | SRRV—Port V Slew Rate Register | R/W | 0x00 | 2.3.95/2-149 | | | 0x029F | PTVRR— Port S Routing Register | R | 0x00 | 2.3.96/2-150 | <sup>1</sup> Refer to memory map in SoC Guide to determine related module <sup>&</sup>lt;sup>3</sup> Read always returns logic level on pins. | Register<br>Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------|-------|-------------|----------------|-----|-----|-----|-----|-------| | 0x0000 F<br>PORTA <sub>V</sub> | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | = Unimpleme | ented or Reser | ved | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 $<sup>^{2}\,</sup>$ Write access not applicable for one or more register bits. Refer to register description | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |--------------------------------------------------|--------|-----------------------------|-------|--------|------------|-------------|-------|-------|-------|--|--| | 0x0001<br>PORTB | R<br>W | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | | 0x0002<br>DDRA | R<br>W | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | | 0x0003<br>DDRB | R<br>W | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | | | 0x0004<br>-0x0009 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Reserved | W | | | | | | | | | | | | 0x000A<br>0x000B<br>Non-PIM<br>Address<br>Range | R<br>W | | | | Non-PIM Ad | dress Range | | | | | | | 0x000C<br>PUCR | R<br>W | 0 | BKPUE | 0 | 0 | 0 | 0 | PUPBE | PUPAE | | | | 0x000D<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0x000E-<br>0x001B<br>Non-PIM<br>Address<br>Range | R<br>W | | | | Non-PIM Ad | dress Range | | | | | | | 0x001C<br>ECLKCTL | R<br>W | NECLK | 0 | DIV16 | EDIV4 | EDIV3 | EDIV2 | EDIV1 | EDIV0 | | | | 0x001D<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | 0x001E<br>IRQCR | R<br>W | IRQE | IRQEN | XIRQEN | 0 | 0 | 0 | 0 | 0 | | | | 0x001F | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Reserved | W | | | | | | | | | | | | | | = Unimplemented or Reserved | | | | | | | | | | | Register<br>Name | _ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------------------------|--------|--------|-------------|----------------|------------|-------------|--------|--------|--------| | 0x0020-<br>0x023F<br>Non-PIM<br>Address<br>Range | R<br>W | | | | Non-PIM Ad | dress Range | | | | | 0x0240<br>PTT | R<br>W | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | 0x0241<br>PTIT | R<br>W | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 | | 0x0242<br>DDRT | R<br>W | DDRT7 | DDRT6 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | | 0x0243<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0244<br>PERT | R<br>W | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | 0x0245<br>PPST | R<br>W | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | | 0x0246<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0247<br>PTTRR | R<br>W | PTTRR7 | PTTRR6 | PTTRR5 | PTTRR4 | PTTRR3 | PTTRR2 | PTTRR1 | PTTRR0 | | 0x0248<br>PTS | R<br>W | PTS7 | PTS6 | PTS5 | PTS4 | PTS3 | PTS2 | PTS1 | PTS0 | | 0x0249<br>PTIS | R<br>W | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | 0x024A<br>DDRS | R<br>W | DDRS7 | DDRS6 | DDRS5 | DDRS4 | DDRS3 | DDRS2 | DDRS1 | DDRS0 | | 0x024B<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x024C<br>PERS | R<br>W | PERS7 | PERS6 | PERS5 | PERS4 | PERS3 | PERS2 | PERS1 | PERS0 | | | | | = Unimpleme | ented or Reser | ved | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|--------|-------|-------|--------|--------|-------|-------|--------|--------| | 0x024D<br>PPSS | R<br>W | PPSS7 | PPSS6 | PPSS5 | PPSS4 | PPSS3 | PPSS2 | PPSS1 | PPSS0 | | 0x024E<br>WOMS | R<br>W | WOMS7 | WOMS6 | WOMS5 | WOMS4 | WOMS3 | WOMS2 | WOMS1 | WOMS0 | | 0x024F<br>PTSRR | R<br>W | 0 | 0 | PTSRR5 | PTSRR4 | 0 | 0 | PTSRR1 | PTSRR0 | | 0x0250<br>PTM | R<br>W | 0 | 0 | 0 | 0 | PTM3 | PTM2 | PTM1 | PTM0 | | 0x0251<br>PTIM | R<br>W | 0 | 0 | 0 | 0 | PTIM3 | PTIM2 | PTIM1 | PTIM0 | | 0x0252<br>DDRM | R<br>W | 0 | 0 | 0 | 0 | DDRM3 | DDRM2 | DDRM1 | DDRM0 | | 0x0253<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0254<br>PERM | R<br>W | 0 | 0 | 0 | 0 | PERM3 | PERM2 | PERM1 | PERM0 | | 0x0255<br>PPSM | R<br>W | 0 | 0 | 0 | 0 | PPSM3 | PPSM2 | PPSM1 | PPSM0 | | 0x0256<br>WOMM | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | WOMM1 | WOMM0 | | 0x0257<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0258<br>PTP | R<br>W | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | 0x0259<br>PTIP | R<br>W | PTIP7 | PTIP6 | PTIP5 | PTIP4 | PTIP3 | PTIP2 | PTIP1 | PTIP0 | | 0x025A<br>DDRP | R<br>W | DDRP7 | DDRP6 | DDRP5 | DDRP4 | DDRP3 | DDRP2 | DDRP1 | DDRP0 | | 0x025B<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | = Unimplemented or Reserved MC9S12XHY-Family Reference Manual, Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |--------------------|-----------------------------|---------|---------|---------|---------|---------|---------|---------|---------|--|--| | 0x025C<br>PERP | R<br>W | PERP7 | PERP6 | PERP5 | PERP4 | PERP3 | PERP2 | PERP1 | PERP0 | | | | 0x025D<br>PPSP | R<br>W | PPSP7 | PPSP6 | PPSP5 | PPSP4 | PPSP3 | PPSP2 | PPSP1 | PPSP0 | | | | 0x025E<br>PTPRRH | R<br>W | PTPRRH7 | PTPRRH6 | PTPRRH5 | PTPRRH4 | PTPRRH3 | PTPRRH2 | PTPRRH1 | PTPRRH0 | | | | 0x025F<br>PTPRRL | R<br>W | 0 | 0 | 0 | 0 | PTPRRL3 | PTPRRL2 | PTPRRL1 | PTPRRL0 | | | | 0x0260<br>PTH | R<br>W | PTH7 | PTH6 | PTH5 | PTH4 | PTH3 | PTH2 | PTH1 | PTH0 | | | | 0x0261<br>PTIH | R | PTIH7 | PTIH6 | PTIH5 | PTIH4 | PTIH3 | PTIH2 | PTIH1 | PTIH0 | | | | PIII | W | | | | | | | | | | | | 0x0262<br>DDRH | R<br>W | DDRH7 | DDRH6 | DDRH5 | DDRH4 | DDRH3 | DDRH2 | DDRH1 | DDRH0 | | | | 0x0263<br>Reserved | R<br>W | | | | PIM Re | served( | | | | | | | 0x0264<br>PERH | R<br>W | PERH7 | PERH6 | PERH5 | PERH4 | PERH3 | PERH2 | PERH1 | PERH0 | | | | 0x0265<br>PPSH | R | PPSH7 | PPSH6 | PPSH5 | PPSH4 | PPSH3 | PPSH2 | PPSH1 | PPSH0 | | | | 0x0266<br>WOMH | R<br>W | WOMH7 | WOMH6 | WOMH5 | WOMH4 | WOMH3 | WOMH2 | WOMH1 | WOMH0 | | | | 0x0267 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTHRR0 | | | | PTHRR | W | | | | | | | | TTIIIII | | | | 0x0268- | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0x026F<br>Reserved | W | | | | | | | | | | | | 0x0270<br>PT0AD | R<br>W | 0 | 0 | 0 | 0 | PT0AD3 | PT0AD2 | PT0AD1 | PT0AD8 | | | | 0x0271<br>PT1AD | R<br>W | PT1AD7 | PT1AD6 | PT1AD5 | PT1AD4 | PT1AD3 | PT1AD2 | PT1AD1 | PT1AD0 | | | | | = Unimplemented or Reserved | | | | | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------------------|--------|---------|-------------|----------------|---------|---------|---------|---------|---------| | 0x0272<br>DDR0AD | R<br>W | 0 | 0 | 0 | 0 | DDR0AD3 | DDR0AD2 | DDR0AD1 | DDR0AD0 | | 0x0273<br>DDR1AD | R<br>W | DDR1AD7 | DDR1AD6 | DDR1AD5 | DDR1AD4 | DDR1AD3 | DDR1AD2 | DDR1AD1 | DDR1AD0 | | 0x0274<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0275<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0276<br>PER0AD | R<br>W | 0 | 0 | 0 | 0 | PER0AD3 | PER0AD2 | PER0AD1 | PER0AD0 | | 0x0277<br>PER1AD | R<br>W | PER1AD7 | PER1AD6 | PER1AD5 | PER1AD4 | PER1AD3 | PER1AD2 | PER1AD1 | PER1AD0 | | 0x0278<br>-0x027F<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0280<br>PTR | R<br>W | PTR7 | PTR6 | PTR5 | PTR4 | PTR3 | PTR2 | PTR1 | PTR0 | | 0x0281<br>PTIR | R<br>W | PTIR7 | PTIR6 | PTIR5 | PTIR4 | PTIR3 | PTIR2 | PTIR1 | PTIR0 | | 0x0282<br>DDRR | R<br>W | DDRR7 | DDRR6 | DDRR5 | DDRR4 | DDRR3 | DDRR2 | DDRR1 | DDRR0 | | 0x0283<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0284<br>PERR | R<br>W | PERR7 | PERR6 | PERR5 | PERR4 | PERR3 | PERR2 | PERR1 | PERR0 | | 0x0285<br>PPSR | R<br>W | PPSR7 | PPSR6 | PPSR5 | PPSR4 | PPSR3 | PPSR2 | PPSR1 | PPSR0 | | 0x0286<br>WOMR | R<br>W | WOMR7 | WOMR6 | WOMR5 | WOMR4 | WOMR3 | WOMR2 | WOMR1 | WOMR0 | | 0x0287<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | = Unimpleme | ented or Reser | ved | | | | | | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |--------------------|-----------------------------|---------|---------|---------|---------|---------|---------|---------|---------|--| | 0x0288<br>PIET | R<br>W | PIET7 | PIET6 | PIET5 | PIET4 | PIET3 | PIET2 | PIET1 | PIET0 | | | 0x0289<br>PIFT | R<br>W | PIFT7 | PIFT6 | PIFT5 | PIFT4 | PIFT3 | PIFT2 | PIFT1 | PIFT0 | | | 0x028A<br>PIES | R<br>W | 0 | PIES6 | PIES5 | 0 | 0 | 0 | 0 | 0 | | | 0x028B<br>PIFS | R<br>W | 0 | PIFS6 | PIFS5 | 0 | 0 | 0 | 0 | 0 | | | 0x028C<br>PIE1AD | R<br>W | PIE1AD7 | PIE1AD6 | PIE1AD5 | PIE1AD4 | PIE1AD3 | PIE1AD2 | PIE1AD1 | PIE1AD0 | | | 0x028D<br>PIF1AD | R<br>W | PIF1AD7 | PIF1AD6 | PIF1AD5 | PIF1AD4 | PIF1AD3 | PIF1AD2 | PIF1AD1 | PIF1AD0 | | | 0x028E<br>PIER | R<br>W | 0 | 0 | 0 | 0 | PIER3 | PIER2 | PIER1 | PIER0 | | | 0x028F<br>PIFR | R<br>W | 0 | 0 | 0 | 0 | PIFR3 | PIFR2 | PIFR1 | PIFR0 | | | 0x0290<br>PTU | R<br>W | PTU7 | PTU6 | PTU5 | PTU4 | PTU3 | PTU2 | PTU1 | PTU0 | | | 0x0291<br>PTIU | R<br>W | PTIU7 | PTIU6 | PTIU5 | PTIU4 | PTIU3 | PTIU2 | PTIU1 | PTIU0 | | | 0x0292<br>DDRU | R<br>W | DDRU7 | DDRU6 | DDRU5 | DDRU4 | DDRU3 | DDRU2 | DDRU1 | DDRU0 | | | 0x0293<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x0294<br>PERU | R<br>W | PERU7 | PERU6 | PERU5 | PERU4 | PERU3 | PERU2 | PERU1 | PERU0 | | | 0x0295<br>PPSU | R | PPSU7 | PPSU6 | PPSU5 | PPSU4 | PPSU3 | PPSU2 | PPSU1 | PPSU0 | | | 0x0296<br>SRRU | R<br>W | SRRU7 | SRRU6 | SRRU5 | SRRU4 | SRRU3 | SRRU2 | SRRU1 | SRRU0 | | | | = Unimplemented or Reserved | | | | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|-----------------------------|-------|-------|-------|---------|---------|-------|-------| | 0x0297 | R | 0 | 0 | 0 | 0 | DTUDDO | DTUDDO | 0 | 0 | | PTURR | W | | | | | PTURR3 | PTURR2 | | | | 0x0298<br>PTV | R<br>W | PTV7 | PTV6 | PTV5 | PTV4 | PTV3 | PTV2 | PTV1 | PTV0 | | 0x0299 | R | PTIV7 | PTIV6 | PTIV5 | PTIV4 | PTIV3 | PTIV2 | PTIV1 | PTIV0 | | PTIV | W | | | | | | | | | | 0x029A<br>DDRV | R<br>W | DDRV7 | DDRV6 | DDRV5 | DDRV4 | DDRV3 | DDRV2 | DDRV1 | DDRV0 | | 0x029B | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reserved | W | | | | | | | | | | 0x029C<br>PERV | R<br>W | PERV7 | PERV6 | PERV5 | PERV4 | PERV3 | PERV2 | PERV1 | PERV0 | | 0x0294D<br>PPSV | R | PPSV7 | PPSV6 | PPSV5 | PPSV4 | PPSV3 | PPSV2 | PPSV1 | PPSV0 | | 0x029E<br>SRRV | R<br>W | SRRV7 | SRRV6 | SRRV5 | SRRV4 | SRRV3 | SRRV2 | SRRV1 | SRRV0 | | 0x029F | R | 0 | 0 | 0 | 0 | DTV/DDC | DT\/DDC | 0 | 0 | | PTVRR | W | | | | | PTVRR3 | PTVRR2 | | | | | Г | = Unimplemented or Reserved | | | | | | | | # 2.3.2 Register Descriptions The following table summarizes the effect of the various configuration bits, i.e. data direction (DDR), output level (IO), pull enable (PE), pull select (PS) on the pin function and pull device activity. The configuration bit PS is used for two purposes: - 1. Configure the sensitive interrupt edge (rising or falling), if interrupt is enabled. - 2. Select either a pull-up or pull-down device if PE is active. | DDR | Ю | RDR <sup>1</sup> | PE | PS <sup>2</sup> | IE <sup>3</sup> | Function | Pull Device | Interrupt | |-----|---|------------------|----|-----------------|-----------------|----------------------------|-------------|--------------| | 0 | х | х | 0 | х | 0 | Input | Disabled | Disabled | | 0 | х | х | 1 | 0 | 0 | Input | Pull Up | Disabled | | 0 | х | х | 1 | 1 | 0 | Input | Pull Down | Disabled | | 0 | х | х | 0 | 0 | 1 | Input | Disabled | Falling edge | | 0 | х | х | 0 | 1 | 1 | Input | Disabled | Rising edge | | 0 | х | х | 1 | 0 | 1 | Input | Pull Up | Falling edge | | 0 | х | х | 1 | 1 | 1 | Input | Pull Down | Rising edge | | 1 | 0 | 0 | х | х | 0 | Output, full drive to 0 | Disabled | Disabled | | 1 | 1 | 0 | х | х | 0 | Output, full drive to 1 | Disabled | Disabled | | 1 | 0 | 1 | х | х | 0 | Output, reduced drive to 0 | Disabled | Disabled | | 1 | 1 | 1 | х | х | 0 | Output, reduced drive to 1 | Disabled | Disabled | | 1 | 0 | 0 | х | 0 | 1 | Output, full drive to 0 | Disabled | Falling edge | | 1 | 1 | 0 | х | 1 | 1 | Output, full drive to 1 | Disabled | Rising edge | | 1 | 0 | 1 | х | 0 | 1 | Output, reduced drive to 0 | Disabled | Falling edge | | 1 | 1 | 1 | х | 1 | 1 | Output, reduced drive to 1 | Disabled | Rising edge | **Table 2-3. Pin Configuration Summary** #### **NOTE** All register bits in this module are completely synchronous to internal clocks during a register read. #### **NOTE** Figure of port data registers also display the alternative functions if applicable on the related pin as defined in Table 2-1. Names in brackets denote the availability of the function when using a specific routing option. #### **NOTE** Figures of module routing registers also display the module instance or module channel associated with the related routing bit. <sup>&</sup>lt;sup>1</sup> not Applicable only on MC9S12XHY <sup>&</sup>lt;sup>2</sup> Always "1" on Port A, B, and always "0" on AD. <sup>&</sup>lt;sup>3</sup> Applicable only on Port T, S, R,M and AD. # 2.3.3 Port A Data Register (PORTA) | Address | Address 0x0000 (PRR) Access: User read/write <sup>1</sup> | | | | | | | | |---------------------|-----------------------------------------------------------|------|------|------|------------|------|------|------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>W | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | _ | _ | | | API_EXTCLK | _ | XIRQ | ĪRQ | | Altern.<br>Function | FP36 | FP35 | FP34 | FP33 | FP32 | FP31 | FP30 | FP29 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 2-1. Port A Data Register (PORTA) **Table 2-4. PORTA Register Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4,2<br>PA | Port A general purpose input/output data—Data Register, LCD segment driver output The associated pin can be used as general purpose I/O when not used as alternative function is not enabled. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the general purpose I/O function if the related LCD segment is enabled. | | 3<br>PA | Port A general purpose input/output data—Data Register, LCD segment driver output, API_EXTCLK The associated pin can be used as general purpose I/O when not used as alternative function. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the API_EXTCLK and general purpose I/O function if the related LCD segment is enabled. • The API_EXTCLK takes precedence over the general purpose I/O function if the API_EXTCLK function is enabled | | 1<br>PA | Port A general purpose input/output data—Data Register, LCD segment driver output, XIRQ The associated pin can be used as general purpose I/O when not used as alternative function. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the XIRQ and general purpose I/O function if the related LCD segment is enabled. • The XIRQ takes precedence over the general purpose I/O function if the XIRQ function is enabled | | 0<br>PA | Port A general purpose input/output data—Data Register, LCD segment driver output, IRQ The associated pin can be used as general purpose I/O when not used as alternative function. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the IRQ and general purpose I/O function if the related LCD segment is enabled. • The IRQ takes precedence over the general purpose I/O function if the IRQ function is enabled | Read: Anytime. The data source is depending on the data direction value. Write: Anytime ## 2.3.4 Port B Data Register (PORTB) Address 0x0001 (PRR) Access: User read/write1 7 5 4 3 2 R PB7 PB6 PB5 PB4 PB3 PB2 PB1 PB7 W Altern. BP3 BP2 BP1 BP0 FP39 FP38 FP37 FP28 **Function** 0 0 0 0 0 0 0 0 Reset Figure 2-2. Port B Data Register (PORTB) #### Table 2-5. PORTB Register Field Descriptions | Field | Description | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PB | Port B general purpose input/output data—Data Register, LCD segment driver output The associated pin can be used as general purpose I/O when not used as alternative function. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the general purpose I/O function if the related LCD segment is enabled. | # 2.3.5 Port A Data Direction Register (DDRA) Figure 2-3. Port A Data Direction Register (DDRA) Read: Anytime. The data source is depending on the data direction value. Write: Anytime Read: Anytime Write: Anytime ### **Table 2-6. DDRA Register Field Descriptions** | Field | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4,2<br>DDRA | Port A Data Direction— This bit determines whether the associated pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disable | | | Associated pin is configured as output Associated pin is configured as input | | 3<br>DDRA | Port A Data Direction— This bit determines whether the associated pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else if API_EXTCLK is enabled, it will be forced as output | | | 1 Associated pin is configured as output 0 Associated pin is configured as input | | 1<br>DDRA | Port A Data Direction— This bit determines whether the associated pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else if XIRQ is enabled, it will be forced as input | | | 1 Associated pin is configured as output 0 Associated pin is configured as input | | 0<br>DDRA | Port A Data Direction— This bit determines whether the associated pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else if /IRQ is enabled, it will be forced as input | | | 1 Associated pin is configured as output 0 Associated pin is configured as input | # 2.3.6 Port B Data Direction Register (DDRB) Figure 2-4. Port B Data Direction Register (DDRB) Read: Anytime Write: Anytime 89 Table 2-7. DDRB Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>DDRB | Port B Data Direction— This bit determines whether the associated pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled | | | Associated pin is configured as output Associated pin is configured as input | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTA, PTB registers, when changing the DDRA,DDRB register. ## 2.3.7 PIM Reserved Register Figure 2-5. PIM Reserved Register # 2.3.8 Ports A, B, BKGD pin Pull Control Register (PUCR) Figure 2-6. Ports AB, BKGD pin Pull Control Register (PUCR) Read: Always reads 0x00 Write: Unimplemented Read:Anytime in single-chip modes. Write:Anytime, except BKPUE which is writable in Special Single-Chip Mode only. ### Table 2-8. PUCR Register Field Descriptions | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>BKPUE | <b>BKGD pin pull-up Enable</b> —Enable pull-up device on pin This bit configures whether a pull-up device is activated, if the pin is used as input. If a pin is used as output this bit has no effect. | | | 1 Pull-up device enabled<br>0 Pull-up device disabled | | 1<br>PUPBE | Port B Pull-down Enable—Enable pull-down devices on all port input pins This bit configures whether a pull-down device is activated on all associated port input pins. If a pin is used as output this bit has no effect. | | | 1 pull-down device enabled<br>0 pull-down device disabled | | 0<br>PUPAE | Port A Pull-down Enable—Enable pull-down devices on all port input pins This bit configures whether a pull-down device is activated on all associated port input pins. If a pin is used as output this bit has no effect. | | | 1 pull-down device enabled 0 pull-down device disabled | # 2.3.9 PIM Reserved Register Figure 2-7. PIM Reserved Register Read: Anytime Write: Anytime ## 2.3.10 ECLK Control Register (ECLKCTL) Figure 2-8. ECLK Control Register (ECLKCTL) Table 2-9. ECLKCTL Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>NECLK | No ECLK—Disable ECLK output This bit controls the availability of a free-running clock on the ECLK pin. This clock has a fixed rate of equivalent to the internal bus clock. | | | 1 ECLK disabled<br>0 ECLK enabled | | 5<br>DIV16 | Free-running ECLK predivider—Divide by 16 This bit enables a divide-by-16 stage on the selected EDIV rate. | | | 1 Divider enabled: ECLK rate = EDIV rate divided by 16 0 Divider disabled: ECLK rate = EDIV rate | | 4-0<br>EDIV | Free-running ECLK Divider—Configure ECLK rate These bits determine the rate of the free-running clock on the ECLK pin. | | | 00000 ECLK rate = bus clock rate <sup>1</sup> 00001 ECLK rate = bus clock rate divided by 2 00010 ECLK rate = bus clock rate divided by 3, 11111 ECLK rate = bus clock rate divided by 32 | <sup>1</sup> when EDIV=00000 DIV16-0,and bus clock>=32 MHz, ECLK output maybe cannot work ## 2.3.11 PIM Reserved Register Figure 2-9. PIM Reserved Register MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Read: Always reads 0x00 Write: Unimplemented # 2.3.12 IRQ Control Register (IRQCR) Figure 2-10. IRQ Control Register (IRQCR) Table 2-10. IRQCR Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>IRQE | IRQ select edge sensitive only— Special mode: Read or write anytime. | | | Normal mode: Read anytime, write once. 1 IRQ pin configured to respond only to falling edges. Falling edges on the IRQ pin will be detected anytime IRQE=1 | | | and will be cleared only upon a reset or the servicing of the IRQ interrupt. 0 IRQ pin configured for low level recognition | | 6<br>IRQEN | IRQ enable— Read or write anytime. | | II (QLIV | 1 IRQ pin is connected to interrupt logic | | | 0 IRQ pin is disconnected from interrupt logic | | 5<br>XIRQEN | XIRQ enable— Special mode: Read or write anytime. | | | Normal mode: Read anytime, write once. | | | 1 XIRQ pin is connected to interrupt logic 0 XIRQ pin is disconnected from interrupt logic | # 2.3.13 PIM Reserved Register This register is reserved for factory testing of the PIM module and is not available in normal operation. Read: See individual bit descriptions below. Write: See individual bit descriptions below. Figure 2-11. PIM Reserved Register ## 2.3.14 Port T Data Register (PTT) | Address ( | Address 0x0240 Access: User read/write <sup>1</sup> | | | | | | | | |---------------------|-----------------------------------------------------|--------|--------|--------|--------|--------|--------|--------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>W | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | | IOC0_7 | IOC0_6 | IOC0_5 | IOC0_4 | IOC1_7 | IOC1_6 | IOC1_5 | IOC1_4 | | Altern.<br>Function | FP16 | FP15 | FP14 | FP13 | FP11 | FP10 | FP9 | FP8 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 2-12. Port T Data Register (PTT) Read: Always reads 0x00 Write: Unimplemented Read: Anytime. The data source is depending on the data direction value. Write: Anytime ### **Table 2-11. PTT Register Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4<br>PTT | Port T general purpose input/output data—Data Register, LCD segment driver output, TIM0 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the TIM0 and general purpose I/O function if related LCD segment is enabled • The TIM0 output function takes precedence over the general purpose I/O function if the related channel is enabled. <sup>1</sup> | | 3-0<br>PTT | Port T general purpose input/output data—Data Register, LCD segment driver output, TIM1 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the TIM1 and general purpose I/O function if related LCD segment is enabled • The TIM1 output function takes precedence over the general purpose I/O function if the related channel is enabled. <sup>1</sup> | <sup>&</sup>lt;sup>1</sup> In order TIM input capture to be function correctly, the corresponding DDRT bit should be set to 0 ## 2.3.15 Port T Input Register (PTIT) Figure 2-13. Port T Input Register (PTIT) Table 2-12. PTIT Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIT | Port T input data— A read always returns the buffered input state of the associated pin. It can be used to detect overload or short circuit conditions on output pins. | Read: Anytime Write: Never, writes to this register have no effect. ### 2.3.16 Port T Data Direction Register (DDRT) Figure 2-14. Port T Data Direction Register (DDRT) Table 2-13. DDRT Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4<br>DDRT | Port T data direction— This bit determines whether the pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else If corresponding TIM0 output compare channel is enabled, it will be forced as output. 1 Associated pin is configured as output 0 Associated pin is configured as input | | 3-0<br>DDRT | Port T data direction— This bit determines whether the pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else If corresponding TIM1 output compare channel is enabled, it will be forced as output. 1 Associated pin is configured as output 0 Associated pin is configured as input | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTT or PTIT registers, when changing the DDRT register. # 2.3.17 PIM Reserved Register Figure 2-15. PIM Reserved Register MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Read: Anytime Write: Anytime ## 2.3.18 Port T Pull Device Enable Register (PERT) Figure 2-16. Port T Pull Device Enable Register (PERT) Table 2-14. PERT Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERT | Port T pull device enable—Enable pull device on input pin This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect. The polarity is selected by the related polarity select register bit. | | | 1 Pull device enabled<br>0 Pull device disabled | # 2.3.19 Port T Polarity Select Register (PPST) Figure 2-17. Port T Polarity Select Register (PPST) Table 2-15. PPST Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PPST | Port T pull device select—Configure pull device polarity on input pin This bit selects a pull-up or a pull-down device if enabled on the associated port input pin. | | | 1 A pull-down device is selected 0 A pull-up device is selected | MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Read: Anytime Write: Anytime ### 2.3.20 PIM Reserved Register Figure 2-18. PIM Reserved Register ## 2.3.21 Port T Routing Register (PTTRR) Figure 2-19. Port T Routing Register (PTTRR) This register configures the re-routing of TIM0/1 channels on alternative pins on Port R/T. Table 2-16. Port T Routing Register Field Descriptions | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------| | [7:6]<br>PTTRR | Port T data direction— This register controls the routing of IOC0_7. | | | 00 IOC0_7 routed to PT7 01 IOC0_7 routed to PR1 10 IOC0_7 routed to PV6 11 IOC0_7 routed to PT7(reserved) | | 5<br>PTTRR | Port T data direction— This register controls the routing of IOC0_5. 0 IOC0_5 routed to PT5 1 IOC0_5 routed to PV2 | Read: Always reads 0x00 Write: Unimplemented Read: Anytime Write: Anytime #### Table 2-16. Port T Routing Register Field Descriptions (continued) | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------| | 4<br>PTTRR | Port T data direction— This register controls the routing of IOC0_4. | | | 0 IOC0_4 routed to PT4<br>1 IOC0_4 routed to PV0 | | [3:2]<br>PTTRR | Port T data direction— This register controls the routing of IOC0_6. | | | 00 IOC0_6 routed to PT6 01 IOC0_6 routed to PR0 10 IOC0_6 routed to PV4 11 IOC0_6 routed to PT6(reserved) | | 1<br>PTTRR | Port T data direction— This register controls the routing of IOC1_7. | | | 0 IOC1_7routed to PT3<br>1 IOC1_7 routed to PR3 | | 0<br>PTTRR | Port T data direction— This register controls the routing of IOC1_6. | | | 0 IOC1_6 routed to PT2<br>1 IOC1_6 routed to PR2 | ## 2.3.22 Port S Data Register (PTS) Figure 2-20. Port S Data Register (PTS) Read: Anytime The data source is depending on the data direction value. Write: Anytime ### **Table 2-17. PTS Register Field Descriptions** | Field | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PTS | Port S general purpose input/output data—Data Register, SPI SS inout, IIC SDA inout, PWM channel3 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SPI takes precedence over the IIC, PWM3 and the general purpose I/O function if enabled</li> <li>The IIC takes precedence over the PWM3 and the general purpose I/O function if enabled</li> <li>The PWM3 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 6<br>PTS | Port S general purpose input/output data—Data Register, SPI SCK inout, PWM channel2 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | The SPI takes precedence over the PWM2 and the general purpose I/O function if enabled The PWM2 takes precedence over the general purpose I/O function if enabled | | 5<br>PTS | Port S general purpose input/output data—Data Register, SPI MOSI inout, PWM channel1 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SPI takes precedence over the PWM1 and the general purpose I/O function if enabled</li> <li>The PWM1 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 4<br>PTS | Port S general purpose input/output data—Data Register, SPI MISO inout, IIC SCL inout, PWM channel0 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SPI takes precedence over the IIC, PWM0 and the general purpose I/O function if enabled</li> <li>The IIC takes precedence over the PWM0 and the general purpose I/O function if enabled</li> <li>The PWM0 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 3<br>PTS | Port S general purpose input/output data—Data Register, CAN TX When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | The CAN takes precedence over the general purpose I/O function if enabled | | 2<br>PTS | Port S general purpose input/output data—Data Register, CAN RX When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | The CAN takes precedence over the general purpose I/O function if enabled | #### **Table 2-17. PTS Register Field Descriptions (continued)** | Field | Description | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>PTS | Port S general purpose input/output data—Data Register, SCI TXD, PWM channel7 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SCI takes precedence over the PWM7 and general purpose I/O function if enabled</li> <li>The PWM7 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 0<br>PTS | Port S general purpose input/output data—Data Register, SCI RXD, PWM channel6 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SCI takes precedence over the PWM6 and general purpose I/O function if enabled</li> <li>The PWM6 takes precedence over the general purpose I/O function if enabled</li> </ul> | # 2.3.23 Port S Input Register (PTIS) Figure 2-21. Port S Input Register (PTIS) ### Table 2-18. PTIS Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIS | Port S input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Never, writes to this register have no effect. # 2.3.24 Port S Data Direction Register (DDRS) Access: User read/write<sup>1</sup> Address 0x024A 5 3 2 R DDRS7 DDRS6 DDRS5 DDRS4 DDRS3 DDRS2 DDRS1 DDRS0 W 0 0 0 0 0 0 Reset 0 0 Figure 2-22. Port S Data Direction Register (DDRS) Table 2-19. DDRS Register Field Descriptions | Field | Description | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DDRS | Port S data direction— This register controls the data direction of pin 7. This register configures pin as either input or output. If SPI is routing to PS and SPI is enabled, the SPI determines the pin direction Else If IIC is routing to PS and IIC is enabled, the IIC determines the pin direction, it will force as open-drain output Else if PWM3 is routing to PS and PWM3 is enabled it will force as output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 6<br>DDRS | Port S data direction— This register controls the data direction of pin 6. This register configures pin as either input or output. If SPI is routing to PS and SPI is enabled, the SPI determines the pin direction Else if PWM2 is routing to PS and PWM2 is enabled it will force as output. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 5<br>DDRS | Port S data direction— This register controls the data direction of pin 5. This register configures pin as either input or output. If SPI is routing to PS and SPI is enabled, the SPI determines the pin direction Else if PWM1 is routing to PS and PWM1 is enabled it will force as output. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 4<br>DDRS | Port S data direction— This register controls the data direction of pin 4. This register configures pin as either input or output. If SPI is routing to PS and SPI is enabled, the SPI determines the pin direction Else If IIC is routing to PS and IIC is enabled, it will force as open-drain output Else if PWM0 is routing to PS and PWM0 is enabled it will force as output. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | Read: Anytime. Write: Anytime. ### Table 2-19. DDRS Register Field Descriptions (continued) | Field | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>DDRS | Port S data direction— This register controls the data direction of pin 3. This register configures pin as either input or output. If CAN is enabled, it will force the pin as output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 2<br>DDRS | Port S data direction— This register controls the data direction of pin 2.This register configures pin as either input or output. If CAN is enabled, it will force the pin as input. | | | Associated pin is configured as output. Associated pin is configured as input. | | 1<br>DDRS | Port S data direction— This register controls the data direction of pin 1. This register configures pin as either input or output. If SCI is enabled, it will force the pin as output Else if PWM7 is routing to PS1 and use as PWM channel output, it will force pin as output. If use as PWM emergency shut down, it will force pin as input. | | | Associated pin is configured as output. Associated pin is configured as input. | | 0<br>DDRS | Port S data direction— This register controls the data direction of pin 0.This register configures pin as either input or output. If SCI is enabled, it will force the pin as input Else if PWM6 is routing to PS0 and PWM6 is enabled, it will force pin as output. | | | Associated pin is configured as output. Associated pin is configured as input. | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTS or PTIS registers, when changing the DDRS register. ## 2.3.25 PIM Reserved Registers Figure 2-23. PIM Reserved Register) Read: Anytime. Write: Anytime. ### 2.3.26 Port S Pull Device Enable Register (PERS) Figure 2-24. Port S Pull Device Enable Register (PERS) Table 2-20. PERS Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERS | Port S pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset all pull devices are enabled. 1 Pull device enabled. 0 Pull device disabled. | ## 2.3.27 Port S Polarity Select Register (PPSS) Figure 2-25. Port S Polarity Select Register (PPSS) Table 2-21. PPSS Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PPSS | Port S pull device select—Determine pull device polarity on input pins This register selects whether a pull-down or a pull-up device is connected to the pin. 1 A rising edge on the associated Port S pin sets the associated flag bit in the PIFS register. A pull-down device is connected to the associated pin, if enabled and if the pin is used as input. 0 A falling edge on the associated Port S pin sets the associated flag bit in the PIFS register. A pull-up device is connected to the associated pin, if enabled and if the pin is used as input. | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. ### 2.3.28 Port S Wired-Or Mode Register (WOMS) Address 0x024E Access: User read/write1 3 2 R WOMS7 WOMS6 WOMS5 WOMS4 WOMS2 WOMS1 WOMS3 WOMS0 0 0 0 0 0 0 0 0 Reset Figure 2-26. Port S Wired-Or Mode Register (WOMS) **Table 2-22. WOMS Register Field Descriptions** | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>WOMS | Port S wired-or mode—Enable wired-or functionality This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This allows a multipoint connection of several serial modules. These bits have no influence on pins used as inputs. 1 Output buffers operate as open-drain outputs. 0 Output buffers operate as push-pull outputs. | # 2.3.29 Port S Routing Register (PTSRR) Figure 2-27. Port S Routing Register (PTSRR) This register configures the re-routing of IIC and SPI on alternative ports. **Table 2-23. Module Routing Summary** | Module | PTSRR | | | | Relate | d Pins | |--------|-------|---|---|---|--------|--------| | | 5 | 4 | 1 | 0 | | | | | | | | | SCL | SDA | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. **Table 2-23. Module Routing Summary** | Module | PTSRR | | | | | Relate | d Pins | | |--------|-------|---|---|---|----------|---------|--------|-----| | IIC | Х | х | 0 | 0 | PS | S4 | PS7 | | | | х | х | 0 | 1 | PS | PS4 PS7 | | S7 | | | Х | х | 1 | 0 | PI | PR6 | | ₹5 | | | Х | х | 1 | 1 | PV0 | | PV3 | | | | | | | | MISO | MOSI | SCK | SS | | SPI | 0 | 0 | х | х | PS4 | PS5 | PS6 | PS7 | | | 0 | 1 | х | х | PH0 | PH1 | PH2 | PH3 | | | 1 | 0 | х | х | PV0 | PV1 | PV2 | PV3 | | | 1 | 1 | х | х | Reserved | | | | # 2.3.30 PIM Reserved Register # 2.3.31 Port M Data Register (PTM) | Address 0x0250 | | | | | | | Access: Us | ser read/write <sup>1</sup> | |---------------------|---|--------------|-----------------|----|----------------|----------|------------|-----------------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | 0 | 0 | 0 | 0 | PTM3 | PTM2 | PTM1 | DTMO | | W | | | | | PTIVIS | PTIVIZ | PIIVII | PTM0 | | | | | | | PWM7 | PWM6 | PWM5 | PWM4 | | | | | | | IOC1_3 | IOC1_2 | IOC0_3 | IOC0_2 | | Altern.<br>Function | | | | | | | TXD1 | RXD1 | | Reset | u | u | u | u | 0 | 0 | 0 | 0 | | | | = Unimplemer | nted or Reserve | ed | u = Unaffected | by reset | | | Read: Anytime. Write: Anytime. Table 2-24. Port M Data Register (PTM) **Table 2-25. PTM Register Field Descriptions** | Field | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>PTM | Port M general purpose input/output data—Data Register, PWM channel7,TIM1 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The TIM1 output function takes precedence over the PWM7 and general purpose I/O function if the related channel is enabled.<sup>1</sup></li> <li>The PWM7 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 2<br>PTM | Port M general purpose input/output data—Data Register,PWM channel6,TIM1 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The TIM1 output function takes precedence over the PWM6 and general purpose I/O function if the related channel is enabled.<sup>2</sup></li> <li>The PWM6 takes precedence over the general purpose I/O function if enabled</li> </ul> | #### Table 2-24. Port M Data Register (PTM) **Table 2-25. PTM Register Field Descriptions (continued)** | Field | Description | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>PTM | Port M general purpose input/output data—Data Register, SCI1 TXD, PWM channel5,TIM0 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SCI1 takes precedence over the TIM0 output,PWM5 and general purpose I/O function if enabled</li> <li>The TIM0 output function takes precedence over the PWM5 and general purpose I/O function if the related channel is enabled.<sup>3</sup></li> <li>The PWM5 takes precedence over the general purpose I/O function if enabled</li> </ul> | | 0<br>PTM | Port M general purpose input/output data—Data Register, SCI1 RXD, PWM channel4,TIM0 output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The SCI1 takes precedence over the TIM0 output,PWM4 and general purpose I/O function if enabled</li> <li>The TIM0 output function takes precedence over the PWM4 and general purpose I/O function if the related channel is enabled.<sup>4</sup></li> <li>The PWM4 takes precedence over the general purpose I/O function if enabled</li> </ul> | <sup>&</sup>lt;sup>1</sup> In order TIM input capture to be function correctly, the corresponding DDRT bit should be set to 0 ### 2.3.32 Port M Input Register (PTIM) Figure 2-29. Port M Input Register (PTIM) MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> In order TIM input capture to be function correctly, the corresponding DDRT bit should be set to 0 <sup>&</sup>lt;sup>3</sup> In order TIM input capture to be function correctly, the corresponding DDRT bit should be set to 0 <sup>&</sup>lt;sup>4</sup> In order TIM input capture to be function correctly, the corresponding DDRT bit should be set to 0 Read: Anytime Write: Never, writes to this register have no effect. #### **Table 2-26. PTIM Register Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>PTIM | Port M input data— A read always returns the buffered input state of the associated pin. It can be used to detect overload or short circuit conditions on output pins. | ## 2.3.33 Port M Data Direction Register (DDRM) Figure 2-30. Port M Data Direction Register (DDRM) **Table 2-27. DDRM Register Field Descriptions** | Field | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-2<br>DDRM | Port M data direction— This bit determines whether the pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else If corresponding output compare channel is enabled, it will be forced as output. Else if the corresponding PWM7-6 are enabled, the corresponding I/O state will be forced to output. In this case the data direction bit will not change. 1 Associated pin is configured as output 0 Associated pin is configured as input | | 1-0<br>DDRM | Port T data direction— This bit determines whether the pin is an input or output. If corresponding LCD segment is enabled, it will be forced as input/output disabled Else If corresponding output compare channel is enabled, it will be forced as output. Else if the corresponding PWM5-4 are enabled, the corresponding I/O state will be forced to output. In this case the data direction bit will not change. 1 Associated pin is configured as output 0 Associated pin is configured as input | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTM or PTIM registers, when changing the DDRT register. MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime #### 2.3.34 PIM Reserved Registers Figure 2-31. PIM Reserved Register ## 2.3.35 Port M Pull Device Enable Register (PERM) Figure 2-32. Port M Pull Device Enable Register (PERM) Table 2-28. PERT Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>PERM | Port M pull device enable—Enable pull device on input pin This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect. The polarity is selected by the related polarity select register bit. 1 Pull device enabled 0 Pull device disabled | Read: Anytime Write: Anytime Read: Anytime Write: Anytime ## 2.3.36 Port M Polarity Select Register (PPSM) Figure 2-33. Port M Polarity Select Register (PPSM) #### Table 2-29. PPST Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>PPSM | Port M pull device select—Configure pull device polarity on input pin This bit selects a pull-up or a pull-down device if enabled on the associated port input pin. | | | 1 A pull-down device is selected 0 A pull-up device is selected | ## 2.3.37 Port MWired-Or Mode Register (WOMM) Figure 2-34. Port MWired-Or Mode Register **Table 2-30. WOMM Register Field Descriptions** | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0<br>WOMM | Port M wired-or mode—Enable wired-or functionality This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This allows a multipoint connection of several serial modules. These bits have no influence on pins used as inputs. 1 Output buffers operate as open-drain outputs. 0 Output buffers operate as push-pull outputs. | MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Read: Always reads 0x00 Write: Unimplemented #### 2.3.38 **PIM Reserved Register** Figure 2-35. PIM Reserved Register #### Port P Data Register (PTP) 2.3.39 Figure 2-36. Port P Data Register (PTP) Table 2-31. PTP Register Field Descriptions | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTP | Port P general purpose input/output data—Data Register, LCD segment driver output, PWM channel output Port P pins are associated with the PWM channel output and LCD segment driver output. When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment takes precedence over the PWM function and the general purpose I/O function is LCD segment output is enabled</li> <li>The PWM function takes precedence over the general purpose I/O function if the PWM channel is enabled.</li> </ul> | MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 111 Read: Anytime Write: Anytime Read: Anytime. Write: Anytime. # 2.3.40 Port P Input Register (PTIP) Figure 2-37. Port P Input Register (PTIP) Write: Never, writes to this register have no effect. #### Table 2-32. PTIP Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIP | Port P input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | # 2.3.41 Port P Data Direction Register (DDRP) Figure 2-38. Port P Data Direction Register (DDRP) <sup>&</sup>lt;sup>1</sup> Read: Anytime. Read: Anytime. Write: Anytime. Table 2-33. DDRP Register Field Descriptions | Field | Description | | | | | | | | | | | | | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--| | 7<br>DDRP | Port P data direction— This register controls the data direction of pin 7. If enabled the LCD segment output it will force the I/O state to be a input/output disabled Else if the enabled PWM channel 7 forces the I/O state to be an output. If the PWM shutdown feature is enabled this pin is forced to be an input. In these cases the data direction bit will not change. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | | | | | | | | | | | | | 6-0<br>DDRP | Port P data direction— If enabled the LCD segment output it will force the I/O state to be a input/output disabled Else if the PWM forces the I/O state to be an output for each port line associated with an enabled PWM6-0 channel. In this case the data direction bit will not change. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | | | | | | | | | | | | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTP or PTIP registers, when changing the DDRP register. #### 2.3.42 PIM Reserved Registers Figure 2-39. PIM Reserved Register # 2.3.43 Port P Pull Device Enable Register (PERP) Figure 2-40. Port P Pull Device Enable Register (PERP) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Table 2-34. PERP Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERP | Port P pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset all pull device is enabled. 1 Pull device enabled. 0 Pull device disabled. | ## 2.3.44 Port P Polarity Select Register (PPSP) Figure 2-41. Port P Polarity Select Register (PPSP) **Table 2-35. PPSP Register Field Descriptions** | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port P pull device select—Determine pull device polarity on input pins | | PPSP | This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. | | | 1 Å pull-down device is connected to the associated Port P pin, if enabled by the associated bit in register PERP and if the port is used as input. | | | 0 A pull-up device is connected to the associated Port P pin, if enabled by the associated bit in register PERP and if the port is used as input. | # 2.3.45 Port P Routing Register High (PTPRRH) Figure 2-42. Port P Routing Register High (PTPRRH) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Table 2-36. Port Routing Register High Field Descriptions | Field | Description | |---------------|----------------------------------------------------------------------------------------| | 7-0<br>PTPRRH | Port P Routing Register High— The registers enable the PWM[7:4] routing the Port S/V/P | # 2.3.46 Port P Routing Register Low(PTPRRL) Figure 2-43. Port P Routing Register Low(PTPRRL) **Table 2-37. PTPRRL Register Field Descriptions** | Field | Description | |-------|-------------------------------------------------------------------------------------------------| | | Port P Routing Register Low— The register decide the PWM[3:0] channel routing on the Port S/P/V | The PTPRRH/PTPRRL register configures the re-routing of PWM on alternative ports. **Table 2-38. Module Routing Summary** | Module | | | | PTP | RRH | | | | PTPRRL | | | | Related Pins | | | | | | | | | |----------|---|---|---|-----|-----|---|---|---|--------|---|---|---|--------------|----------|----------|----------|----------|----------|----------|----------|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | PWM<br>7 | PWM<br>6 | PWM<br>5 | PWM<br>4 | PWM<br>3 | PWM<br>2 | PWM<br>1 | PWM<br>0 | | | | 0 | 0 | х | х | х | х | Х | х | х | х | х | х | PP7 | | | | | | | | | | PWM7 | 0 | 1 | х | х | х | х | Х | х | х | х | х | х | PS1 | | | | | | | | | | T VVIVI7 | 1 | 0 | х | х | х | х | х | х | х | х | х | х | PV3 | | | | | | | | | | | 1 | 1 | х | х | Х | х | Х | х | Х | х | х | х | PM3 | | | | | | | | | | | х | х | 0 | 0 | Х | х | Х | х | Х | х | х | х | | PP6 | | | | | | | | | PWM6 | х | х | 0 | 1 | х | х | х | х | х | х | х | х | | PS0 | | | | | | | | | 1 1110 | х | х | 1 | 0 | х | х | х | х | х | х | х | х | | PV2 | | | | | | | | | | х | х | 1 | 1 | Х | х | Х | х | Х | х | х | х | | PM2 | | | | | | | | Read: Anytime. Write: Anytime. **Table 2-38. Module Routing Summary** | Module | PTPRRH | | | | | | | | PTPRRL | | | | Related Pins | | | | | | | | | |----------|--------|---|----|---|---|---|---|---|--------|---|----|---|--------------|----------|----------|----------|----------|----------|----------|----------|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | PWM<br>7 | PWM<br>6 | PWM<br>5 | PWM<br>4 | PWM<br>3 | PWM<br>2 | PWM<br>1 | PWM<br>0 | | | | х | х | хх | х | 0 | 0 | х | х | х | х | хx | х | | | PP5 | | | | | | | | PWM5 | х | х | хх | х | 0 | 1 | х | х | х | х | хx | х | | | PS3 | | | | | | | | 1 VVIVIO | х | х | хх | х | 1 | 0 | х | х | х | х | хx | х | | | PV1 | | | | | | | | | х | х | хх | х | 1 | 1 | х | х | х | х | хx | х | | | PM1 | | | | | | | | | х | х | х | х | х | х | 0 | 0 | х | х | х | х | | | | PP4 | | | | | | | PWM4 | х | х | х | х | х | х | 0 | 1 | х | х | х | х | | | | PS2 | | | | | | | 1 44141- | х | х | х | х | х | х | 1 | 0 | х | х | х | х | | | | PV0 | | | | | | | | х | х | х | х | х | х | 1 | 1 | х | х | х | х | | | | PM0 | | | | | | | PWM3 | х | х | х | х | х | х | Х | х | 0 | х | х | х | | | | | PP3 | | | | | | | х | х | х | х | х | х | Х | х | 1 | х | х | х | | | | | PS7 | | | | | | PWM2 | х | х | х | х | х | х | Х | х | х | 0 | х | х | | | | | | PP2 | | | | | | х | х | х | х | х | х | Х | х | х | 1 | х | х | | | | | | PS6 | | | | | PWM1 | х | х | х | х | х | х | Х | х | х | х | 0 | х | | | | | | | PP1 | | | | | х | х | х | х | х | х | Х | х | х | х | 1 | х | | | | | | | PS5 | | | | PWM0 | х | х | х | х | х | х | х | х | х | х | х | 0 | | | | | | | | PP0 | | | | х | х | х | х | х | х | х | х | х | х | х | 1 | | | | | | | | PS4 | | # 2.3.47 Port H Data Register (PTH) Figure 2-44. Port H Data Register (PTH) <sup>&</sup>lt;sup>1</sup> Read: Anytime. Write: Anytime. <sup>&</sup>lt;sup>2</sup> Special priority for SPI & IIC #### Table 2-39. PTH Register Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4<br>PTH | Port H general purpose input/output data—Data Register, LCD segment driver output When not used with the alternative function, this pin can be used as general purpose I/O. If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | The LCD segment driver output function takes precedence over the general purpose I/O function if enabled | | 3<br>PTH | Port H general purpose input/output data—Data Register, LCD segment driver output, \$\overline{SS}\$ of SPI When not used with the alternative function, this pin can be used as general purpose I/O. If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | The LCD segment driver output takes precedence over the SPI, IIC and the general purpose I/O function The SS of SPI takes precedence over the general purpose I/O function | | 2<br>PTH | Port H general purpose input/output data—Data Register, LCD segment driver output, SCK of SPI, ECLK When not used with the alternative function, this pin can be used as general purpose I/O. If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment driver output takes precedence over the SPI, ECLK and the general purpose I/O function</li> <li>The SCK of SPI takes precedence over the ECLK and the general purpose I/O function</li> <li>The ECLK takes precedence over the general purpose I/O function</li> </ul> | | 1<br>PTH | Port H general purpose input/output data—Data Register, LCD segment driver output, MOSI of SPI,TXD of SCI1 When not used with the alternative function, this pin can be used as general purpose I/O. If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment driver output takes precedence over the SCI,SPI and the general purpose I/O function</li> <li>The TXD of SCI1 takes precedence over the SPI and the general purpose I/O function</li> <li>The MOSI of SPI takes precedence over the general purpose I/O function</li> </ul> | | 0<br>PTH | Port H general purpose input/output data—Data Register, LCD segment driver output, MISO of SPI, SCL of IIC When not used with the alternative function, this pin can be used as general purpose I/O. If the associated data direction bit of this pin is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment driver output takes precedence over the SPI, SCI and the general purpose I/O function</li> <li>The RXD of SCI1 takes precedence over the SPI and the general purpose I/O function</li> <li>The MISO of SPI takes precedence over the general purpose I/O function</li> </ul> | # 2.3.48 Port H Input Register (PTIH) Figure 2-45. Port H Input Register (PTIH) Write: Never, writes to this register have no effect. #### **Table 2-40. PTIH Register Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIH | Port H input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | # 2.3.49 Port H Data Direction Register (DDRH) Figure 2-46. Port H Data Direction Register (DDRH) <sup>&</sup>lt;sup>1</sup> Read: Anytime. Read: Anytime. Write: Anytime. #### **Table 2-41. DDRH Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4<br>DDRH | Port H data direction— This register controls the data direction of pin 7-4. If enabled the LCD segment output it will force the I/O state to be a input/output diabled. | | | Associated pin is configured as output. Associated pin is configured as input. | | 3<br>DDRH | Port H data direction— This register controls the data direction of pin 3. If enabled the LCD segment output it will force the I/O state to be a input/output disabled | | | Else if the SPI is routing to PH and SPI is enabled, the SPI will determine the pin direction | | | Associated pin is configured as output. Associated pin is configured as input. | | 2<br>DDRH | Port H data direction— This register controls the data direction of pin 2. If enabled the LCD segment output it will force the I/O state to be a input/output disabled Else if the SPI is routing to PH and SPI is enabled, the SPI will determine the pin direction Else if ECLK is enabled, it will force the pin to output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 1<br>DDRH | Port H data direction— This register controls the data direction of pin 1. If enabled the LCD segment output it will force the I/O state to be a input/output disabled Else if the SCI1 is routing to PH and SCI1 is enabled, the SCI1 will determined the pin direction Else if the SPI is routing to PH and SPI is enabled, the SPI will determine the pin direction. | | | Associated pin is configured as output. Associated pin is configured as input. | | 0<br>DDRH | Port H data direction— This register controls the data direction of pin 0. If enabled the LCD segment output it will force the I/O state to be a input/output disabled | | | Else if the SCI1 is routing to PH and SCI1 is enabled, the SCI1 will determined the pin direction Else if the SPI is routing to PH and SPI is enabled, the SPI will determine the pin direction t. | | | Associated pin is configured as output. Associated pin is configured as input. | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTH or PTIH registers, when changing the DDRH register. #### 2.3.50 PIM Reserved Registers Figure 2-47. PIM Reserved Register) # 2.3.51 Port H Pull Device Enable Register (PERH) Figure 2-48. Port H Pull Device Enable Register (PERH) **Table 2-42. PERH Register Field Descriptions** | Field | Description | | | | | | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7-0<br>PERH | Port H pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset all pull device is enabled. 1 Pull device enabled. 0 Pull device disabled. | | | | | | # 2.3.52 Port H Polarity Select Register (PPSH) Figure 2-49. Port H Polarity Select Register (PPSH) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Table 2-43. PPSH Register Field Descriptions | Field | Description | | | | | | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7-0<br>PPSH | Port H pull device select—Determine pull device polarity on input pins This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. 1 A rising edge on the associated Port H pin sets the associated flag bit in the PIFH register. A pull-down device is connected to the associated Port H pin, if enabled by the associated bit in register PERH and if the port is used as input. 0 A falling edge on the associated Port H pin sets the associated flag bit in the PIFH register. A pull-up device is connected to the associated Port H pin, if enabled by the associated bit in register PERH and if the port is used as input. | | | | | | | ## 2.3.53 Port H Wired-Or Mode Register (WOMH) Figure 2-50. Port H Wired-Or Mode Register (WOMH) **Table 2-44. WOMS Register Field Descriptions** | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>WOMH | Port H wired-or mode—Enable wired-or functionality This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This allows a multipoint connection of several serial modules. These bits have no influence on pins used as inputs. 1 Output buffers operate as open-drain outputs. 0 Output buffers operate as push-pull outputs. | Read: Anytime. Write: Anytime. # 2.3.54 Port H Routing Register (PTHRR) Figure 2-51. Port HRouting Register (PTHRR) This register configures the re-routing of SCI1 on alternative pins on Port M/H. Table 2-45. Port H Routing Register Field Descriptions | Field | Description | | | | | | |------------|----------------------------------------------------------------------|--|--|--|--|--| | 0<br>PTHRR | Port H Routing Register— This register controls the routing of SCI1. | | | | | | | | 0 SCI1 routed to PH[1:0]<br>1 SCI1 routed to PM[1:0] | | | | | | # 2.3.55 PIM Reserved Register Figure 2-52. PIM Reserved Register Read: Always reads 0x00 Write: Unimplemented Read: Always reads 0x00 Write: Unimplemented ### 2.3.56 Port AD Data Register (PT0AD) | Address 0x0270 Access: User read/wri | | | | | | | | ser read/write <sup>1</sup> | |--------------------------------------|---|---|---|---|--------|--------|----------|-----------------------------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | 0 | 0 | 0 | 0 | DTOADO | DTOADO | DT0 / D4 | DTOADO | | w | | | | | PT0AD3 | PT0AD2 | PT0AD1 | PT0AD0 | | Altern.<br>Function | | | - | | AN11 | AN10 | AN9 | AN8 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 2-53. Port AD Data Register (PT0AD) Table 2-46. PT0AD Register Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0 | Port AD general purpose input/output data—Data Register, ATD AN analog input | | PT0AD | When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. | | | If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | ## 2.3.57 Port AD Data Register (PT1AD) Figure 2-54. Port AD Data Register (PT1AD) MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 123 Read: Anytime. The data source is depending on the data direction value. Write: Anytime Read: Anytime. The data source is depending on the data direction value. Write: Anytime #### Table 2-47. PT1AD Register Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port AD general purpose input/output data—Data Register, ATD AN analog input | | PT1AD | When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. | | | If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | #### Port AD Data Direction Register (DDR0AD) 2.3.58 Figure 2-55. Port AD Data Direction Register (DDR1AD) Table 2-48. DDR0AD Register Field Descriptions | Field | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>DDR0AD | Port AD data direction— This bit determines whether the associated pin is an input or output. To use the digital input function the ATD Digital Input Enable Register (ATDDIEN) has to be set to logic level "1". | | | Associated pin is configured as output Associated pin is configured as input | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PT1AD registers, when changing the DDR1AD register. MC9S12XHY-Family Reference Manual, Rev. 1.04 124 Freescale Semiconductor Read: Anytime Write: Anytime ### 2.3.59 Port AD Data Direction Register (DDR1AD) | Address 0x0273 Access: User read/write <sup>1</sup> | | | | | | | | | |-----------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>W | DDR1AD7 | DDR1AD6 | DDR1AD5 | DDR1AD4 | DDR1AD3 | DDR1AD2 | DDR1AD1 | DDR1AD0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 2-56. Port AD Data Direction Register (DDR1AD) Table 2-49. DDR1AD Register Field Descriptions | Field | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>DDR1AD | Port AD data direction— This bit determines whether the associated pin is an input or output. To use the digital input function the ATD Digital Input Enable Register (ATDDIEN) has to be set to logic level "1". | | | Associated pin is configured as output Associated pin is configured as input | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PT1AD registers, when changing the DDR1AD register. # 2.3.60 PIM Reserved Register Figure 2-57. PIM Reserved Register Read: Anytime Write: Anytime Read: Always reads 0x00 Write: Unimplemented #### 2.3.61 PIM Reserved Registers Figure 2-58. PIM Reserved Register ## 2.3.62 Port AD Pull Up Enable Register (PER0AD) Figure 2-59. Port AD Pull Up Enable Register (PER0AD) Table 2-50. PER0AD Register Field Descriptions | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>PER0AD | Port AD pull-up enable—Enable pull-up device on input pin This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect. The polarity is selected by the related polarity select register bit. | | | 1 Pull device enabled 0 Pull device disabled | # 2.3.63 Port AD Pull Up Enable Register (PER1AD) Figure 2-60. Port AD Pull Up Enable Register (PER1AD) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Read: Anytime Write: Anytime Read: Anytime Write: Anytime Table 2-51. PER1AD Register Field Descriptions | Field | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PER1AD | Port AD pull-up enable—Enable pull-up device on input pin This bit controls whether a pull device on the associated port input pin is active. If a pin is used as output this bit has no effect. The polarity is selected by the related polarity select register bit. 1 Pull device enabled 0 Pull device disabled | #### 2.3.64 PIM Reserved Registers Figure 2-61. PIM Reserved Registers ## 2.3.65 Port R Data Register (PTR) Figure 2-62. Port R Data Register (PTR) Read: Always reads 0x00 Write: Unimplemented Read: Anytime The data source is depending on the data direction value. Write: Anytime #### Table 2-52. PTR Register Field Descriptions | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PTR | Port R general purpose input/output data—Data Register, LCD segment driver output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. • The LCD segment driver output takes precedence over the general purpose I/O function | | | | | 6<br>PTR | Port R general purpose input/output data—Data Register, LCD segment driver output, SCL of IIC When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment driver output takes precedence over the IIC and general purpose I/O function</li> <li>The IIC function takes over the general purpose I/O function</li> </ul> | | 5<br>PTR | Port R general purpose input/output data—Data Register, LCD segment driver output, SDA of IIC When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The LCD segment driver output takes precedence over the IIC and general purpose I/O function</li> <li>The IIC function takes over the general purpose I/O function</li> </ul> | | 4<br>PTR | Port R general purpose input/output data—Data Register, LCD segment driver output When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | The LCD segment driver output takes precedence over the general purpose I/O function | | 3-2<br>PTR | Port R general purpose input/output data—Data Register, TIM1channels When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | The TIM1 output compare function takes precedence over the general purpose I/O function <sup>1</sup> | #### Table 2-52. PTR Register Field Descriptions (continued) | Field | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>PTR | Port R general purpose input/output data—Data Register, TIM0 channels,TX of CAN1 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The TX of CAN1 function takes precedence over the TIM0 and general purpose I/O function</li> <li>The TIM0 output compare function takes precedence over the general purpose I/O function<sup>2</sup></li> </ul> | | 0<br>PTR | Port R general purpose input/output data—Data Register, TIM0 channels,RX of CAN1 When not used with the alternative function, the associated pin can be used as general purpose I/O. In general purpose output mode the register bit value is driven to the pin. If the associated data direction bit is set to 1, a read returns the value of the port register bit, otherwise the buffered pin input state is read. | | | <ul> <li>The RX of CAN1 function takes precedence over the TIM0 and general purpose I/O function</li> <li>The TIM0 output compare function takes precedence over the general purpose I/O function<sup>3</sup></li> </ul> | <sup>&</sup>lt;sup>1</sup> In order TIM input capture to be function correctly, the corresponding DDRR bit should be set as input state ## 2.3.66 Port R Input Register (PTIR) Figure 2-63. Port R Input Register (PTIR) Write: Never, writes to this register have no effect. Table 2-53. PTIR Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIR | Port R input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | <sup>&</sup>lt;sup>2</sup> In order TIM input capture to be function correctly, the corresponding DDRR bit should be set as input state <sup>&</sup>lt;sup>3</sup> In order TIM input capture to be function correctly, the corresponding DDRR bit should be set as input state <sup>1</sup> Read: Anytime. # 2.3.67 Port R Data Direction Register (DDRR) Access: User read/write<sup>1</sup> Address 0x0282 5 3 2 R DDRR7 DDRR6 DDRR5 DDRR4 DDRR3 DDRR2 DDRR1 DDRR0 W 0 0 0 0 0 0 0 Reset 0 Figure 2-64. Port R Data Direction Register (DDRR) Table 2-54. DDRR Register Field Descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DDRR | Port R data direction— This register controls the data direction of pin 7. This register configures pin as either input or output. If LCD segment driver output is enabled, it will force as input/output disabled. 1 Associated pin is configured as output. | | | 0 Associated pin is configured as input. | | 6<br>DDRR | Port R data direction— This register controls the data direction of pin 6. This register configures pin as either input or output. If LCD segment driver output is enabled, it will force as input/output disabled Else If IIC is routing to PR and IIC is enabled, it will force as open-drain output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 5<br>DDRR | Port R data direction— This register controls the data direction of pin 5. This register configures pin as either input or output. If LCD segment driver output is enabled, it will force as input/output disabled Else If IIC is routing to PR and IIC is enabled, it will force as open-drain output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 4<br>DDRR | Port R data direction— This register controls the data direction of pin 4. This register configures pin as either input or output. If LCD segment driver output is enabled, it will force as input/output disabled. | | | Associated pin is configured as output. Associated pin is configured as input. | | 3-2<br>DDRR | Port R data direction— This register controls the data direction of pin 3-2. This register configures pin as either input or output. If TIM1/ are routing to the PR and TIM1 output compare functions are enabled, it will force as output. | | | Associated pin is configured as output. Associated pin is configured as input. | Read: Anytime. Write: Anytime. Table 2-54. DDRR Register Field Descriptions (continued) | Field | Description | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>DDRR | Port R data direction— This register controls the data direction of pin 1. This register configures pin as either input or output. If TIMO are routing to the PR and TIMO output compare functions are enabled, it will force as output. Else If TX of CAN1 is routing to PR and CA1 is enabled, it will force as output. | | | Associated pin is configured as output. Associated pin is configured as input. | | 0<br>DDRR | Port R data direction— This register controls the data direction of pin 3-0. This register configures pin as either input or output. If TIM1/TIM0 are routing to the PR and TIM1/TIM0 output compare functions are enabled, it will force as output. Else If RX of CAN1 is routing to PR and CA1 is enabled, it will force as input. | | | Associated pin is configured as output. Associated pin is configured as input. | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTR or PTIR registers, when changing the DDRR register. ## 2.3.68 PIM Reserved Registers Figure 2-65. PIM Reserved Register # 2.3.69 Port R Pull Device Enable Register (PERR) Figure 2-66. Port R Pull Device Enable Register (PERR) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Table 2-55. PERR Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERR | Port R pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset all pull devices are enabled. 1 Pull device enabled. 0 Pull device disabled. | ## 2.3.70 Port R Polarity Select Register (PPSR) Figure 2-67. Port R Polarity Select Register (PPSR) Table 2-56. PPSR Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PPSR | Port R pull device select—Determine pull device polarity on input pins This register selects whether a pull-down or a pull-up device is connected to the pin. 1 A rising edge on the associated Port R pin sets the associated flag bit in the PIFS register. A pull-down device is connected to the associated pin, if enabled and if the pin is used as input. 0 A falling edge on the associated Port R pin sets the associated flag bit in the PIFS register. A pull-up device is connected to the associated pin, if enabled and if the pin is used as input. | ## 2.3.71 Port R Wired-Or Mode Register (WOMR) Figure 2-68. Port R Wired-Or Mode Register (WOMR) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. 133 #### Table 2-57. WOMR Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>WOMR | Port R wired-or mode—Enable wired-or functionality This register configures the output pins as wired-or. If enabled the output is driven active low only (open-drain). A logic level of "1" is not driven. This allows a multipoint connection of several serial modules. These bits have no influence on pins used as inputs. 1 Output buffers operate as open-drain outputs. 0 Output buffers operate as push-pull outputs. | # 2.3.72 PIM Reserved Registers Figure 2-69. PIM Reserved Registers ## 2.3.73 Port T Interrupt Enable Register (PIET) Figure 2-70. Port TInterrupt Enable Register (PIET) Table 2-58. PIET Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PIET | Port T interrupt enable— This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with Port T. 1 Interrupt is enabled. 0 Interrupt is disabled (interrupt flag masked). | Read: Always reads 0x00 Write: Unimplemented Read: Anytime. Write: Anytime. ## 2.3.74 Port T Interrupt Flag Register (PIFT) Figure 2-71. Port TInterrupt Flag Register (PIFT) Table 2-59. PIFT Register Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-5<br>PIFT | Port T interrupt flag— Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPST register. To clear this flag, write logic level 1 to the corresponding bit in the PIFS register. Writing a 0 has no effect. <sup>1</sup> 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). 0 No active edge pending. | <sup>&</sup>lt;sup>1</sup> In order to enable the key wakup function, need to disable the LCD FP function first ## 2.3.75 Port S Interrupt Enable Register (PIES) Figure 2-72. Port S Interrupt Enable Register (PIES) **Table 2-60. PIES Register Field Descriptions** | Field | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIES | Port S interrupt enable— This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with Port S. 1 Interrupt is enabled. 0 Interrupt is disabled (interrupt flag masked). | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. ## 2.3.76 Port S Interrupt Flag Register (PIFS) Figure 2-73. Port S Interrupt Flag Register (PIFS) Table 2-61. PIFS Register Field Descriptions | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6-5 3-2<br>PIFS | Port S interrupt flag— Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSS register. To clear this flag, write logic level 1 to the corresponding bit in the PIFS register. Writing a 0 has no effect. 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). 0 No active edge pending. | #### 2.3.77 Port AD Interrupt Enable Register (PIE1AD) Figure 2-74. Port AD Interrupt Enable Register (PIE1AD) Table 2-62. PIE1AD Register Field Descriptions | Field | Description | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIE1AD | Port AD interrupt enable— This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with Port AD. 1 Interrupt is enabled. 0 Interrupt is disabled (interrupt flag masked). | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. ## 2.3.78 Port AD Interrupt Flag Register (PIF1AD) Figure 2-75. Port F Interrupt Flag Register (PIF1AD) Table 2-63. PIF1AD Register Field Descriptions | Field | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PIF1AD | Port AD interrupt flag— Each flag is set by an active edge on the associated input pin. To clear this flag, write logic level 1 to the corresponding bit in the PIF1AD register. Writing a 0 has no effect. 1 Active falling edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). 0 No active edge pending. | In order to enable the Key Wakeup function, need to set the ATDIENL first. ## 2.3.79 Port R Interrupt Enable Register (PIER) Figure 2-76. Port R Interrupt Enable Register (PIER) Table 2-64. PIER Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4-0<br>PIER | Port R interrupt enable— This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with Port R. 1 Interrupt is enabled. 0 Interrupt is disabled (interrupt flag masked). | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. #### 2.3.80 Port R Interrupt Flag Register (PIFR) Figure 2-77. Port R Interrupt Flag Register (PIFR) Table 2-65. PIFR Register Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4-0<br>PIFR | Port R interrupt flag— Each flag is set by an active edge on the associated input pin. This could be a rising or a falling edge based on the state of the PPSR register. To clear this flag, write logic level 1 to the corresponding bit in the PIFR register. Writing a 0 has no effect. 1 Active edge on the associated bit has occurred (an interrupt will occur if the associated enable bit is set). 0 No active edge pending. | # 2.3.81 Port U Data Register (PTU) Figure 2-78. Port U Data Register (PTU) Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. #### Table 2-66. PTU Register Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7,5,3,1<br>PTU | Port U general purpose input/output data—Data Register, Motor driver PWM output Port U 7,5,3,1 pins are associated with the Motor PWM output. When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the general purpose I/O function.</li> </ul> | | 6,4,2,0<br>PTU | Port U general purpose input/output data—Data Register, Motor driver PWM output, TIM0 channels 3-0 Port U 6,4,2,0 pins are associated with the Motor PWM output and TIM0 channels 3-0 When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver and and TIM0 and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the TIM0 and the general purpose I/O function.</li> <li>The TIM0 output function takes precedence over the general purpose I/O function if related channel is enabled<sup>1</sup></li> </ul> | In order TIM input capture to be function correctly, the corresponding DDRU bit shoud be set to 0. Also the corresponding SRRU bit should be set to 0. ## 2.3.82 Port U Input Register (PTIU) Figure 2-79. Port U Input Register (PTIU) | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIU | Port U input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | Table 2-67. PTIU Register Field Descriptions Read: Anytime. Write: Never, writes to this register have no effect. ### 2.3.83 Port U Data Direction Register (DDRU) Figure 2-80. Port U Data Direction Register (DDRU) Table 2-68. DDRU Register Field Descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7,5,3,1<br>DDRU | Port U data direction— If enabled the Motor driver PWM output it will force the I/O state to be output. | | | 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 6,4,2,0<br>DDRU | Port U data direction— If enabled the Motor driver PWM output it will force the I/O state to be output. Else if corresponding TIM0 output compare channel is enabled, it will be force as output | | | Associated pin is configured as output. Associated pin is configured as input. | #### **NOTE** Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTU or PTIU registers, when changing the DDRU register. # 2.3.84 PIM Reserved Registers Figure 2-81. PIM Reserved Registers Read: Anytime. Write: Anytime. Read: Always reads 0x00 Write: Unimplemented ### 2.3.85 Port U Pull Device Enable Register (PERU) Figure 2-82. Port U Pull Device Enable Register (PERU) Table 2-69. PERU Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERU | Port U pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset no pull device is enabled. 1 Pull device enabled. 0 Pull device disabled. | ## 2.3.86 Port U Polarity Select Register (PPSU) Figure 2-83. Port U Polarity Select Register (PPSU) Table 2-70. PPSU Register Field Descriptions | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port U pull device select—Determine pull device polarity on input pins | | PPSU | This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. | | | 1 Å pull-down device is connected to the associated Port U pin, if enabled by the associated bit in register PERU and if the port is used as input. | | | 0 A pull-up device is connected to the associated Port U pin, if enabled by the associated bit in register PERU and if the port is used as input. | Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. # 2.3.87 Port U Slew Rate Register(SRRU) Figure 2-84. Port U Polarity Select Register (SRRU) Table 2-71. SRRU Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>SRRU | Port U Slew Rate Register—Determine the slew rate on the pins <sup>1</sup> | | | Enable the slew rate control and disables the digital input buffer Disable the slew rate control and enable the digital input buffer | When change SRRU from non-zero value to zero value or vice versa, It will need to wait about 300 nanoseconds delay before the slew rate control to be real function as setting. When enter STOP, to save the power, the slew rate control will be force to off state. After wakeup from STOP, it will also need to wait about 300 nanoseconds before slew rate control to be function as setting. #### 2.3.88 Port U Routing Register (PTURR) Figure 2-85. Port U Routing Register (PTURR) Read: Anytime. Write: Anytime. Read: Always reads 0x00 Write: Unimplemented This register configures the re-routing of TIM0 channels on alternative pins on Port M/U. #### Table 2-72. Port U Routing Register Field Descriptions | Field | Description | | | | |------------|-----------------------------------------------------------------------|--|--|--| | 2<br>PTURR | Port U Routing Register— This register controls the routing of IOC0_2 | | | | | | 0 IOC0_2 routed to PU4<br>1 IOC0_2 routed to PM0 | | | | | 3<br>PTURR | Port U Routing Register— This register controls the routing of IOC0_3 | | | | | | 0 IOC0_3 routed to PU6<br>1 IOC0_3 routed to PM1 | | | | # 2.3.89 Port V Data Register (PTV) | Address 0x0298 Access: User read/w | | | | | | ser read/write <sup>1</sup> | | | |------------------------------------|--------|--------|--------|--------|--------|-----------------------------|--------|-------------------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>W | PTV7 | PTV6 | PTV5 | PTV4 | PTV3 | PTV2 | PTV1 | PTV0 | | | _ | _ | _ | _ | SS | _ | _ | MISO <sup>2</sup> | | | _ | _ | _ | _ | PWM7 | PWM6 | PWM5 | PWM4 | | | _ | _ | _ | _ | SDA | SCK | MOSI | SCL | | | _ | IOC1_3 | _ | IOC1_2 | _ | IOC1_1 | _ | IOC1_0 | | | | IOC0_7 | | IOC0_6 | | IOC0_5 | | IOC0_4 | | Altern.<br>Function | M3C1P | M3C1M | M3C0P | M3C0M | M2C1P | M2C1M | M2C0P | M2C0M | | | M3SINP | M3SINM | M3COSP | M3COSM | M2SINP | M2SINM | M2COSP | M2COSM | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 2-86. Port V Data Register (PTV) Table 2-73. PTV register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7,5<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output Port V pins are associated with the Motor PWM output. When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the general purpose I/O function.</li> </ul> | | 6, 4<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output, TIM1 channel 3,2 Port V pins are associated with the Motor PWM output and TIM1 channels 3-2 When not used with the alternative functions, these pins can be used as general purpose I/O. If the associated data direction bits of these pins are set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver and TIM0,TIM1 and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the TIM0, TIM1 and the general purpose I/O function.</li> <li>The TIM0 output compare function takes precedence over the TIM1 and the general purpose I/O function.</li> <li>The TIM1 output compare function takes precedence over the general purpose I/O function if the related channels is enabled<sup>1</sup></li> </ul> | Read: Anytime. Write: Anytime <sup>&</sup>lt;sup>2</sup> Special SPI/PWM&IIC priority #### Table 2-73. PTV register Field Descriptions | Field | Description | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output, SS of SPI, PWM channel 7, SDA of IIC Port V pin 3 is associated with the Motor PWM output, SPI and PWM channel 4 and IIC. When not used with the alternative functions, this pin can be used as general purpose I/O. If the associated data direction bit of this pins is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver, SPI, PWM channel 7, IIC and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the SPI, PWM channel 7, IIC and general purpose I/O function.</li> <li>The SDA of IIC takes precedence over the PWM channel 7, SPI and general purpose I/O function</li> <li>The PWM channel 7 takes precedence over the SPI and general purpose I/O function</li> <li>The SS of SPI takes precedence over the general purpose I/O function</li> </ul> | | 2<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output, TIM1 channel 1, SCK of SPI, PWM channel 6 Port V pin 2 is associated with the Motor PWM output, SPI and PWM channel 7. When not used with the alternative functions, this pin can be used as general purpose I/O. If the associated data direction bit of this pins is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | <ul> <li>The SSD takes precedence over the Motor Driver, TIM0, TIM1, SPI, PWM channel 6, IIC and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the TIM0,TIM1, SPI, PWM channel 6 and general purpose I/O function.</li> <li>The TIM0 channel 5 output function takes precedence over the TIM1, SPI, PWM channel 6 and general purpose I/O function.</li> <li>The TIM1 channel 1 output function takes precedence over the SPI, PWM channels 6 and the general purpose I/O function if related channel is enabled<sup>1</sup></li> <li>The SCK of SPI takes precedence over the PWM channel 6 and the general purpose I/O function</li> </ul> | #### Table 2-73. PTV register Field Descriptions | Field | Description | | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output, MOSI of SPI, PWM channel 5 | | | | | | | | Port V pin 1 is associated with the Motor PWM output, SPI and PWM channel 6. | | | | | | | | When not used with the alternative functions, this pin can be used as general purpose I/O. If the associated data | | | | | | | | direction bit of this pins is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | | | | | | <ul> <li>The SSD takes precedence over the Motor Driver, SPI, PWM channel 5, IIC and general purpose I/O function</li> <li>The Motor driver PWM takes precedence over the SPI, PWM channel 5 and general purpose I/O function.</li> <li>The MOSI of SPI takes precedence over the PWM channel 5 and the general purpose I/O function</li> <li>The PWM channel 5 takes precedence over the general purpose I/O function</li> </ul> | | | | | | | 0<br>PTV | Port V general purpose input/output data—Data Register, Motor driver PWM output, TIM1 channel 0, MISO of SPI, PWM channel 4, SCL of IIC | | | | | | | | Port V pin 0 is associated with the Motor PWM output, TIM1 channel 0, SPI and PWM channel 5 and IIC. When not used with the alternative functions, this pin can be used as general purpose I/O. If the associated data direction bit of this pins is set to 1, a read returns the value of the port register, otherwise the buffered pin input state is read. | | | | | | | | The SSD takes precedence over the Motor Driver, TIM0, TIM1, SPI, PWM channel 4, IIC and general purpose I/O function | | | | | | | | • The Motor driver PWM takes precedence over the TIM0, TIM1, SPI, PWM channel 4, IIC and general purpose I/O function. | | | | | | | | • The TIM0 output compare function take precedence over the TIM1, SPI, PWM channel 4, IIC and general purpose I/O function. | | | | | | | | <ul> <li>The TIM1 output compare function take precedence over the SPI, PWM channel4, IIC and general purpose I/O<sup>1</sup></li> <li>The SCL of IIC takes presentees over the PWM channel 4, SPI and general purpose I/O function</li> </ul> | | | | | | | | The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the SPI and the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function The PWM channel 4 takes precedence over the general purpose I/O function | | | | | | | | The MISO of SPI takes precedence over the general purpose I/O function | | | | | | In order TIM1 input capture to be function correctly, need to disable all the output functions on the corresponding channel. Also the corresponding SRRV bit should be set to 0. ## 2.3.90 Port V Input Register (PTIV) Figure 2-87. Port V Input Register (PTIV) Read: Anytime. Write:Never, writes to this register have no effect. #### Table 2-74. PTIV Register Field Descriptions | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PTIV | Port V input data— This register always reads back the buffered state of the associated pins. This can also be used to detect overload or short circuit conditions on output pins. | ## 2.3.91 Port V Data Direction Register (DDRV) Figure 2-88. Port V Data Direction Register (DDRV) #### Table 2-75. DDRV Register Field Descriptions | Field | Description | | | | | | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output. | | | | | | | | Associated pin is configured as output. Associated pin is configured as input. | | | | | | | 6<br>DDRV | Port V data direction— If enabled the Motor driver PWM output or enable the TIM1 channel 3 output compare function, it will force the I/O state to be output. | | | | | | | | Associated pin is configured as output. Associated pin is configured as input. | | | | | | | 5<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output. | | | | | | | | Associated pin is configured as output. Associated pin is configured as input. | | | | | | | 4<br>DDRV | Port V data direction— If enabled the Motor driver PWM output or enable the TIM1 channel 2 output compare function, it will force the I/O state to be output. | | | | | | | | Associated pin is configured as output. Associated pin is configured as input. | | | | | | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime. Write: Anytime. #### Table 2-75. DDRV Register Field Descriptions (continued) | Field | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output Else if IIC is routing to PV and IIC is enabled, it will force the I/O state to be output, also the input buffer is enabled Else if PWM7 is routing to PV and PWM7 is configured as PWM channel output, it will force the I/O state to be output Else if PWM7 is routing to PV and PWM7 is configured as PWM emergency shutdown, it will force the I/O state to be input Else if SPI is routing to PV and SPI is enabled, SPI will determine the I/O state. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 2<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output Else if corresponding TIM1 output compare channle is enabled, it will be force as output Else if SPI is routing to PV and SPI is enabled, SPI will determined the I/O state Else if PWM6 is routing to PV, it will force the I/O state to be output. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 1<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output Else if SPI is routing to PV and SPI is enabled, SPI will determined the I/O state Else if PWM5 is routing to PV, it will force I/O state to be output Else if SPI is routing to PV and SPI is enabled, SPI will determined the I/O state. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | | 0<br>DDRV | Port V data direction— If enabled the Motor driver PWM output it will force the I/O state to be output Else if corresponding TIM1 output compare channel is enabled, it will be forced as output Else if IIC is routing to PV and IIC is enabled, it will force the I/O state to be output, also the input buffer is enabled Else if PWM4 is routing to PV, it will force I/O state to be output Else if SPI is routing to PV and SPI is enabled, SPI will determine the I/O state. 1 Associated pin is configured as output. 0 Associated pin is configured as input. | #### NOTE Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on PTV or PTIV registers, when changing the DDRV register. ## 2.3.92 PIM Reserved Registers Figure 2-89. PIM Reserved Registers ## 2.3.93 Port V Pull Device Enable Register (PERV) Figure 2-90. Port V Pull Device Enable Register (PERV) Table 2-76. PERV Register Field Descriptions | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>PERV | Port V pull device enable—Enable pull devices on input pins These bits configure whether a pull device is activated, if the associated pin is used as an input. This bit has no effect if the pin is used as an output. Out of reset no pull device is enabled. | | | 1 Pull device enabled. 0 Pull device disabled. | ## 2.3.94 Port V Polarity Select Register (PPSV) Figure 2-91. Port V Polarity Select Register (PPSV) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Always reads 0x00 Write: Unimplemented Read: Anytime. Write: Anytime. Read: Anytime. Write: Anytime. Table 2-77. PPSV Register Field Descriptions | Field | Description | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | Port V pull device select—Determine pull device polarity on input pins | | PPSV | This register serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. 1 A pull-down device is connected to the associated Port V pin, if enabled by the associated bit in register PERV and if the port is used as input. | | | 0 A pull-up device is connected to the associated Port V pin, if enabled by the associated bit in register PERV and if the port is used as input. | ## 2.3.95 Port V Slew Rate Register(SRRV) Figure 2-92. Port V Polarity Select Register (SRRV) **Table 2-78. SRRV Register Field Descriptions** | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>SRRV | Port V Slew Rate Register—Determine the slew rate on the pins <sup>1</sup> | | | 1 Enable the slew rate control and disables the digital input buffer <sup>2</sup> 0 Disable the slew rate control and enable the digital input buffer | When change SRRV from non-zero value to zero value or vice versa, It will need to wait about 300 nanoseconds delay before the slew rate control to be real function as setting. When enter STOP, to save the power, the slew rate control will be force to off state. After wakeup from STOP, it will also need to wait about 300 nanoseconds before slew rate control to be function as setting. Read: Anytime. Write: Anytime. When MC function is disabled and IIC/SPI/PWM async shutdown are routing to PV and enabled, the corresponding digital input buffer will be always enabled ## 2.3.96 Port V Routing Register (PTVRR) Figure 2-93. Port V Routing Register (PTVRR) This register configures the re-routing of TIM1 channels on alternative pins on Port M/V. Table 2-79. Port V Routing Register Field Descriptions | Field | Description | | | | |------------|------------------------------------------------------------------------|--|--|--| | 2<br>PTVRR | Port V Routing Register— This register controls the routing of IOC1_2 | | | | | | 0 IOC1_2 routed to PV4<br>1 IOC1_2 routed to PM2 | | | | | 3<br>PTVRR | Port V Routing Register— This register controls the routing of IOC1_3. | | | | | | 0 IOC1_3 routed to PV6<br>1 IOC1_3 routed to PM3 | | | | ## 2.4 Functional Description #### 2.4.1 General Each pin except BKGD can act as general purpose I/O. In addition each pin can act as an output or input of a peripheral module. ## 2.4.2 Registers A set of configuration registers is common to all ports with exception of the ATD port (Table 2-80). All registers can be written at any time, however a specific configuration might not become active. For example selecting a pull-up device: This device does not become active while the port is used as a push-pull output. Read: Always reads 0x00 Write: Unimplemented | Port | Data | Input | Data<br>Direction | Reduced<br>Drive | Pull<br>Enable | Polarity<br>Select | Wired-<br>Or Mode | Slew<br>Rate | Interrupt<br>Enable | Interrupt<br>Flag | Routing | |------|------|-------|-------------------|------------------|----------------|--------------------|-------------------|--------------|---------------------|-------------------|---------| | А | yes | - | yes | no | yes | - | - | - | - | - | - | | В | yes | - | yes | | | - | - | - | - | - | - | | Т | yes | yes | yes | no | yes | yes | - | - | yes | yes | yes | | S | yes | yes | yes | no | yes | yes | yes | - | yes | yes | yes | | М | yes | yes | yes | no | yes | yes | yes | - | no | no | no | | R | yes | yes | yes | no | yes | yes | yes | - | yes | yes | no | | Р | yes | yes | yes | no | yes | yes | - | - | - | - | yes | | Н | yes | yes | yes | no | yes | yes | yes | - | - | - | yes | | AD | yes | - | yes | no | yes | - | - | - | yes | yes | - | | U | yes | yes | yes | no | yes | yes | - | yes | - | - | yes | | V | yes | yes | yes | no | yes | yes | - | yes | - | - | yes | Table 2-80. Register availability per port<sup>1</sup> #### 2.4.2.1 Data register (PORTx, PTx) This register holds the value driven out to the pin if the pin is used as a general purpose I/O. Writing to this register has only an effect on the pin if the pin is used as general purpose output. When reading this address, the buffered state of the pin is returned if the associated data direction register bit is set to "0". If the data direction register bits are set to logic level "1", the contents of the data register is returned. This is independent of any other configuration (Figure 2-94). ## 2.4.2.2 Input register (PTIx) This register is read-only and always returns the buffered state of the pin (Figure 2-94). ## 2.4.2.3 Data direction register (DDRx) This register defines whether the pin is used as an general purpose input or an output. If a peripheral module controls the pin the contents of the data direction register is ignored (Figure 2-94). Independent of the pin usage with a peripheral module this register determines the source of data when reading the associated data register address (2.4.2.1/2-151). #### NOTE Due to internal synchronization circuits, it can take up to 2 bus clock cycles until the correct value is read on port data or port input registers, when changing the data direction register. MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 151 Each cell represents one register with individual configuration bits Figure 2-94. Illustration of I/O pin functionality #### 2.4.2.4 Pull device enable register (PERx) This register turns on a pull-up or pull-down device on the related pins determined by the associated polarity select register (2.4.2.5/2-152). The pull device becomes active only if the pin is used as an input or as a wired-or output. Some peripheral module only allow certain configurations of pull devices to become active. Refer to the respective bit descriptions. ## 2.4.2.5 Polarity select register (PPSx) This register selects either a pull-up or pull-down device if enabled. It becomes only active if the pin is used as an input. A pull-up device can be activated if the pin is used as a wired-or output. ## 2.4.2.6 Wired-or mode register (WOMx) If the pin is used as an output this register turns off the active high drive. This allows wired-or type connections of outputs. ## 2.4.2.7 Interrupt enable register (PIEx) If the pin is used as an interrupt input this register serves as a mask to the interrupt flag to enable/disable the interrupt. ## 2.4.2.8 Interrupt flag register (PIFx) If the pin is used as an interrupt input this register holds the interrupt flag after a valid pin event. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 2.4.2.9 Slew Rate Register(SRRx) ## **2.4.2.10** This register select the either slew rate enable or slew rate disable on the Motor dirverpad. .Module routing register (PTxRRx) This register allows software re-configuration of the pinouts of the different package options for specific peripherals: • PTxRRx supports the re-routing of the PWM channels to alternative ports #### 2.4.3 Pins and Ports #### **NOTE** Please refer to the device pinout section to determine the pin availability in the different package options. #### 2.4.3.1 BKGD pin The BKGD pin is associated with the BDM module. During reset, the BKGD pin is used as MODC input. #### 2.4.3.2 Port AD This port is associated with the ATD. #### 2.4.3.3 Port A, B These ports are associated with LCD, IRQ, XIRQ and API\_EXTCLK #### 2.4.3.4 Port H This port is associated with LCD/SPI/IIC. #### 2.4.3.5 Port M This port is associated with the PWM/SCI1/PWM. #### 2.4.3.6 Port P This port is associated with the PWM. #### 2.4.3.7 Port R This port is associated with LCD/IIC. #### 2.4.3.8 Port S This port is associated with SPI/SCI/IIC/PWM/CAN. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 2.4.3.9 Port T This port is associated with LCD and TIM. #### 2.4.3.10 Port U This port is associated with the Motor Driver/TIM0. #### 2.4.3.11 Port V This port is associated with the Motor Driver/TIM1/SPI/IIC/PWM. ## 2.4.4 Pin interrupts Ports T, S, R, AD offer pin interrupt capability. The interrupt enable as well as the sensitivity to rising or falling edges can be individually configured on per-pin basis. All bits/pins in a port share the same interrupt vector. Interrupts can be used with the pins configured as inputs or outputs. An interrupt is generated when a bit in the port interrupt flag register and its corresponding port interrupt enable bit are both set. The pin interrupt feature is also capable to wake up the CPU when it is in STOP or WAIT mode. A digital filter on each pin prevents pulses (Figure 2-96) shorter than a specified time from generating an interrupt. The minimum time varies over process conditions, temperature and voltage (Figure 2-95 and Table 2-81). Figure 2-95. Interrupt Glitch Filter on Port T,S,R, and AD(PPS=0) | | Mode | | | | | | |-----------|----------------------------|-------------------|------------------------------------------------------------|--|--|--| | Pulse | STOR | STOP <sup>1</sup> | | | | | | | | Unit | | | | | | Ignored | t <sub>pulse</sub> ≤ 3 | bus clocks | $t_{pulse} \le t_{pign}$ | | | | | Uncertain | 3 < t <sub>pulse</sub> < 4 | bus clocks | t <sub>pign</sub> < t <sub>pulse</sub> < t <sub>pval</sub> | | | | | Valid | t <sub>pulse</sub> ≥ 4 | bus clocks | $t_{pulse} \ge t_{pval}$ | | | | Table 2-81. Pulse Detection Criteria <sup>&</sup>lt;sup>1</sup>These values include the spread of the oscillator frequency over temperature, voltage and process. Figure 2-96. Pulse Illustration A valid edge on an input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive samples of an active level directly or indirectly. The filters are continuously clocked by the bus clock in RUN and WAIT mode. In STOP mode the clock is generated by an RC-oscillator in the Port Integration Module. To maximize current saving the RC oscillator runs only if the following condition is true on any pin individually: Sample count <= 4 and interrupt enabled (PIE=1) and interrupt flag not set (PIF=0). #### 2.5 Initialization Information ## 2.5.1 Port Data and Data Direction Register writes It is not recommended to write PORTx/PTx and DDRx in a word access. When changing the register pins from inputs to outputs, the data may have extra transitions during the write access. Initialize the port data register before enabling the outputs. # **Chapter 3 Memory Mapping Control (S12XMMCV4)** ## **Revision History** | Rev. No.<br>(Item No.) | Date (Submitted<br>By) | Sections<br>Affected | Substantial Change(s) | | | |------------------------|------------------------|----------------------|-----------------------------------------------------|--|--| | v04.09 | 01-Feb-08 | | - Minor changes | | | | v04.10 | 17-Feb-09 | | - Minor changes | | | | v04.11 | 30-Jun-10 | 3.3.2.7/3-169 | - Removed confusing statements in EPAGE description | | | ## 3.1 Introduction This section describes the functionality of the module mapping control (MMC) sub-block of the S12X platform. The block diagram of the MMC is shown in Figure 3-1. The MMC module controls the multi-master priority accesses, the selection of internal resources . Internal buses, including internal memories and peripherals, are controlled in this module. The local address space for each master is translated to a global memory space. ## 3.1.1 Terminology Table 3-1. Acronyms and Abbreviations | Logic level "1" | Voltage that corresponds to Boolean true state | |---------------------|---------------------------------------------------------------------------------| | Logic level "0" | Voltage that corresponds to Boolean false state | | 0x | Represents hexadecimal number | | х | Represents logic level 'don't care' | | Byte | 8-bit data | | word | 16-bit data | | local address | based on the 64KB Memory Space (16-bit address) | | global address | based on the 8MB Memory Space (23-bit address) | | Aligned address | Address on even boundary | | Mis-aligned address | Address on odd boundary | | Bus Clock | System Clock. Refer to CRG Block Guide. | | single-chip modes | Normal Single-Chip Mode | | onigio onip modeo | Special Single-Chip Mode | | normal modes | Normal Single-Chip Mode | | special modes | Special Single-Chip Mode | | NS | Normal Single-Chip Mode | | SS | Special Single-Chip Mode | | Unimplemented areas | Areas which are accessible by the pages (RPAGE,PPAGE,EPAGE) and not implemented | | PRR | Port Replacement Registers | | PRU | Port Replacement Unit located on the emulator side | | MCU | MicroController Unit | | NVM | Non-volatile Memory; Flash, Data FLASH or ROM | | IFR | Information Row sector located on the top of NVM. For Test purposes. | #### 3.1.2 Features The main features of this block are: - Paging capability to support a global 8MB memory address space - Bus arbitration between the masters CPU, BDM - Simultaneous accesses to different resources (internal, and peripherals) (see Figure 3-1) - Resolution of target bus access collision - MCU operation mode control - MCU security control - Separate memory map schemes for each master CPU, BDM - ROM control bits to enable the on-chip FLASH or ROM selection - Generation of system reset when CPU accesses an unimplemented address (i.e., an address which does not belong to any of the on-chip modules) in single-chip modes 1. Resources are also called targets. MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 3.1.3 S12X Memory Mapping The S12X architecture implements a number of memory mapping schemes including - a CPU 8MB global map, defined using a global page (GPAGE) register and dedicated 23-bit address load/store instructions. - a BDM 8MB global map, defined using a global page (BDMGPR) register and dedicated 23-bit address load/store instructions. - a (CPU or BDM) 64KB local map, defined using specific resource page (RPAGE, EPAGE and PPAGE) registers and the default instruction set. The 64KB visible at any instant can be considered as the local map accessed by the 16-bit (CPU or BDM) address. The MMC module performs translation of the different memory mapping schemes to the specific global (physical) memory implementation. ## 3.1.4 Modes of Operation This subsection lists and briefly describes all operating modes supported by the MMC. #### 3.1.4.1 Power Saving Modes - Run mode - MMC is functional during normal run mode. - Wait mode - MMC is functional during wait mode. - Stop mode - MMC is inactive during stop mode. #### 3.1.4.2 Functional Modes • Single chip modes In normal and special single chip mode the internal memory is used. ## 3.1.5 Block Diagram Figure 3-1 shows a block diagram of the MMC. Figure 3-1. MMC Block Diagram ## 3.2 External Signal Description The user is advised to refer to the SoC Guide for port configuration and location of external bus signals. Some pins may not be bonded out in all implementations. Table 3-2 outlines the pin names and functions. It also provides a brief description of their operation. Table 3-2. External Input Signals Associated with the MMC | Signal | I/O | Description | Availability | |--------|-----|-------------|----------------------------------| | MODC | I | Mode input | Latched after RESET (active low) | ## 3.3 Memory Map and Registers ## 3.3.1 Module Memory Map A summary of the registers associated with the MMC block is shown in Figure 3-2. Detailed descriptions of the registers and bits are given in the subsections that follow. | Address | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|------------------|--------|---------|-------------|--------------|----------|------|------|------|-------| | 0x000A | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | | 0x000B | MODE | R<br>W | MODC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0010 | GPAGE | R<br>W | 0 | GP6 | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | | 0x0011 | DIRECT | R<br>W | DP15 | DP14 | DP13 | DP12 | DP11 | DP10 | DP9 | DP8 | | 0x0012 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | | 0x0013 | MMCCTL1 | R | | 0 | | | 0 | 0 | 0 | 0 | | | | W | MGRAMON | - | DFIFRON | PGMIFRON | - | - | - | | | 0x0014 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0014 | Reserved | W | 0 | | | | 0 | | | | | 0x0015 | PPAGE | R<br>W | PIX7 | PIX6 | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | | 0x0016 | RPAGE | R<br>W | RP7 | RP6 | RP5 | RP4 | RP3 | RP2 | RP1 | RP0 | | 0x0017 | EPAGE | R<br>W | EP7 | EP6 | EP5 | EP4 | EP3 | EP2 | EP1 | EP0 | | | | | | = Unimpleme | ented or Res | erved | | | | | Figure 3-2. MMC Register Summary ## 3.3.2 Register Descriptions #### 3.3.2.1 Mode Register (MODE) Address: 0x000B PRR | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------------------|---|---|---|---|---|---|---| | R | MODC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | W | IVIODO | | | | | | | | | Reset | MODC <sup>1</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1. External signal (see Table 3-2). = Unimplemented or Reserved Figure 3-3. Mode Register (MODE) Read: Anytime. Write: Only if a transition is allowed (see Figure 3-5). The MODE bits of the MODE register are used to establish the MCU operating mode. **Table 3-3. MODE Field Descriptions** | Field | Description | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>MODC | <b>Mode Select Bit</b> — This bit controls the current operating mode during RESET high (inactive). The external mode pin MODC determines the operating mode during RESET low (active). The state of the pin is latched into the respective register bit after the RESET signal goes inactive (see Figure 3-3). | | | Write restrictions exist to disallow transitions between certain modes. Figure 3-5 illustrates all allowed mode changes. Attempting non authorized transitions will not change the MODE bits, but it will block further writes to these register bits except in special modes. Write accesses to the MODE register are blocked when the device is secured. | Figure Transition done by external pins (MODC) Transition done by write access to the MODE register Figure 3-5. Mode Transition Diagram when MCU is Unsecured #### 3.3.2.2 Global Page Index Register (GPAGE) Address: 0x0010 Figure 3-6. Global Page Index Register (GPAGE) Read: Anytime Write: Anytime The global page index register is used to construct a 23 bit address in the global map format. It is only used when the CPU is executing a global instruction (GLDAA, GLDAB, GLDD, GLDS, GLDX, GLDY,GSTAA, GSTAB, GSTD, GSTS, GSTX, GSTY) (see CPU Block Guide). The generated global address is the result of concatenation of the CPU local address [15:0] with the GPAGE register [22:16] (see Figure 3-7). Figure 3-7. GPAGE Address Mapping **Table 3-4. GPAGE Field Descriptions** | Field | Description | |----------------|----------------------------------------------------------------------------------------------------------------------| | 6–0<br>GP[6:0] | Global Page Index Bits 6–0 — These page index bits are used to select which of the 128 64KB pages is to be accessed. | Example 3-1. This example demonstrates usage of the GPAGE register | LDX #0 | )x5000 | ;Set GPAGE offset | to the value of 0x5000 | |---------|------------|-------------------|---------------------------------| | MOVB #0 | x14, GPAGE | ;Initialize GPAGE | register with the value of 0x14 | | GLDAA X | | ;Load Accu A from | the global address 0x14_5000 | #### 3.3.2.3 Direct Page Register (DIRECT) Address: 0x0011 Figure 3-8. Direct Register (DIRECT) Read: Anytime Write: anytime in special modes, one time only in other modes. This register determines the position of the 256B direct page within the memory map. It is valid for both global and local mapping scheme. **Table 3-5. DIRECT Field Descriptions** | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>DP[15:8] | <b>Direct Page Index Bits 15–8</b> — These bits are used by the CPU when performing accesses using the direct addressing mode. The bits from this register form bits [15:8] of the address (see Figure 3-9). | Figure 3-9. DIRECT Address Mapping Bits [22:16] of the global address will be formed by the GPAGE[6:0] bits in case the CPU executes a global instruction in direct addressing mode or by the appropriate local address to the global address expansion (refer to Section 3.4.2.1.1, "Expansion of the Local Address Map). Example 3-2. This example demonstrates usage of the Direct Addressing Mode | MOVB | #0x80,DIRECT | ;Set DIRECT register to 0x80. Write once only. ;Global data accesses to the range 0xXX_80XX can be direct. ;Logical data accesses to the range 0x80XX are direct. | |------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LDY | <00 | ;Load the Y index register from 0x8000 (direct access).<br>;< operator forces direct access on some assemblers but in<br>;many cases assemblers are "direct page aware" and can<br>;automatically select direct mode. | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 3.3.2.4 MMC Control Register (MMCCTL1) Address: 0x0013 PRR Figure 3-10. MMC Control Register (MMCCTL1) Read: Anytime. . Write: Refer to each bit description. **Table 3-6. MMCCTL1 Field Descriptions** | Field | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>MGRAMON | Flash Memory Controller SCRATCH RAM visible in the global memory map Write: Anytime This bit is used to made the Flash Memory Controller SCRATCH RAM visible in the global memory map. Not visible in the global memory map. Visible in the global memory map. | | 5<br>DFIFRON | Data Flash Information Row (IFR) visible in the global memory map Write: Anytime This bit is used to made the IFR sector of the Data Flash visible in the global memory map. 0 Not visible in the global memory map. 1 Visible in the global memory map. | | 4<br>PGMIFRON | Program Flash Information Row (IFR) visible in the global memory map Write: Anytime This bit is used to map the IFR sector of the Program Flash to address range 0x40_000-0x40_3FFF of the global memory map. 0 Not visible in the global memory map. 1 Visible in the global memory map. | ## 3.3.2.5 Program Page Index Register (PPAGE) Address: 0x0015 Figure 3-11. Program Page Index Register (PPAGE) Read: Anytime Write: Anytime These eight index bits are used to page 16KB blocks into the Flash page window located in the local (CPU or BDM) memory map from address 0x8000 to address 0xBFFF (see Figure 3-12). This supports accessing up to 4MB of Flash (in the Global map) within the 64KB Local map. The PPAGE register is effectively used to construct paged Flash addresses in the Local map format. The CPU has special access to read and write this register directly during execution of CALL and RTC instructions.. Figure 3-12. PPAGE Address Mapping #### **NOTE** Writes to this register using the special access of the CALL and RTC instructions will be complete before the end of the instruction execution. **Table 3-7. PPAGE Field Descriptions** | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Program Page Index Bits 7–0 — These page index bits are used to select which of the 256 FLASH or ROM array pages is to be accessed in the Program Page Window. | | | The reset value of 0xFE ensures that there is linear Flash space available between addresses 0x4000 and 0xFFFF out of reset. The fixed 16K page from 0xC000-0xFFFF is the page number 0xFF. ## 3.3.2.6 RAM Page Index Register (RPAGE) Figure 3-13. RAM Page Index Register (RPAGE) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime These eight index bits are used to page 4KB blocks into the RAM page window located in the local (CPU or BDM) memory map from address 0x1000 to address 0x1FFF (see Figure 3-14). This supports accessing up to 1022KB of RAM (in the Global map) within the 64KB Local map. The RAM page index register is effectively used to construct paged RAM addresses in the Local map format. Address: CPU Local Address or BDM Local Address Figure 3-14. RPAGE Address Mapping #### **NOTE** Because RAM page 0 has the same global address as the register space, it is possible to write to registers through the RAM space when RPAGE = 0x00. **Table 3-8. RPAGE Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>RAM Page Index Bits 7–0</b> — These page index bits are used to select which of the 256 RAM array pages is to be accessed in the RAM Page Window. | The reset value of 0xFD ensures that there is a linear RAM space available between addresses 0x1000 and 0x3FFF out of reset. The fixed 4K page from 0x2000–0x2FFF of RAM is equivalent to page 254 (page number 0xFE). The fixed 4K page from 0x3000–0x3FFF of RAM is equivalent to page 255 (page number 0xFF). #### **NOTE** The page 0xFD (reset value) contains unimplemented area in the range not occupied by RAM if RAMSIZE is less than 12KB (Refer to Section 3.4.2.3, "Implemented Memory Map). MC9S12XHY-Family Reference Manual, Rev. 1.04 The two fixed 4KB pages (0xFE, 0xFF) contain unimplemented area in the range not occupied by RAM if RAMSIZE is less than 8KB (Refer to Section 3.4.2.3, "Implemented Memory Map). #### 3.3.2.7 Data FLASH Page Index Register (EPAGE) Address: 0x0017 Figure 3-15. Data FLASH Page Index Register (EPAGE) Read: Anytime Write: Anytime These eight index bits are used to page 1KB blocks into the Data FLASH page window located in the local (CPU or BDM) memory map from address 0x0800 to address 0x0BFF (see Figure 3-16). This supports accessing up to 256KB of Data FLASH (in the Global map) within the 64KB Local map. The Data FLASH page index register is effectively used to construct paged Data FLASH addresses in the Local map format. Figure 3-16. EPAGE Address Mapping Table 3-9. EPAGE Field Descriptions | ı | Field | Description | |---|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <b>Data FLASH Page Index Bits 7–0</b> — These page index bits are used to select which of the 256 Data FLASH array pages is to be accessed in the Data FLASH Page Window. | ## 3.4 Functional Description The MMC block performs several basic functions of the S12X sub-system operation: MCU operation modes, priority control, address mapping, select signal generation and access limitations for the system. Each aspect is described in the following subsections. ## 3.4.1 MCU Operating Mode - Normal single-chip mode - There is no external bus in this mode. The MCU program is executed from the internal memory and no external accesses are allowed. - Special single-chip mode This mode is generally used for debugging single-chip operation, boot-strapping or security related operations. The active background debug mode is in control of the CPU code execution and the BDM firmware is waiting for serial commands sent through the BKGD pin. There is no external bus in this mode. ## 3.4.2 Memory Map Scheme #### 3.4.2.1 CPU and BDM Memory Map Scheme The BDM firmware lookup tables and BDM register memory locations share addresses with other modules; however they are not visible in the global memory map during user's code execution. The BDM memory resources are enabled only during the READ\_BD and WRITE\_BD access cycles to distinguish between accesses to the BDM memory area and accesses to the other modules. (Refer to BDM Block Guide for further details). When the MCU enters active BDM mode, the BDM firmware lookup tables and the BDM registers become visible in the local memory map in the range 0xFF00-0xFFFF (global address 0x7F\_FF00 - 0x7F\_FFFF) and the CPU begins execution of firmware commands or the BDM begins execution of hardware commands. The resources which share memory space with the BDM module will not be visible in the global memory map during active BDM mode. Please note that after the MCU enters active BDM mode the BDM firmware lookup tables and the BDM registers will also be visible between addresses 0xBF00 and 0xBFFF if the PPAGE register contains value of 0xFF. MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure 3-17. Expansion of the Local Address Map MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 3.4.2.1.1 Expansion of the Local Address Map #### **Expansion of the CPU Local Address Map** The program page index register in MMC allows accessing up to 4MB of FLASH or ROM in the global memory map by using the eight page index bits to page 256 16KB blocks into the program page window located from address 0x8000 to address 0xBFFF in the local CPU memory map. The page value for the program page window is stored in the PPAGE register. The value of the PPAGE register can be read or written by normal memory accesses as well as by the CALL and RTC instructions (see Section 3.5.1, "CALL and RTC Instructions). Control registers, vector space and parts of the on-chip memories are located in unpaged portions of the 64KB local CPU address space. The starting address of an interrupt service routine must be located in unpaged memory unless the user is certain that the PPAGE register will be set to the appropriate value when the service routine is called. However an interrupt service routine can call other routines that are in paged memory. The upper 16KB block of the local CPU memory space (0xC000–0xFFFF) is unpaged. It is recommended that all reset and interrupt vectors point to locations in this area or to the other unpaged sections of the local CPU memory map. The RAM page index register allows accessing up to 1MB minus 2KB of RAM in the global memory map by using the eight RPAGE index bits to page 4KB blocks into the RAM page window located in the local CPU memory space from address 0x1000 to address 0x1FFF. The Data FLASH page index register EPAGE allows accessing up to 256KB of Data Flash in the system by using the eight EPAGE index bits to page 1KB blocks into the Data FLASH page window located in the local CPU memory space from address 0x0800 to address 0x0BFF. #### **Expansion of the BDM Local Address Map** PPAGE, RPAGE, and EPAGE registers are also used for the expansion of the BDM local address to the global address. These registers can be read and written by the BDM. The BDM expansion scheme is the same as the CPU expansion scheme. #### 3.4.2.2 Global Addresses Based on the Global Page #### **CPU Global Addresses Based on the Global Page** The seven global page index bits allow access to the full 8MB address map that can be accessed with 23 address bits. This provides an alternative way to access all of the various pages of FLASH, RAM and Data FLASH. The GPAGE Register is used only when the CPU is executing a global instruction (see Section 3.3.2.2, "Global Page Index Register (GPAGE)). The generated global address is the result of concatenation of the CPU local address [15:0] with the GPAGE register [22:16] (see Figure 3-7). #### **BDM Global Addresses Based on the Global Page** The seven BDMGPR Global Page index bits allow access to the full 8MB address map that can be accessed with 23 address bits. This provides an alternative way to access all of the various pages of FLASH, RAM and Data FLASH. The BDM global page index register (BDMGPR) is used only in the case the CPU is executing a firmware command which uses a global instruction (like GLDD, GSTD) or by a BDM hardware command (like WRITE\_W, WRITE\_BYTE, READ\_W, READ\_BYTE). See the BDM Block Guide for further details. The generated global address is a result of concatenation of the BDM local address with the BDMGPR register [22:16] in the case of a hardware command or concatenation of the CPU local address and the BDMGPR register [22:16] in the case of a firmware command (see Figure 3-18). ## 3.4.2.3 Implemented Memory Map The global memory spaces reserved for the internal resources (RAM, Data FLASH, and FLASH) are not determined by the MMC module. Size of the individual internal resources are however fixed in the design of the device cannot be changed by the user. Please refer to the SoC Guide for further details. Figure 3-19 and Table 3-10 show the memory spaces occupied by the on-chip resources. Please note that the memory spaces have fixed top addresses. | Internal Resource | \$Address | |-------------------|----------------------------------------------------| | RAM | RAM_LOW = 0x10_0000 minus RAMSIZE <sup>1</sup> | | Data FLASH | DF_HIGH = 0x10_0000 plus DFLASHSIZE <sup>2</sup> | | FLASH | FLASH_LOW = 0x80_0000 minus FLASHSIZE <sup>3</sup> | **Table 3-10. Global Implemented Memory Space** - 1 RAMSIZE is the hexadecimal value of RAM SIZE in Bytes - <sub>2</sub> DFLASHSIZE is the hexadecimal value of DFLASH SIZE in Bytes - <sub>3</sub> FLASHSIZE is the hexadecimal value of FLASH SIZE in Bytes In single-chip modes accesses by the CPU (except for firmware commands) to any of the unimplemented areas (see Figure 3-19) will result in an illegal access reset (system reset) in case of no MPU error. BDM accesses to the unimplemented areas are allowed but the data will be undefined. No misaligned word access from the BDM module will occur; these accesses are blocked in the BDM module (Refer to BDM Block Guide). Misaligned word access to the last location of RAM is performed but the data will be undefined. Misaligned word access to the last location of any global page (64KB) by any global instruction, is performed by accessing the last byte of the page and the first byte of the same page, considering the above mentioned misaligned access cases. Figure 3-19. S12X CPU & BDM Global Address Mapping MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 3.4.3 Chip Bus Control The MMC controls the address buses and the data buses that interface the S12X masters (CPU, BDM) with the rest of the system (master buses). In addition the MMC handles all CPU read data bus swapping operations. All internal resources are connected to specific target buses (see Figure 3-20). Figure 3-20. MMC Block Diagram #### 3.4.3.1 Master Bus Prioritization regarding access conflicts on Target Buses The arbitration scheme allows only one master to be connected to a target at any given time. The following rules apply when prioritizing accesses from different masters to the same target bus: - CPU always has priority over BDM. - BDM has priority over CPU when its access is stalled for more than 128 cycles. In the later case the suspect master will be stalled after finishing the current operation and the BDM will gain access to the bus. #### 3.5 **Initialization/Application Information** #### **CALL and RTC Instructions** 3.5.1 CALL and RTC instructions are uninterruptible CPU instructions that automate page switching in the program page window. The CALL instruction is similar to the JSR instruction, but the subroutine that is called can be located anywhere in the local address space or in any Flash or ROM page visible through the program page window. The CALL instruction calculates and stacks a return address, stacks the current PPAGE value and writes a new instruction-supplied value to the PPAGE register. The PPAGE value controls which of the 256 possible pages is visible through the 16KB program page window in the 64KB local CPU memory map. Execution then begins at the address of the called subroutine. During the execution of the CALL instruction, the CPU performs the following steps: - 1. Writes the current PPAGE value into an internal temporary register and writes the new instructionsupplied PPAGE value into the PPAGE register - 2. Calculates the address of the next instruction after the CALL instruction (the return address) and pushes this 16-bit value onto the stack - 3. Pushes the temporarily stored PPAGE value onto the stack - 4. Calculates the effective address of the subroutine, refills the queue and begins execution at the new address This sequence is uninterruptible. There is no need to inhibit interrupts during the CALL instruction execution. A CALL instruction can be performed from any address to any other address in the local CPU memory space. The PPAGE value supplied by the instruction is part of the effective address of the CPU. For all addressing mode variations (except indexed-indirect modes) the new page value is provided by an immediate operand in the instruction. In indexed-indirect variations of the CALL instruction a pointer specifies memory locations where the new page value and the address of the called subroutine are stored. Using indirect addressing for both the new page value and the address within the page allows usage of values calculated at run time rather than immediate values that must be known at the time of assembly. The RTC instruction terminates subroutines invoked by a CALL instruction. The RTC instruction unstacks the PPAGE value and the return address and refills the queue. Execution resumes with the next instruction after the CALL instruction. During the execution of an RTC instruction the CPU performs the following steps: - 1. Pulls the previously stored PPAGE value from the stack - 2. Pulls the 16-bit return address from the stack and loads it into the PC - 3. Writes the PPAGE value into the PPAGE register - 4. Refills the queue and resumes execution at the return address This sequence is uninterruptible. The RTC can be executed from anywhere in the local CPU memory space. The CALL and RTC instructions behave like JSR and RTS instruction, they however require more execution cycles. Usage of JSR/RTS instructions is therefore recommended when possible and CALL/RTC instructions should only be used when needed. The JSR and RTS instructions can be used to access subroutines that are already present in the local CPU memory map (i.e. in the same page in the program memory page window for example). However calling a function located in a different page requires usage of the CALL instruction. The function must be terminated by the RTC instruction. Because the RTC instruction restores contents of the PPAGE register from the stack, functions terminated with the RTC instruction must be called using the CALL instruction even when the correct page is already present in the memory map. This is to make sure that the correct PPAGE value will be present on stack at the time of the RTC instruction execution. # Chapter 4 Interrupt (S12XINTV2) Table 4-1. Revision History | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | |--------------------|---------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | V02.00 | 01 Jul 2005 | 4.1.2/4-182 | Initial V2 release, added new features: - XGATE threads can be interrupted SYS instruction vector Access violation interrupt vectors. | | V02.04 | 11 Jan 2007 | 4.3.2.2/4-187<br>4.3.2.4/4-188 | - Added Notes for devices without XGATE module. | | V02.05 | 20 Mar 2007 | 4.4.6/4-194 | - Fixed priority definition for software exceptions. | | V02.07 | 13 Dec 2011 | 4.5.3.1/4-196 | - Re-worded for difference of Wake-up feature between STOP and WAIT modes. | ### 4.1 Introduction The XINT module decodes the priority of all system exception requests and provides the applicable vector for processing the exception to either the CPU or the XGATE module. The XINT module supports: - I bit and X bit maskable interrupt requests - One non-maskable unimplemented op-code trap - One non-maskable software interrupt (SWI) or background debug mode request - One non-maskable system call interrupt (SYS) - Three non-maskable access violation interrupts - One spurious interrupt vector request - Three system reset vector requests Each of the I bit maskable interrupt requests can be assigned to one of seven priority levels supporting a flexible priority scheme. For interrupt requests that are configured to be handled by the CPU, the priority scheme can be used to implement nested interrupt capability where interrupts from a lower level are automatically blocked if a higher level interrupt is being processed. Interrupt requests configured to be handled by the XGATE module can be nested one level deep. #### NOTE The HPRIO register and functionality of the original S12 interrupt module is no longer supported. It is superseded by the 7-level interrupt request priority scheme. ### 4.1.1 Glossary The following terms and abbreviations are used in the document. **Table 4-2. Terminology** | Term | Meaning | |-------------------------------------------------------------------|---------------------------------------------------------------------------------| | CCR | Condition Code Register (in the S12X CPU) | | DMA | Direct Memory Access | | INT | Interrupt | | IPL | Interrupt Processing Level | | ISR Interrupt Service Routine | | | MCU | Micro-Controller Unit | | XGATE | refers to the XGATE co-processor; XGATE is an optional feature | | ĪRQ | refers to the interrupt request associated with the $\overline{\text{IRQ}}$ pin | | XIRQ refers to the interrupt request associated with the XIRQ pin | | ### 4.1.2 Features - Interrupt vector base register (IVBR) - One spurious interrupt vector (at address vector base $^1 + 0x0010$ ). - One non-maskable system call interrupt vector request (at address vector base + 0x0012). - Three non-maskable access violation interrupt vector requests (at address vector base + 0x0014 0x0018). - 2–109 I bit maskable interrupt vector requests (at addresses vector base + 0x001A–0x00F2). - Each I bit maskable interrupt request has a configurable priority level and can be configured to be handled by either the CPU or the XGATE module<sup>2</sup>. - I bit maskable interrupts can be nested, depending on their priority levels. - One X bit maskable interrupt vector request (at address vector base + 0x00F4). - One non-maskable software interrupt request (SWI) or background debug mode vector request (at address vector base + 0x00F6). - One non-maskable unimplemented op-code trap (TRAP) vector (at address vector base + 0x00F8). - Three system reset vectors (at addresses 0xFFFA–0xFFFE). - Determines the highest priority XGATE and interrupt vector requests, drives the vector to the XGATE module or to the bus on CPU request, respectively. - Wakes up the system from stop or wait mode when an appropriate interrupt request occurs or whenever $\overline{\text{XIRQ}}$ is asserted, even if X interrupt is masked. - XGATE can wake up and execute code, even with the CPU remaining in stop or wait mode. <sup>1.</sup> The vector base is a 16-bit address which is accumulated from the contents of the interrupt vector base register (IVBR, used as upper byte) and 0x00 (used as lower byte). <sup>2.</sup> The IRQ interrupt can only be handled by the CPU ## 4.1.3 Modes of Operation Run mode This is the basic mode of operation. Wait mode In wait mode, the XINT module is frozen. It is however capable of either waking up the CPU if an interrupt occurs or waking up the XGATE if an XGATE request occurs. Please refer to Section 4.5.3, "Wake Up from Stop or Wait Mode" for details. Stop Mode In stop mode, the XINT module is frozen. It is however capable of either waking up the CPU if an interrupt occurs or waking up the XGATE if an XGATE request occurs. Please refer to Section 4.5.3, "Wake Up from Stop or Wait Mode" for details. • Freeze mode (BDM active) In freeze mode (BDM active), the interrupt vector base register is overridden internally. Please refer to Section 4.3.2.1, "Interrupt Vector Base Register (IVBR)" for details. ## 4.1.4 Block Diagram Figure 4-1 shows a block diagram of the XINT module. Figure 4-1. XINT Block Diagram # 4.2 External Signal Description The XINT module has no external signals. # 4.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in the XINT module. # 4.3.1 Module Memory Map Table 4-3 gives an overview over all XINT module registers. **Table 4-3. XINT Memory Map** | Address | Use | Access | |---------------|---------------------------------------------------------------|--------| | 0x0120 | RESERVED | _ | | 0x0121 | Interrupt Vector Base Register (IVBR) | R/W | | 0x0122-0x0125 | RESERVED | _ | | 0x0126 | XGATE Interrupt Priority Configuration Register (INT_XGPRIO) | R/W | | 0x0127 | Interrupt Request Configuration Address Register (INT_CFADDR) | R/W | | 0x0128 | Interrupt Request Configuration Data Register 0 (INT_CFDATA0) | R/W | | 0x0129 | Interrupt Request Configuration Data Register 1 (INT_CFDATA1) | R/W | | 0x012A | Interrupt Request Configuration Data Register 2 (INT_CFDATA2 | R/W | | 0x012B | Interrupt Request Configuration Data Register 3 (INT_CFDATA3) | R/W | | 0x012C | Interrupt Request Configuration Data Register 4 (INT_CFDATA4) | R/W | | 0x012D | Interrupt Request Configuration Data Register 5 (INT_CFDATA5) | R/W | | 0x012E | Interrupt Request Configuration Data Register 6 (INT_CFDATA6) | R/W | | 0x012F | Interrupt Request Configuration Data Register 7 (INT_CFDATA7) | R/W | ### **Register Descriptions** 4.3.2 This section describes in address order all the XINT module registers and their individual bits. | Address | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|------------------|--------|-------|------------|--------------|---------|----------|---|-------------|-------| | 0x0121 | IVBR | R<br>W | | | | IVB_AD | DR[7:0]7 | | | | | 0x0126 | INT_XGPRIO | R<br>W | 0 | 0 | 0 | 0 | 0 | | XILVL[2:0] | | | 0x0127 | INT_CFADDR | R<br>W | | INT_CFA | DDR[7:4] | | 0 | 0 | 0 | 0 | | 0x0128 | INT_CFDATA0 | R<br>W | RQST | 0 | 0 | 0 | 0 | 1 | PRIOLVL[2:0 | ] | | 0x0129 | INT_CFDATA1 | R<br>W | RQST | 0 | 0 | 0 | 0 | ı | PRIOLVL[2:0 | ] | | 0x012A | INT_CFDATA2 | R<br>W | RQST | 0 | 0 | 0 | 0 | ı | PRIOLVL[2:0 | ] | | 0x012B | INT_CFDATA3 | R<br>W | RQST | 0 | 0 | 0 | 0 | I | PRIOLVL[2:0 | ] | | 0x012C | INT_CFDATA4 | R<br>W | RQST | 0 | 0 | 0 | 0 | I | PRIOLVL[2:0 | ] | | 0x012D | INT_CFDATA5 | R<br>W | RQST | 0 | 0 | 0 | 0 | I | PRIOLVL[2:0 | ] | | 0x012E | INT_CFDATA6 | R<br>W | RQST | 0 | 0 | 0 | 0 | ı | PRIOLVL[2:0 | ] | | 0x012F | INT_CFDATA7 | R<br>W | RQST | 0 | 0 | 0 | 0 | ı | PRIOLVL[2:0 | ] | | | | | | = Unimpler | mented or Ro | eserved | | | | | Figure 4-2. XINT Register Summary MC9S12XHY-Family Reference Manual, Rev. 1.04 186 Freescale Semiconductor ### 4.3.2.1 Interrupt Vector Base Register (IVBR) Figure 4-3. Interrupt Vector Base Register (IVBR) Read: Anytime Write: Anytime **Table 4-4. IVBR Field Descriptions** | Field | Description | |----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>IVB_ADDR[7:0] | Interrupt Vector Base Address Bits — These bits represent the upper byte of all vector addresses. Out of reset these bits are set to 0xFF (i.e., vectors are located at 0xFF10–0xFFFE) to ensure compatibility to previous S12 microcontrollers. Note: A system reset will initialize the interrupt vector base register with "0xFF" before it is used to determine the reset vector address. Therefore, changing the IVBR has no effect on the location of the three reset vectors (0xFFFA–0xFFFE). | | | <b>Note:</b> If the BDM is active (i.e., the CPU is in the process of executing BDM firmware code), the contents of IVBR are ignored and the upper byte of the vector address is fixed as "0xFF". | # 4.3.2.2 XGATE Interrupt Priority Configuration Register (INT\_XGPRIO) Address: 0x0126 Figure 4-4. XGATE Interrupt Priority Configuration Register (INT\_XGPRIO) Read: Anytime Write: Anytime Table 4-5. INT\_XGPRIO Field Descriptions | Field | Description | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2–0<br>XILVL[2:0] | XGATE Interrupt Priority Level — The XILVL[2:0] bits configure the shared interrupt level of the XGATE interrupts coming from the XGATE module. Out of reset the priority is set to the lowest active level ("1"). Note: If the XGATE module is not available on the device, write accesses to this register are ignored and read accesses to this register will return all 0. | MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 187 | Priority | XILVL2 | XILVL1 | XILVL0 | Meaning | |----------|--------|--------|--------|-------------------------------| | | 0 | 0 | 0 | Interrupt request is disabled | | low | 0 | 0 | 1 | Priority level 1 | | | 0 | 1 | 0 | Priority level 2 | | | 0 | 1 | 1 | Priority level 3 | | | 1 | 0 | 0 | Priority level 4 | | | 1 | 0 | 1 | Priority level 5 | | | 1 | 1 | 0 | Priority level 6 | | high | 1 | 1 | 1 | Priority level 7 | ### 4.3.2.3 Interrupt Request Configuration Address Register (INT\_CFADDR) Figure 4-5. Interrupt Configuration Address Register (INT\_CFADDR) Read: Anytime Write: Anytime Table 4-7. INT\_CFADDR Field Descriptions | Field | Description | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–4<br>INT_CFADDR[7:4] | Interrupt Request Configuration Data Register Select Bits — These bits determine which of the 128 configuration data registers are accessible in the 8 register window at INT_CFDATA0-7. The hexadecimal value written to this register corresponds to the upper nibble of the lower byte of the address of the interrupt vector, i.e., writing 0xE0 to this register selects the configuration data register block for the 8 interrupt vector requests starting with vector at address (vector base + 0x00E0) to be accessible as INT_CFDATA0-7. Note: Writing all 0s selects non-existing configuration registers. In this case write accesses to INT_CFDATA0-7 will be ignored and read accesses will return all 0. | # 4.3.2.4 Interrupt Request Configuration Data Registers (INT\_CFDATA0-7) The eight register window visible at addresses INT\_CFDATA0-7 contains the configuration data for the block of eight interrupt requests (out of 128) selected by the interrupt configuration address register (INT\_CFADDR) in ascending order. INT\_CFDATA0 represents the interrupt configuration data register of the vector with the lowest address in this block, while INT\_CFDATA7 represents the interrupt configuration data register of the vector with the highest address, respectively. Address: 0x0128 Figure 4-6. Interrupt Request Configuration Data Register 0 (INT\_CFDATA0) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x0129 Figure 4-7. Interrupt Request Configuration Data Register 1 (INT\_CFDATA1) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012A Figure 4-8. Interrupt Request Configuration Data Register 2 (INT CFDATA2) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012B Figure 4-9. Interrupt Request Configuration Data Register 3 (INT\_CFDATA3) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012C Figure 4-10. Interrupt Request Configuration Data Register 4 (INT\_CFDATA4) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012D Figure 4-11. Interrupt Request Configuration Data Register 5 (INT\_CFDATA5) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012E Figure 4-12. Interrupt Request Configuration Data Register 6 (INT CFDATA6) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Address: 0x012F Figure 4-13. Interrupt Request Configuration Data Register 7 (INT\_CFDATA7) 1. Please refer to the notes following the PRIOLVL[2:0] description below. Read: Anytime Write: Anytime 191 Table 4-8. INT\_CFDATA0-7 Field Descriptions | Field | Description | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RQST | XGATE Request Enable — This bit determines if the associated interrupt request is handled by the CPU or by the XGATE module. Interrupt request is handled by the CPU Interrupt request is handled by the XGATE module Note: The IRQ interrupt cannot be handled by the XGATE module. For this reason, the configuration register for vector (vector base + 0x00F2) = IRQ vector address) does not contain a RQST bit. Writing a 1 to the location of the RQST bit in this register will be ignored and a read access will return 0. Note: If the XGATE module is not available on the device, writing a 1 to the location of the RQST bit in this register will be ignored and a read access will return 0. | | 2–0<br>PRIOLVL[2:0] | Interrupt Request Priority Level Bits — The PRIOLVL[2:0] bits configure the interrupt request priority level of the associated interrupt request. Out of reset all interrupt requests are enabled at the lowest active level ("1") to provide backwards compatibility with previous S12 interrupt controllers. Please also refer to Table 4-9 for available interrupt request priority levels. Note: Write accesses to configuration data registers of unused interrupt channels will be ignored and read accesses will return all 0. For information about what interrupt channels are used in a specific MCU, please refer to the Device Reference Manual of that MCU. | | | Note: When vectors (vector base + 0x00F0–0x00FE) are selected by writing 0xF0 to INT_CFADDR, writes to INT_CFDATA2–7 (0x00F4–0x00FE) will be ignored and read accesses will return all 0s. The corresponding vectors do not have configuration data registers associated with them. Note: When vectors (vector base + 0x0010–0x001E) are selected by writing 0x10 to INT_CFADDR, writes to INT_CFDATA1–INT_CFDATA4 (0x0012–0x0018) will be ignored and read accesses will return all 0s. The corresponding vectors do not have configuration data registers associated with them. Note: Write accesses to the configuration register for the spurious interrupt vector request | | | (vector base + 0x0010) will be ignored and read accesses will return 0x07 (request is handled by the CPU, PRIOLVL = 7). | **Table 4-9. Interrupt Priority Levels** | Priority | PRIOLVL2 | PRIOLVL1 | PRIOLVL0 | Meaning | |----------|----------|----------|----------|-------------------------------| | | 0 | 0 | 0 | Interrupt request is disabled | | low | 0 | 0 | 1 | Priority level 1 | | | 0 | 1 | 0 | Priority level 2 | | | 0 | 1 | 1 | Priority level 3 | | | 1 | 0 | 0 | Priority level 4 | | | 1 | 0 | 1 | Priority level 5 | | | 1 | 1 | 0 | Priority level 6 | | high | 1 | 1 | 1 | Priority level 7 | # 4.4 Functional Description The XINT module processes all exception requests to be serviced by the CPU module. These exceptions include interrupt vector requests and reset vector requests. Each of these exception types and their overall priority level is discussed in the subsections below. MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 4.4.1 S12X Exception Requests The CPU handles both reset requests and interrupt requests. The XINT module contains registers to configure the priority level of each I bit maskable interrupt request which can be used to implement an interrupt priority scheme. This also includes the possibility to nest interrupt requests. A priority decoder is used to evaluate the priority of a pending interrupt request. ### 4.4.2 Interrupt Prioritization After system reset all interrupt requests with a vector address lower than or equal to (vector base +0x00F2) are enabled, are set up to be handled by the CPU and have a pre-configured priority level of 1. Exceptions to this rule are the non-maskable interrupt requests and the spurious interrupt vector request at (vector base +0x0010) which cannot be disabled, are always handled by the CPU and have a fixed priority levels. A priority level of 0 effectively disables the associated I bit maskable interrupt request. If more than one interrupt request is configured to the same interrupt priority level the interrupt request with the higher vector address wins the prioritization. The following conditions must be met for an I bit maskable interrupt request to be processed. - 1. The local interrupt enabled bit in the peripheral module must be set. - 2. The setup in the configuration register associated with the interrupt request channel must meet the following conditions: - a) The XGATE request enable bit must be 0 to have the CPU handle the interrupt request. - b) The priority level must be set to non zero. - c) The priority level must be greater than the current interrupt processing level in the condition code register (CCR) of the CPU (PRIOLVL[2:0] > IPL[2:0]). - 3. The I bit in the condition code register (CCR) of the CPU must be cleared. - 4. There is no access violation interrupt request pending. - 5. There is no SYS, SWI, BDM, TRAP, or $\overline{\text{XIRO}}$ request pending. ### NOTE All non I bit maskable interrupt requests always have higher priority than I bit maskable interrupt requests. If an I bit maskable interrupt request is interrupted by a non I bit maskable interrupt request, the currently active interrupt processing level (IPL) remains unaffected. It is possible to nest non I bit maskable interrupt requests, e.g., by nesting SWI or TRAP calls. # 4.4.2.1 Interrupt Priority Stack The current interrupt processing level (IPL) is stored in the condition code register (CCR) of the CPU. This way the current IPL is automatically pushed to the stack by the standard interrupt stacking procedure. The new IPL is copied to the CCR from the priority level of the highest priority active interrupt request channel which is configured to be handled by the CPU. The copying takes place when the interrupt vector is fetched. The previous IPL is automatically restored by executing the RTI instruction. 193 ### 4.4.3 XGATE Requests If the XGATE module is implemented on the device, the XINT module is also used to process all exception requests to be serviced by the XGATE module. The overall priority level of those exceptions is discussed in the subsections below. ### 4.4.3.1 XGATE Request Prioritization An interrupt request channel is configured to be handled by the XGATE module, if the RQST bit of the associated configuration register is set to 1 (please refer to Section 4.3.2.4, "Interrupt Request Configuration Data Registers (INT\_CFDATA0-7)"). The priority level configuration (PRIOLVL) for this channel becomes the XGATE priority which will be used to determine the highest priority XGATE request to be serviced next by the XGATE module. Additionally, XGATE interrupts may be raised by the XGATE module by setting one or more of the XGATE channel interrupt flags (by using the SIF instruction). This will result in an CPU interrupt with vector address vector base + (2 \* channel ID number), where the channel ID number corresponds to the highest set channel interrupt flag, if the XGIE and channel RQST bits are set. The shared interrupt priority for the XGATE interrupt requests is taken from the XGATE interrupt priority configuration register (please refer to Section 4.3.2.2, "XGATE Interrupt Priority Configuration Register (INT\_XGPRIO)"). If more than one XGATE interrupt request channel becomes active at the same time, the channel with the highest vector address wins the prioritization. ### 4.4.4 Priority Decoders The XINT module contains priority decoders to determine the priority for all interrupt requests pending for the respective target. There are two priority decoders, one for each interrupt request target, CPU or XGATE. The function of both priority decoders is basically the same with one exception: the priority decoder for the XGATE module does not take the current XGATE thread processing level into account. Instead, XGATE requests are handed to the XGATE module including a 1-bit priority identifier. The XGATE module uses this additional information to decide if the new request can interrupt a currently running thread. The 1-bit priority identifier corresponds to the most significant bit of the priority level configuration of the requesting channel. This means that XGATE requests with priority levels 4, 5, 6 or 7 can interrupt running XGATE threads with priority levels 1, 2 and 3. A CPU interrupt vector is not supplied until the CPU requests it. Therefore, it is possible that a higher priority interrupt request could override the original exception which caused the CPU to request the vector. In this case, the CPU will receive the highest priority vector and the system will process this exception instead of the original request. If the interrupt source is unknown (for example, in the case where an interrupt request becomes inactive after the interrupt has been recognized, but prior to the vector request), the vector address supplied to the CPU will default to that of the spurious interrupt vector. MC9S12XHY-Family Reference Manual, Rev. 1.04 ### **NOTE** Care must be taken to ensure that all exception requests remain active until the system begins execution of the applicable service routine; otherwise, the exception request may not get processed at all or the result may be a spurious interrupt request (vector at address (vector base + 0x0010)). ### 4.4.5 Reset Exception Requests The XINT module supports three system reset exception request types (for details please refer to the Clock and Reset Generator module (CRG)): - 1. Pin reset, power-on reset, low-voltage reset, or illegal address reset - 2. Clock monitor reset request - 3. COP watchdog reset request # 4.4.6 Exception Priority The priority (from highest to lowest) and address of all exception vectors issued by the XINT module upon request by the CPU is shown in Table 4-10. Generally, all non-maskable interrupts have higher priorities than maskable interrupts. Please note that between the three software interrupts (Unimplemented op-code trap request, SWI/BGND request, SYS request) there is no real priority defined because they cannot occur simultaneously (the S12XCPU executes one instruction at a time). | Vector Address <sup>(1)</sup> | Source | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--|--|--|--| | 0xFFFE | Pin reset, power-on reset, low-voltage reset, illegal address reset | | | | | | 0xFFFC | Clock monitor reset | | | | | | 0xFFFA | COP watchdog reset | | | | | | (Vector base + 0x00F8) | Unimplemented op-code trap | | | | | | (Vector base + 0x00F6) | Software interrupt instruction (SWI) or BDM vector request | | | | | | (Vector base + 0x0012) | System call interrupt instruction (SYS) | | | | | | (Vector base + 0x0018) | (reserved for future use) | | | | | | (Vector base + 0x0016) | XGATE Access violation interrupt request <sup>(2)</sup> | | | | | | (Vector base + 0x0014) | CPU Access violation interrupt request <sup>(3)</sup> | | | | | | (Vector base + 0x00F4) XIRQ interrupt request | | | | | | | (Vector base + 0x00F2) | IRQ interrupt request | | | | | | (Vector base + Device specific I bit maskable interrupt sources (priority determined by the association configuration registers, in descending order) | | | | | | | (Vector base + 0x0010) Spurious interrupt | | | | | | Table 4-10. Exception Vector Map and Priority - 2. only implemented if device features both a Memory Protection Unit (MPU) and an XGATE co-processor - 3. only implemented if device features a Memory Protection Unit (MPU) <sup>1. 16</sup> bits vector address based # 4.5 Initialization/Application Information ### 4.5.1 Initialization After system reset, software should: - Initialize the interrupt vector base register if the interrupt vector table is not located at the default location (0xFF10–0xFFF9). - Initialize the interrupt processing level configuration data registers (INT\_CFADDR, INT\_CFDATA0-7) for all interrupt vector requests with the desired priority levels and the request target (CPU or XGATE module). It might be a good idea to disable unused interrupt requests. - If the XGATE module is used, setup the XGATE interrupt priority register (INT\_XGPRIO) and configure the XGATE module (please refer the XGATE Block Guide for details). - Enable I maskable interrupts by clearing the I bit in the CCR. - Enable the X maskable interrupt by clearing the X bit in the CCR (if required). ### 4.5.2 Interrupt Nesting The interrupt request priority level scheme makes it possible to implement priority based interrupt request nesting for the I bit maskable interrupt requests handled by the CPU. • I bit maskable interrupt requests can be interrupted by an interrupt request with a higher priority, so that there can be up to seven nested I bit maskable interrupt requests at a time (refer to Figure 4-14 for an example using up to three nested interrupt requests). I bit maskable interrupt requests cannot be interrupted by other I bit maskable interrupt requests per default. In order to make an interrupt service routine (ISR) interruptible, the ISR must explicitly clear the I bit in the CCR (CLI). After clearing the I bit, I bit maskable interrupt requests with higher priority can interrupt the current ISR. An ISR of an interruptible I bit maskable interrupt request could basically look like this: - Service interrupt, e.g., clear interrupt flags, copy data, etc. - Clear I bit in the CCR by executing the instruction CLI (thus allowing interrupt requests with higher priority) - · Process data - Return from interrupt by executing the instruction RTI Figure 4-14. Interrupt Processing Example ### 4.5.3 Wake Up from Stop or Wait Mode ### 4.5.3.1 CPU Wake Up from Stop or Wait Mode Only I bit maskable interrupt requests which are configured to be handled by the CPU are capable of waking the MCU from wait mode. Since bus and core clocks are disabled in stop mode, only interrupt requests that can be generated without these clocks can wake the MCU from stop mode. These are listed in the device overview interrupt vector table. Only I bit maskable interrupt requests which are configured to be handled by the CPU are capable of waking the MCU from stop mode. To determine whether an I bit maskable interrupt is qualified to wake up the CPU or not, the same settings as in normal run mode are applied during stop or wait mode: - If the I bit in the CCR is set, all I bit maskable interrupts are masked from waking up the MCU. - An I bit maskable interrupt is ignored if it is configured to a priority level below or equal to the current IPL in CCR. - I bit maskable interrupt requests which are configured to be handled by the XGATE module are not capable of waking up the CPU. The X bit maskable interrupt request can wake up the MCU from stop or wait mode at anytime, even if the X bit in CCR is set. If the X bit maskable interrupt request is used to wake-up the MCU with the X bit in the CCR set, the associated ISR is not called. The CPU then resumes program execution with the instruction following the WAI or STOP instruction. This features works following the same rules like any interrupt request, i.e. care must be taken that the X interrupt request used for wake-up remains active at least until the system begins execution of the instruction following the WAI or STOP instruction; otherwise, wake-up may not occur. ## 4.5.3.2 XGATE Wake Up from Stop or Wait Mode Interrupt request channels which are configured to be handled by the XGATE module are capable of waking up the XGATE module. Interrupt request channels handled by the XGATE module do not affect the state of the CPU. # **Chapter 5 Background Debug Module (S12XBDMV2)** Table 5-1. Revision History | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | |--------------------|---------------|--------------------------------------------------|--------------------------------| | V02.00 | 07 Mar 2006 | | - First version of S12XBDMV2 | | V02.01 | 14 May 2008 | - Introduced standardized Revision History Table | | | V02.02 | 12 Sep 2012 | | - Minor formatting corrections | ### 5.1 Introduction This section describes the functionality of the background debug module (BDM) sub-block of the HCS12X core platform. The background debug module (BDM) sub-block is a single-wire, background debug system implemented in on-chip hardware for minimal CPU intervention. All interfacing with the BDM is done via the BKGD pin. The BDM has enhanced capability for maintaining synchronization between the target and host while allowing more flexibility in clock rates. This includes a sync signal to determine the communication rate and a handshake signal to indicate when an operation is complete. The system is backwards compatible to the BDM of the S12 family with the following exceptions: - TAGGO command no longer supported by BDM - External instruction tagging feature now part of DBG module - BDM register map and register content extended/modified - Global page access functionality - Enabled but not active out of reset in emulation modes (if modes available) - CLKSW bit set out of reset in emulation modes (if modes available). - Family ID readable from firmware ROM at global address 0x7FFF0F (value for HCS12X devices is 0xC1) ### 5.1.1 Features The BDM includes these distinctive features: - Single-wire communication with host development system - Enhanced capability for allowing more flexibility in clock rates - SYNC command to determine communication rate - GO\_UNTIL command # ground Debug Module (S12XBDMV2) - Hardware handshake protocol to increase the performance of the serial communication - Active out of reset in special single chip mode - Nine hardware commands using free cycles, if available, for minimal CPU intervention - Hardware commands not requiring active BDM - 14 firmware commands execute from the standard BDM firmware lookup table - Software control of BDM operation during wait mode - Software selectable clocks - Global page access functionality - Enabled but not active out of reset in emulation modes (if modes available) - CLKSW bit set out of reset in emulation modes (if modes available). - When secured, hardware commands are allowed to access the register space in special single chip mode, if the non-volatile memory erase test fail. - Family ID readable from firmware ROM at global address 0x7FFF0F (value for HCS12X devices is 0xC1) - BDM hardware commands are operational until system stop mode is entered (all bus masters are in stop mode) # 5.1.2 Modes of Operation BDM is available in all operating modes but must be enabled before firmware commands are executed. Some systems may have a control bit that allows suspending the function during background debug mode. ### 5.1.2.1 Regular Run Modes All of these operations refer to the part in run mode and not being secured. The BDM does not provide controls to conserve power during run mode. - Normal modes - General operation of the BDM is available and operates the same in all normal modes. - Special single chip mode - In special single chip mode, background operation is enabled and active out of reset. This allows programming a system with blank memory. - Emulation modes (if modes available) - In emulation mode, background operation is enabled but not active out of reset. This allows debugging and programming a system in this mode more easily. ## 5.1.2.2 Secure Mode Operation If the device is in secure mode, the operation of the BDM is reduced to a small subset of its regular run mode operation. Secure operation prevents BDM and CPU accesses to non-volatile memory (Flash and/or EEPROM) other than allowing erasure. For more information please see Section 5.4.1, "Security". #### 5.1.2.3 **Low-Power Modes** The BDM can be used until all bus masters (e.g., CPU or XGATE or others depending on which masters are available on the SOC) are in stop mode. When CPU is in a low power mode (wait or stop mode) all BDM firmware commands as well as the hardware BACKGROUND command can not be used respectively are ignored. In this case the CPU can not enter BDM active mode, and only hardware read and write commands are available. Also the CPU can not enter a low power mode during BDM active mode. If all bus masters are in stop mode, the BDM clocks are stopped as well. When BDM clocks are disabled and one of the bus masters exits from stop mode the BDM clocks will restart and BDM will have a soft reset (clearing the instruction register, any command in progress and disable the ACK function). The BDM is now ready to receive a new command. #### **Block Diagram** 5.1.3 A block diagram of the BDM is shown in Figure 5-1. Figure 5-1. BDM Block Diagram #### 5.2 **External Signal Description** A single-wire interface pin called the background debug interface (BKGD) pin is used to communicate with the BDM system. During reset, this pin is a mode select input which selects between normal and special modes of operation. After reset, this pin becomes the dedicated serial interface pin for the background debug mode. MC9S12XHY-Family Reference Manual Rev. 1.04 Freescale Semiconductor 201 # 5.3 Memory Map and Register Definition # 5.3.1 Module Memory Map Table 5-2 shows the BDM memory map when BDM is active. Table 5-2. BDM Memory Map | Global Address | Module | Size<br>(Bytes) | |-------------------|--------------------------------------|-----------------| | 0x7FFF00-0x7FFF0B | BDM registers | 12 | | 0x7FFF0C-0x7FFF0E | BDM firmware ROM | 3 | | 0x7FFF0F | Family ID (part of BDM firmware ROM) | 1 | | 0x7FFF10-0x7FFFFF | BDM firmware ROM | 240 | # 5.3.2 Register Descriptions A summary of the registers associated with the BDM is shown in Figure 5-2. Registers are accessed by host-driven communications to the BDM hardware using READ\_BD and WRITE\_BD commands. | Global<br>Address | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|------------------|---|---------|---------------------------|------|------|-------|-------------|--------------|--------| | 0x7FFF00 | Reserved | R | Х | Х | Х | Х | Х | Х | 0 | 0 | | | | W | | | | | | | | | | 0x7FFF01 | BDMSTS | R | ENBDM | BDMACT | 0 | SDV | TRACE | CLKSW | UNSEC | 0 | | | | W | ENDDIVI | | | | | CLNSVV | | | | 0x7FFF02 | Reserved | R | Х | Х | Х | Х | Х | Х | Х | Х | | | | W | | | | | | | | | | 0x7FFF03 | Reserved | R | Х | Х | Х | Х | Х | Х | Х | Х | | | | W | | | | | | | | | | 0x7FFF04 | Reserved | R | Х | Х | Х | Х | Х | Х | Х | Х | | | | W | | | | | | | | | | 0x7FFF05 | Reserved | R | Х | Х | Х | Х | Х | Х | Х | Х | | | | W | | | | | | | | | | 0x7FFF06 | BDMCCRL | | CCR7 | CCR6 | CCR5 | CCR4 | CCR3 | CCR2 | CCR1 | CCR0 | | | | W | | | | | | | | | | | | | | = Unimplemented, Reserved | | | | = Impleme | nted (do not | alter) | | | | | Х | = Indeterminate | | | 0 | = Always re | ead zero | | Figure 5-2. BDM Register Summary | Global<br>Address | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|------------------|--------|-------|---------------------------|------|------|------|-------------|--------------|--------| | 0x7FFF07 | BDMCCRH | R | 0 | 0 | 0 | 0 | 0 | CCR10 | CCR9 | CCR8 | | | | W | | | | | | CONTO | 00113 | OONO | | 0x7FFF08 | BDMGPR | R<br>W | BGAE | BGP6 | BGP5 | BGP4 | BGP3 | BGP2 | BGP1 | BGP0 | | 0x7FFF09 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | | 0x7FFF0A | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | ı | | | | | | | | | | 0x7FFF0B | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | | | | [ | | = Unimplemented, Reserved | | | | = Impleme | nted (do not | alter) | | | | [ | Х | = Indeterminate | | | 0 | = Always re | ead zero | | Figure 5-2. BDM Register Summary (continued) ### 5.3.2.1 BDM Status Register (BDMSTS) Register Global Address 0x7FFF01 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------------|---------|---------------------------|---------|-----|------------|----------------|--------|---| | R | ENBDM | BDMACT | 0 | SDV | TRACE | CLKSW | UNSEC | 0 | | W | EINDDIN | | | | | CLKSW | | | | Reset | | | | | | | | | | Special Single-Chip Mode | 01 | 1 | 0 | 0 | 0 | 0 | 03 | 0 | | Emulation Modes (if modes available) | 1 | 0 | 0 | 0 | 0 | 1 <sup>2</sup> | 0 | 0 | | All Other Modes | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | = Unimplemented, Reserved | | | = Implemer | nted (do not a | alter) | | | | 0 | = Always re | ad zero | | | | | | <sup>&</sup>lt;sup>1</sup> ENBDM is read as 1 by a debugging environment in special single chip mode when the device is not secured or secured but fully erased (non-volatile memory). This is because the ENBDM bit is set by the standard firmware before a BDM command can be fully transmitted and executed. Figure 5-3. BDM Status Register (BDMSTS) <sup>&</sup>lt;sup>2</sup> CLKSW is read as 1 by a debugging environment in emulation modes when the device is not secured and read as 0 when secured if emulation modes available. <sup>&</sup>lt;sup>3</sup> UNSEC is read as 1 by a debugging environment in special single chip mode when the device is secured and fully erased, else it is 0 and can only be read if not secure (see also bit description). Read: All modes through BDM operation when not secured Write: All modes through BDM operation when not secured, but subject to the following: - ENBDM should only be set via a BDM hardware command if the BDM firmware commands are needed. (This does not apply in special single chip and emulation modes). - BDMACT can only be set by BDM hardware upon entry into BDM. It can only be cleared by the standard BDM firmware lookup table upon exit from BDM active mode. - CLKSW can only be written via BDM hardware WRITE BD commands. - All other bits, while writable via BDM hardware or standard BDM firmware write commands, should only be altered by the BDM hardware or standard firmware lookup table as part of BDM command execution. **Table 5-3. BDMSTS Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ENBDM | <ul> <li>Enable BDM — This bit controls whether the BDM is enabled or disabled. When enabled, BDM can be made active to allow firmware commands to be executed. When disabled, BDM cannot be made active but BDM hardware commands are still allowed.</li> <li>0 BDM disabled</li> <li>1 BDM enabled</li> <li>Note: ENBDM is set by the firmware out of reset in special single chip mode. In emulation modes (if modes available) the ENBDM bit is set by BDM hardware out of reset. In special single chip mode with the device secured, this bit will not be set by the firmware until after the non-volatile memory erase verify tests are complete. In emulation modes (if modes available) with the device secured, the BDM operations are blocked.</li> </ul> | | 6<br>BDMACT | BDM Active Status — This bit becomes set upon entering BDM. The standard BDM firmware lookup table is then enabled and put into the memory map. BDMACT is cleared by a carefully timed store instruction in the standard BDM firmware as part of the exit sequence to return to user code and remove the BDM memory from the map. 0 BDM not active 1 BDM active | | 4<br>SDV | Shift Data Valid — This bit is set and cleared by the BDM hardware. It is set after data has been transmitted as part of a firmware or hardware read command or after data has been received as part of a firmware or hardware write command. It is cleared when the next BDM command has been received or BDM is exited. SDV is used by the standard BDM firmware to control program flow execution. O Data phase of command not complete Data phase of command is complete | | 3<br>TRACE | TRACE1 BDM Firmware Command is Being Executed — This bit gets set when a BDM TRACE1 firmware command is first recognized. It will stay set until BDM firmware is exited by one of the following BDM commands: GO or GO_UNTIL. 0 TRACE1 command is not being executed 1 TRACE1 command is being executed | # Table 5-3. BDMSTS Field Descriptions (continued) | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>CLKSW | Clock Switch — The CLKSW bit controls which clock the BDM operates with. It is only writable from a hardware BDM command. A minimum delay of 150 cycles at the clock speed that is active during the data portion of the command send to change the clock source should occur before the next command can be send. The delay should be obtained no matter which bit is modified to effectively change the clock source (either PLLSEL bit or CLKSW bit). This guarantees that the start of the next BDM command uses the new clock for timing subsequent BDM communications. | | | <ul> <li>Table 5-4 shows the resulting BDM clock source based on the CLKSW and the PLLSEL (PLL select in the CRG module, the bit is part of the CLKSEL register) bits.</li> <li>Note: The BDM alternate clock source can only be selected when CLKSW = 0 and PLLSEL = 1. The BDM serial interface is now fully synchronized to the alternate clock source, when enabled. This eliminates frequency restriction on the alternate clock which was required on previous versions. Refer to the device specification to determine which clock connects to the alternate clock source input.</li> <li>Note: If the acknowledge function is turned on, changing the CLKSW bit will cause the ACK to be at the new rate for the write command which changes it.</li> <li>Note: In emulation modes (if modes available), the CLKSW bit will be set out of RESET.</li> </ul> | | 1<br>UNSEC | Unsecure — If the device is secured this bit is only writable in special single chip mode from the BDM secure firmware. It is in a zero state as secure mode is entered so that the secure BDM firmware lookup table is enabled and put into the memory map overlapping the standard BDM firmware lookup table. The secure BDM firmware lookup table verifies that the non-volatile memories (e.g. on-chip EEPROM and/or Flash EEPROM) are erased. This being the case, the UNSEC bit is set and the BDM program jumps to the start of the standard BDM firmware lookup table and the secure BDM firmware lookup table is turned off. If the erase test fails, the UNSEC bit will not be asserted. O System is in a secured mode. 1 System is in a unsecured mode. Note: When UNSEC is set, security is off and the user can change the state of the secure bits in the on-chip Flash EEPROM. Note that if the user does not change the state of the bits to "unsecured" mode, the system will be secured again when it is next taken out of reset. After reset this bit has no meaning or effect when the security byte in the Flash EEPROM is configured for unsecure mode. | ### **Table 5-4. BDM Clock Sources** | PLLSEL | CLKSW | BDMCLK | | | | | | | |--------|-------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | 0 | Bus clock dependent on oscillator | | | | | | | | 0 | 1 | Bus clock dependent on oscillator | | | | | | | | 1 | 0 | Alternate clock (refer to the device specification to determine the alternate clock source) | | | | | | | | 1 | 1 | Bus clock dependent on the PLL | | | | | | | ### 5.3.2.2 BDM CCR LOW Holding Register (BDMCCRL) Register Global Address 0x7FFF06 Figure 5-4. BDM CCR LOW Holding Register (BDMCCRL) Read: All modes through BDM operation when not secured Write: All modes through BDM operation when not secured ### **NOTE** When BDM is made active, the CPU stores the content of its $CCR_L$ register in the BDMCCRL register. However, out of special single-chip reset, the BDMCCRL is set to 0xD8 and not 0xD0 which is the reset value of the $CCR_L$ register in this CPU mode. Out of reset in all other modes the BDMCCRL register is read zero. When entering background debug mode, the BDM CCR LOW holding register is used to save the low byte of the condition code register of the user's program. It is also used for temporary storage in the standard BDM firmware mode. The BDM CCR LOW holding register can be written to modify the CCR value. # 5.3.2.3 BDM CCR HIGH Holding Register (BDMCCRH) Register Global Address 0x7FFF07 Figure 5-5. BDM CCR HIGH Holding Register (BDMCCRH) Read: All modes through BDM operation when not secured Write: All modes through BDM operation when not secured When entering background debug mode, the BDM CCR HIGH holding register is used to save the high byte of the condition code register of the user's program. The BDM CCR HIGH holding register can be written to modify the CCR value. 206 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 ### 5.3.2.4 BDM Global Page Index Register (BDMGPR) Register Global Address 0x7FFF08 Figure 5-6. BDM Global Page Register (BDMGPR) Read: All modes through BDM operation when not secured Write: All modes through BDM operation when not secured **Table 5-5. BDMGPR Field Descriptions** | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>BGAE | BDM Global Page Access Enable Bit — BGAE enables global page access for BDM hardware and firmware read/write instructions The BDM hardware commands used to access the BDM registers (READ_BD_ and WRITE_BD_) can not be used for global accesses even if the BGAE bit is set. 0 BDM Global Access disabled 1 BDM Global Access enabled | | 6–0<br>BGP[6:0] | BDM Global Page Index Bits 6–0 — These bits define the extended address bits from 22 to 16. For more detailed information regarding the global page window scheme, please refer to the S12X_MMC Block Guide. | # 5.3.3 Family ID Assignment The family ID is a 8-bit value located in the firmware ROM (at global address: 0x7FFF0F). The read-only value is a unique family ID which is 0xC1 for S12X devices. # 5.4 Functional Description The BDM receives and executes commands from a host via a single wire serial interface. There are two types of BDM commands: hardware and firmware commands. Hardware commands are used to read and write target system memory locations and to enter active background debug mode, see Section 5.4.3, "BDM Hardware Commands". Target system memory includes all memory that is accessible by the CPU. Firmware commands are used to read and write CPU resources and to exit from active background debug mode, see Section 5.4.4, "Standard BDM Firmware Commands". The CPU resources referred to are the accumulator (D), X index register (X), Y index register (Y), stack pointer (SP), and program counter (PC). Hardware commands can be executed at any time and in any mode excluding a few exceptions as highlighted (see Section 5.4.3, "BDM Hardware Commands") and in secure mode (see Section 5.4.1, "Security"). Firmware commands can only be executed when the system is not secure and is in active background debug mode (BDM). ### 5.4.1 Security If the user resets into special single chip mode with the system secured, a secured mode BDM firmware lookup table is brought into the map overlapping a portion of the standard BDM firmware lookup table. The secure BDM firmware verifies that the on-chip non-volatile memory (e.g. EEPROM and Flash EEPROM) is erased. This being the case, the UNSEC and ENBDM bit will get set. The BDM program jumps to the start of the standard BDM firmware and the secured mode BDM firmware is turned off and all BDM commands are allowed. If the non-volatile memory does not verify as erased, the BDM firmware sets the ENBDM bit, without asserting UNSEC, and the firmware enters a loop. This causes the BDM hardware commands to become enabled, but does not enable the firmware commands. This allows the BDM hardware to be used to erase the non-volatile memory. BDM operation is not possible in any other mode than special single chip mode when the device is secured. The device can be unsecured via BDM serial interface in special single chip mode only. More information regarding security is provided in the security section of the device documentation. # 5.4.2 Enabling and Activating BDM The system must be in active BDM to execute standard BDM firmware commands. BDM can be activated only after being enabled. BDM is enabled by setting the ENBDM bit in the BDM status (BDMSTS) register. The ENBDM bit is set by writing to the BDM status (BDMSTS) register, via the single-wire interface, using a hardware command such as WRITE\_BD\_BYTE. After being enabled, BDM is activated by one of the following<sup>3</sup>: - Hardware BACKGROUND command - CPU BGND instruction - External instruction tagging mechanism<sup>4</sup> - Breakpoint force or tag mechanism<sup>4</sup> When BDM is activated, the CPU finishes executing the current instruction and then begins executing the firmware in the standard BDM firmware lookup table. When BDM is activated by a breakpoint, the type of breakpoint used determines if BDM becomes active before or after execution of the next instruction. #### NOTE If an attempt is made to activate BDM before being enabled, the CPU resumes normal instruction execution after a brief delay. If BDM is not enabled, any hardware BACKGROUND commands issued are ignored by the BDM and the CPU is not delayed. In active BDM, the BDM registers and standard BDM firmware lookup table are mapped to addresses 0x7FFF00 to 0x7FFFFB. BDM registers are mapped to addresses 0x7FFF00 to 0x7FFF0B. The BDM uses these registers which are readable anytime by the BDM. However, these registers are not readable by user programs. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>3.</sup> BDM is enabled and active immediately out of special single-chip reset. <sup>4.</sup> This method is provided by the S12X\_DBG module. ### 5.4.3 BDM Hardware Commands Hardware commands are used to read and write target system memory locations and to enter active background debug mode. Target system memory includes all memory that is accessible by the CPU on the SOC which can be on-chip RAM, non-volatile memory (e.g. EEPROM, Flash EEPROM), I/O and control registers, and all external memory. Hardware commands are executed with minimal or no CPU intervention and do not require the system to be in active BDM for execution, although, they can still be executed in this mode. When executing a hardware command, the BDM sub-block waits for a free bus cycle so that the background access does not disturb the running application program. If a free cycle is not found within 128 clock cycles, the CPU is momentarily frozen so that the BDM can steal a cycle. When the BDM finds a free cycle, the operation does not intrude on normal CPU operation provided that it can be completed in a single cycle. However, if an operation requires multiple cycles the CPU is frozen until the operation is complete, even though the BDM found a free cycle. The BDM hardware commands are listed in Table 5-6. The READ\_BD and WRITE\_BD commands allow access to the BDM register locations. These locations are not normally in the system memory map but share addresses with the application in memory. To distinguish between physical memory locations that share the same address, BDM memory resources are enabled just for the READ\_BD and WRITE\_BD access cycle. This allows the BDM to access BDM locations unobtrusively, even if the addresses conflict with the application memory map. | Command | Opcode<br>(hex) | Data | Description | |---------------|-----------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | BACKGROUND | 90 | None | Enter background mode if firmware is enabled. If enabled, an ACK will be issued when the part enters active background mode. | | ACK_ENABLE | D5 | None | Enable Handshake. Issues an ACK pulse after the command is executed. | | ACK_DISABLE | D6 | None | Disable Handshake. This command does not issue an ACK pulse. | | READ_BD_BYTE | E4 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map. Odd address data on low byte; even address data on high byte. | | READ_BD_WORD | EC | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table in map. Must be aligned access. | | READ_BYTE | E0 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map. Odd address data on low byte; even address data on high byte. | | READ_WORD | E8 | 16-bit address<br>16-bit data out | Read from memory with standard BDM firmware lookup table out of map. Must be aligned access. | | WRITE_BD_BYTE | C4 | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table in map. Odd address data on low byte; even address data on high byte. | | WRITE_BD_WORD | CC | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table in map. Must be aligned access. | | WRITE_BYTE | C0 | 16-bit address<br>16-bit data in | Write to memory with standard BDM firmware lookup table out of map. Odd address data on low byte; even address data on high byte. | **Table 5-6. Hardware Commands** **Table 5-6. Hardware Commands (continued)** | Command | Opcode<br>(hex) | Data | Description | |------------|-----------------|------|---------------------------------------------------------------------------------------------| | WRITE_WORD | C8 | | Write to memory with standard BDM firmware lookup table out of map. Must be aligned access. | #### NOTE: If enabled, ACK will occur when data is ready for transmission for all BDM READ commands and will occur after the write is complete for all BDM WRITE commands. ### 5.4.4 Standard BDM Firmware Commands Firmware commands are used to access and manipulate CPU resources. The system must be in active BDM to execute standard BDM firmware commands, see Section 5.4.2, "Enabling and Activating BDM". Normal instruction execution is suspended while the CPU executes the firmware located in the standard BDM firmware lookup table. The hardware command BACKGROUND is the usual way to activate BDM. As the system enters active BDM, the standard BDM firmware lookup table and BDM registers become visible in the on-chip memory map at 0x7FFF00–0x7FFFFF, and the CPU begins executing the standard BDM firmware. The standard BDM firmware watches for serial commands and executes them as they are received. The firmware commands are shown in Table 5-7. 211 | | | _ | | |---------|---------|---------|---------| | Tahla 5 | -7 Firm | ware Co | ommands | | Command <sup>1</sup> | Opcode<br>(hex) | Data | Description | |------------------------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | READ_NEXT <sup>2</sup> | 62 | 16-bit data out | Increment X index register by 2 (X = X + 2), then read word X points to. | | READ_PC | 63 | 16-bit data out | Read program counter. | | READ_D | 64 | 16-bit data out | Read D accumulator. | | READ_X | 65 | 16-bit data out | Read X index register. | | READ_Y | 66 | 16-bit data out | Read Y index register. | | READ_SP | 67 | 16-bit data out | Read stack pointer. | | WRITE_NEXT | 42 | 16-bit data in | Increment X index register by 2 ( $X = X + 2$ ), then write word to location pointed to by X. | | WRITE_PC | 43 | 16-bit data in | Write program counter. | | WRITE_D | 44 | 16-bit data in | Write D accumulator. | | WRITE_X | 45 | 16-bit data in | Write X index register. | | WRITE_Y | 46 | 16-bit data in | Write Y index register. | | WRITE_SP | 47 | 16-bit data in | Write stack pointer. | | GO | 08 | none | Go to user program. If enabled, ACK will occur when leaving active background mode. | | GO_UNTIL <sup>3</sup> | 0C | none | Go to user program. If enabled, ACK will occur upon returning to active background mode. | | TRACE1 | 10 | none | Execute one user instruction then return to active BDM. If enabled, ACK will occur upon returning to active background mode. | | TAGGO -> GO | 18 | none | (Previous enable tagging and go to user program.) This command will be deprecated and should not be used anymore. Opcode will be executed as a GO command. | If enabled, ACK will occur when data is ready for transmission for all BDM READ commands and will occur after the write is complete for all BDM WRITE commands. ### 5.4.5 BDM Command Structure Hardware and firmware BDM commands start with an 8-bit opcode followed by a 16-bit address and/or a 16-bit data word depending on the command. All the read commands return 16 bits of data despite the byte or word implication in the command name. 8-bit reads return 16-bits of data, of which, only one byte will contain valid data. If reading an even address, the valid data will appear in the MSB. If reading an odd address, the valid data will appear in the LSB. MC9S12XHY-Family Reference Manual Rev. 1.04 When the firmware command READ\_NEXT or WRITE\_NEXT is used to access the BDM address space the BDM resources are accessed rather than user code. Writing BDM firmware is not possible. System stop disables the ACK function and ignored commands will not have an ACK-pulse (e.g., CPU in stop or wait mode). The GO\_UNTIL command will not get an Acknowledge if CPU executes the wait or stop instruction before the "UNTIL" condition (BDM active again) is reached (see Section 5.4.7, "Serial Interface Hardware Handshake Protocol" last Note). 16-bit misaligned reads and writes are generally not allowed. If attempted by BDM hardware command, the BDM will ignore the least significant bit of the address and will assume an even address from the remaining bits. For devices with external bus: The following cycle count information is only valid when the external wait function is not used (see wait bit of EBI sub-block). During an external wait the BDM can not steal a cycle. Hence be careful with the external wait function if the BDM serial interface is much faster than the bus, because of the BDM soft-reset after time-out (see Section 5.4.11, "Serial Communication Time Out"). For hardware data read commands, the external host must wait at least 150 bus clock cycles after sending the address before attempting to obtain the read data. This is to be certain that valid data is available in the BDM shift register, ready to be shifted out. For hardware write commands, the external host must wait 150 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The 150 bus clock cycle delay in both cases includes the maximum 128 cycle delay that can be incurred as the BDM waits for a free cycle before stealing a cycle. For firmware read commands, the external host should wait at least 48 bus clock cycles after sending the command opcode and before attempting to obtain the read data. This includes the potential of extra cycles when the access is external and stretched (+1 to maximum +7 cycles) or to registers of the PRU (port replacement unit) in emulation modes (if modes available). The 48 cycle wait allows enough time for the requested data to be made available in the BDM shift register, ready to be shifted out. ### NOTE This timing has increased from previous BDM modules due to the new capability in which the BDM serial interface can potentially run faster than the bus. On previous BDM modules this extra time could be hidden within the serial time. For firmware write commands, the external host must wait 36 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The external host should wait at least for 76 bus clock cycles after a TRACE1 or GO command before starting any new serial command. This is to allow the CPU to exit gracefully from the standard BDM firmware lookup table and resume execution of the user code. Disturbing the BDM shift register prematurely may adversely affect the exit from the standard BDM firmware lookup table. ### **NOTE** If the bus rate of the target processor is unknown or could be changing or the external wait function is used, it is recommended that the ACK (acknowledge function) is used to indicate when an operation is complete. When using ACK, the delay times are automated. Figure 5-7 represents the BDM command structure. The command blocks illustrate a series of eight bit times starting with a falling edge. The bar across the top of the blocks indicates that the BKGD line idles in the high state. The time for an 8-bit command is $8 \times 16$ target clock cycles.<sup>5</sup> Figure 5-7. BDM Command Structure ### 5.4.6 BDM Serial Interface The BDM communicates with external devices serially via the BKGD pin. During reset, this pin is a mode select input which selects between normal and special modes of operation. After reset, this pin becomes the dedicated serial interface pin for the BDM. The BDM serial interface is timed using the clock selected by the CLKSW bit in the status register see Section 5.3.2.1, "BDM Status Register (BDMSTS)". This clock will be referred to as the target clock in the following explanation. The BDM serial interface uses a clocking scheme in which the external host generates a falling edge on the BKGD pin to indicate the start of each bit time. This falling edge is sent for every bit whether data is transmitted or received. Data is transferred most significant bit (MSB) first at 16 target clock cycles per bit. The interface times out if 512 clock cycles occur between falling edges from the host. The BKGD pin is a pseudo open-drain pin and has an weak on-chip active pull-up that is enabled at all times. It is assumed that there is an external pull-up and that drivers connected to BKGD do not typically drive the high level. Since R-C rise time could be unacceptably long, the target system and host provide brief driven-high (speedup) pulses to drive BKGD to a logic 1. The source of this speedup pulse is the host for transmit cases and the target for receive cases. The timing for host-to-target is shown in Figure 5-8 and that of target-to-host in Figure 5-9 and Figure 5-10. All four cases begin when the host drives the BKGD pin low to generate a falling edge. Since the host and target are operating from separate clocks, it can take the target system up to one full clock MC9S12XHY-Family Reference Manual Rev. 1.04 <sup>5.</sup> Target clock cycles are cycles measured using the target MCU's serial clock rate. See Section 5.4.6, "BDM Serial Interface" and Section 5.3.2.1, "BDM Status Register (BDMSTS)" for information on how serial clock rate is selected. cycle to recognize this edge. The target measures delays from this perceived start of the bit time while the host measures delays from the point it actually drove BKGD low to start the bit up to one target clock cycle earlier. Synchronization between the host and target is established in this manner at the start of every bit time. Figure 5-8 shows an external host transmitting a logic 1 and transmitting a logic 0 to the BKGD pin of a target system. The host is asynchronous to the target, so there is up to a one clock-cycle delay from the host-generated falling edge to where the target recognizes this edge as the beginning of the bit time. Ten target clock cycles later, the target senses the bit level on the BKGD pin. Internal glitch detect logic requires the pin be driven high no later that eight target clock cycles after the falling edge for a logic 1 transmission. Since the host drives the high speedup pulses in these two cases, the rising edges look like digitally driven signals. Figure 5-8. BDM Host-to-Target Serial Bit Timing The receive cases are more complicated. Figure 5-9 shows the host receiving a logic 1 from the target system. Since the host is asynchronous to the target, there is up to one clock-cycle delay from the host-generated falling edge on BKGD to the perceived start of the bit time in the target. The host holds the BKGD pin low long enough for the target to recognize it (at least two target clock cycles). The host must release the low drive before the target drives a brief high speedup pulse seven target clock cycles after the perceived start of the bit time. The host should sample the bit level about 10 target clock cycles after it started the bit time. Figure 5-9. BDM Target-to-Host Serial Bit Timing (Logic 1) Figure 5-10 shows the host receiving a logic 0 from the target. Since the host is asynchronous to the target, there is up to a one clock-cycle delay from the host-generated falling edge on BKGD to the start of the bit time as perceived by the target. The host initiates the bit time but the target finishes it. Since the target wants the host to receive a logic 0, it drives the BKGD pin low for 13 target clock cycles then briefly drives it high to speed up the rising edge. The host samples the bit level about 10 target clock cycles after starting the bit time. Figure 5-10. BDM Target-to-Host Serial Bit Timing (Logic 0) ### 5.4.7 Serial Interface Hardware Handshake Protocol BDM commands that require CPU execution are ultimately treated at the MCU bus rate. Since the BDM clock source can be asynchronously related to the bus frequency, when CLKSW = 0, it is very helpful to provide a handshake protocol in which the host could determine when an issued command is executed by the CPU. The alternative is to always wait the amount of time equal to the appropriate number of cycles at the slowest possible rate the clock could be running. This sub-section will describe the hardware handshake protocol. The hardware handshake protocol signals to the host controller when an issued command was successfully executed by the target. This protocol is implemented by a 16 serial clock cycle low pulse followed by a brief speedup pulse in the BKGD pin. This pulse is generated by the target MCU when a command, issued by the host, has been successfully executed (see Figure 5-11). This pulse is referred to as the ACK pulse. After the ACK pulse has finished: the host can start the bit retrieval if the last issued command was a read command, or start a new command if the last command was a write command or a control command (BACKGROUND, GO, GO\_UNTIL or TRACE1). The ACK pulse is not issued earlier than 32 serial clock cycles after the BDM command was issued. The end of the BDM command is assumed to be the 16th tick of the last bit. This minimum delay assures enough time for the host to perceive the ACK pulse. Note also that, there is no upper limit for the delay between the command and the related ACK pulse, since the command execution depends upon the CPU bus frequency, which in some cases could be very slow compared to the serial communication rate. This protocol allows a great flexibility for the POD designers, since it does not rely on any accurate time measurement or short response time to any event in the serial communication. Figure 5-11. Target Acknowledge Pulse (ACK) #### NOTE If the ACK pulse was issued by the target, the host assumes the previous command was executed. If the CPU enters wait or stop prior to executing a hardware command, the ACK pulse will not be issued meaning that the BDM command was not executed. After entering wait or stop mode, the BDM command is no longer pending. Figure 5-12 shows the ACK handshake protocol in a command level timing diagram. The READ\_BYTE instruction is used as an example. First, the 8-bit instruction opcode is sent by the host, followed by the address of the memory location to be read. The target BDM decodes the instruction. A bus cycle is grabbed (free or stolen) by the BDM and it executes the READ\_BYTE operation. Having retrieved the data, the BDM issues an ACK pulse to the host controller, indicating that the addressed byte is ready to be retrieved. After detecting the ACK pulse, the host initiates the byte retrieval process. Note that data is sent in the form of a word and the host needs to determine which is the appropriate byte based on whether the address was odd or even. Figure 5-12. Handshake Protocol at Command Level MC9S12XHY-Family Reference Manual Rev. 1.04 Differently from the normal bit transfer (where the host initiates the transmission), the serial interface ACK handshake pulse is initiated by the target MCU by issuing a negative edge in the BKGD pin. The hardware handshake protocol in Figure 5-11 specifies the timing when the BKGD pin is being driven, so the host should follow this timing constraint in order to avoid the risk of an electrical conflict in the BKGD pin. #### **NOTE** The only place the BKGD pin can have an electrical conflict is when one side is driving low and the other side is issuing a speedup pulse (high). Other "highs" are pulled rather than driven. However, at low rates the time of the speedup pulse can become lengthy and so the potential conflict time becomes longer as well. The ACK handshake protocol does not support nested ACK pulses. If a BDM command is not acknowledge by an ACK pulse, the host needs to abort the pending command first in order to be able to issue a new BDM command. When the CPU enters wait or stop while the host issues a hardware command (e.g., WRITE\_BYTE), the target discards the incoming command due to the wait or stop being detected. Therefore, the command is not acknowledged by the target, which means that the ACK pulse will not be issued in this case. After a certain time the host (not aware of stop or wait) should decide to abort any possible pending ACK pulse in order to be sure a new command can be issued. Therefore, the protocol provides a mechanism in which a command, and its corresponding ACK, can be aborted. #### **NOTE** The ACK pulse does not provide a time out. This means for the GO\_UNTIL command that it can not be distinguished if a stop or wait has been executed (command discarded and ACK not issued) or if the "UNTIL" condition (BDM active) is just not reached yet. Hence in any case where the ACK pulse of a command is not issued the possible pending command should be aborted before issuing a new command. See the handshake abort procedure described in Section 5.4.8, "Hardware Handshake Abort Procedure". ### 5.4.8 Hardware Handshake Abort Procedure The abort procedure is based on the SYNC command. In order to abort a command, which had not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 5.4.9, "SYNC — Request Timed Reference Pulse", and assumes that the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands. For Firmware READ or WRITE commands it can not be guaranteed that the pending command is aborted when issuing a SYNC before the corresponding ACK pulse. There is a short latency time from the time the READ or WRITE access begins until it is finished and the corresponding ACK pulse is issued. The latency time depends on the firmware READ or WRITE command that is issued and if the serial interface is running on a different clock rate than the bus. When the SYNC command starts during this latency time the READ or WRITE command will not be aborted, but the corresponding ACK pulse will be aborted. A pending GO, TRACE1 or GO\_UNTIL command can not be aborted. Only the corresponding ACK pulse can be aborted by the SYNC command. Although it is not recommended, the host could abort a pending BDM command by issuing a low pulse in the BKGD pin shorter than 128 serial clock cycles, which will not be interpreted as the SYNC command. The ACK is actually aborted when a negative edge is perceived by the target in the BKGD pin. The short abort pulse should have at least 4 clock cycles keeping the BKGD pin low, in order to allow the negative edge to be detected by the target. In this case, the target will not execute the SYNC protocol but the pending command will be aborted along with the ACK pulse. The potential problem with this abort procedure is when there is a conflict between the ACK pulse and the short abort pulse. In this case, the target may not perceive the abort pulse. The worst case is when the pending command is a read command (i.e., READ\_BYTE). If the abort pulse is not perceived by the target the host will attempt to send a new command after the abort pulse was issued, while the target expects the host to retrieve the accessed memory byte. In this case, host and target will run out of synchronism. However, if the command to be aborted is not a read command the short abort pulse could be used. After a command is aborted the target assumes the next negative edge, after the abort pulse, is the first bit of a new BDM command. #### **NOTE** The details about the short abort pulse are being provided only as a reference for the reader to better understand the BDM internal behavior. It is not recommended that this procedure be used in a real application. Since the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 5.4.9, "SYNC — Request Timed Reference Pulse". Figure 5-13 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer. Figure 5-13. ACK Abort Procedure at the Command Level #### NOTE Figure 5-13 does not represent the signals in a true timing scale Figure 5-14 shows a conflict between the ACK pulse and the SYNC request pulse. This conflict could occur if a POD device is connected to the target BKGD pin and the target is already in debug active mode. MC9S12XHY-Family Reference Manual Rev. 1.04 Freescale Semiconductor 219 Consider that the target CPU is executing a pending BDM command at the exact moment the POD is being connected to the BKGD pin. In this case, an ACK pulse is issued along with the SYNC command. In this case, there is an electrical conflict between the ACK speedup pulse and the SYNC pulse. Since this is not a probable situation, the protocol does not prevent this conflict from happening. Figure 5-14. ACK Pulse and SYNC Request Conflict #### **NOTE** This information is being provided so that the MCU integrator will be aware that such a conflict could eventually occur. The hardware handshake protocol is enabled by the ACK\_ENABLE and disabled by the ACK\_DISABLE BDM commands. This provides backwards compatibility with the existing POD devices which are not able to execute the hardware handshake protocol. It also allows for new POD devices, that support the hardware handshake protocol, to freely communicate with the target device. If desired, without the need for waiting for the ACK pulse. The commands are described as follows: - ACK\_ENABLE enables the hardware handshake protocol. The target will issue the ACK pulse when a CPU command is executed by the CPU. The ACK\_ENABLE command itself also has the ACK pulse as a response. - ACK\_DISABLE disables the ACK pulse protocol. In this case, the host needs to use the worst case delay time at the appropriate places in the protocol. The default state of the BDM after reset is hardware handshake protocol disabled. All the read commands will ACK (if enabled) when the data bus cycle has completed and the data is then ready for reading out by the BKGD serial pin. All the write commands will ACK (if enabled) after the data has been received by the BDM through the BKGD serial pin and when the data bus cycle is complete. See Section 5.4.3, "BDM Hardware Commands" and Section 5.4.4, "Standard BDM Firmware Commands" for more information on the BDM commands. The ACK\_ENABLE sends an ACK pulse when the command has been completed. This feature could be used by the host to evaluate if the target supports the hardware handshake protocol. If an ACK pulse is issued in response to this command, the host knows that the target supports the hardware handshake protocol. If the target does not support the hardware handshake protocol the ACK pulse is not issued. In this case, the ACK\_ENABLE command is ignored by the target since it is not recognized as a valid command. The BACKGROUND command will issue an ACK pulse when the CPU changes from normal to background mode. The ACK pulse related to this command could be aborted using the SYNC command. The GO command will issue an ACK pulse when the CPU exits from background mode. The ACK pulse related to this command could be aborted using the SYNC command. The GO\_UNTIL command is equivalent to a GO command with exception that the ACK pulse, in this case, is issued when the CPU enters into background mode. This command is an alternative to the GO command and should be used when the host wants to trace if a breakpoint match occurs and causes the CPU to enter active background mode. Note that the ACK is issued whenever the CPU enters BDM, which could be caused by a breakpoint match or by a BGND instruction being executed. The ACK pulse related to this command could be aborted using the SYNC command. The TRACE1 command has the related ACK pulse issued when the CPU enters background active mode after one instruction of the application program is executed. The ACK pulse related to this command could be aborted using the SYNC command. # 5.4.9 SYNC — Request Timed Reference Pulse The SYNC command is unlike other BDM commands because the host does not necessarily know the correct communication speed to use for BDM communications until after it has analyzed the response to the SYNC command. To issue a SYNC command, the host should perform the following steps: - 1. Drive the BKGD pin low for at least 128 cycles at the lowest possible BDM serial communication frequency (the lowest serial communication frequency is determined by the crystal oscillator or the clock chosen by CLKSW.) - 2. Drive BKGD high for a brief speedup pulse to get a fast rise time (this speedup pulse is typically one cycle of the host clock.) - 3. Remove all drive to the BKGD pin so it reverts to high impedance. - 4. Listen to the BKGD pin for the sync response pulse. Upon detecting the SYNC request from the host, the target performs the following steps: - 1. Discards any incomplete command received or bit retrieved. - 2. Waits for BKGD to return to a logic one. - 3. Delays 16 cycles to allow the host to stop driving the high speedup pulse. - 4. Drives BKGD low for 128 cycles at the current BDM serial communication frequency. - 5. Drives a one-cycle high speedup pulse to force a fast rise time on BKGD. - 6. Removes all drive to the BKGD pin so it reverts to high impedance. The host measures the low time of this 128 cycle SYNC response pulse and determines the correct speed for subsequent BDM communications. Typically, the host can determine the correct communication speed Freescale Semiconductor 221 MC9S12XHY-Family Reference Manual Rev. 1.04 within a few percent of the actual target speed and the communication protocol can easily tolerate speed errors of several percent. As soon as the SYNC request is detected by the target, any partially received command or bit retrieved is discarded. This is referred to as a soft-reset, equivalent to a time-out in the serial communication. After the SYNC response, the target will consider the next negative edge (issued by the host) as the start of a new BDM command or the start of new SYNC request. Another use of the SYNC command pulse is to abort a pending ACK pulse. The behavior is exactly the same as in a regular SYNC command. Note that one of the possible causes for a command to not be acknowledged by the target is a host-target synchronization problem. In this case, the command may not have been understood by the target and so an ACK response pulse will not be issued. ## 5.4.10 Instruction Tracing When a TRACE1 command is issued to the BDM in active BDM, the CPU exits the standard BDM firmware and executes a single instruction in the user code. Once this has occurred, the CPU is forced to return to the standard BDM firmware and the BDM is active and ready to receive a new command. If the TRACE1 command is issued again, the next user instruction will be executed. This facilitates stepping or tracing through the user code one instruction at a time. If an interrupt is pending when a TRACE1 command is issued, the interrupt stacking operation occurs but no user instruction is executed. Once back in standard BDM firmware execution, the program counter points to the first instruction in the interrupt service routine. Be aware when tracing through the user code that the execution of the user code is done step by step but all peripherals are free running. Hence possible timing relations between CPU code execution and occurrence of events of other peripherals no longer exist. Do not trace the CPU instruction BGND used for soft breakpoints. Tracing the BGND instruction will result in a return address pointing to BDM firmware address space. When tracing through user code which contains stop or wait instructions the following will happen when the stop or wait instruction is traced: The CPU enters stop or wait mode and the TRACE1 command can not be finished before leaving the low power mode. This is the case because BDM active mode can not be entered after CPU executed the stop instruction. However all BDM hardware commands except the BACKGROUND command are operational after tracing a stop or wait instruction and still being in stop or wait mode. If system stop mode is entered (all bus masters are in stop mode) no BDM command is operational. As soon as stop or wait mode is exited the CPU enters BDM active mode and the saved PC value points to the entry of the corresponding interrupt service routine. In case the handshake feature is enabled the corresponding ACK pulse of the TRACE1 command will be discarded when tracing a stop or wait instruction. Hence there is no ACK pulse when BDM active mode is entered as part of the TRACE1 command after CPU exited from stop or wait mode. All valid commands sent during CPU being in stop or wait mode or after CPU exited from stop or wait mode will have an ACK pulse. The handshake feature becomes disabled only when system stop mode has been reached. Hence after a system stop mode the handshake feature must be enabled again by sending the ACK\_ENABLE command. ### 5.4.11 Serial Communication Time Out The host initiates a host-to-target serial transmission by generating a falling edge on the BKGD pin. If BKGD is kept low for more than 128 target clock cycles, the target understands that a SYNC command was issued. In this case, the target will keep waiting for a rising edge on BKGD in order to answer the SYNC request pulse. If the rising edge is not detected, the target will keep waiting forever without any time-out limit. Consider now the case where the host returns BKGD to logic one before 128 cycles. This is interpreted as a valid bit transmission, and not as a SYNC request. The target will keep waiting for another falling edge marking the start of a new bit. If, however, a new falling edge is not detected by the target within 512 clock cycles since the last falling edge, a time-out occurs and the current command is discarded without affecting memory or the operating mode of the MCU. This is referred to as a soft-reset. If a read command is issued but the data is not retrieved within 512 serial clock cycles, a soft-reset will occur causing the command to be disregarded. The data is not available for retrieval after the time-out has occurred. This is the expected behavior if the handshake protocol is not enabled. However, consider the behavior where the BDM is running in a frequency much greater than the CPU frequency. In this case, the command could time out before the data is ready to be retrieved. In order to allow the data to be retrieved even with a large clock frequency mismatch (between BDM and CPU) when the hardware handshake protocol is enabled, the time out between a read command and the data retrieval is disabled. Therefore, the host could wait for more then 512 serial clock cycles and still be able to retrieve the data from an issued read command. However, once the handshake pulse (ACK pulse) is issued, the time-out feature is re-activated, meaning that the target will time out after 512 clock cycles. Therefore, the host needs to retrieve the data within a 512 serial clock cycles time frame after the ACK pulse had been issued. After that period, the read command is discarded and the data is no longer available for retrieval. Any negative edge in the BKGD pin after the time-out period is considered to be a new command or a SYNC request. Note that whenever a partially issued command, or partially retrieved data, has occurred the time out in the serial communication is active. This means that if a time frame higher than 512 serial clock cycles is observed between two consecutive negative edges and the command being issued or data being retrieved is not complete, a soft-reset will occur causing the partially received command or data retrieved to be disregarded. The next negative edge in the BKGD pin, after a soft-reset has occurred, is considered by the target as the start of a new BDM command, or the start of a SYNC request pulse. # Chapter 6 S12X Debug (S12XDBGV3) Module **Table 6-1. Revision History** | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | |--------------------|---------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------| | V03.20 | 14 Sep 2007 | 6.3.2.7/6-235 | - Clarified reserved State Sequencer encodings. | | V03.21 | 23 Oct 2007 | 6.4.2.2/6-248<br>6.4.2.4/6-249 | Added single databyte comparison limitation information Added statement about interrupt vector fetches whilst tagging. | | V03.22 | 12 Nov 2007 | 6.4.5.2/6-253<br>6.4.5.5/6-257 | - Removed LOOP1 tracing restriction NOTE Added pin reset effect NOTE. | | V03.23 | 13 Nov 2007 | General | - Text readability improved, typo removed. | | V03.24 | 04 Jan 2008 | 6.4.5.3/6-255 | - Corrected bit name. | | V03.25 | 14 May 2008 | General | - Updated Revision History Table format. Corrected other paragraph formats. | | V03.26 | 12 Sep 2012 | General | - Added missing full stops. Removed redundant quotation marks. | ### 6.1 Introduction The S12XDBG module provides an on-chip trace buffer with flexible triggering capability to allow non-intrusive debug of application software. The S12XDBG module is optimized for the S12X 16-bit architecture and allows debugging of CPU12X module operations. Typically the S12XDBG module is used in conjunction with the S12XBDM module, whereby the user configures the S12XDBG module for a debugging session over the BDM interface. Once configured the S12XDBG module is armed and the device leaves BDM Mode returning control to the user program, which is then monitored by the S12XDBG module. Alternatively the S12XDBG module can be configured over a serial interface using SWI routines. # 6.1.1 Glossary Table 6-2. Glossary Of Terms | Term | Definition | |------|---------------------------------------------------------------------------------------------------| | COF | Change Of Flow. Change in the program flow due to a conditional branch, indexed jump or interrupt | | BDM | Background Debug Mode | | DUG | Device User Guide, describing the features of the device into which the DBG is integrated | | WORD | 16-bit data entity | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Term | Definition | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------| | Data Line | 64-bit data entity | | CPU | CPU12X module | | Tag | Tags can be attached to CPU opcodes as they enter the instruction pipe. If the tagged opcode reaches the execution stage a tag hit occurs. | ### 6.1.2 Overview The comparators monitor the bus activity of the CPU12X. When a match occurs the control logic can trigger the state sequencer to a new state. On a transition to the Final State, bus tracing is triggered and/or a breakpoint can be generated. Independent of comparator matches a transition to Final State with associated tracing and breakpoint can be triggered by writing to the TRIG control bit. The trace buffer is visible through a 2-byte window in the register address map and can be read out using standard 16-bit word reads. Tracing is disabled when the MCU system is secured. ### 6.1.3 Features - Four comparators (A, B, C, and D) - Comparators A and C compare the full address bus and full 16-bit data bus - Comparators A and C feature a data bus mask register - Comparators B and D compare the full address bus only - Each comparator can be configured to monitor CPU12X buses - Each comparator features selection of read or write access cycles - Comparators B and D allow selection of byte or word access cycles - Comparisons can be used as triggers for the state sequencer - Three comparator modes - Simple address/data comparator match mode - Inside address range mode, Addmin ≤ Address ≤ Addmax - Outside address range match mode, Address < Addmin or Address > Addmax - Two types of triggers - Tagged This triggers just before a specific instruction begins execution - Force This triggers on the first instruction boundary after a match occurs. - The following types of breakpoints - CPU12X breakpoint entering BDM on breakpoint (BDM) - CPU12X breakpoint executing SWI on breakpoint (SWI) - TRIG Immediate software trigger independent of comparators - Four trace modes - Normal: change of flow (COF) PC information is stored (see Section 6.4.5.2.1) for change of flow definition. - Loop1: same as Normal but inhibits consecutive duplicate source address entries - Detail: address and data for all cycles except free cycles and opcode fetches are stored - Pure PC: All program counter addresses are stored. - 4-stage state sequencer for trace buffer control - Tracing session trigger linked to Final State of state sequencer - Begin, End, and Mid alignment of tracing to trigger ## 6.1.4 Modes of Operation The S12XDBG module can be used in all MCU functional modes. During BDM hardware accesses and whilst the BDM module is active, CPU12X monitoring is disabled. Thus breakpoints, comparators, and CPU12X bus tracing are disabled. When the CPU12X enters active BDM Mode through a BACKGROUND command, with the S12XDBG module armed, the S12XDBG remains armed. The S12XDBG module tracing is disabled if the MCU is secure. However, breakpoints can still be generated if the MCU is secure. | BDM<br>Enable | BDM<br>Active | MCU<br>Secure | Comparator<br>Matches Enabled | Breakpoints<br>Possible | Tagging<br>Possible | Tracing<br>Possible | |---------------|---------------|---------------|-------------------------------|-------------------------|---------------------|---------------------| | х | х | 1 | Yes | Yes | Yes | No | | 0 | 0 | 0 | Yes | Only SWI | Yes | Yes | | 0 | 1 | 0 | | Active BDM not possib | ole when not enable | d | | 1 | 0 | 0 | Yes | Yes | Yes | Yes | | 1 | 1 | 0 | No | No | No | No | **Table 6-3. Mode Dependent Restriction Summary** ## 6.1.5 Block Diagram Figure 6-1. Debug Module Block Diagram # 6.2 External Signal Description The S12XDBG sub-module features no external signals. ## 6.3 Memory Map and Registers # 6.3.1 Module Memory Map A summary of the registers associated with the S12XDBG sub-block is shown in Table 6-2. Detailed descriptions of the registers and bits are given in the subsections that follow. Figure 6-2. Quick Reference to S12XDBG Registers MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------|----------------------|----------|----------|--------|--------|--------|----------|--------|----------|--------| | 0x0024 | DBGTBH | R | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | | w | | | | | | | | | | 0x0025 | DBGTBL | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | | | | | | | | 0x0026 | DBGCNT | R<br>W | 0 | | | | CNT | | | | | | | "L<br>R[ | 0 | 0 | 0 | 0 | | | | | | 0x0027 | DBGSCRX | W | 0 | U | U | U | SC3 | SC2 | SC1 | SC0 | | 0x0027 | DBGMFR | R | 0 | 0 | 0 | 0 | MC3 | MC2 | MC1 | MC0 | | 0x0021 | DEGIVIER | W | | | | | | | | | | 0x0028 <sup>1</sup> | DBGXCTL | R | 0 | NDB | TAG | BRK | RW | RWE | reserved | COMPE | | 07.00_0 | • | W | | | | | | | | | | 0x0028 <sup>2</sup> | DBGXCTL<br>(COMPB/D) | R<br>W | SZE | SZ | TAG | BRK | RW | RWE | reserved | COMPE | | | | R[ | 0 | | | | | | | | | 0x0029 | DBGXAH | W | | Bit 22 | 21 | 20 | 19 | 18 | 17 | Bit 16 | | 0.0004 | DDOVANA | R | D:: 45 | 4.4 | 40 | 40 | 4.4 | 40 | _ | D:: 0 | | 0x002A | DBGXAM | W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002B | DBGXAL | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | UXUU2D | DDGAAL | W | DIL 1 | 0 | 5 | 4 | 3 | 2 | ı | DIL U | | 0x002C | DBGXDH | R | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0,0020 | DBOADII | W | - Dit 10 | • • • | 10 | 12 | | 10 | Ů | Dit 0 | | 0x002D | DBGXDL | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | w | | | | | | | | | | 0x002E | DBGXDHM | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | L | | | | | | | | | | 0x002F | DBGXDLM | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 1 | | ,, F | | | | | 1 1: 6 4 | | | | <sup>&</sup>lt;sup>1</sup> This represents the contents if the Comparator A or C control register is blended into this address. Figure 6-2. Quick Reference to S12XDBG Registers # 6.3.2 Register Descriptions This section consists of the S12XDBG control and trace buffer register descriptions in address order. Each comparator has a bank of registers that are visible through an 8-byte window between 0x0028 and 0x002F in the S12XDBG module register address map. When ARM is set in DBGC1, the only bits in the S12XDBG module registers that can be written are ARM, TRIG, and COMRV[1:0]. <sup>&</sup>lt;sup>2</sup> This represents the contents if the Comparator B or D control register is blended into this address ## 6.3.2.1 Debug Control Register 1 (DBGC1) Address: 0x0020 Figure 6-3. Debug Control Register (DBGC1) Read: Anytime Write: Bits 7, 1, 0 anytime Bit 6 can be written anytime but always reads back as 0. Bits 5:2 anytime S12XDBG is not armed. #### **NOTE** If a write access to DBGC1 with the ARM bit position set occurs simultaneously to a hardware disarm from an internal trigger event, then the ARM bit is cleared due to the hardware disarm. #### NOTE When disarming the S12XDBG by clearing ARM with software, the contents of bits[5:2] are not affected by the write, since up until the write operation, ARM = 1 preventing these bits from being written. These bits must be cleared using a second write if required. Table 6-4. DBGC1 Field Descriptions | Field | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ARM | Arm Bit — The ARM bit controls whether the S12XDBG module is armed. This bit can be set and cleared by user software and is automatically cleared on completion of a tracing session, or if a breakpoint is generated with tracing not enabled. On setting this bit the state sequencer enters State1. 0 Debugger disarmed 1 Debugger armed | | 6<br>TRIG | Immediate Trigger Request Bit — This bit when written to 1 requests an immediate trigger independent of comparator signal status. When tracing is complete a forced breakpoint may be generated depending upon DBGBRK and BDM bit settings. This bit always reads back a 0. Writing a 0 to this bit has no effect. If TSOURCE is clear no tracing is carried out. If tracing has already commenced using BEGIN- or MID trigger alignment, it continues until the end of the tracing session as defined by the TALIGN bit settings, thus TRIG has no affect. In secure mode tracing is disabled and writing to this bit has no effect. O Do not trigger until the state sequencer enters the Final State. Trigger immediately. | | 5<br>reserved | This bit is reserved, setting it has no meaning or effect. | | 4<br>BDM | Background Debug Mode Enable — This bit determines if an S12X breakpoint causes the system to enter Background Debug Mode (BDM) or initiate a Software Interrupt (SWI). If this bit is set but the BDM is not enabled by the ENBDM bit in the BDM module, then breakpoints default to SWI. O Breakpoint to Software Interrupt if BDM inactive. Otherwise no breakpoint. Breakpoint to BDM, if BDM enabled. Otherwise breakpoint to SWI | MC9S12XHY-Family Reference Manual, Rev. 1.04 ### Table 6-4. DBGC1 Field Descriptions (continued) | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>DBGBRK | S12XDBG Breakpoint Enable Bit — The DBGBRK bit controls whether the debugger will request a breakpoint to S12XCPU upon reaching the state sequencer Final State. If tracing is enabled, the breakpoint is generated on completion of the tracing session. If tracing is not enabled, the breakpoint is generated immediately. Please refer to Section 6.4.7 for further details. O No breakpoint on trigger. 1 Breakpoint on trigger | | 1-0<br>COMRV | Comparator Register Visibility Bits — These bits determine which bank of comparator register is visible in the 8-byte window of the S12XDBG module address map, located between 0x0028 to 0x002F. Furthermore these bits determine which register is visible at the address 0x0027. See Table 6-5. | ### **Table 6-5. COMRV Encoding** | COMRV | Visible Comparator | Visible Register at 0x0027 | | |-------|--------------------|----------------------------|--| | 00 | Comparator A | DBGSCR1 | | | 01 | Comparator B | DBGSCR2 | | | 10 | Comparator C | DBGSCR3 | | | 11 | Comparator D | DBGMFR | | ## 6.3.2.2 Debug Status Register (DBGSR) Address: 0x0021 Figure 6-4. Debug Status Register (DBGSR) Read: Anytime Write: Never Table 6-6. DBGSR Field Descriptions | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TBF | Trace Buffer Full — The TBF bit indicates that the trace buffer has stored 64 or more lines of data since it was last armed. If this bit is set, then all 64 lines will be valid data, regardless of the value of DBGCNT bits CNT[6:0]. The TBF bit is cleared when ARM in DBGC1 is written to a one. The TBF is cleared by the power on reset initialization. Other system generated resets have no affect on this bit. | | 2–0<br>SSF[2:0] | State Sequencer Flag Bits — The SSF bits indicate in which state the State Sequencer is currently in. During a debug session on each transition to a new state these bits are updated. If the debug session is ended by software clearing the ARM bit, then these bits retain their value to reflect the last state of the state sequencer before disarming. If a debug session is ended by an internal trigger, then the state sequencer returns to state0 and these bits are cleared to indicate that state0 was entered during the session. On arming the module the state sequencer enters state1 and these bits are forced to SSF[2:0] = 001. See Table 6-7. | MC9S12XHY-Family Reference Manual Rev. 1.04 | Table 6-7. SSF | [2:0] — State | Sequence Flag | Bit Encoding | |----------------|---------------|---------------|--------------| |----------------|---------------|---------------|--------------| | SSF[2:0] | Current State | |-------------|-------------------| | 000 | State0 (disarmed) | | 001 | State1 | | 010 | State2 | | 011 | State3 | | 100 | Final State | | 101,110,111 | Reserved | # 6.3.2.3 Debug Trace Control Register (DBGTCR) Address: 0x0022 Figure 6-5. Debug Trace Control Register (DBGTCR) Read: Anytime Write: Bits 7:6 only when S12XDBG is neither secure nor armed. Bits 5:0 anytime the module is disarmed. #### WARNING DBGTCR[7] is reserved. Setting this bit maps the tracing to an unimplemented bus, thus preventing proper operation. **Table 6-8. DBGTCR Field Descriptions** | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>TSOURCE | Trace Source Control Bits — The TSOURCE enables the tracing session. If the MCU system is secured, this bit cannot be set and tracing is inhibited. 0 No tracing selected 1 Tracing selected | | 5–4<br>TRANGE | <b>Trace Range Bits</b> — The TRANGE bits allow filtering of trace information from a selected address range when tracing from the CPU12X in Detail Mode. To use a comparator for range filtering, the corresponding COMPE bits must remain cleared. If the COMPE bit is not clear then the comparator will also be used to generate state sequence triggers. See Table 6-9. | | 3–2<br>TRCMOD | <b>Trace Mode Bits</b> — See Section 6.4.5.2 for detailed Trace Mode descriptions. In Normal Mode, change of flow information is stored. In Loop1 Mode, change of flow information is stored but redundant entries into trace memory are inhibited. In Detail Mode, address and data for all memory and register accesses is stored. See Table 6-10. | | 1–0<br>TALIGN | <b>Trigger Align Bits</b> — These bits control whether the trigger is aligned to the beginning, end or the middle of a tracing session. See Table 6-11. | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 6-9. TRANGE Trace Range Encoding | TRANGE | Tracing Range | |--------|-----------------------------------------------------------| | 00 | Trace from all addresses (No filter) | | 01 | Trace only in address range from \$00000 to Comparator D | | 10 | Trace only in address range from Comparator C to \$7FFFFF | | 11 | Trace only in range from Comparator C to Comparator D | Table 6-10. TRCMOD Trace Mode Bit Encoding | TRCMOD | Description | |--------|-------------| | 00 | Normal | | 01 | Loop1 | | 10 | Detail | | 11 | Pure PC | **Table 6-11. TALIGN Trace Alignment Encoding** | TALIGN | Description | |--------|-----------------------------------------------| | 00 | Trigger at end of stored data | | 01 | Trigger before storing data | | 10 | Trace buffer entries before and after trigger | | 11 | Reserved | ## 6.3.2.4 Debug Control Register2 (DBGC2) Address: 0x0023 Figure 6-6. Debug Control Register2 (DBGC2) Read: Anytime Write: Anytime the module is disarmed. This register configures the comparators for range matching. Table 6-12. DBGC2 Field Descriptions | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------| | | C and D Comparator Match Control — These bits determine the C and D comparator match mapping as described in Table 6-13. | | | A and B Comparator Match Control — These bits determine the A and B comparator match mapping as described in Table 6-14. | MC9S12XHY-Family Reference Manual Rev. 1.04 | <b>Table</b> | 6-13. | <b>CDCM</b> | <b>Encoding</b> | |--------------|-------|-------------|-----------------| |--------------|-------|-------------|-----------------| | CDCM | Description | | | |------|--------------------------------------------------------------------------|--|--| | 00 | Match2 mapped to comparator C match Match3 mapped to comparator D match. | | | | 01 | Match2 mapped to comparator C/D inside range Match3 disabled. | | | | 10 | Match2 mapped to comparator C/D outside range Match3 disabled. | | | | 11 | Reserved <sup>(1)</sup> | | | <sup>1.</sup> Currently defaults to Match2 mapped to comparator C : Match3 mapped to comparator D ### **Table 6-14. ABCM Encoding** | ABCM | Description | |------|--------------------------------------------------------------------------| | 00 | Match0 mapped to comparator A match Match1 mapped to comparator B match. | | 01 | Match 0 mapped to comparator A/B inside range Match1 disabled. | | 10 | Match 0 mapped to comparator A/B outside range Match1 disabled. | | 11 | Reserved <sup>(1)</sup> | <sup>1.</sup> Currently defaults to Match0 mapped to comparator A: Match1 mapped to comparator B ## 6.3.2.5 Debug Trace Buffer Register (DBGTBH:DBGTBL) Address: 0x0024, 0x0025 Figure 6-7. Debug Trace Buffer Register (DBGTB) Read: Only when unlocked AND not secured AND not armed AND with the TSOURCE bit set. Write: Aligned word writes when disarmed unlock the trace buffer for reading but do not affect trace buffer contents. Table 6-15. DBGTB Field Descriptions | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–0<br>Bit[15:0] | Trace Buffer Data Bits — The Trace Buffer Register is a window through which the 64-bit wide data lines of the Trace Buffer may be read 16 bits at a time. Each valid read of DBGTB increments an internal trace buffer pointer which points to the next address to be read. When the ARM bit is written to 1 the trace buffer is locked to prevent reading. The trace buffer can only be unlocked for reading by writing to DBGTB with an aligned word write when the module is disarmed. The DBGTB register can be read only as an aligned word, any byte reads or misaligned access of these registers will return 0 and will not cause the trace buffer pointer to increment to the next trace buffer address. The same is true for word reads while the debugger is armed. The POR state is undefined Other resets do not affect the trace buffer contents. | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 6.3.2.6 Debug Count Register (DBGCNT) Address: 0x0026 Figure 6-8. Debug Count Register (DBGCNT) Read: Anytime Write: Never Table 6-16. DBGCNT Field Descriptions | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6–0<br>CNT[6:0] | Count Value — The CNT bits [6:0] indicate the number of valid data 64-bit data lines stored in the Trace Buffer. Table 6-17 shows the correlation between the CNT bits and the number of valid data lines in the Trace Buffer. When the CNT rolls over to zero, the TBF bit in DBGSR is set and incrementing of CNT will continue in end-trigger or mid-trigger mode. The DBGCNT register is cleared when ARM in DBGC1 is written to a one. The DBGCNT register is cleared by power-on-reset initialization but is not cleared by other system resets. Thus should a reset occur during a debug session, the DBGCNT register still indicates after the reset, the number of valid trace buffer entries stored before the reset occurred. The DBGCNT register is not decremented when reading from the trace buffer. | Table 6-17. CNT Decoding Table | TBF (DBGSR) | CNT[6:0] | Description | |-------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------| | 0 | 0000000 | No data valid | | 0 | 0000001 | 32 bits of one line valid | | 0 | 0000010<br>0000100<br>0000110<br><br>1111100 | 1 line valid<br>2 lines valid<br>3 lines valid<br><br>62 lines valid | | 0 | 1111110 | 63 lines valid | | 1 | 0000000 | 64 lines valid; if using Begin trigger alignment, ARM bit will be cleared and the tracing session ends. | | 1 | 0000010<br><br><br>1111110 | 64 lines valid, oldest data has been overwritten by most recent data | ## 6.3.2.7 Debug State Control Registers There is a dedicated control register for each of the state sequencer states 1 to 3 that determines if transitions from that state are allowed, depending upon comparator matches or tag hits, and defines the next state for the state sequencer following a match. The three debug state control registers are located at the same address in the register address map (0x0027). Each register can be accessed using the COMRV bits in DBGC1 to blend in the required register. The COMRV = 11 value blends in the match flag register (DBGMFR). Table 6-18. State Control Register Access Encoding | COMRV | Visible State Control Register | |-------|--------------------------------| | 00 | DBGSCR1 | | 01 | DBGSCR2 | | 10 | DBGSCR3 | | 11 | DBGMFR | ## 6.3.2.7.1 Debug State Control Register 1 (DBGSCR1) Address: 0x0027 Figure 6-9. Debug State Control Register 1 (DBGSCR1) Read: If COMRV[1:0] = 00 Write: If COMRV[1:0] = 00 and S12XDBG is not armed. This register is visible at 0x0027 only with COMRV[1:0] = 00. The state control register 1 selects the targeted next state whilst in State1. The matches refer to the match channels of the comparator match control logic as depicted in Figure 6-1 and described in Section 6.3.2.8.1. Comparators must be enabled by setting the comparator enable bit in the associated DBGXCTL control register. Table 6-19. DBGSCR1 Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------| | 3-0<br>SC[3:0] | These bits select the targeted next state whilst in State1, based upon the match event. | Table 6-20. State1 Sequencer Next State Selection | SC[3:0] | Description | |---------|----------------------------------------------------------------------------------| | 0000 | Any match triggers to state2 | | 0001 | Any match triggers to state3 | | 0010 | Any match triggers to Final State | | 0011 | Match2 triggers to State2 Other matches have no effect | | 0100 | Match2 triggers to State3 Other matches have no effect | | 0101 | Match2 triggers to Final State Other matches have no effect | | 0110 | Match0 triggers to State2 Match1 triggers to State3 Other matches have no effect | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 | SC[3:0] | Description | |---------|---------------------------------------------------------------------------------------| | 0111 | Match1 triggers to State3 Match0 triggers Final State Other matches have no effect | | 1000 | Match0 triggers to State2 Match2 triggers to State3 Other matches have no effect | | 1001 | Match2 triggers to State3 Match0 triggers Final State Other matches have no effect | | 1010 | Match1 triggers to State2 Match3 triggers to State3 Other matches have no effect | | 1011 | Match3 triggers to State3 Match1 triggers to Final State Other matches have no effect | | 1100 | Match3 has no effect All other matches (M0,M1,M2) trigger to State2 | | 1101 | Reserved. (No match triggers state sequencer transition) | | 1110 | Reserved. (No match triggers state sequencer transition) | | 1111 | Reserved. (No match triggers state sequencer transition) | Table 6-20. State1 Sequencer Next State Selection (continued) The trigger priorities described in Table 6-39 dictate that in the case of simultaneous matches, the match on the lower channel number (0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to final state has priority over all other matches. ## 6.3.2.7.2 Debug State Control Register 2 (DBGSCR2) Figure 6-10. Debug State Control Register 2 (DBGSCR2) Read: If COMRV[1:0] = 01 Write: If COMRV[1:0] = 01 and S12XDBG is not armed. This register is visible at 0x0027 only with COMRV[1:0] = 01. The state control register 2 selects the targeted next state whilst in State2. The matches refer to the match channels of the comparator match control logic as depicted in Figure 6-1 and described in Section 6.3.2.8.1. Comparators must be enabled by setting the comparator enable bit in the associated DBGXCTL control register. Table 6-21. DBGSCR2 Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------| | 3–0<br>SC[3:0] | These bits select the targeted next state whilst in State2, based upon the match event. | Table 6-22. State2 — Sequencer Next State Selection | SC[3:0] | Description | |---------|--------------------------------------------------------| | 0000 | Any match triggers to state1 | | 0001 | Any match triggers to state3 | | 0010 | Any match triggers to Final State | | 0011 | Match3 triggers to State1 Other matches have no effect | | 0100 | Match3 triggers to State3 Other matches have no effect | #### MC9S12XHY-Family Reference Manual Rev. 1.04 | SC[3:0] | Description | |---------|------------------------------------------------------------------------------------| | 0101 | Match3 triggers to Final State Other matches have no effect | | 0110 | Match0 triggers to State1 Match1 triggers to State3 Other matches have no effect | | 0111 | Match1 triggers to State3 Match0 triggers Final State Other matches have no effect | | 1000 | Match0 triggers to State1 Match2 triggers to State3 Other matches have no effect | | 1001 | Match2 triggers to State3 Match0 triggers Final State Other matches have no effect | | 1010 | Match1 triggers to State1 Match3 triggers to State3 Other matches have no effect | | 1011 | Match3 triggers to State3 Match1 triggers Final State Other matches have no effect | | 1100 | Match2 triggers to State1 Match3 trigger to Final State | | 1101 | Match2 has no affect, all other matches (M0,M1,M3) trigger to Final State | | 1110 | Reserved. (No match triggers state sequencer transition) | | 1111 | Reserved. (No match triggers state sequencer transition) | The trigger priorities described in Table 6-39 dictate that in the case of simultaneous matches, the match on the lower channel number (0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to final state has priority over all other matches. ### 6.3.2.7.3 Debug State Control Register 3 (DBGSCR3) Figure 6-11. Debug State Control Register 3 (DBGSCR3) Read: If COMRV[1:0] = 10 Write: If COMRV[1:0] = 10 and S12XDBG is not armed. This register is visible at 0x0027 only with COMRV[1:0] = 10. The state control register three selects the targeted next state whilst in State3. The matches refer to the match channels of the comparator match control logic as depicted in Figure 6-1 and described in Section 6.3.2.8.1. Comparators must be enabled by setting the comparator enable bit in the associated DBGXCTL control register. Table 6-23. DBGSCR3 Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------| | 3–0<br>SC[3:0] | These bits select the targeted next state whilst in State3, based upon the match event. | Table 6-24. State3 — Sequencer Next State Selection | SC[3:0] | Description | |---------|------------------------------| | 0000 | Any match triggers to state1 | | 0001 | Any match triggers to state2 | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 | SC[3:0] | Description | |---------|---------------------------------------------------------------------------------------| | 0010 | Any match triggers to Final State | | 0011 | Match0 triggers to State1 Other matches have no effect | | 0100 | Match0 triggers to State2 Other matches have no effect | | 0101 | Match0 triggers to Final StateMatch1 triggers to State1Other matches have no effect | | 0110 | Match1 triggers to State1 Other matches have no effect | | 0111 | Match1 triggers to State2 Other matches have no effect | | 1000 | Match1 triggers to Final State Other matches have no effect | | 1001 | Match2 triggers to State2 Match0 triggers to Final State Other matches have no effect | | 1010 | Match1 triggers to State1 Match3 triggers to State2 Other matches have no effect | | 1011 | Match3 triggers to State2 Match1 triggers to Final State Other matches have no effect | | 1100 | Match2 triggers to Final State Other matches have no effect | | 1101 | Match3 triggers to Final State Other matches have no effect | | 1110 | Reserved. (No match triggers state sequencer transition) | | 1111 | Reserved. (No match triggers state sequencer transition) | Table 6-24. State3 — Sequencer Next State Selection The trigger priorities described in Table 6-39 dictate that in the case of simultaneous matches, the match on the lower channel number (0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to final state has priority over all other matches. #### 6.3.2.7.4 Debug Match Flag Register (DBGMFR) Figure 6-12. Debug Match Flag Register (DBGMFR) Read: If COMRV[1:0] = 11 Write: Never DBGMFR is visible at 0x0027 only with COMRV[1:0] = 11. It features four flag bits each mapped directly to a channel. Should a match occur on the channel during the debug session, then the corresponding flag is set and remains set until the next time the module is armed by writing to the ARM bit. Thus the contents are retained after a debug session for evaluation purposes. These flags cannot be cleared by software, they are cleared only when arming the module. A set flag does not inhibit the setting of other flags. Once a flag is set, further triggers on the same channel have no affect. #### 6.3.2.8 **Comparator Register Descriptions** Each comparator has a bank of registers that are visible through an 8-byte window in the S12XDBG module register address map. Comparators A and C consist of 8 register bytes (3 address bus compare registers, two data bus compare registers, two data bus mask registers and a control register). MC9S12XHY-Family Reference Manual Rev. 1.04 Freescale Semiconductor 239 Comparators B and D consist of four register bytes (three address bus compare registers and a control register). Each set of comparator registers is accessible in the same 8-byte window of the register address map and can be accessed using the COMRV bits in the DBGC1 register. If the Comparators B or D are accessed through the 8-byte window, then only the address and control bytes are visible, the 4 bytes associated with data bus and data bus masking read as zero and cannot be written. Furthermore the control registers for comparators B and D differ from those of comparators A and C. | 0x0028 CONTROL Read/Write Compa | arators A,B,C,D | |------------------------------------------------|-------------------| | | A D O D | | 0x0029 ADDRESS HIGH Read/Write Compa | arators A,B,C,D | | 0x002A ADDRESS MEDIUM Read/Write Compa | arators A,B,C,D | | 0x002B ADDRESS LOW Read/Write Compa | arators A,B,C,D | | 0x002C DATA HIGH COMPARATOR Read/Write Compara | ator A and C only | | 0x002D DATA LOW COMPARATOR Read/Write Compara | ator A and C only | | 0x002E DATA HIGH MASK Read/Write Compara | ator A and C only | | 0x002F DATA LOW MASK Read/Write Compara | ator A and C only | **Table 6-25. Comparator Register Layout** ### 6.3.2.8.1 Debug Comparator Control Register (DBGXCTL) The contents of this register bits 7 and 6 differ depending upon which comparator registers are visible in the 8-byte window of the DBG module register address map. Figure 6-13. Debug Comparator Control Register (Comparators A and C) Figure 6-14. Debug Comparator Control Register (Comparators B and D) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. #### **WARNING** DBGXCTL[1] is reserved. Setting this bit maps the corresponding comparator to an 240 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 ## unimplemented bus, thus preventing proper operation. The DBGC1\_COMRV bits determine which comparator control, address, data and datamask registers are visible in the 8-byte window from 0x0028 to 0x002F as shown in Section Table 6-26. Table 6-26. Comparator Address Register Visibility | COMRV | Visible Comparator | |-------|-----------------------------------------------------------| | 00 | DBGACTL, DBGAAH ,DBGAAM, DBGAAL, DBGADH, DBGADHM, DBGADLM | | 01 | DBGBCTL, DBGBAH, DBGBAM, DBGBAL | | 10 | DBGCCTL, DBGCAH, DBGCAM, DBGCAL, DBGCDH, DBGCDHM, DBGCDLM | | 11 | DBGDCTL, DBGDAH, DBGDAM, DBGDAL | ### **Table 6-27. DBGXCTL Field Descriptions** | Field | Description | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SZE<br>(Comparators<br>B and D) | Size Comparator Enable Bit — The SZE bit controls whether access size comparison is enabled for the associated comparator. This bit is ignored if the TAG bit in the same register is set. 0 Word/Byte access size is not used in comparison 1 Word/Byte access size is used in comparison | | 6<br>NDB<br>(Comparators<br>A and C | Not Data Bus — The NDB bit controls whether the match occurs when the data bus matches the comparator register value or when the data bus differs from the register value. Furthermore data bus bits can be individually masked using the comparator data mask registers. This bit is only available for comparators A and C. This bit is ignored if the TAG bit in the same register is set. This bit position has an SZ functionality for comparators B and D. 0 Match on data bus equivalence to comparator register contents 1 Match on data bus difference to comparator register contents | | 6<br>SZ<br>(Comparators<br>B and D) | Size Comparator Value Bit — The SZ bit selects either word or byte access size in comparison for the associated comparator. This bit is ignored if the SZE bit is cleared or if the TAG bit in the same register is set. This bit position has NDB functionality for comparators A and C 0 Word access size will be compared 1 Byte access size will be compared | | 5<br>TAG | Tag Select — This bit controls whether the comparator match will cause a trigger or tag the opcode at the matched address. Tagged opcodes trigger only if they reach the execution stage of the instruction queue. 0 Trigger immediately on match 1 On match, tag the opcode. If the opcode is about to be executed a trigger is generated | | 4<br>BRK | Break — This bit controls whether a channel match terminates a debug session immediately, independent of state sequencer state. To generate an immediate breakpoint the module breakpoints must be enabled using DBGBRK. 0 The debug session termination is dependent upon the state sequencer and trigger conditions. 1 A match on this channel terminates the debug session immediately; breakpoints if active are generated, tracing, if active, is terminated and the module disarmed. | | 3<br>RW | Read/Write Comparator Value Bit — The RW bit controls whether read or write is used in compare for the associated comparator. The RW bit is not used if RWE = 0. 0 Write cycle will be matched 1 Read cycle will be matched | | 2<br>RWE | Read/Write Enable Bit — The RWE bit controls whether read or write comparison is enabled for the associated comparator. This bit is not used for tagged operations. O Read/Write is not used in comparison Read/Write is used in comparison | #### Table 6-27. DBGXCTL Field Descriptions (continued) | Field | Description | | | | | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 0<br>COMPE | Determines if comparator is enabled 0 The comparator is not enabled 1 The comparator is enabled for state sequence triggers or tag generation | | | | | Table 6-28 shows the effect for RWE and RW on the comparison conditions. These bits are not useful for tagged operations since the trigger occurs based on the tagged opcode reaching the execution stage of the instruction queue. Thus these bits are ignored if tagged triggering is selected. Table 6-28. Read or Write Comparison Logic Table | RWE Bit | RW Bit | RW Signal | Comment | |---------|--------|-----------------------------|---------------------------| | 0 | х | 0 | RW not used in comparison | | 0 | х | x 1 RW not used in comparis | | | 1 | 0 | 0 | Write | | 1 | 0 | 1 | No match | | 1 | 1 | 0 | No match | | 1 | 1 | 1 | Read | ### 6.3.2.8.2 Debug Comparator Address High Register (DBGXAH) Address: 0x0029 Figure 6-15. Debug Comparator Address High Register (DBGXAH) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. **Table 6-29. DBGXAH Field Descriptions** | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6–0<br>Bit[22:16] | Comparator Address High Compare Bits — The Comparator address high compare bits control whether the selected comparator will compare the address bus bits [22:16] to a logic one or logic zero. O Compare corresponding address bit to a logic zero Compare corresponding address bit to a logic one | ### 6.3.2.8.3 Debug Comparator Address Mid Register (DBGXAM) Address: 0x002A Figure 6-16. Debug Comparator Address Mid Register (DBGXAM) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. #### Table 6-30. DBGXAM Field Descriptions | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>Bit[15:8] | Comparator Address Mid Compare Bits— The Comparator address mid compare bits control whether the selected comparator will compare the address bus bits [15:8] to a logic one or logic zero. O Compare corresponding address bit to a logic zero Compare corresponding address bit to a logic one | ### 6.3.2.8.4 Debug Comparator Address Low Register (DBGXAL) Address: 0x002B Figure 6-17. Debug Comparator Address Low Register (DBGXAL) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. **Table 6-31. DBGXAL Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>Bits[7:0] | Comparator Address Low Compare Bits — The Comparator address low compare bits control whether the selected comparator will compare the address bus bits [7:0] to a logic one or logic zero. O Compare corresponding address bit to a logic zero Compare corresponding address bit to a logic one | ### 6.3.2.8.5 Debug Comparator Data High Register (DBGXDH) Address: 0x002C Figure 6-18. Debug Comparator Data High Register (DBGXDH) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. #### Table 6-32. DBGXAH Field Descriptions | Field | Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>Bits[15:8] | Comparator Data High Compare Bits — The Comparator data high compare bits control whether the selected comparator compares the data bus bits [15:8] to a logic one or logic zero. The comparator data compare bits are only used in comparison if the corresponding data mask bit is logic 1. This register is available only for comparators A and C. O Compare corresponding data bit to a logic zero Compare corresponding data bit to a logic one | ## 6.3.2.8.6 Debug Comparator Data Low Register (DBGXDL) Address: 0x002D Figure 6-19. Debug Comparator Data Low Register (DBGXDL) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. Table 6-33. DBGXDL Field Descriptions | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>Bits[7:0] | Comparator Data Low Compare Bits — The Comparator data low compare bits control whether the selected comparator compares the data bus bits [7:0] to a logic one or logic zero. The comparator data compare bits are only used in comparison if the corresponding data mask bit is logic 1. This register is available only for comparators A and C. O Compare corresponding data bit to a logic zero Compare corresponding data bit to a logic one | ### 6.3.2.8.7 Debug Comparator Data High Mask Register (DBGXDHM) Address: 0x002E Figure 6-20. Debug Comparator Data High Mask Register (DBGXDHM) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. #### Table 6-34. DBGXDHM Field Descriptions | Field | Description | | | | | | |------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7–0 | Comparator Data High Mask Bits — The Comparator data high mask bits control whether the selected | | | | | | | Bits[15:8] | comparator compares the data bus bits [15:8] to the corresponding comparator data compare bits. This register | | | | | | | | is available only for comparators A and C. | | | | | | | | 0 Do not compare corresponding data bit | | | | | | | | 1 Compare corresponding data bit | | | | | | ### 6.3.2.8.8 Debug Comparator Data Low Mask Register (DBGXDLM) Address: 0x002F Figure 6-21. Debug Comparator Data Low Mask Register (DBGXDLM) Read: Anytime. See Table 6-26 for visible register encoding. Write: If DBG not armed. See Table 6-26 for visible register encoding. **Table 6-35. DBGXDLM Field Descriptions** | Field | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>Bits[7:0] | Comparator Data Low Mask Bits — The Comparator data low mask bits control whether the selected comparator compares the data bus bits [7:0] to the corresponding comparator data compare bits. This register is available only for comparators A and C. 0 Do not compare corresponding data bit 1 Compare corresponding data bit | # 6.4 Functional Description This section provides a complete functional description of the S12XDBG module. If the part is in secure mode, the S12XDBG module can generate breakpoints but tracing is not possible. ## 6.4.1 S12XDBG Operation Arming the S12XDBG module by setting ARM in DBGC1 allows triggering, and storing of data in the trace buffer and can be used to cause breakpoints to the CPU12X. The DBG module is made up of four main blocks, the comparators, control logic, the state sequencer, and the trace buffer. The comparators monitor the bus activity of the CPU12X . Comparators can be configured to monitor address and databus. Comparators can also be configured to mask out individual data bus bits during a compare and to use R/W and word/byte access qualification in the comparison. When a match with a comparator register value occurs the associated control logic can trigger the state sequencer to another state (see Figure 6-22). Either forced or tagged triggers are possible. Using a forced trigger, the trigger is generated immediately on a comparator match. Using a tagged trigger, at a comparator match, the instruction opcode is tagged and only if the instruction reaches the execution stage of the instruction queue is a trigger generated. In the case of a transition to Final State, bus tracing is triggered and/or a breakpoint can be generated. Independent of the state sequencer, a breakpoint can be triggered by writing to the TRIG bit in the DBGC1 control register. The trace buffer is visible through a 2-byte window in the register address map and can be read out using standard 16-bit word reads. ## 6.4.2 Comparator Modes The S12XDBG contains four comparators, A, B, C, and D. Each comparator compares the selected address bus with the address stored in DBGXAH, DBGXAM, and DBGXAL. Furthermore, comparators A and C also compare the data buses to the data stored in DBGXDH, DBGXDL and allow masking of individual data bus bits. S12X comparator matches are disabled in BDM and during BDM accesses. The comparator match control logic configures comparators to monitor the buses for an exact address or an address range. The comparator configuration is controlled by the control register contents and the range control by the DBGC2 contents. On a match a trigger can initiate a transition to another state sequencer state (see Section 6.4.3"). The comparator control register also allows the type of access to be included in the comparison through the use of the RWE, RW, SZE, and SZ bits. The RWE bit controls whether read or write comparison is enabled for the associated comparator and the RW bit selects either a read or write access for a valid match. Similarly the SZE and SZ bits allows the size of access (word or byte) to be considered in the compare. Only comparators B and D feature SZE and SZ. The TAG bit in each comparator control register is used to determine the triggering condition. By setting TAG, the comparator will qualify a match with the output of opcode tracking logic and a trigger occurs before the tagged instruction executes (tagged-type trigger). Whilst tagging, the RW, RWE, SZE, and SZ bits are ignored and the comparator register must be loaded with the exact opcode address. If the TAG bit is clear (forced type trigger) a comparator match is generated when the selected address appears on the system address bus. If the selected address is an opcode address, the match is generated 247 when the opcode is fetched from the memory. This precedes the instruction execution by an indefinite number of cycles due to instruction pipe lining. For a comparator match of an opcode at an odd address when TAG = 0, the corresponding even address must be contained in the comparator register. Thus for an opcode at odd address (n), the comparator register must contain address (n-1). Once a successful comparator match has occurred, the condition that caused the original match is not verified again on subsequent matches. Thus if a particular data value is verified at a given address, this address may not still contain that data value when a subsequent match occurs. Comparators C and D can also be used to select an address range to trace from. This is determined by the TRANGE bits in the DBGTCR register. The TRANGE encoding is shown in Table 6-9. If the TRANGE bits select a range definition using comparator D, then comparator D is configured for trace range definition and cannot be used for address bus comparisons. Similarly if the TRANGE bits select a range definition using comparator C, then comparator C is configured for trace range definition and cannot be used for address bus comparisons. Match[0, 1, 2, 3] map directly to Comparators[A, B, C, D] respectively, except in range modes (see Section 6.3.2.4). Comparator priority rules are described in the trigger priority section (Section 6.4.3.4). ## 6.4.2.1 Exact Address Comparator Match (Comparators A and C) With range comparisons disabled, the match condition is an exact equivalence of address/data bus with the value stored in the comparator address/data registers. Further qualification of the type of access (R/W, word/byte) is possible. Comparators A and C do not feature SZE or SZ control bits, thus the access size is not compared. Table 6-37 lists access considerations without data bus compare. Table 6-36 lists access considerations with data bus comparison. To compare byte accesses DBGxDH must be loaded with the data byte, the low byte must be masked out using the DBGxDLM mask register. On word accesses the data byte of the lower address is mapped to DBGxDH. | Access | Address | DBGxDH | DBGxDL | DBGxDHM | DBGxDLM | Example Valid Match | | |--------|---------|---------|-----------|---------|---------|----------------------|---------| | Word | ADDR[n] | Data[n] | Data[n+1] | \$FF | \$FF | MOVW #\$WORD ADDR[n] | config1 | | Byte | ADDR[n] | Data[n] | х | \$FF | \$00 | MOVB #\$BYTE ADDR[n] | config2 | | Word | ADDR[n] | Data[n] | х | \$FF | \$00 | MOVW #\$WORD ADDR[n] | config2 | | Word | ADDR[n] | х | Data[n+1] | \$00 | \$FF | MOVW #\$WORD ADDR[n] | config3 | Table 6-36. Comparator A and C Data Bus Considerations Code may contain various access forms of the same address, i.e. a word access of ADDR[n] or byte access of ADDR[n+1] both access n+1. At a word access of ADDR[n], address ADDR[n+1] does not appear on the address bus and so cannot cause a comparator match if the comparator contains ADDR[n]. Thus it is not possible to monitor all data accesses of ADDR[n+1] with one comparator. To detect an access of ADDR[n+1] through a word access of ADDR[n] the comparator can be configured to ADDR[n], DBGxDL is loaded with the data pattern and DBGxDHM is cleared so only the data[n+1] is compared on accesses of ADDR[n]. MC9S12XHY-Family Reference Manual Rev. 1.04 #### **NOTE** Using this configuration, a byte access of ADDR[n] can cause a comparator match if the databus low byte by chance contains the same value as ADDR[n+1] because the databus comparator does not feature access size comparison and uses the mask as a "don't care" function. Thus masked bits do not prevent a match. Comparators A and C feature an NDB control bit to determine if a match occurs when the data bus differs to comparator register contents or when the data bus is equivalent to the comparator register contents. ## 6.4.2.2 Exact Address Comparator Match (Comparators B and D) Comparators B and D feature SZ and SZE control bits. If SZE is clear, then the comparator address match qualification functions the same as for comparators A and C. If the SZE bit is set the access size (word or byte) is compared with the SZ bit value such that only the specified type of access causes a match. Thus if configured for a byte access of a particular address, a word access covering the same address does not lead to match. | Comparator | Address | SZE | SZ8 | Condition For Valid Match | |------------------------|---------|-----|-----|--------------------------------------------------------------------------------------------| | Comparators<br>A and C | ADDR[n] | _ | _ | Word and byte accesses of ADDR[n] <sup>(1)</sup> MOVB #\$BYTE ADDR[n] MOVW #\$WORD ADDR[n] | | Comparators<br>B and D | ADDR[n] | 0 | Х | Word and byte accesses of ADDR[n] <sup>1</sup> MOVB #\$BYTE ADDR[n] MOVW #\$WORD ADDR[n] | | Comparators<br>B and D | ADDR[n] | 1 | 0 | Word accesses of ADDR[n] <sup>1</sup> MOVW #\$WORD ADDR[n] | | Comparators<br>B and D | ADDR[n] | 1 | 1 | Byte accesses of ADDR[n] MOVB #\$BYTE ADDR[n] | **Table 6-37. Comparator Access Size Considerations** # 6.4.2.3 Data Bus Comparison NDB Dependency Comparators A and C each feature an NDB control bit, which allows data bus comparators to be configured to either trigger on equivalence or trigger on difference. This allows monitoring of a difference in the contents of an address location from an expected value. When matching on an equivalence (NDB=0), each individual data bus bit position can be masked out by clearing the corresponding mask bit (DBGxDHM/DBGxDLM), so that it is ignored in the comparison. A match occurs when all data bus bits with corresponding mask bits set are equivalent. If all mask register bits are clear, then a match is based on the address bus only, the data bus is ignored. When matching on a difference, mask bits can be cleared to ignore bit positions. A match occurs when any data bus bit with corresponding mask bit set is different. Clearing all mask bits, causes all bits to be ignored and prevents a match because no difference can be detected. In this case address bus equivalence does not cause a match. <sup>1.</sup> A word access of ADDR[n-1] also accesses ADDR[n] but does not generate a match. The comparator address register must contain the exact address used in the code. | NDB | DBGxDHM[n] /<br>DBGxDLM[n] | Comment | |-----|----------------------------|---------------------------------------------| | 0 | 0 | Do not compare data bus bit. | | 0 | 1 | Compare data bus bit. Match on equivalence. | | 1 | 0 | Do not compare data bus bit. | | 1 | 1 | Compare data bus bit. Match on difference. | Table 6-38. NDB and MASK bit dependency ## 6.4.2.4 Range Comparisons When using the AB comparator pair for a range comparison, the data bus can also be used for qualification by using the comparator A data and data mask registers. Furthermore the DBGACTL RW and RWE bits can be used to qualify the range comparison on either a read or a write access. The corresponding DBGBCTL bits are ignored. Similarly when using the CD comparator pair for a range comparison, the data bus can also be used for qualification by using the comparator C data and data mask registers. Furthermore the DBGCCTL RW and RWE bits can be used to qualify the range comparison on either a read or a write access if tagging is not selected. The corresponding DBGDCTL bits are ignored. The SZE and SZ control bits are ignored in range mode. The comparator A and C TAG bits are used to tag range comparisons for the AB and CD ranges respectively. The comparator B and D TAG bits are ignored in range modes. In order for a range comparison using comparators A and B, both COMPEA and COMPEB must be set; to disable range comparisons both must be cleared. Similarly for a range CD comparison, both COMPEC and COMPED must be set. The comparator A and C BRK bits are used for the AB and CD ranges respectively, the comparator B and D BRK bits are ignored in range mode. When configured for range comparisons and tagging, the ranges are accurate only to word boundaries. ## 6.4.2.4.1 Inside Range (CompAC\_Addr ≤ address ≤ CompBD\_Addr) In the Inside Range comparator mode, either comparator pair A and B or comparator pair C and D can be configured for range comparisons by the control register (DBGC2). The match condition requires that a valid match for both comparators happens on the same bus cycle. A match condition on only one comparator is not valid. An aligned word access which straddles the range boundary will cause a trigger only if the aligned address is inside the range. ## 6.4.2.4.2 Outside Range (address < CompAC\_Addr or address > CompBD\_Addr) In the Outside Range comparator mode, either comparator pair A and B or comparator pair C and D can be configured for range comparisons. A single match condition on either of the comparators is recognized as valid. An aligned word access which straddles the range boundary will cause a trigger only if the aligned address is outside the range. Outside range mode in combination with tagged triggers can be used to detect if the opcode fetches are from an unexpected range. In forced trigger modes the outside range trigger would typically be activated at any interrupt vector fetch or register access. This can be avoided by setting the upper or lower range limit to \$7FFFFF or \$000000 respectively. Interrupt vector fetches do not cause taghits ## 6.4.3 Trigger Modes Trigger modes are used as qualifiers for a state sequencer change of state. The control logic determines the trigger mode and provides a trigger to the state sequencer. The individual trigger modes are described in the following sections. ## **6.4.3.1** Forced Trigger On Comparator Match If a forced trigger comparator match occurs, the trigger immediately initiates a transition to the next state sequencer state whereby the corresponding flags in DBGSR are set. The state control register for the current state determines the next state for each trigger. Forced triggers are generated as soon as the matching address appears on the address bus, which in the case of opcode fetches occurs several cycles before the opcode execution. For this reason a forced trigger at an opcode address precedes a tagged trigger at the same address by several cycles. ## 6.4.3.2 Trigger On Comparator Related Taghit If a CPU12X taghit occurs, a transition to another state sequencer state is initiated and the corresponding DBGSR flags are set. For a comparator related taghit to occur, the S12XDBG must first generate tags based on comparator matches. When the tagged instruction reaches the execution stage of the instruction queue a taghit is generated by the CPU12X. The state control register for the current state determines the next state for each trigger. ## 6.4.3.3 TRIG Immediate Trigger Independent of comparator matches it is possible to initiate a tracing session and/or breakpoint by writing the TRIG bit in DBGC1 to a logic "1". If configured for begin or mid aligned tracing, this triggers the state sequencer into the Final State, if configured for end alignment, setting the TRIG bit disarms the module, ending the session. If breakpoints are enabled, a forced breakpoint request is issued immediately (end alignment) or when tracing has completed (begin or mid alignment). ## 6.4.3.4 Trigger Priorities In case of simultaneous triggers, the priority is resolved according to Table 6-39. The lower priority trigger is suppressed. It is thus possible to miss a lower priority trigger if it occurs simultaneously with a trigger of a higher priority. The trigger priorities described in Table 6-39 dictate that in the case of simultaneous matches, the match on the lower channel number (0,1,2,3) has priority. The SC[3:0] encoding ensures that a match leading to final state has priority over all other matches in each state sequencer state. When configured for range modes a simultaneous match of comparators A and C generates an active match0 whilst match2 is suppressed. If a write access to DBGC1 with the ARM bit position set occurs simultaneously to a hardware disarm from an internal trigger event, then the ARM bit is cleared due to the hardware disarm. #### **Table 6-39. Trigger Priorities** | Priority | Source | Action | |------------|----------|--------| | 1 11011119 | - Course | Addion | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Highest | TRIG | Trigger immediately to final state (begin or mid aligned tracing enabled) Trigger immediately to state 0 (end aligned or no tracing enabled) | |---------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | | Match0 (force or tag hit) | Trigger to next state as defined by state control registers | | | Match1 (force or tag hit) | Trigger to next state as defined by state control registers | | | Match2 (force or tag hit) | Trigger to next state as defined by state control registers | Trigger to next state as defined by state control registers **Table 6-39. Trigger Priorities** ### 6.4.4 State Sequence Control Match3 (force or tag hit) Lowest Figure 6-22. State Sequencer Diagram The state sequencer allows a defined sequence of events to provide a trigger point for tracing of data in the trace buffer. Once the S12XDBG module has been armed by setting the ARM bit in the DBGC1 register, then state1 of the state sequencer is entered. Further transitions between the states are then controlled by the state control registers and depend upon a selected trigger mode condition being met. From Final State the only permitted transition is back to the disarmed state0. Transition between any of the states 1 to 3 is not restricted. Each transition updates the SSF[2:0] flags in DBGSR accordingly to indicate the current state. Alternatively by setting the TRIG bit in DBGSC1, the state machine can be triggered to state0 or Final State depending on tracing alignment. Independent of the state sequencer, each comparator channel can be individually configured to generate an immediate breakpoint when a match occurs through the use of the BRK bits in the DBGxCTL registers. Thus it is possible to generate an immediate breakpoint on selected channels, whilst a state sequencer transition can be initiated by a match on other channels. If a debug session is ended by a trigger on a channel with BRK = 1, the state sequencer transitions through Final State for a clock cycle to state0. This is independent of tracing and breakpoint activity, thus with tracing and breakpoints disabled, the state sequencer enters state0 and the debug module is disarmed. ### 6.4.4.1 Final State On entering Final State a trigger may be issued to the trace buffer according to the trace position control as defined by the TALIGN field (see Section 6.3.2.3). If TSOURCE in the trace control register DBGTCR is cleared then the trace buffer is disabled and the transition to Final State can only generate a breakpoint request. In this case or upon completion of a tracing session when tracing is enabled, the ARM bit in the DBGC1 register is cleared, returning the module to the disarmed state0. If tracing is enabled, a breakpoint request can occur at the end of the tracing session. If neither tracing nor breakpoints are enabled then when the final state is reached it returns automatically to state0 and the debug module is disarmed. ## 6.4.5 Trace Buffer Operation The trace buffer is a 64 lines deep by 64-bits wide RAM array. The S12XDBG module stores trace information in the RAM array in a circular buffer format. The RAM array can be accessed through a register window (DBGTBH:DBGTBL) using 16-bit wide word accesses. After each complete 64-bit trace buffer line is read, an internal pointer into the RAM is incremented so that the next read will receive fresh information. Data is stored in the format shown in Table 6-40. After each store the counter register bits DBGCNT[6:0] are incremented. Tracing of CPU12X activity is disabled when the BDM is active. Reading the trace buffer whilst the DBG is armed returns invalid data and the trace buffer pointer is not incremented. ## 6.4.5.1 Trace Trigger Alignment Using the TALIGN bits (see Section 6.3.2.3) it is possible to align the trigger with the end, the middle, or the beginning of a tracing session. If End or Mid tracing is selected, tracing begins when the ARM bit in DBGC1 is set and State1 is entered. The transition to Final State if End is selected signals the end of the tracing session. The transition to Final State if Mid is selected signals that another 32 lines will be traced before ending the tracing session. Tracing with Begin-Trigger starts at the opcode of the trigger. ## 6.4.5.1.1 Storing with Begin-Trigger Storing with Begin-Trigger, data is not stored in the Trace Buffer until the Final State is entered. Once the trigger condition is met the S12XDBG module will remain armed until 64 lines are stored in the Trace Buffer. If the trigger is at the address of the change-of-flow instruction the change of flow associated with the trigger will be stored in the Trace Buffer. Using Begin-trigger together with tagging, if the tagged instruction is about to be executed then the trace is started. Upon completion of the tracing session the breakpoint is generated, thus the breakpoint does not occur at the tagged instruction boundary. ## 6.4.5.1.2 Storing with Mid-Trigger Storing with Mid-Trigger, data is stored in the Trace Buffer as soon as the S12XDBG module is armed. When the trigger condition is met, another 32 lines will be traced before ending the tracing session, irrespective of the number of lines stored before the trigger occurred, then the S12XDBG module is disarmed and no more data is stored. Using Mid-trigger with tagging, if the tagged instruction is about to be executed then the trace is continued for another 32 lines. Upon tracing completion the breakpoint is generated, thus the breakpoint does not occur at the tagged instruction boundary. ### 6.4.5.1.3 Storing with End-Trigger Storing with End-Trigger, data is stored in the Trace Buffer until the Final State is entered, at which point the S12XDBG module will become disarmed and no more data will be stored. If the trigger is at the address of a change of flow instruction the trigger event will not be stored in the Trace Buffer. #### 6.4.5.2 Trace Modes The S12XDBG module can operate in four trace modes. The mode is selected using the TRCMOD bits in the DBGTCR register. The modes are described in the following subsections. The trace buffer organization is shown in Table 6-40. #### 6.4.5.2.1 Normal Mode In Normal Mode, change of flow (COF) program counter (PC) addresses will be stored. COF addresses are defined as follows: - Source address of taken conditional branches (long, short, bit-conditional, and loop primitives) - Destination address of indexed JMP, JSR, and CALL instruction - Destination address of RTI, RTS, and RTC instructions. - Vector address of interrupts, except for SWI and BDM vectors LBRA, BRA, BSR, BGND as well as non-indexed JMP, JSR, and CALL instructions are not classified as change of flow and are not stored in the trace buffer. Change-of-flow addresses stored include the full 23-bit address bus of CPU12X and an information byte, which contains a source/destination bit to indicate whether the stored address was a source address or destination address. #### NOTE When an CPU12X COF instruction with destination address is executed, the destination address is stored to the trace buffer on instruction completion, indicating the COF has taken place. If an interrupt occurs simultaneously then the next instruction carried out is actually from the interrupt service routine. The instruction at the destination address of the original program flow gets executed after the interrupt service routine. In the following example an IRQ interrupt occurs during execution of the indexed JMP at address MARK1. The BRN at the destination (SUB\_1) is not executed until after the IRQ service routine but the destination address is entered into the trace buffer to indicate that the indexed JMP COF has taken place. ``` LDX #SUB_1 MARK1 JMP 0,X ; IRQ interrupt occurs during execution of this MARK2 NOP ; ``` MC9S12XHY-Family Reference Manual Rev. 1.04 ``` SUB_1 BRN ; JMP Destination address TRACE BUFFER ENTRY 1 ; RTI Destination address TRACE BUFFER ENTRY 3 NOP ADDR1 DBNE Source address TRACE BUFFER ENTRY 4 A, PART5 IRQ_ISR LDAB #SFO ; IRQ Vector $FFF2 = TRACE BUFFER ENTRY 2 STAB VAR_C1 RТT The execution flow taking into account the IRQ is as follows LDX #SUB 1 MARK1 JMP 0,X ; IRQ_ISR LDAB #$F0 STAB VAR_C1 RTI SUB_1 BRN NOP ADDR1 DBNE A, PART5 ``` #### 6.4.5.2.2 Loop1 Mode Loop1 Mode, similarly to Normal Mode also stores only COF address information to the trace buffer, it however allows the filtering out of redundant information. The intent of Loop1 Mode is to prevent the Trace Buffer from being filled entirely with duplicate information from a looping construct such as delays using the DBNE instruction or polling loops using BRSET/BRCLR instructions. Immediately after address information is placed in the Trace Buffer, the S12XDBG module writes this value into a background register. This prevents consecutive duplicate address entries in the Trace Buffer resulting from repeated branches. Loop1 Mode only inhibits consecutive duplicate source address entries that would typically be stored in most tight looping constructs. It does not inhibit repeated entries of destination addresses or vector addresses, since repeated entries of these would most likely indicate a bug in the user's code that the S12XDBG module is designed to help find. #### 6.4.5.2.3 **Detail Mode** In Detail Mode, address and data for all memory and register accesses is stored in the trace buffer. This mode also features information byte entries to the trace buffer, for each address byte entry. The information byte indicates the size of access (word or byte) and the type of access (read or write). When tracing CPU12X activity in Detail Mode, all cycles are traced except those when the CPU12X is either in a free or opcode fetch cycle, the address range can be limited to a range specified by the TRANGE bits in DBGTCR. This function uses comparators C and D to define an address range inside which CPU12X activity should be traced (see Table 6-40). Thus the traced CPU12X activity can be restricted to particular register range accesses. #### 6.4.5.2.4 Pure PC Mode In Pure PC Mode, tracing from the CPU the PC addresses of all executed opcodes, including illegal opcodes, are stored. ### 6.4.5.3 Trace Buffer Organization Referring to Table 6-40. ADRH, ADRM, ADRL denote address high, middle and low byte respectively. INF bytes contain control information (R/W, S/D etc.). The numerical suffix indicates which tracing step. The information format for Loop1 Mode and PurePC Mode is the same as that of Normal Mode. Whilst tracing in Normal or Loop1 modes each array line contains 2 data entries, thus in this case the DBGCNT[0] is incremented after each separate entry. In Detail mode DBGCNT[0] remains cleared whilst the other DBGCNT bits are incremented on each trace buffer entry. When a COF occurs a trace buffer entry is made and the corresponding CDV bit is set. Single byte data accesses in Detail Mode are always stored to the low byte of the trace buffer (CDATAL) and the high byte is cleared. When tracing word accesses, the byte at the lower address is always stored to trace buffer byte3 and the byte at the higher address is stored to byte2. 8-Byte Wide Word Buffer Mode 5 7 6 2 1 0 CADRH1 CDATAL1 CXINF1 CADRM1 CADRL1 CDATAH1 S12XCPU Detail CXINF2 CADRH2 CADRM2 CADRL2 CDATAH2 CDATAL2 CPCH1 CINF1 CPCM1 CPCL1 CINF<sub>0</sub> CPCH0 CPCM0 CPCL0 CPU12X Other Modes CINF3 CPCH3 CPCM3 CPCL3 CINF2 CPCH2 CPCM2 CPCL2 **Table 6-40. Trace Buffer Organization** ### 6.4.5.3.1 Information Byte Organization The format of the control information byte is dependent upon the active trace mode as described below. In Normal, Loop1, or Pure PC modes tracing of CPU12X activity, CINF is used to store control information. In Detail Mode, CXINF contains the control information. ### **CPU12X Information Byte** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------|-------|-------|-------|-------|-------|-------|-------|---| | CSD | CVA | 0 | CDV | 0 | 0 | 0 | 0 | ] | Figure 6-23. CPU12X Information Byte CINF ### **Table 6-41. CINF Field Descriptions** | Field | Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CSD | Source Destination Indicator — This bit indicates if the corresponding stored address is a source or destination address. This is only used in Normal and Loop1 mode tracing. O Source address Destination address | | 6<br>CVA | Vector Indicator — This bit indicates if the corresponding stored address is a vector address. Vector addresses are destination addresses, thus if CVA is set, then the corresponding CSD is also set. This is only used in Normal and Loop1 mode tracing. This bit has no meaning in Pure PC mode. 0 Indexed jump destination address 1 Vector destination address | | 4<br>CDV | Data Invalid Indicator — This bit indicates if the trace buffer entry is invalid. It is only used when tracing from both sources in Normal, Loop1 and Pure PC modes, to indicate that the CPU12X trace buffer entry is valid. O Trace buffer entry is invalid Trace buffer entry is valid | ### **CXINF Information Byte** | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | | CSZ | CRW | | | | | | Figure 6-24. Information Byte CXINF This describes the format of the information byte used only when tracing in Detail Mode. When tracing from the CPU12X in Detail Mode, information is stored to the trace buffer on all cycles except opcode fetch and free cycles. In this case the CSZ and CRW bits indicate the type of access being made by the CPU12X. **Table 6-42. CXINF Field Descriptions** | Field | Description | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>CSZ | Access Type Indicator — This bit indicates if the access was a byte or word size access. This bit only contains valid information when tracing CPU12X activity in Detail Mode. 0 Word Access 1 Byte Access | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Field | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5<br>CRW | Read Write Indicator — This bit indicates if the corresponding stored address corresponds to a read or write access. This bit only contains valid information when tracing CPU12X activity in Detail Mode. 0 Write Access 1 Read Access | ### 6.4.5.4 Reading Data from Trace Buffer The data stored in the Trace Buffer can be read using either the background debug module (BDM) module or the CPU12X provided the S12XDBG module is not armed, is configured for tracing and the system not secured. When the ARM bit is written to 1 the trace buffer is locked to prevent reading. The trace buffer can only be unlocked for reading by an aligned word write to DBGTB when the module is disarmed. The Trace Buffer can only be read through the DBGTB register using aligned word reads, any byte or misaligned reads return 0 and do not cause the trace buffer pointer to increment to the next trace buffer address. The Trace Buffer data is read out first-in first-out. By reading CNT in DBGCNT the number of valid 64-bit lines can be determined. DBGCNT will not decrement as data is read. Whilst reading an internal pointer is used to determine the next line to be read. After a tracing session, the pointer points to the oldest data entry, thus if no overflow has occurred, the pointer points to line0, otherwise it points to the line with the oldest entry. The pointer is initialized by each aligned write to DBGTBH to point to the oldest data again. This enables an interrupted trace buffer read sequence to be easily restarted from the oldest data entry. The least significant word of each 64-bit wide array line is read out first. This corresponds to the bytes 1 and 0 of Table 6-40. The bytes containing invalid information (shaded in Table 6-40) are also read out. Reading the Trace Buffer while the S12XDBG module is armed will return invalid data and no shifting of the RAM pointer will occur. #### 6.4.5.5 Trace Buffer Reset State The Trace Buffer contents are not initialized by a system reset. Thus should a system reset occur, the trace session information from immediately before the reset occurred can be read out. The DBGCNT bits are not cleared by a system reset. Thus should a reset occur, the number of valid lines in the trace buffer is indicated by DBGCNT. The internal pointer to the current trace buffer address is initialized by unlocking the trace buffer thus points to the oldest valid data even if a reset occurred during the tracing session. Generally debugging occurrences of system resets is best handled using mid or end trigger alignment since the reset may occur before the trace trigger, which in the begin trigger alignment case means no information would be stored in the trace buffer. #### NOTE An external pin RESET that occurs simultaneous to a trace buffer entry can, in very seldom cases, lead to either that entry being corrupted or the first entry of the session being corrupted. In such cases the other contents of the trace buffer still contain valid tracing information. The case occurs when the reset assertion coincides with the trace buffer entry clock edge. MC9S12XHY-Family Reference Manual Rev. 1.04 ### 6.4.6 Tagging A tag follows program information as it advances through the instruction queue. When a tagged instruction reaches the head of the queue a tag hit occurs and triggers the state sequencer. Each comparator control register features a TAG bit, which controls whether the comparator match will cause a trigger immediately or tag the opcode at the matched address. If a comparator is enabled for tagged comparisons, the address stored in the comparator match address registers must be an opcode address for the trigger to occur. Using Begin trigger together with tagging, if the tagged instruction is about to be executed then the transition to the next state sequencer state occurs. If the transition is to the Final State, tracing is started. Only upon completion of the tracing session can a breakpoint be generated. Similarly using Mid trigger with tagging, if the tagged instruction is about to be executed then the trace is continued for another 32 lines. Upon tracing completion the breakpoint is generated. Using End trigger, when the tagged instruction is about to be executed and the next transition is to Final State then a breakpoint is generated immediately, before the tagged instruction is carried out. Read/Write (R/W), access size (SZ) monitoring and data bus monitoring is not useful if tagged triggering is selected, since the tag is attached to the opcode at the matched address and is not dependent on the data bus nor on the type of access. Thus these bits are ignored if tagged triggering is selected. When configured for range comparisons and tagging, the ranges are accurate only to word boundaries. S12X tagging is disabled when the BDM becomes active. ### 6.4.7 Breakpoints Breakpoints can be generated as follows. - From comparator channel triggers to final state. - Using software to write to the TRIG bit in the DBGC1 register. Breakpoints generated via the BDM BACKGROUND command have no affect on the CPU12X in STOP or WAIT mode. # 6.4.7.1 Breakpoints From Internal Comparator Channel Final State Triggers Breakpoints can be generated when internal comparator channels trigger the state sequencer to the Final State. If configured for tagging, then the breakpoint is generated when the tagged opcode reaches the execution stage of the instruction queue. If a tracing session is selected by TSOURCE, breakpoints are requested when the tracing session has completed, thus if Begin or Mid aligned triggering is selected, the breakpoint is requested only on completion of the subsequent trace (see Table 6-43). If no tracing session is selected, breakpoints are requested immediately. If the BRK bit is set on the triggering channel, then the breakpoint is generated immediately independent of tracing trigger alignment. | BRK | TALIGN | DBGBRK | Breakpoint Alignment | | |-----|----------|--------|-------------------------------------------------------------------------------------------------------------------------|--| | 0 | 00 | 0 | Fill Trace Buffer until trigger<br>(no breakpoints — keep running) | | | 0 | 00 | 1 | Fill Trace Buffer until trigger, then breakpoint request occurs | | | 0 | 01 | 0 | Start Trace Buffer at trigger (no breakpoints — keep running) | | | 0 | 01 | 1 | Start Trace Buffer at trigger A breakpoint request occurs when Trace Buffer is full | | | 0 | 10 | 0 | Store a further 32 Trace Buffer line entries after trigger (no breakpoints — keep running) | | | 0 | 10 | 1 | Store a further 32 Trace Buffer line entries after trigger Request breakpoint after the 32 further Trace Buffer entries | | | 1 | 00,01,10 | 1 | Terminate tracing and generate breakpoint immediately on trigger | | | 1 | 00,01,10 | 0 | Terminate tracing immediately on trigger | | | х | 11 | х | Reserved | | Table 6-43. Breakpoint Setup ### 6.4.7.2 Breakpoints Generated Via The TRIG Bit If a TRIG triggers occur, the Final State is entered. If a tracing session is selected by TSOURCE, breakpoints are requested when the tracing session has completed, thus if Begin or Mid aligned triggering is selected, the breakpoint is requested only on completion of the subsequent trace (see Table 6-43). If no tracing session is selected, breakpoints are requested immediately. TRIG breakpoints are possible even if the S12XDBG module is disarmed. # 6.4.7.3 S12XDBG Breakpoint Priorities If a TRIG trigger occurs after Begin or Mid aligned tracing has already been triggered by a comparator instigated transition to Final State, then TRIG no longer has an effect. When the associated tracing session is complete, the breakpoint occurs. Similarly if a TRIG is followed by a subsequent trigger from a comparator channel, it has no effect, since tracing has already started. # 6.4.7.3.1 S12XDBG Breakpoint Priorities And BDM Interfacing Breakpoint operation is dependent on the state of the S12XBDM module. If the S12XBDM module is active, the CPU12X is executing out of BDM firmware and S12X breakpoints are disabled. In addition, while executing a BDM TRACE command, tagging into BDM is disabled. If BDM is not active, the breakpoint will give priority to BDM requests over SWI requests if the breakpoint coincides with a SWI instruction in the user's code. On returning from BDM, the SWI from user code gets executed. | DBGBRK<br>(DBGC1[3]) | BDM Bit<br>(DBGC1[4]) | BDM<br>Enabled | BDM<br>Active | S12X Breakpoint<br>Mapping | |----------------------|-----------------------|----------------|---------------|----------------------------| | 0 | X | Х | Х | No Breakpoint | | 1 | 0 | Х | 0 | Breakpoint to SWI | | 1 | 0 | Х | 1 | No Breakpoint | Table 6-44. Breakpoint Mapping Summary MC9S12XHY-Family Reference Manual Rev. 1.04 **Table 6-44. Breakpoint Mapping Summary** | 1 | 1 | 0 | Х | Breakpoint to SWI | |---|---|---|---|-------------------| | 1 | 1 | 1 | 0 | Breakpoint to BDM | | 1 | 1 | 1 | 1 | No Breakpoint | BDM cannot be entered from a breakpoint unless the ENABLE bit is set in the BDM. If entry to BDM via a BGND instruction is attempted and the ENABLE bit in the BDM is cleared, the CPU12X actually executes the BDM firmware code. It checks the ENABLE and returns if ENABLE is not set. If not serviced by the monitor then the breakpoint is re-asserted when the BDM returns to normal CPU12X flow. If the comparator register contents coincide with the SWI/BDM vector address then an SWI in user code and DBG breakpoint could occur simultaneously. The CPU12X ensures that BDM requests have a higher priority than SWI requests. Returning from the BDM/SWI service routine care must be taken to avoid re triggering a breakpoint. #### NOTE When program control returns from a tagged breakpoint using an RTI or BDM GO command without program counter modification it will return to the instruction whose tag generated the breakpoint. To avoid re triggering a breakpoint at the same location reconfigure the S12XDBG module in the SWI routine, if configured for an SWI breakpoint, or over the BDM interface by executing a TRACE command before the GO to increment the program flow past the tagged instruction. # **Chapter 7 S12XE Clocks and Reset Generator (S12XECRGV2)** **Table 7-1. Revision History** | Revision<br>Number | Revision<br>Date | Sections<br>Affected | Description of Changes | |--------------------|------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | V02.00 | 18 Sep. 2009 | | Initial release derived from S12XECRG V01.04 plus modifications for LCD clock output. | | V02.01 | 19 Sep. 2012 | Table 7-14<br>Section 7.5.1,<br>"Description of<br>Reset Operation | Added footnote concerning maximum clock frequencies to table Removed redundant examples from table Replaced reference to MMC documentation in Reset section | ### 7.1 Introduction This specification describes the function of the Clocks and Reset Generator (S12XECRG). ### 7.1.1 Features The main features of this block are: - Phase Locked Loop (IPLL) frequency multiplier with internal filter - Reference divider - Post divider - Configurable internal filter (no external pin) - Optional frequency modulation for defined jitter and reduced emission - Automatic frequency lock detector - Interrupt request on entry or exit from locked condition - Self Clock Mode in absence of reference clock - System Clock Generator - Clock Quality Check - User selectable fast wake-up from Stop in Self-Clock Mode for power saving and immediate program execution - Clock switch for either Oscillator or PLL based system clocks - Computer Operating Properly (COP) watchdog timer with time-out clear window. - System Reset generation from the following possible sources: - Power on reset - Low voltage reset - Illegal address reset - COP reset - Loss of clock reset - External pin reset - Real-Time Interrupt (RTI) ### 7.1.2 Modes of Operation This subsection lists and briefly describes all operating modes supported by the S12XECRG. Run Mode All functional parts of the S12XECRG are running during normal Run Mode. If RTI or COP functionality is required the individual bits of the associated rate select registers (COPCTL, RTICTL) have to be set to a non zero value. Wait Mode In this mode the IPLL can be disabled automatically depending on the PLLWAI bit. Stop Mode Depending on the setting of the PSTP bit Stop Mode can be differentiated between Full Stop Mode (PSTP = 0) and Pseudo Stop Mode (PSTP = 1). — Full Stop Mode The oscillator is disabled and thus all system and core clocks are stopped. The COP and the RTI remain frozen. — Pseudo Stop Mode The oscillator continues to run and most of the system and core clocks are stopped. If the respective enable bits are set the COP and RTI will continue to run, else they remain frozen. Self Clock Mode Self Clock Mode will be entered if the Clock Monitor Enable Bit (CME) and the Self Clock Mode Enable Bit (SCME) are both asserted and the clock monitor in the oscillator block detects a loss of clock. As soon as Self Clock Mode is entered the S12XECRG starts to perform a clock quality check. Self Clock Mode remains active until the clock quality check indicates that the required quality of the incoming clock signal is met (frequency and amplitude). Self Clock Mode should be used for safety purposes only. It provides reduced functionality to the MCU in case a loss of clock is causing severe system conditions. # 7.1.3 Block Diagram Figure 7-1 shows a block diagram of the S12XECRG. Figure 7-1. Block diagram of S12XECRG # 7.2 Signal Description This section lists and describes the signals that connect off chip. # 7.2.1 V<sub>DDPLL</sub>, V<sub>SSPLL</sub> These pins provides operating voltage ( $V_{DDPLL}$ ) and ground ( $V_{SSPLL}$ ) for the IPLL circuitry. This allows the supply voltage to the IPLL to be independently bypassed. Even if IPLL usage is not required $V_{DDPLL}$ and $V_{SSPLL}$ must be connected to properly. ### **7.2.2 RESET** RESET is an active low bidirectional reset pin. As an input it initializes the MCU asynchronously to a known start-up state. As an open-drain output it indicates that an system reset (internal to MCU) has been triggered. Freescale Semiconductor 263 MC9S12XHY-Family Reference Manual, Rev. 1.04 # 7.3 Memory Map and Registers This section provides a detailed description of all registers accessible in the S12XECRG. ## 7.3.1 Module Memory Map Figure 7-2 gives an overview on all S12XECRG registers. | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|---------------------|--------|--------|--------|---------|-------------|--------|------------|---------|--------| | 0x0000 | SYNR | R<br>W | VCOFR | Q[1:0] | | | SYND | IV[5:0] | | | | 0x0001 | REFDV | R<br>W | REFFR | Q[1:0] | | REFDIV[5:0] | | | | | | 0x0002 | POSTDIV | R<br>W | 0 | 0 | 0 | | ſ | POSTDIV[4: | 0] | | | 0x0003 | CRGFLG | R<br>W | RTIF | PORF | LVRF | LOCKIF | LOCK | ILAF | SCMIF | SCM | | 0x0004 | CRGINT | R | RTIE | 0 | 0 | LOCKIE | 0 | 0 | SCMIE | 0 | | 0,0004 | ORONYI | W | | | | | | | JOIVIIL | | | 0x0005 | CLKSEL | R<br>W | PLLSEL | PSTP | XCLKS | 0 | PLLWAI | 0 | RTIWAI | COPWAI | | 0x0006 | PLLCTL | R<br>W | CME | PLLON | FM1 | FM0 | FSTWKP | PRE | PCE | SCME | | 0x0007 | RTICTL | R<br>W | RTDEC | RTR6 | RTR5 | RTR4 | RTR3 | RTR2 | RTR1 | RTR0 | | 0x0008 | COPCTL | R | WCOP | RSBCK | 0 | 0 | 0 | CR2 | CR1 | CR0 | | 0,0000 | 001011 | W | WOO! | ROBOR | WRTMASK | | | ONZ | OKT | Orto | | 0x0009 | FORBYP <sup>2</sup> | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CACCCC | . 01.511 | W | | | | | | | | | | 0x000A | CTCTL <sup>2</sup> | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 3. <b>2</b> .2 | W | | | | | | | | | | 0x000B | ARMCOP | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | 2. FORBYP and CTCTL are intended for factory test purposes only. = Unimplemented or Reserved Figure 7-2. CRG Register Summary ### **NOTE** Register Address = Base Address + Address Offset, where the Base Address is defined at the MCU level and the Address Offset is defined at the module level. 264 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 ### 7.3.2 Register Descriptions This section describes in address order all the S12XECRG registers and their individual bits. ### 7.3.2.1 S12XECRG Synthesizer Register (SYNR) The SYNR register controls the multiplication factor of the IPLL and selects the VCO frequency range. Module Base + 0x0000 Figure 7-3. S12XECRG Synthesizer Register (SYNR) Read: Anytime Write: Anytime except if PLLSEL = 1 #### **NOTE** Write to this register initializes the lock detector bit. $$f_{VCO} = 2 \times f_{OSC} \times \frac{(SYNDIV + 1)}{(REFDIV + 1)}$$ $$f_{PLL} = \frac{f_{VCO}}{2 \times POSTDIV}$$ $$f_{BUS} = \frac{f_{PLL}}{2}$$ #### NOTE $f_{VCO}$ must be within the specified VCO frequency lock range. F.<sub>BUS</sub> (Bus Clock) must not exceed the specified maximum. If POSTDIV = \$00 then $f_{PLL}$ is same as $f_{VCO}$ (divide by one). The VCOFRQ[1:0] bit are used to configure the VCO gain for optimal stability and lock time. For correct IPLL operation the VCOFRQ[1:0] bits have to be selected according to the actual target VCOCLK frequency as shown in Table 7-2. Setting the VCOFRQ[1:0] bits wrong can result in a non functional IPLL (no locking and/or insufficient stability). **Table 7-2. VCO Clock Frequency Selection** | VCOCLK Frequency Ranges | VCOFRQ[1:0] | |------------------------------------|-------------| | 32MHz <= f <sub>VCO</sub> <= 48MHz | 00 | | 48MHz < f <sub>VCO</sub> <= 80MHz | 01 | | Reserved | 10 | | 80MHz < f <sub>VCO</sub> <= 120MHz | 11 | MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 7.3.2.2 **S12XECRG Reference Divider Register (REFDV)** The REFDV register provides a finer granularity for the IPLL multiplier steps. Module Base + 0x0001 Figure 7-4. S12XECRG Reference Divider Register (REFDV) Read: Anytime Write: Anytime except when PLLSEL = 1 #### NOTE Write to this register initializes the lock detector bit. $$f_{REF} = \frac{f_{OSC}}{(REFDIV + 1)}$$ The REFFRQ[1:0] bit are used to configure the internal PLL filter for optimal stability and lock time. For correct IPLL operation the REFFRO[1:0] bits have to be selected according to the actual REFCLK frequency as shown in Figure 7-3. Setting the REFFRQ[1:0] bits wrong can result in a non functional IPLL (no locking and/or insufficient stability). **Table 7-3. Reference Clock Frequency Selection** | REFCLK Frequency Ranges | REFFRQ[1:0] | |----------------------------------|-------------| | 1MHz <= f <sub>REF</sub> <= 2MHz | 00 | | 2MHz < f <sub>REF</sub> <= 6MHz | 01 | | 6MHz < f <sub>REF</sub> <= 12MHz | 10 | | f <sub>REF</sub> >12MHz | 11 | #### **S12XECRG Post Divider Register (POSTDIV)** 7.3.2.3 The POSTDIV register controls the frequency ratio between the VCOCLK and PLLCLK. The count in the final divider divides VCOCLK frequency by 1 or 2\*POSTDIV. Note that if POSTDIV = $\$00 f_{PLL} = f_{VCO}$ (divide by one). Module Base + 0x0002 Figure 7-5. S12XECRG Post Divider Register (POSTDIV) Read: Anytime Write: Anytime except if PLLSEL = 1 $$f_{PLL} = \frac{f_{VCO}}{(2xPOSTDIV)}$$ #### NOTE If POSTDIV = \$00 then $f_{PLL}$ is identical to $f_{VCO}$ (divide by one). ### 7.3.2.4 S12XECRG Flags Register (CRGFLG) This register provides S12XECRG status bits and flags. Module Base + 0x0003 - 1. PORF is set to 1 when a power on reset occurs. Unaffected by system reset. - 2. LVRF is set to 1 when a low voltage reset occurs. Unaffected by system reset. - 3. ILAF is set to 1 when an illegal address reset occurs. Unaffected by system reset. Cleared by power on or low voltage reset. = Unimplemented or Reserved Figure 7-6. S12XECRG Flags Register (CRGFLG) Read: Anytime Write: Refer to each bit for individual write conditions ### **Table 7-4. CRGFLG Field Descriptions** | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTIF | Real Time Interrupt Flag — RTIF is set to 1 at the end of the RTI period. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (RTIE=1), RTIF causes an interrupt request. O RTI time-out has not yet occurred. RTI time-out has occurred. | | 6<br>PORF | Power on Reset Flag — PORF is set to 1 when a power on reset occurs. This flag can only be cleared by writing a 1. Writing a 0 has no effect. O Power on reset has not occurred. Power on reset has occurred. | | 5<br>LVRF | Low Voltage Reset Flag — LVRF is set to 1 when a low voltage reset occurs. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 1 Low voltage reset has occurred. 2 Low voltage reset has occurred. | | 4<br>LOCKIF | IPLL Lock Interrupt Flag — LOCKIF is set to 1 when LOCK status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect.If enabled (LOCKIE=1), LOCKIF causes an interrupt request. 0 No change in LOCK bit. 1 LOCK bit has changed. | | 3<br>LOCK | Lock Status Bit — LOCK reflects the current state of IPLL lock condition. This bit is cleared in Self Clock Mode. Writes have no effect. O VCOCLK is not within the desired tolerance of the target frequency. 1 VCOCLK is within the desired tolerance of the target frequency. | | 2<br>ILAF | Illegal Address Reset Flag — ILAF is set to 1 when an illegal address reset occurs. Refer to S12XMMC Block Guide for details. This flag can only be cleared by writing a 1. Writing a 0 has no effect. 0 Illegal address reset has not occurred. 1 Illegal address reset has occurred. | | 1<br>SCMIF | Self Clock Mode Interrupt Flag — SCMIF is set to 1 when SCM status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (SCMIE=1), SCMIF causes an interrupt request. 0 No change in SCM bit. 1 SCM bit has changed. | | 0<br>SCM | <ul> <li>Self Clock Mode Status Bit — SCM reflects the current clocking mode. Writes have no effect.</li> <li>MCU is operating normally with OSCCLK available.</li> <li>MCU is operating in Self Clock Mode with OSCCLK in an unknown state. All clocks are derived from PLLCLK running at its minimum frequency f<sub>SCM</sub>.</li> </ul> | # 7.3.2.5 S12XECRG Interrupt Enable Register (CRGINT) This register enables S12XECRG interrupt requests. Module Base + 0x0004 Figure 7-7. S12XECRG Interrupt Enable Register (CRGINT) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime Table 7-5. CRGINT Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTIE | Real Time Interrupt Enable Bit 0 Interrupt requests from RTI are disabled. 1 Interrupt will be requested whenever RTIF is set. | | 4<br>LOCKIE | Lock Interrupt Enable Bit 0 LOCK interrupt requests are disabled. 1 Interrupt will be requested whenever LOCKIF is set. | | 1<br>SCMIE | Self Clock Mode Interrupt Enable Bit 0 SCM interrupt requests are disabled. 1 Interrupt will be requested whenever SCMIF is set. | # 7.3.2.6 S12XECRG Clock Select Register (CLKSEL) This register controls S12XECRG clock selection. Refer to Figure 7-16 for more details on the effect of each bit. Module Base + 0x0005 Figure 7-8. S12XECRG Clock Select Register (CLKSEL) Read: Anytime Write: Refer to each bit for individual write conditions ### **Table 7-6. CLKSEL Field Descriptions** | Field | Description | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PLLSEL | PLL Select Bit Write: Anytime. Writing a one when LOCK=0 has no effect. This prevents the selection of an unstable PLLCLK as SYSCLK. PLLSEL bit is cleared when the MCU enters Self Clock Mode, Stop Mode or Wait Mode with PLLWAI bit set. It is recommended to read back the PLLSEL bit to make sure PLLCLK has really been selected as SYSCLK, as LOCK status bit could theoretically change at the very moment writing the PLLSEL bit. O System clocks are derived from OSCCLK (f <sub>BUS</sub> = f <sub>OSC</sub> / 2). System clocks are derived from PLLCLK (f <sub>BUS</sub> = f <sub>PLL</sub> / 2). | | 6<br>PSTP | Pseudo Stop Bit Write: Anytime This bit controls the functionality of the oscillator during Stop Mode. O Oscillator is disabled in Stop Mode. OScillator continues to run in Stop Mode (Pseudo Stop). Note: Pseudo Stop Mode allows for faster STOP recovery and reduces the mechanical stress and aging of the resonator in case of frequent STOP conditions at the expense of a slightly increased power consumption. | | 5<br>XCLKS | Oscillator Configuration Status Bit — This read-only bit shows the oscillator configuration status. 1 | | 3<br>PLLWAI | PLL Stops in Wait Mode Bit Write: Anytime If PLLWAI is set, the S12XECRG will clear the PLLSEL bit before entering Wait Mode. The PLLON bit remains set during Wait Mode but the IPLL is powered down. Upon exiting Wait Mode, the PLLSEL bit has to be set manually if PLL clock is required. 0 IPLL keeps running in Wait Mode. 1 IPLL stops in Wait Mode. | | 1<br>RTIWAI | RTI Stops in Wait Mode Bit Write: Anytime 0 RTI keeps running in Wait Mode. 1 RTI stops and initializes the RTI dividers whenever the part goes into Wait Mode. | | 0<br>COPWAI | COP Stops in Wait Mode Bit Normal modes: Write once Special modes: Write anytime 0 COP keeps running in Wait Mode. 1 COP stops and initializes the COP counter whenever the part goes into Wait Mode. | # 7.3.2.7 S12XECRG IPLL Control Register (PLLCTL) This register controls the IPLL functionality. Module Base + 0x0006 Figure 7-9. S12XECRG IPLL Control Register (PLLCTL) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Refer to each bit for individual write conditions ### **Table 7-7. PLLCTL Field Descriptions** | Field | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CME | <ul> <li>Clock Monitor Enable Bit — CME enables the clock monitor. Write anytime except when SCM = 1.</li> <li>Clock monitor is disabled.</li> <li>Clock monitor is enabled. Slow or stopped clocks will cause a clock monitor reset sequence or Self Clock Mode.</li> <li>Note: Operating with CME=0 will not detect any loss of clock. In case of poor clock quality this could cause unpredictable operation of the MCU! In Stop Mode (PSTP=0) the clock monitor is disabled independently of the CME bit setting and any loss of external clock will not be detected. Also after wake-up from stop mode (PSTP = 0) with fast wake-up enabled (FSTWKP = 1) the clock monitor is disabled independently of the CME bit setting and any loss of external clock will not be detected. </li> </ul> | | 6<br>PLLON | Phase Lock Loop On Bit — PLLON turns on the IPLL circuitry. In Self Clock Mode, the IPLL is turned on, but the PLLON bit reads the last written value. Write anytime except when PLLSEL = 1. 0 IPLL is turned off. 1 IPLL is turned on. | | 5, 4<br>FM1, FM0 | IPLL <b>Frequency Modulation Enable Bit</b> — FM1 and FM0 enable additional frequency modulation on the VCOCLK. This is to reduce noise emission. The modulation frequency is f <sub>ref</sub> divided by 16. Write anytime except when PLLSEL = 1. See Table 7-8 for coding. | | 3<br>FSTWKP | Fast Wake-up from Full Stop Bit — FSTWKP enables fast wake-up from full stop mode. Write anytime. If Self-Clock Mode is disabled (SCME = 0) this bit has no effect. O Fast wake-up from full stop mode is disabled. Fast wake-up from full stop mode is enabled. When waking up from full stop mode the system will immediately resume operation in Self-Clock Mode (see Section 7.4.1.4, "Clock Quality Checker"). The SCMIF flag will not be set. The system will remain in Self-Clock Mode with oscillator and clock monitor disabled until FSTWKP bit is cleared. The clearing of FSTWKP will start the oscillator, the clock monitor and the clock quality check. If the clock quality check is successful, the S12XECRG will switch all system clocks to OSCCLK. The SCMIF flag will be set. See application examples in Figure 7-19 and Figure 7-20. | | 2<br>PRE | RTI Enable During Pseudo Stop Bit — PRE enables the RTI during Pseudo Stop Mode. Write anytime. 0 RTI stops running during Pseudo Stop Mode. 1 RTI continues running during Pseudo Stop Mode. Note: If the PRE bit is cleared the RTI dividers will go static while Pseudo Stop Mode is active. The RTI dividers will not initialize like in Wait Mode with RTIWAI bit set. | | 1<br>PCE | COP Enable During Pseudo Stop Bit — PCE enables the COP during Pseudo Stop Mode. Write anytime. 0 COP stops running during Pseudo Stop Mode 1 COP continues running during Pseudo Stop Mode Note: If the PCE bit is cleared the COP dividers will go static while Pseudo Stop Mode is active. The COP dividers will not initialize like in Wait Mode with COPWAI bit set. | | 0<br>SCME | Self Clock Mode Enable Bit Normal modes: Write once Special modes: Write anytime SCME can not be cleared while operating in Self Clock Mode (SCM = 1). 0 Detection of crystal clock failure causes clock monitor reset (see Section 7.5.1.1, "Clock Monitor Reset"). 1 Detection of crystal clock failure forces the MCU in Self Clock Mode (see Section 7.4.2.2, "Self Clock Mode"). | | | M | 1 | | |---|---|---|--| | 7 | | | | | | | | | | | | | | **Table 7-8. FM Amplitude selection** | FM1 | FM0 | FM Amplitude / f <sub>VCO</sub> Variation | |-----|-----|-------------------------------------------| | 0 | 0 | FM off | | 0 | 1 | ±1% | | 1 | 0 | ±2% | | 1 | 1 | ±4% | #### 7.3.2.8 **S12XECRG RTI Control Register (RTICTL)** This register selects the timeout period for the Real Time Interrupt. Module Base + 0x0007 Figure 7-10. S12XECRG RTI Control Register (RTICTL) Read: Anytime Write: Anytime ### **NOTE** A write to this register initializes the RTI counter. **Table 7-9. RTICTL Field Descriptions** | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTDEC | Decimal or Binary Divider Select Bit — RTDEC selects decimal or binary based prescaler values. 0 Binary based divider value. See Table 7-10 1 Decimal based divider value. See Table 7-11 | | 6–4<br>RTR[6:4] | Real Time Interrupt Prescale Rate Select Bits — These bits select the prescale rate for the RTI. See Table 7-10 and Table 7-11. | | 3–0<br>RTR[3:0] | Real Time Interrupt Modulus Counter Select Bits — These bits select the modulus counter target value to provide additional granularity. Table 7-10 and Table 7-11 show all possible divide values selectable by the RTICTL register. The source clock for the RTI is OSCCLK. | Table 7-10. RTI Frequency Divide Rates for RTDEC = 0 | RTR[3:0] | | | | RTR[ | 6:4] = | | | | |-----------|--------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | | 000<br>(OFF) | 001<br>(2 <sup>10</sup> ) | 010<br>(2 <sup>11</sup> ) | 011<br>(2 <sup>12</sup> ) | 100<br>(2 <sup>13</sup> ) | 101<br>(2 <sup>14</sup> ) | 110<br>(2 <sup>15</sup> ) | 111<br>(2 <sup>16</sup> ) | | 0000 (÷1) | OFF <sup>(1)</sup> | 2 <sup>10</sup> | 2 <sup>11</sup> | 2 <sup>12</sup> | 2 <sup>13</sup> | 2 <sup>14</sup> | 2 <sup>15</sup> | 2 <sup>16</sup> | ### MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 7-10. RTI Frequency Divide Rates for RTDEC = 0 | | RTR[6:4] = | | | | | | | | | | |------------|--------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|--|--| | RTR[3:0] | 000<br>(OFF) | 001<br>(2 <sup>10</sup> ) | 010<br>(2 <sup>11</sup> ) | 011<br>(2 <sup>12</sup> ) | 100<br>(2 <sup>13</sup> ) | 101<br>(2 <sup>14</sup> ) | 110<br>(2 <sup>15</sup> ) | 111<br>(2 <sup>16</sup> ) | | | | 0001 (÷2) | OFF | 2x2 <sup>10</sup> | 2x2 <sup>11</sup> | 2x2 <sup>12</sup> | 2x2 <sup>13</sup> | 2x2 <sup>14</sup> | 2x2 <sup>15</sup> | 2x2 <sup>16</sup> | | | | 0010 (÷3) | OFF | 3x2 <sup>10</sup> | 3x2 <sup>11</sup> | 3x2 <sup>12</sup> | 3x2 <sup>13</sup> | 3x2 <sup>14</sup> | 3x2 <sup>15</sup> | 3x2 <sup>16</sup> | | | | 0011 (÷4) | OFF | 4x2 <sup>10</sup> | 4x2 <sup>11</sup> | 4x2 <sup>12</sup> | 4x2 <sup>13</sup> | 4x2 <sup>14</sup> | 4x2 <sup>15</sup> | 4x2 <sup>16</sup> | | | | 0100 (÷5) | OFF | 5x2 <sup>10</sup> | 5x2 <sup>11</sup> | 5x2 <sup>12</sup> | 5x2 <sup>13</sup> | 5x2 <sup>14</sup> | 5x2 <sup>15</sup> | 5x2 <sup>16</sup> | | | | 0101 (÷6) | OFF | 6x2 <sup>10</sup> | 6x2 <sup>11</sup> | 6x2 <sup>12</sup> | 6x2 <sup>13</sup> | 6x2 <sup>14</sup> | 6x2 <sup>15</sup> | 6x2 <sup>16</sup> | | | | 0110 (÷7) | OFF | 7x2 <sup>10</sup> | 7x2 <sup>11</sup> | 7x2 <sup>12</sup> | 7x2 <sup>13</sup> | 7x2 <sup>14</sup> | 7x2 <sup>15</sup> | 7x2 <sup>16</sup> | | | | 0111 (÷8) | OFF | 8x2 <sup>10</sup> | 8x2 <sup>11</sup> | 8x2 <sup>12</sup> | 8x2 <sup>13</sup> | 8x2 <sup>14</sup> | 8x2 <sup>15</sup> | 8x2 <sup>16</sup> | | | | 1000 (÷9) | OFF | 9x2 <sup>10</sup> | 9x2 <sup>11</sup> | 9x2 <sup>12</sup> | 9x2 <sup>13</sup> | 9x2 <sup>14</sup> | 9x2 <sup>15</sup> | 9x2 <sup>16</sup> | | | | 1001 (÷10) | OFF | 10x2 <sup>10</sup> | 10x2 <sup>11</sup> | 10x2 <sup>12</sup> | 10x2 <sup>13</sup> | 10x2 <sup>14</sup> | 10x2 <sup>15</sup> | 10x2 <sup>16</sup> | | | | 1010 (÷11) | OFF | 11x2 <sup>10</sup> | 11x2 <sup>11</sup> | 11x2 <sup>12</sup> | 11x2 <sup>13</sup> | 11x2 <sup>14</sup> | 11x2 <sup>15</sup> | 11x2 <sup>16</sup> | | | | 1011 (÷12) | OFF | 12x2 <sup>10</sup> | 12x2 <sup>11</sup> | 12x2 <sup>12</sup> | 12x2 <sup>13</sup> | 12x2 <sup>14</sup> | 12x2 <sup>15</sup> | 12x2 <sup>16</sup> | | | | 1100 (÷13) | OFF | 13x2 <sup>10</sup> | 13x2 <sup>11</sup> | 13x2 <sup>12</sup> | 13x2 <sup>13</sup> | 13x2 <sup>14</sup> | 13x2 <sup>15</sup> | 13x2 <sup>16</sup> | | | | 1101 (÷14) | OFF | 14x2 <sup>10</sup> | 14x2 <sup>11</sup> | 14x2 <sup>12</sup> | 14x2 <sup>13</sup> | 14x2 <sup>14</sup> | 14x2 <sup>15</sup> | 14x2 <sup>16</sup> | | | | 1110 (÷15) | OFF | 15x2 <sup>10</sup> | 15x2 <sup>11</sup> | 15x2 <sup>12</sup> | 15x2 <sup>13</sup> | 15x2 <sup>14</sup> | 15x2 <sup>15</sup> | 15x2 <sup>16</sup> | | | | 1111 (÷16) | OFF | 16x2 <sup>10</sup> | 16x2 <sup>11</sup> | 16x2 <sup>12</sup> | 16x2 <sup>13</sup> | 16x2 <sup>14</sup> | 16x2 <sup>15</sup> | 16x2 <sup>16</sup> | | | <sup>1.</sup> Denotes the default value out of reset. This value should be used to disable the RTI to ensure future backwards compatibility. Table 7-11. RTI Frequency Divide Rates for RTDEC=1 | | RTR[6:4] = | | | | | | | | | | |-----------|-----------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|-------------------------------|-------------------------------|--|--| | RTR[3:0] | 000<br>(1x10 <sup>3</sup> ) | 001<br>(2x10 <sup>3</sup> ) | 010<br>(5x10 <sup>3</sup> ) | 011<br>(10x10 <sup>3</sup> ) | 100<br>(20x10 <sup>3</sup> ) | 101<br>(50x10 <sup>3</sup> ) | 110<br>(100x10 <sup>3</sup> ) | 111<br>(200x10 <sup>3</sup> ) | | | | 0000 (÷1) | 1x10 <sup>3</sup> | 2x10 <sup>3</sup> | 5x10 <sup>3</sup> | 10x10 <sup>3</sup> | 20x10 <sup>3</sup> | 50x10 <sup>3</sup> | 100x10 <sup>3</sup> | 200x10 <sup>3</sup> | | | | 0001 (÷2) | 2x10 <sup>3</sup> | 4x10 <sup>3</sup> | 10x10 <sup>3</sup> | 20x10 <sup>3</sup> | 40x10 <sup>3</sup> | 100x10 <sup>3</sup> | 200x10 <sup>3</sup> | 400x10 <sup>3</sup> | | | | 0010 (÷3) | 3x10 <sup>3</sup> | 6x10 <sup>3</sup> | 15x10 <sup>3</sup> | 30x10 <sup>3</sup> | 60x10 <sup>3</sup> | 150x10 <sup>3</sup> | 300x10 <sup>3</sup> | 600x10 <sup>3</sup> | | | | 0011 (÷4) | 4x10 <sup>3</sup> | 8x10 <sup>3</sup> | 20x10 <sup>3</sup> | 40x10 <sup>3</sup> | 80x10 <sup>3</sup> | 200x10 <sup>3</sup> | 400x10 <sup>3</sup> | 800x10 <sup>3</sup> | | | | 0100 (÷5) | 5x10 <sup>3</sup> | 10x10 <sup>3</sup> | 25x10 <sup>3</sup> | 50x10 <sup>3</sup> | 100x10 <sup>3</sup> | 250x10 <sup>3</sup> | 500x10 <sup>3</sup> | 1x10 <sup>6</sup> | | | | 0101 (÷6) | 6x10 <sup>3</sup> | 12x10 <sup>3</sup> | 30x10 <sup>3</sup> | 60x10 <sup>3</sup> | 120x10 <sup>3</sup> | 300x10 <sup>3</sup> | 600x10 <sup>3</sup> | 1.2x10 <sup>6</sup> | | | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 7-11. RTI Frequency Divide Rates for RTDEC=1 | | RTR[6:4] = | | | | | | | | | | |------------|-----------------------------|-----------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|-------------------------------|-------------------------------|--|--| | RTR[3:0] | 000<br>(1x10 <sup>3</sup> ) | 001<br>(2x10 <sup>3</sup> ) | 010<br>(5x10 <sup>3</sup> ) | 011<br>(10x10 <sup>3</sup> ) | 100<br>(20x10 <sup>3</sup> ) | 101<br>(50x10 <sup>3</sup> ) | 110<br>(100x10 <sup>3</sup> ) | 111<br>(200x10 <sup>3</sup> ) | | | | 0110 (÷7) | 7x10 <sup>3</sup> | 14x10 <sup>3</sup> | 35x10 <sup>3</sup> | 70x10 <sup>3</sup> | 140x10 <sup>3</sup> | 350x10 <sup>3</sup> | 700x10 <sup>3</sup> | 1.4x10 <sup>6</sup> | | | | 0111 (÷8) | 8x10 <sup>3</sup> | 16x10 <sup>3</sup> | 40x10 <sup>3</sup> | 80x10 <sup>3</sup> | 160x10 <sup>3</sup> | 400x10 <sup>3</sup> | 800x10 <sup>3</sup> | 1.6x10 <sup>6</sup> | | | | 1000 (÷9) | 9x10 <sup>3</sup> | 18x10 <sup>3</sup> | 45x10 <sup>3</sup> | 90x10 <sup>3</sup> | 180x10 <sup>3</sup> | 450x10 <sup>3</sup> | 900x10 <sup>3</sup> | 1.8x10 <sup>6</sup> | | | | 1001 (÷10) | 10 x10 <sup>3</sup> | 20x10 <sup>3</sup> | 50x10 <sup>3</sup> | 100x10 <sup>3</sup> | 200x10 <sup>3</sup> | 500x10 <sup>3</sup> | 1x10 <sup>6</sup> | 2x10 <sup>6</sup> | | | | 1010 (÷11) | 11 x10 <sup>3</sup> | 22x10 <sup>3</sup> | 55x10 <sup>3</sup> | 110x10 <sup>3</sup> | 220x10 <sup>3</sup> | 550x10 <sup>3</sup> | 1.1x10 <sup>6</sup> | 2.2x10 <sup>6</sup> | | | | 1011 (÷12) | 12x10 <sup>3</sup> | 24x10 <sup>3</sup> | 60x10 <sup>3</sup> | 120x10 <sup>3</sup> | 240x10 <sup>3</sup> | 600x10 <sup>3</sup> | 1.2x10 <sup>6</sup> | 2.4x10 <sup>6</sup> | | | | 1100 (÷13) | 13x10 <sup>3</sup> | 26x10 <sup>3</sup> | 65x10 <sup>3</sup> | 130x10 <sup>3</sup> | 260x10 <sup>3</sup> | 650x10 <sup>3</sup> | 1.3x10 <sup>6</sup> | 2.6x10 <sup>6</sup> | | | | 1101 (÷14) | 14x10 <sup>3</sup> | 28x10 <sup>3</sup> | 70x10 <sup>3</sup> | 140x10 <sup>3</sup> | 280x10 <sup>3</sup> | 700x10 <sup>3</sup> | 1.4x10 <sup>6</sup> | 2.8x10 <sup>6</sup> | | | | 1110 (÷15) | 15x10 <sup>3</sup> | 30x10 <sup>3</sup> | 75x10 <sup>3</sup> | 150x10 <sup>3</sup> | 300x10 <sup>3</sup> | 750x10 <sup>3</sup> | 1.5x10 <sup>6</sup> | 3x10 <sup>6</sup> | | | | 1111 (÷16) | 16x10 <sup>3</sup> | 32x10 <sup>3</sup> | 80x10 <sup>3</sup> | 160x10 <sup>3</sup> | 320x10 <sup>3</sup> | 800x10 <sup>3</sup> | 1.6x10 <sup>6</sup> | 3.2x10 <sup>6</sup> | | | ### 7.3.2.9 S12XECRG COP Control Register (COPCTL) This register controls the COP (Computer Operating Properly) watchdog. Module Base + 0x0008 1. Refer to Device User Guide (Section: S12XECRG) for reset values of WCOP, CR2, CR1 and CR0. = Unimplemented or Reserved Figure 7-11. S12XECRG COP Control Register (COPCTL) Read: Anytime #### Write: - 1. RSBCK: anytime in special modes; write to "1" but not to "0" in all other modes - 2. WCOP, CR2, CR1, CR0: - Anytime in special modes - Write once in all other modes - Writing CR[2:0] to "000" has no effect, but counts for the "write once" condition. - Writing WCOP to "0" has no effect, but counts for the "write once" condition. MC9S12XHY-Family Reference Manual, Rev. 1.04 The COP time-out period is restarted if one these two conditions is true: 1. Writing a non zero value to CR[2:0] (anytime in special modes, once in all other modes) with WRTMASK = 0. or 2. Changing RSBCK bit from "0" to "1". **Table 7-12. COPCTL Field Descriptions** | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WCOP | Window COP Mode Bit — When set, a write to the ARMCOP register must occur in the last 25% of the selected period. A write during the first 75% of the selected period will reset the part. As long as all writes occur during this window, \$55 can be written as often as desired. Once \$AA is written after the \$55, the time-out logic restarts and the user must wait until the next window before writing to ARMCOP. Table 7-13 shows the duration of this window for the seven available COP rates. O Normal COP operation Window COP operation | | 6<br>RSBCK | COP and RTI Stop in Active BDM Mode Bit O Allows the COP and RTI to keep running in Active BDM mode. 1 Stops the COP and RTI counters whenever the part is in Active BDM mode. | | 5<br>WRTMASK | Write Mask for WCOP and CR[2:0] Bit — This write-only bit serves as a mask for the WCOP and CR[2:0] bits while writing the COPCTL register. It is intended for BDM writing the RSBCK without touching the contents of WCOP and CR[2:0]. 0 Write of WCOP and CR[2:0] has an effect with this write of COPCTL 1 Write of WCOP and CR[2:0] has no effect with this write of COPCTL. (Does not count for "write once".) | | 2-0<br>CR[2:0] | COP Watchdog Timer Rate Select — These bits select the COP time-out rate (see Table 7-13). Writing a nonzero value to CR[2:0] enables the COP counter and starts the time-out period. A COP counter time-out causes a system reset. This can be avoided by periodically (before time-out) reinitialize the COP counter via the ARMCOP register. While all of the following four conditions are true the CR[2:0], WCOP bits are ignored and the COP operates at highest time-out period (2 <sup>24</sup> cycles) in normal COP mode (Window COP mode disabled): 1) COP is enabled (CR[2:0] is not 000) 2) BDM mode active 3) RSBCK = 0 4) Operation in emulation or special modes | Table 7-13. COP Watchdog Rates<sup>(1)</sup> | CR2 | CR1 | CR0 | OSCCLK<br>Cycles to Timeout | |-----|-----|-----|-----------------------------| | 0 | 0 | 0 | COP disabled | | 0 | 0 | 1 | 2 <sup>14</sup> | | 0 | 1 | 0 | 2 <sup>16</sup> | | 0 | 1 | 1 | 2 <sup>18</sup> | | 1 | 0 | 0 | 2 <sup>20</sup> | | 1 | 0 | 1 | 2 <sup>22</sup> | | 1 | 1 | 0 | 2 <sup>23</sup> | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 7-13. COP Watchdog Rates<sup>(1)</sup> | CR2 | CR1 | CR0 | OSCCLK<br>Cycles to Timeout | |-----|-----|-----|-----------------------------| | 1 | 1 | 1 | 2 <sup>24</sup> | <sup>1.</sup> OSCCLK cycles are referenced from the previous COP time-out reset (writing \$55/\$AA to the ARMCOP register) ### 7.3.2.10 Reserved Register (FORBYP) #### **NOTE** This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special modes can alter the S12XECRG's functionality. Figure 7-12. Reserved Register (FORBYP) Read: Always read \$00 except in special modes Write: Only in special modes ### 7.3.2.11 Reserved Register (CTCTL) #### NOTE This reserved register is designed for factory test purposes only, and is not intended for general user access. Writing to this register when in special test modes can alter the S12XECRG's functionality. #### Module Base + 0x000A Figure 7-13. Reserved Register (CTCTL) Read: Always read \$00 except in special modes 277 Write: Only in special modes #### S12XECRG COP Timer Arm/Reset Register (ARMCOP) 7.3.2.12 This register is used to restart the COP time-out period. Module Base + 0x000B Figure 7-14. S12XECRG ARMCOP Register Diagram Read: Always reads \$00 Write: Anytime When the COP is disabled (CR[2:0] = "000") writing to this register has no effect. When the COP is enabled by setting CR[2:0] nonzero, the following applies: Writing any value other than \$55 or \$AA causes a COP reset. To restart the COP time-out period you must write \$55 followed by a write of \$AA. Other instructions may be executed between these writes but the sequence (\$55, \$AA) must be completed prior to COP end of time-out period to avoid a COP reset. Sequences of \$55 writes or sequences of \$AA writes are allowed. When the WCOP bit is set, \$55 and \$AA writes must be done in the last 25% of the selected time-out period; writing any value in the first 75% of the selected period will cause a COP reset. MC9S12XHY-Family Reference Manual, Rev. 1.04 # 7.4 Functional Description ### 7.4.1 Functional Blocks ### 7.4.1.1 Phase Locked Loop with Internal Filter (IPLL) The IPLL is used to run the MCU from a different time base than the incoming OSCCLK. Figure 7-15 shows a block diagram of the IPLL. Figure 7-15. IPLL Functional Diagram For increased flexibility, OSCCLK can be divided in a range of 1 to 64 to generate the reference frequency REFCLK using the REFDIV[5:0] bits. This offers a finer multiplication granularity. Based on the SYNDIV[5:0] bits the IPLL generates the VCOCLK by multiplying the reference clock by a multiple of 2, 4, 6,... 126, 128. Based on the POSTDIV[4:0] bits the VCOCLK can be divided in a range of 1,2,4,6,8,... to 62 to generate the PLLCLK. $$f_{PLL} = 2 \times f_{OSC} \times \frac{SYNDIV + 1}{[REFDIV + 1][2 \times POSTDIV]}$$ **NOTE** Although it is possible to set the dividers to command a very high clock frequency, do not exceed the specified bus frequency limit for the MCU. If (PLLSEL = 1) then $$f_{BUS} = f_{PLL} / 2$$ . IF POSTDIV = \$00 the $f_{PLL}$ is identical to $f_{VCO}$ (divide by one) Several examples of IPLL divider settings are shown in Table 7-14. Shaded rows indicated that these settings are not recommended. The following rules help to achieve optimum stability and shortest lock time: - Use lowest possible $f_{VCO}$ / $f_{REF}$ ratio (SYNDIV value). - Use highest possible REFCLK frequency f<sub>REF</sub>. MC9S12XHY-Family Reference Manual, Rev. 1.04 | fosc | REFDIV[5:0] | f <sub>REF</sub> | REFFRQ[1:0] | SYNDIV[5:0] | f <sub>VCO</sub> | VCOFRQ[1:0] | POSTDIV[4:0] | f <sub>PLL</sub> | f <sub>BUS</sub> | |------|-------------|------------------|-------------|-------------|------------------|-------------|--------------|------------------|------------------| | 4MHz | \$01 | 2MHz | 01 | \$18 | 100MHz | 11 | \$00 | 100MHz | 50 MHz | | 8MHz | \$03 | 2MHz | 01 | \$18 | 100MHz | 11 | \$00 | 100MHz | 50 MHz | | 4MHz | \$00 | 4MHz | 01 | \$09 | 80MHz | 01 | \$00 | 80MHz | 40MHz | | 8MHz | \$00 | 8MHz | 10 | \$04 | 80MHz | 01 | \$00 | 80MHz | 40MHz | | 4MHz | \$00 | 4MHz | 01 | \$03 | 32MHz | 00 | \$01 | 16MHz | 8MHz | | 4MHz | \$01 | 2MHz | 01 | \$18 | 100MHz | 11 | \$01 | 50MHz | 25MHz | Table 7-14. Examples of IPLL Divider Settings<sup>(1)</sup> Refer to device information for maximum values #### 7.4.1.1.1 **IPLL Operation** The oscillator output clock signal (OSCCLK) is fed through the reference programmable divider and is divided in a range of 1 to 64 (REFDIV+1) to output the REFCLK. The VCO output clock, (VCOCLK) is fed back through the programmable loop divider and is divided in a range of 2 to 128 in increments of [2] x (SYNDIV +1)] to output the FBCLK. The VCOCLK is fed to the final programmable divider and is divided in a range of 1,2,4,6,8,... to 62 (2\*POSTDIV) to output the PLLCLK. See Figure 7-15. The phase detector then compares the FBCLK, with the REFCLK. Correction pulses are generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the internal filter capacitor, based on the width and direction of the correction pulse. The user must select the range of the REFCLK frequency and the range of the VCOCLK frequency to ensure that the correct IPLL loop bandwidth is set. The lock detector compares the frequencies of the FBCLK, and the REFCLK. Therefore, the speed of the lock detector is directly proportional to the reference clock frequency. The circuit determines the lock condition based on this comparison. If IPLL LOCK interrupt requests are enabled, the software can wait for an interrupt request and then check the LOCK bit. If interrupt requests are disabled, software can poll the LOCK bit continuously (during IPLL start-up, usually) or at periodic intervals. In either case, only when the LOCK bit is set, the PLLCLK can be selected as the source for the system and core clocks. If the IPLL is selected as the source for the system and core clocks and the LOCK bit is clear, the IPLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. - The LOCK bit is a read-only indicator of the locked state of the IPLL. - The LOCK bit is set when the VCO frequency is within a certain tolerance, $\Delta_{Lock}$ , and is cleared when the VCO frequency is out of a certain tolerance, $\Delta_{unl}$ . - Interrupt requests can occur if enabled (LOCKIE = 1) when the lock condition changes, toggling the LOCK bit. MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 279 f<sub>PLL</sub> and f<sub>BLIS</sub> values in this table may exceed maximum allowed frequencies for some devices. #### 7.4.1.2 System Clocks Generator Figure 7-16. System Clocks Generator The clock generator creates the clocks used in the MCU (see Figure 7-16). The gating condition placed on top of the individual clock gates indicates the dependencies of different modes (STOP, WAIT) and the setting of the respective configuration bits. The peripheral modules use the Bus Clock. Some peripheral modules also use the Oscillator Clock. If the MCU enters Self Clock Mode (see Section 7.4.2.2, "Self Clock Mode") Oscillator clock source is switched to PLLCLK running at its minimum frequency f<sub>SCM</sub>. The Bus Clock is used to generate the clock visible at the ECLK pin. The Core Clock signal is the clock for the CPU. The Core Clock is twice the Bus Clock. But note that a CPU cycle corresponds to one Bus Clock. IPLL clock mode is selected with PLLSEL bit in the CLKSEL register. When selected, the IPLL output clock drives SYSCLK for the main system including the CPU and peripherals. The IPLL cannot be turned off by clearing the PLLON bit, if the IPLL clock is selected. When PLLSEL is changed, it takes a maximum of 4 OSCCLK plus 4 PLLCLK cycles to make the transition. During the transition, all clocks freeze and CPU activity ceases. MC9S12XHY-Family Reference Manual, Rev. 1.04 280 Freescale Semiconductor ### 7.4.1.3 Clock Monitor (CM) If no OSCCLK edges are detected within a certain time, the clock monitor within the oscillator block generates a clock monitor fail event. The S12XECRG then asserts self clock mode or generates a system reset depending on the state of SCME bit. If the clock monitor is disabled or the presence of clocks is detected no failure is indicated by the oscillator block. The clock monitor function is enabled/disabled by the CME control bit. ### 7.4.1.4 Clock Quality Checker The clock monitor performs a coarse check on the incoming clock signal. The clock quality checker provides a more accurate check in addition to the clock monitor. A clock quality check is triggered by any of the following events: - Power on reset (*POR*) - Low voltage reset (*LVR*) - Wake-up from Full Stop Mode (exit full stop) - Clock Monitor fail indication (CM fail) A time window of 50000 PLLCLK cycles<sup>6</sup> is called *check window*. A number greater equal than 4096 rising OSCCLK edges within a *check window* is called *osc ok*. Note that *osc ok* immediately terminates the current *check window*. See Figure 7-17 as an example. Figure 7-17. Check Window Example 6. IPLL is running at self clock mode frequency f<sub>SCM</sub>. The Sequence for clock quality check is shown in Figure 7-18. Figure 7-18. Sequence for Clock Quality Check ### **NOTE** Remember that in parallel to additional actions caused by Self Clock Mode or Clock Monitor Reset<sup>7</sup> handling the clock quality checker **continues** to check the OSCCLK signal. ### **NOTE** The Clock Quality Checker enables the IPLL and the voltage regulator (VREG) anytime a clock check has to be performed. An ongoing clock quality check could also cause a running IPLL ( $f_{SCM}$ ) and an active VREG during Pseudo Stop Mode. 7. A Clock Monitor Reset will always set the SCME bit to logical'1'. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 7.4.1.5 Computer Operating Properly Watchdog (COP) The COP (free running watchdog timer) enables the user to check that a program is running and sequencing properly. When the COP is being used, software is responsible for keeping the COP from timing out. If the COP times out it is an indication that the software is no longer being executed in the intended sequence; thus a system reset is initiated (see Section 7.4.1.5, "Computer Operating Properly Watchdog (COP)"). The COP runs with a gated OSCCLK. Three control bits in the COPCTL register allow selection of seven COP time-out periods. When COP is enabled, the program must write \$55 and \$AA (in this order) to the ARMCOP register during the selected time-out period. Once this is done, the COP time-out period is restarted. If the program fails to do this and the COP times out, the part will reset. Also, if any value other than \$55 or \$AA is written, the part is immediately reset. Windowed COP operation is enabled by setting WCOP in the COPCTL register. In this mode, writes to the ARMCOP register to clear the COP timer must occur in the last 25% of the selected time-out period. A premature write will immediately reset the part. If PCE bit is set, the COP will continue to run in Pseudo Stop Mode. #### 7.4.1.6 Real Time Interrupt (RTI) The RTI can be used to generate a hardware interrupt at a fixed periodic rate. If enabled (by setting RTIE=1), this interrupt will occur at the rate selected by the RTICTL register. The RTI runs with a gated OSCCLK. At the end of the RTI time-out period the RTIF flag is set to one and a new RTI time-out period starts immediately. A write to the RTICTL register restarts the RTI time-out period. If the PRE bit is set, the RTI will continue to run in Pseudo Stop Mode. #### 7.4.2 **Operation Modes** #### 7.4.2.1 **Normal Mode** The S12XECRG block behaves as described within this specification in all normal modes. #### 7.4.2.2 Self Clock Mode If the external clock frequency is not available due to a failure or due to long crystal start-up time, the Bus Clock and the Core Clock are derived from the PLLCLK running at self clock mode frequency f<sub>SCM</sub>; this mode of operation is called Self Clock Mode. This requires CME = 1 and SCME = 1, which is the default after reset. If the MCU was clocked by the PLLCLK prior to entering Self Clock Mode, the PLLSEL bit will be cleared. If the external clock signal has stabilized again, the S12XECRG will automatically select OSCCLK to be the system clock and return to normal mode. See Section 7.4.1.4, "Clock Quality Checker" for more information on entering and leaving Self Clock Mode. MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 283 #### **NOTE** In order to detect a potential clock loss the CME bit should always be enabled (CME = 1). If CME bit is disabled and the MCU is configured to run on PLLCLK, a loss of external clock (OSCCLK) will not be detected and will cause the system clock to drift towards lower frequencies. As soon as the external clock is available again the system clock ramps up to its IPLL target frequency. If the MCU is running on external clock any loss of clock will cause the system to go static. # 7.4.3 Low Power Options This section summarizes the low power options available in the S12XECRG. #### 7.4.3.1 Run Mode This is the default mode after reset. The RTI can be stopped by setting the associated rate select bits to zero. The COP can be stopped by setting the associated rate select bits to zero. ### 7.4.3.2 Wait Mode The WAI instruction puts the MCU in a low power consumption stand-by mode depending on setting of the individual bits in the CLKSEL register. All individual Wait Mode configuration bits can be superposed. This provides enhanced granularity in reducing the level of power consumption during Wait Mode. Table 7-15 lists the individual configuration bits and the parts of the MCU that are affected in Wait Mode. | | PLLWAI | RTIWAI | COPWAI | |------|---------|---------|---------| | IPLL | Stopped | _ | _ | | RTI | _ | Stopped | _ | | COP | _ | _ | Stopped | **Table 7-15. MCU Configuration During Wait Mode** After executing the WAI instruction the core requests the S12XECRG to switch MCU into Wait Mode. The S12XECRG then checks whether the PLLWAI bit is asserted. Depending on the configuration the S12XECRG switches the system and core clocks to OSCCLK by clearing the PLLSEL bit and disables the IPLL. There are two ways to restart the MCU from Wait Mode: - 1. Any reset - 2. Any interrupt ### 7.4.3.3 **Stop Mode** All clocks are stopped in STOP mode, dependent of the setting of the PCE, PRE, LCD enable (see documentation of LCD module) and PSTP bit. The oscillator is disabled in STOP mode unless the PSTP bit is set. If the PRE or PCE bits are set, the RTI or COP continues to run in Pseudo Stop Mode. In addition to disabling system and core clocks the S12XECRG requests other functional units of the MCU (e.g. voltage-regulator) to enter their individual power saving modes (if available). If the PLLSEL bit is still set when entering Stop Mode, the S12XECRG will switch the system and core clocks to OSCCLK by clearing the PLLSEL bit. Then the S12XECRG disables the IPLL, disables the core clock and finally disables the remaining system clocks. If Pseudo Stop Mode is entered from Self-Clock Mode the S12XECRG will continue to check the clock quality until clock check is successful. In this case the IPLL and the voltage regulator (VREG) will remain enabled. If Full Stop Mode (PSTP = 0) is entered from Self-Clock Mode the ongoing clock quality check will be stopped. A complete timeout window check will be started when Stop Mode is left again. There are two ways to restart the MCU from Stop Mode: - 1. Any reset - 2. Any interrupt If the MCU is woken-up from Full Stop Mode by an interrupt and the fast wake-up feature is enabled (FSTWKP=1 and SCME=1), the system will immediately (no clock quality check) resume operation in Self-Clock Mode (see Section 7.4.1.4, "Clock Quality Checker"). The SCMIF flag will not be set for this special case. The system will remain in Self-Clock Mode with oscillator disabled until FSTWKP bit is cleared. The clearing of FSTWKP will start the oscillator and the clock quality check. If the clock quality check is successful, the S12XECRG will switch all system clocks to oscillator clock. The SCMIF flag will be set. See application examples in Figure 7-19 and Figure 7-20. Because the IPLL has been powered-down during Stop Mode the PLLSEL bit is cleared and the MCU runs on OSCCLK after leaving Stop-Mode. The software must manually set the PLLSEL bit again, in order to switch system and core clocks to the PLLCLK. #### NOTE In Full Stop Mode or Self-Clock Mode caused by the fast wake-up feature the clock monitor and the oscillator are disabled. Figure 7-19. Fast Wake-up from Full Stop Mode: Example 1 Figure 7-20. Fast Wake-up from Full Stop Mode: Example 2 ### 7.5 Resets All reset sources are listed in Table 7-16. Refer to MCU specification for related vector addresses and priorities. Reset Source Local Enable Power on Reset None Low Voltage Reset None External Reset None Illegal Address Reset None Clock Monitor Reset Table 7-16. Reset Summary MC9S12XHY-Family Reference Manual, Rev. 1.04 PLLCTL (CME=1, SCME=0) Table 7-16. Reset Summary | Reset Source | Local Enable | | |--------------------|--------------------------|--| | COP Watchdog Reset | COPCTL (CR[2:0] nonzero) | | ### 7.5.1 Description of Reset Operation The reset sequence is initiated by any of the following events: - Low level is detected at the $\overline{RESET}$ pin (External Reset). - Power on is detected. - Low voltage is detected. - Illegal Address Reset is detected (refer to device MMC information for details). - COP watchdog times out. - Clock monitor failure is detected and Self-Clock Mode was disabled (SCME=0). Upon detection of any reset event, an internal circuit drives the $\overline{RESET}$ pin low for 128 SYSCLK cycles (see Figure 7-21). Since entry into reset is asynchronous it does not require a running SYSCLK. However, the internal reset circuit of the S12XECRG cannot sequence out of current reset condition without a running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6 additional SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK cycles the $\overline{RESET}$ pin is released. The reset generator of the S12XECRG waits for additional 64 SYSCLK cycles and then samples the RESET pin to determine the originating source. Table 7-17 shows which vector will be fetched. | Sampled RESET Pin (64 cycles after release) | Clock Monitor<br>Reset Pending | COP<br>Reset Pending | Vector Fetch | |---------------------------------------------|--------------------------------|----------------------|--------------------------------------------------------------------------| | 1 | 0 | 0 | POR / LVR /<br>Illegal Address Reset/<br>External Reset | | 1 | 1 | Х | Clock Monitor Reset | | 1 | 0 | 1 | COP Reset | | 0 | Х | Х | POR / LVR / Illegal Address Reset/ External Reset with rise of RESET pin | **Table 7-17. Reset Vector Selection** #### NOTE External circuitry connected to the RESET pin should be able to raise the signal to a valid logic one within 64 SYSCLK cycles after the low drive is released by the MCU. If this requirement is not adhered to the reset source will always be recognized as "External Reset" even if the reset was initially caused by an other reset source. The internal reset of the MCU remains asserted while the reset generator completes the 192 SYSCLK long reset sequence. In case the RESET pin is externally driven low for more than these 192 SYSCLK cycles (External Reset), the internal reset remains asserted longer. **RESET** ICRG drives RESET pin low RESET pin released 128+*n* cycles 64 cycles with **n** being possibly possibly min 3/max 6 SYSCLK RESET cycles depending not driven low on internal synchronization delay externally Figure 7-21. RESET Timing ### 7.5.1.1 Clock Monitor Reset The S12XECRG generates a Clock Monitor Reset in case all of the following conditions are true: running - Clock monitor is enabled (CME = 1) - Loss of clock is detected - Self-Clock Mode is disabled (SCME = 0). The reset event asynchronously forces the configuration registers to their default settings. In detail the CME and the SCME are reset to logical '1' (which changes the state of the SCME bit. As a consequence the S12XECRG immediately enters Self Clock Mode and starts its internal reset sequence. In parallel the clock quality check starts. As soon as clock quality check indicates a valid Oscillator Clock the S12XECRG switches to OSCCLK and leaves Self Clock Mode. Since the clock quality checker is running in parallel to the reset generator, the S12XECRG may leave Self Clock Mode while still completing the internal reset sequence. # 7.5.1.2 Computer Operating Properly Watchdog (COP) Reset When COP is enabled, the S12XECRG expects sequential write of \$55 and \$AA (in this order) to the ARMCOP register during the selected time-out period. Once this is done, the COP time-out period restarts. If the program fails to do this the S12XECRG will generate a reset. # 7.5.1.3 Power On Reset, Low Voltage Reset The on-chip voltage regulator detects when $V_{DD}$ to the MCU has reached a certain level and asserts power on reset or low voltage reset or both. As soon as a power on reset or low voltage reset is triggered the MC9S12XHY-Family Reference Manual, Rev. 1.04 S12XECRG performs a quality check on the incoming clock signal. As soon as clock quality check indicates a valid Oscillator Clock signal the reset sequence starts using the Oscillator clock. If after 50 check windows the clock quality check indicated a non-valid Oscillator Clock the reset sequence starts using Self-Clock Mode. Figure 7-22 and Figure 7-23 show the power-up sequence for cases when the $\overline{RESET}$ pin is tied to $V_{DD}$ and when the $\overline{RESET}$ pin is held low. Figure 7-22. RESET Pin Tied to V<sub>DD</sub> (by a Pull-up Resistor) Figure 7-23. RESET Pin Held Low Externally # 7.6 Interrupts The interrupts/reset vectors requested by the S12XECRG are listed in Table 7-18. Refer to MCU specification for related vector addresses and priorities. | Interrupt Source | CCR<br>Mask | Local Enable | |---------------------|-------------|-----------------| | Real time interrupt | I bit | CRGINT (RTIE) | | LOCK interrupt | I bit | CRGINT (LOCKIE) | | SCM interrupt | I bit | CRGINT (SCMIE) | Table 7-18. S12XECRG Interrupt Vectors MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 7.6.1 Description of Interrupt Operation #### 7.6.1.1 Real Time Interrupt The S12XECRG generates a real time interrupt when the selected interrupt time period elapses. RTI interrupts are locally disabled by setting the RTIE bit to zero. The real time interrupt flag (RTIF) is set to 1 when a timeout occurs, and is cleared to 0 by writing a 1 to the RTIF bit. The RTI continues to run during Pseudo Stop Mode if the PRE bit is set to 1. This feature can be used for periodic wakeup from Pseudo Stop if the RTI interrupt is enabled. #### 7.6.1.2 IPLL Lock Interrupt The S12XECRG generates a IPLL Lock interrupt when the LOCK condition of the IPLL has changed, either from a locked state to an unlocked state or vice versa. Lock interrupts are locally disabled by setting the LOCKIE bit to zero. The IPLL Lock interrupt flag (LOCKIF) is set to 1 when the LOCK condition has changed, and is cleared to 0 by writing a 1 to the LOCKIF bit. #### 7.6.1.3 Self Clock Mode Interrupt The S12XECRG generates a Self Clock Mode interrupt when the SCM condition of the system has changed, either entered or exited Self Clock Mode. SCM conditions are caused by a failing clock quality check after power on reset (POR) or low voltage reset (LVR) or recovery from Full Stop Mode (PSTP = 0) or Clock Monitor failure. For details on the clock quality check refer to Section 7.4.1.4, "Clock Quality Checker". If the clock monitor is enabled (CME = 1) a loss of external clock will also cause a SCM condition (SCME = 1). SCM interrupts are locally disabled by setting the SCMIE bit to zero. The SCM interrupt flag (SCMIF) is set to 1 when the SCM condition has changed, and is cleared to 0 by writing a 1 to the SCMIF bit. # **Chapter 8 Pierce Oscillator (S12XOSCLCPV2)** Table 8-1. Revision History | Revision<br>Number | Revision<br>Date | Sections<br>Affected | Description of Changes | | |--------------------|------------------|------------------------------|-----------------------------------------------------------------|--| | V01.05 | 19 Jul 2006 | - All xclks info was removed | | | | V02.00 | 04 Aug 2006 | | - Incremented revision to match the design system spec revision | | #### 8.1 Introduction The Pierce oscillator (XOSC) module provides a robust, low-noise and low-power clock source. The module will be operated from the $V_{DDPLL}$ supply rail (1.8 V nominal) and require the minimum number of external components. It is designed for optimal start-up margin with typical crystal oscillators. #### 8.1.1 Features The XOSC will contain circuitry to dynamically control current gain in the output amplitude. This ensures a signal with low harmonic distortion, low power and good noise immunity. - High noise immunity due to input hysteresis - Low RF emissions with peak-to-peak swing limited dynamically - Transconductance (gm) sized for optimum start-up margin for typical oscillators - Dynamic gain control eliminates the need for external current limiting resistor - Integrated resistor eliminates the need for external bias resistor in loop controlled Pierce mode. - Low power consumption: - Operates from 1.8 V (nominal) supply - Amplitude control limits power - Clock monitor # 8.1.2 Modes of Operation Two modes of operation exist: - 1. Loop controlled Pierce (LCP) oscillator - 2. External square wave mode featuring also full swing Pierce (FSP) without internal bias resistor The oscillator mode selection is described in the Device Overview section, subsection Oscillator Configuration. #### 8.1.3 Block Diagram Figure 8-1 shows a block diagram of the XOSC. Figure 8-1. XOSC Block Diagram # 8.2 External Signal Description This section lists and describes the signals that connect off chip # 8.2.1 VDDPLL and VSSPLL — Operating and Ground Voltage Pins Theses pins provides operating voltage ( $V_{DDPLL}$ ) and ground ( $V_{SSPLL}$ ) for the XOSC circuitry. This allows the supply voltage to the XOSC to use an independent bypass capacitor. # 8.2.2 EXTAL and XTAL — Input and Output Pins These pins provide the interface for either a crystal or a 1.8V CMOS compatible clock to control the internal clock generator circuitry. EXTAL is the external clock input or the input to the crystal oscillator amplifier. XTAL is the output of the crystal oscillator amplifier. The MCU internal system clock is derived MC9S12XHY-Family Reference Manual, Rev. 1.04 from the EXTAL input frequency. In full stop mode (PSTP = 0), the EXTAL pin is pulled down by an internal resistor of typical 200 k $\Omega$ . #### **NOTE** Freescale recommends an evaluation of the application board and chosen resonator or crystal by the resonator or crystal supplier. Loop controlled circuit is not suited for overtone resonators and crystals. Figure 8-2. Loop Controlled Pierce Oscillator Connections (LCP mode selected) #### **NOTE** Full swing Pierce circuit is not suited for overtone resonators and crystals without a careful component selection. $<sup>^{\</sup>ast}$ Rs can be zero (shorted) when use with higher frequency crystals. Refer to manufacturer's data. Figure 8-3. Full Swing Pierce Oscillator Connections (FSP mode selected) Figure 8-4. External Clock Connections (FSP mode selected) MC9S12XHY-Family Reference Manual Rev. 1.04 Freescale Semiconductor 293 # 8.3 Memory Map and Register Definition The CRG contains the registers and associated bits for controlling and monitoring the oscillator module. # 8.4 Functional Description The XOSC module has control circuitry to maintain the crystal oscillator circuit voltage level to an optimal level which is determined by the amount of hysteresis being used and the maximum oscillation range. The oscillator block has two external pins, EXTAL and XTAL. The oscillator input pin, EXTAL, is intended to be connected to either a crystal or an external clock source. The XTAL pin is an output signal that provides crystal circuit feedback. A buffered EXTAL signal becomes the internal clock. To improve noise immunity, the oscillator is powered by the VDDPLL and VSSPLL power supply pins. #### 8.4.1 Gain Control In LCP mode a closed loop control system will be utilized whereby the amplifier is modulated to keep the output waveform sinusoidal and to limit the oscillation amplitude. The output peak to peak voltage will be kept above twice the maximum hysteresis level of the input buffer. Electrical specification details are provided in the Electrical Characteristics appendix. #### 8.4.2 Clock Monitor The clock monitor circuit is based on an internal RC time delay so that it can operate without any MCU clocks. If no OSCCLK edges are detected within this RC time delay, the clock monitor indicates failure which asserts self-clock mode or generates a system reset depending on the state of SCME bit. If the clock monitor is disabled or the presence of clocks is detected no failure is indicated. The clock monitor function is enabled/disabled by the CME control bit, described in the CRG block description chapter. # 8.4.3 Wait Mode Operation During wait mode, XOSC is not impacted. # 8.4.4 Stop Mode Operation XOSC is placed in a static state when the part is in stop mode except when pseudo-stop mode is enabled. During pseudo-stop mode, XOSC is not impacted. MC9S12XHY-Family Reference Manual, Rev. 1.04 # Chapter 9 Voltage Regulator (S12VREGL3V3V1) Table 9-1. Revision History Table | Rev. No.<br>(Item No.) | Date<br>(Submitted By) | Sections<br>Affected | Substantial Change(s) | |------------------------|------------------------|----------------------|--------------------------------------------------| | V01.02 | 09 Sep 2005 | | Updates for API external access and LVR flags. | | V01.03 | 23 Sep 2005 | | VAE reset value is 1. | | V01.04 | 08 Jun 2007 | | Added temperature sensor to customer information | #### 9.1 Introduction Module VREG\_3V3 is a tri output voltage regulator that provides two separate 1.84V (typical) supplies differing in the amount of current that can be sourced and a 2.82V (typical) supply. The regulator input voltage range is from 3.3V up to 5V (typical). #### 9.1.1 Features Module VREG 3V3 includes these distinctive features: - Three parallel, linear voltage regulators with bandgap reference - Low-voltage detect (LVD) with low-voltage interrupt (LVI) - Power-on reset (POR) - Low-voltage reset (LVR) - High Temperature Detect (HTD) with High Temperature Interrupt (HTI) - Autonomous periodical interrupt (API) # 9.1.2 Modes of Operation There are three modes VREG 3V3 can operate in: - 1. Full performance mode (FPM) (MCU is not in stop mode) The regulator is active, providing the nominal supply voltages with full current sourcing capability. Features LVD (low-voltage detect), LVR (low-voltage reset), and POR (power-on reset) and HTD (High Temperature Detect) are available. The API is available. - 2. Reduced power mode (RPM) (MCU is in stop mode) - The purpose is to reduce power consumption of the device. The output voltage may degrade to a lower value than in full performance mode, additionally the current sourcing capability is substantially reduced. Only the POR is available in this mode, LVD, LVR and HTD are disabled. The API is available. #### 3. Shutdown mode Controlled by VREGEN (see device level specification for connectivity of VREGEN). This mode is characterized by minimum power consumption. The regulator outputs are in a high-impedance state, only the POR feature is available, LVD, LVR and HTD are disabled. The API internal RC oscillator clock is not available. This mode must be used to disable the chip internal regulator VREG\_3V3, i.e., to bypass the VREG\_3V3 to use external supplies. #### 9.1.3 Block Diagram Figure 9-1 shows the function principle of VREG\_3V3 by means of a block diagram. The regulator core REG consists of three parallel subblocks, REG1, REG2 and REG3, providing three independent output voltages. Figure 9-1. VREG\_3V3 Block Diagram LVD: Low Voltage Detect LVR: Low Voltage Reset POR: Power-on Reset HTD: High Temperature Detect REG: Regulator Core CTRL: Regulator Control API: Auto. Periodical Interrupt ☑ PIN # 9.2 External Signal Description Due to the nature of VREG\_3V3 being a voltage regulator providing the chip internal power supply voltages, most signals are power supply signals connected to pads. Table 9-2 shows all signals of VREG\_3V3 associated with pins. **Table 9-2. Signal Properties** | Name | Function | Reset State | Pull Up | |------------------------|------------------------------------------------|-------------|---------| | VDDR | Power input (positive supply) | _ | _ | | VDDA | Quiet input (positive supply) | _ | _ | | VSSA | Quiet input (ground) | _ | _ | | VDDX | Power input (positive supply) | _ | _ | | VDD | Primary output (positive supply) | _ | _ | | VSS | Primary output (ground) | _ | _ | | VDDF | Secondary output (positive supply) | _ | _ | | VDDPLL | Tertiary output (positive supply) | _ | _ | | VSSPLL | Tertiary output (ground) | _ | _ | | VREGEN (optional) | Optional Regulator Enable | _ | _ | | VREG_API<br>(optional) | VREG Autonomous Periodical<br>Interrupt output | _ | _ | #### **NOTE** Check device level specification for connectivity of the signals. # 9.2.1 VDDR — Regulator Power Input Pins Signal VDDR is the power input of VREG\_3V3. All currents sourced into the regulator loads flow through this pin. A chip external decoupling capacitor (100 nF...220 nF, X7R ceramic) between VDDR and VSSR (if VSSR is not available VSS) can smooth ripple on VDDR. For entering Shutdown Mode, pin VDDR should also be tied to ground on devices without VREGEN pin. # 9.2.2 VDDA, VSSA — Regulator Reference Supply Pins Signals VDDA/VSSA, which are supposed to be relatively quiet, are used to supply the analog parts of the regulator. Internal precision reference circuits are supplied from these signals. A chip external decoupling capacitor (100 nF...220 nF, X7R ceramic) between VDDA and VSSA can further improve the quality of this supply. # 9.2.3 VDD, VSS — Regulator Output1 (Core Logic) Pins Signals VDD/VSS are the primary outputs of VREG\_3V3 that provide the power supply for the core logic. These signals are connected to device pins to allow external decoupling capacitors (220 nF, X7R ceramic). In Shutdown Mode an external supply driving VDD/VSS can replace the voltage regulator. #### 9.2.4 VDDF — Regulator Output2 (NVM Logic) Pins Signals VDDF/VSS are the secondary outputs of VREG\_3V3 that provide the power supply for the NVM logic. These signals are connected to device pins to allow external decoupling capacitors (220 nF, X7R ceramic). In Shutdown Mode an external supply driving VDDF/VSS can replace the voltage regulator. #### 9.2.5 VDDPLL, VSSPLL — Regulator Output3 (PLL) Pins Signals VDDPLL/VSSPLL are the secondary outputs of VREG\_3V3 that provide the power supply for the PLL and oscillator. These signals are connected to device pins to allow external decoupling capacitors (100 nF...220 nF, X7R ceramic). In Shutdown Mode, an external supply driving VDDPLL/VSSPLL can replace the voltage regulator. #### 9.2.6 VDDX — Power Input Pin Signals VDDX/VSS are monitored by VREG\_3V3 with the LVR feature. # 9.2.7 VREGEN — Optional Regulator Enable Pin This optional signal is used to shutdown VREG\_3V3. In that case, VDD/VSS and VDDPLL/VSSPLL must be provided externally. Shutdown mode is entered with VREGEN being low. If VREGEN is high, the VREG 3V3 is either in Full Performance Mode or in Reduced Power Mode. For the connectivity of VREGEN, see device specification. #### NOTE Switching from FPM or RPM to shutdown of VREG\_3V3 and vice versa is not supported while MCU is powered. # 9.2.8 VREG\_API — Optional Autonomous Periodical Interrupt Output Pin This pin provides the signal selected via APIEA if system is set accordingly. See 9.3.2.3, "Autonomous Periodical Interrupt Control Register (VREGAPICL) and 9.4.8, "Autonomous Periodical Interrupt (API) for details. For the connectivity of VREG API, see device specification. # 9.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in VREG\_3V3. If enabled in the system, the VREG\_3V3 will abort all read and write accesses to reserved registers within it's memory slice. See device level specification for details. Freescale Semiconductor 299 MC9S12XHY-Family Reference Manual Rev. 1.04 # 9.3.1 Module Memory Map A summary of the registers associated with the VREG\_3V3 sub-block is shown in Table 9-3. Detailed descriptions of the registers and bits are given in the subsections that follow | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|---------------|--------|--------|--------|--------|--------|--------|--------|-------|-------| | 0x02F0 | VREGHTCL | R<br>W | 0 | 0 | VSEL | VAE | HTEN | HTDS | HTIE | HTIF | | 0x02F1 | VREGCTRL | R<br>W | 0 | 0 | 0 | 0 | 0 | LVDS | LVIE | LVIF | | 0x02F2 | VREGAPIC<br>L | R<br>W | APICLK | 0 | 0 | APIFES | APIEA | APIFE | APIE | APIF | | 0x02F3 | VREGAPIT<br>R | R<br>W | APITR5 | APITR4 | APITR3 | APITR2 | APITR1 | APITR0 | 0 | 0 | | 0x02F4 | VREGAPIR<br>H | R<br>W | APIR15 | APIR14 | APIR13 | APIR12 | APIR11 | APIR10 | APIR9 | APIR8 | | 0x02F5 | VREGAPIR<br>L | R<br>W | APIR7 | APIR6 | APIR5 | APIR4 | APIR3 | APIR2 | APIR1 | APIR0 | | 0x02F6 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5A521 0 | 06 | W | | | | | | | | | | 0x02F7 | VREGHTTR | R<br>W | HTOEN | 0 | 0 | 0 | HTTR3 | HTTR2 | HTTR1 | HTTR0 | **Table 9-3. Register Summary** # 9.3.2 Register Descriptions This section describes all the VREG\_3V3 registers and their individual bits. # 9.3.2.1 High Temperature Control Register (VREGHTCL) The VREGHTCL register allows to configure the VREG temperature sense features. 0x02F0 **Table 9-4. VREGHTCL Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6<br>Reserved | These reserved bits are used for test purposes and writable only in special modes. They must remain clear for correct temperature sensor operation. | | 5<br>VSEL | Voltage Access Select Bit — If set, the bandgap reference voltage V <sub>BG</sub> can be accessed internally (i.e. multiplexed to an internal Analog to Digital Converter channel). The internal access must be enabled by bit VAE. See device level specification for connectivity. O An internal temperature proportional voltage V <sub>HT</sub> can be accessed internally if VAE is set. Bandgap reference voltage V <sub>BG</sub> can be accessed internally if VAE is set. | | 4<br>VAE | Voltage Access Enable Bit — If set, the voltage selected by bit VSEL can be accessed internally (i.e. multiplexed to an internal Analog to Digital Converter channel). See device level specification for connectivity. 0 Voltage selected by VSEL can not be accessed internally (i.e. External analog input is connected to Analog to Digital Converter channel). 1 Voltage selected by VSEL can be accessed internally. | | 3<br>HTEN | High Temperature Enable Bit — If set the temperature sense is enabled. 0 The temperature sense is disabled. 1 The temperature sense is enabled. | | 2<br>HTDS | High Temperature Detect Status Bit — This read-only status bit reflects the temperature status. Writes have no effect. 0 Temperature T <sub>DIE</sub> is below level T <sub>HTID</sub> or RPM or Shutdown Mode. 1 Temperature T <sub>DIE</sub> is above level T <sub>HTIA</sub> and FPM. | | 1<br>HTIE | High Temperature Interrupt Enable Bit 1 Interrupt will be requested whenever HTIF is set. | | 0<br>HTIF | High Temperature Interrupt Flag — HTIF — High Temperature Interrupt Flag HTIF is set to 1 when HTDS status bit changes. This flag can only be cleared by writing a 1.}Writing a 0 has no effect. If enabled (HTIE=1), HTIF causes an interrupt request. 0 No change in HTDS bit. 1 HTDS bit has changed. Note: On entering the reduced power mode the HTIF is not cleared by the VREG. | # 9.3.2.2 Control Register (VREGCTRL) The VREGCTRL register allows the configuration of the VREG\_3V3 low-voltage detect features. 0x02F1 Figure 9-2. Control Register (VREGCTRL) **Table 9-5. VREGCTRL Field Descriptions** | Field | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>LVDS | <ul> <li>Low-Voltage Detect Status Bit — This read-only status bit reflects the input voltage. Writes have no effect.</li> <li>Input voltage V<sub>DDA</sub> is above level V<sub>LVID</sub> or RPM or shutdown mode.</li> <li>Input voltage V<sub>DDA</sub> is below level V<sub>LVIA</sub> and FPM.</li> </ul> | | 1<br>LVIE | Low-Voltage Interrupt Enable Bit 0 Interrupt request is disabled. 1 Interrupt will be requested whenever LVIF is set. | | 0<br>LVIF | Low-Voltage Interrupt Flag — LVIF is set to 1 when LVDS status bit changes. This flag can only be cleared by writing a 1. Writing a 0 has no effect. If enabled (LVIE = 1), LVIF causes an interrupt request. 0 No change in LVDS bit. 1 LVDS bit has changed. Note: On entering the Reduced Power Mode the LVIF is not cleared by the VREG_3V3. | #### 9.3.2.3 Autonomous Periodical Interrupt Control Register (VREGAPICL) The VREGAPICL register allows the configuration of the VREG\_3V3 autonomous periodical interrupt features. 0x02F2 Figure 9-3. Autonomous Periodical Interrupt Control Register (VREGAPICL) Table 9-6. VREGAPICL Field Descriptions | Field | Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>APICLK | Autonomous Periodical Interrupt Clock Select Bit — Selects the clock source for the API. Writable only if APIFE = 0; APICLK cannot be changed if APIFE is set by the same write operation. O Autonomous periodical interrupt clock used as source. 1 Bus clock used as source. | | 4<br>APIES | Autonomous Periodical Interrupt External Select Bit — Selects the waveform at the external pin. If set, at the external pin a clock is visible with 2 times the selected API Period (Table 9-10). If not set, at the external pin will be a high pulse at the end of every selected period with the size of half of the min period (Table 9-10). See device level specification for connectivity. O At the external periodic high pulses are visible, if APIEA and APIFE is set. 1 At the external pin a clock is visible, if APIEA and APIFE is set. | | 3<br>APIEA | Autonomous Periodical Interrupt External Access Enable Bit — If set, the waveform selected by bit APIES can be accessed externally. See device level specification for connectivity. 0 Waveform selected by APIES can not be accessed externally. 1 Waveform selected by APIES can be accessed externally, if APIFE is set. | | 2<br>APIFE | Autonomous Periodical Interrupt Feature Enable Bit — Enables the API feature and starts the API timer when set. O Autonomous periodical interrupt is disabled. 1 Autonomous periodical interrupt is enabled and timer starts running. | | 1<br>APIE | Autonomous Periodical Interrupt Enable Bit O API interrupt request is disabled. 1 API interrupt will be requested whenever APIF is set. | | 0<br>APIF | Autonomous Periodical Interrupt Flag — APIF is set to 1 when the in the API configured time has elapsed. This flag can only be cleared by writing a 1 to it. Clearing of the flag has precedence over setting. Writing a 0 has no effect. If enabled (APIE = 1), APIF causes an interrupt request. O API timeout has not yet occurred. API timeout has occurred. | #### 9.3.2.4 Autonomous Periodical Interrupt Trimming Register (VREGAPITR) The VREGAPITR register allows to trim the API timeout period. 0x02F3 1. Reset value is either 0 or preset by factory. See Section 1 (Device Overview) for details. = Unimplemented or Reserved Figure 9-4. Autonomous Periodical Interrupt Trimming Register (VREGAPITR) **Table 9-7. VREGAPITR Field Descriptions** | Field | Description | |-------------------|--------------------------------------------------------------------------------------------| | 7–2<br>APITR[5:0] | Autonomous Periodical Interrupt Period Trimming Bits — See Table 9-8 for trimming effects. | **Table 9-8. Trimming Effect of APIT** | Bit | Trimming Effect | | |----------|--------------------------------------------------|--| | APITR[5] | Increases period | | | APITR[4] | Decreases period less than APITR[5] increased it | | | APITR[3] | Decreases period less than APITR[4] | | | APITR[2] | Decreases period less than APITR[3] | | | APITR[1] | Decreases period less than APITR[2] | | | APITR[0] | Decreases period less than APITR[1] | | MC9S12XHY-Family Reference Manual, Rev. 1.04 # 9.3.2.5 Autonomous Periodical Interrupt Rate High and Low Register (VREGAPIRH / VREGAPIRL) The VREGAPIRH and VREGAPIRL register allows the configuration of the VREG\_3V3 autonomous periodical interrupt rate. 0x02F4 Figure 9-5. Autonomous Periodical Interrupt Rate High Register (VREGAPIRH) 0x02F5 Figure 9-6. Autonomous Periodical Interrupt Rate Low Register (VREGAPIRL) Table 9-9. VREGAPIRH / VREGAPIRL Field Descriptions | Field | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-0<br>APIR[15:0] | <b>Autonomous Periodical Interrupt Rate Bits</b> — These bits define the timeout period of the API. See Table 9-10 for details of the effect of the autonomous periodical interrupt rate bits. Writable only if APIFE = 0 of VREGAPICL register. | **Table 9-10. Selectable Autonomous Periodical Interrupt Periods** | APICLK | APIR[15:0] | Selected Period | |--------|------------|---------------------------| | 0 | 0000 | 0.2 ms <sup>1</sup> | | 0 | 0001 | 0.4 ms <sup>1</sup> | | 0 | 0002 | 0.6 ms <sup>1</sup> | | 0 | 0003 | 0.8 ms <sup>1</sup> | | 0 | 0004 | 1.0 ms <sup>1</sup> | | 0 | 0005 | 1.2 ms <sup>1</sup> | | 0 | | | | 0 | FFFD | 13106.8 ms <sup>1</sup> | | 0 | FFFE | 13107.0 ms <sup>1</sup> | | 0 | FFFF | 13107.2 ms <sup>1</sup> | | 1 | 0000 | 2 * bus clock period | | 1 | 0001 | 4 * bus clock period | | 1 | 0002 | 6 * bus clock period | | 1 | 0003 | 8 * bus clock period | | 1 | 0004 | 10 * bus clock period | | 1 | 0005 | 12 * bus clock period | | 1 | | | | 1 | FFFD | 131068 * bus clock period | | 1 | FFFE | 131070 * bus clock period | | 1 | FFFF | 131072 * bus clock period | When trimmed within specified accuracy. See electrical specifications for details. The period can be calculated as follows depending of APICLK: Period = 2\*(APIR[15:0] + 1) \* 0.1 ms or period = 2\*(APIR[15:0] + 1) \* bus clock period #### 9.3.2.6 Reserved 06 The Reserved 06 is reserved for test purposes. 0x02F6 Figure 9-7. Reserved 06 #### 9.3.2.7 High Temperature Trimming Register (VREGHTTR) The VREGHTTR register allows to trim the VREG temperature sense. 0x02F7 1. Reset value is either 0 or preset by factory. See Section 1 (Device Overview) for details. = Unimplemented or Reserved Figure 9-8. VREGHTTR Table 9-11. VREGHTTR field descriptions | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>HTOEN | High Temperature Offset Enable Bit — If set the temperature sense offset is enabled 0 The temperature sense offset is disabled 1 The temperature sense offset is enabled | | 3–0<br>HTTR[3:0] | High Temperature Trimming Bits — See Table 23-16 for trimming effects. | **Table 9-12. Trimming Effect** | Bit | Trimming Effect | |---------|--------------------------------------------------------------| | HTTR[3] | Increases V <sub>HT</sub> twice of HTTR[2] | | HTTR[2] | Increases V <sub>HT</sub> twice of HTTR[1] | | HTTR[1] | Increases V <sub>HT</sub> twice of HTTR[0] | | HTTR[0] | Increases V <sub>HT</sub> (to compensate Temperature Offset) | # 9.4 Functional Description #### 9.4.1 General Module VREG\_3V3 is a voltage regulator, as depicted in Figure 9-1. The regulator functional elements are the regulator core (REG), a low-voltage detect module (LVD), a control block (CTRL), a power-on reset module (POR), and a low-voltage reset module (LVR) and a high temperature sensor (HTD). #### 9.4.2 Regulator Core (REG) Respectively its regulator core has three parallel, independent regulation loops (REG1,REG2 and REG3). REG1 and REG3 differ only in the amount of current that can be delivered. The regulators are linear regulator with a bandgap reference when operated in Full Performance Mode. They act as a voltage clamp in Reduced Power Mode. All load currents flow from input VDDR to VSS or VSSPLL. The reference circuits are supplied by VDDA and VSSA. #### 9.4.2.1 Full Performance Mode In Full Performance Mode, the output voltage is compared with a reference voltage by an operational amplifier. The amplified input voltage difference drives the gate of an output transistor. #### 9.4.2.2 Reduced Power Mode In Reduced Power Mode, the gate of the output transistor is connected directly to a reference voltage to reduce power consumption. Mode switching from reduced power to full performance requires a transition time of $t_{vup}$ , if the voltage regulator is enabled. # 9.4.3 Low-Voltage Detect (LVD) Subblock LVD is responsible for generating the low-voltage interrupt (LVI). LVD monitors the input voltage ( $V_{DDA}-V_{SSA}$ ) and continuously updates the status flag LVDS. Interrupt flag LVIF is set whenever status flag LVDS changes its value. The LVD is available in FPM and is inactive in Reduced Power Mode or Shutdown Mode. # 9.4.4 Power-On Reset (POR) This functional block monitors VDD. If $V_{DD}$ is below $V_{PORD}$ , POR is asserted; if $V_{DD}$ exceeds $V_{PORD}$ , the POR is deasserted. POR asserted forces the MCU into Reset. POR Deasserted will trigger the power-on sequence. # 9.4.5 Low-Voltage Reset (LVR) Block LVR monitors the supplies VDD, VDDX and VDDF. If one (or more) drops below it's corresponding assertion level, signal LVR asserts; if all VDD, VDDX and VDDF supplies are above their 309 corresponding deassertion levels, signal LVR deasserts. The LVR function is available only in Full Performance Mode. #### 9.4.6 HTD - High Temperature Detect Subblock HTD is responsible for generating the high temperature interrupt (HTI). HTD monitors the die temperature $T_{DIE}$ and continuously updates the status flag HTDS. Interrupt flag HTIF is set whenever status flag HTDS changes its value. The HTD is available in FPM and is inactive in Reduced Power Mode and Shutdown Mode. The HT Trimming bits HTTR[3:0] can be set so that the temperature offset is zero, if accurate temperature measurement is desired. See Table 23-16 for the trimming effect of APITR. #### 9.4.7 Regulator Control (CTRL) This part contains the register block of VREG\_3V3 and further digital functionality needed to control the operating modes. CTRL also represents the interface to the digital core logic. #### 9.4.8 Autonomous Periodical Interrupt (API) Subblock API can generate periodical interrupts independent of the clock source of the MCU. To enable the timer, the bit APIFE needs to be set. The API timer is either clocked by a trimmable internal RC oscillator or the bus clock. Timer operation will freeze when MCU clock source is selected and bus clock is turned off. See CRG specification for details. The clock source can be selected with bit APICLK. APICLK can only be written when APIFE is not set. The APIR[15:0] bits determine the interrupt period. APIR[15:0] can only be written when APIFE is cleared. As soon as APIFE is set, the timer starts running for the period selected by APIR[15:0] bits. When the configured time has elapsed, the flag APIF is set. An interrupt, indicated by flag APIF = 1, is triggered if interrupt enable bit APIE = 1. The timer is started automatically again after it has set APIF. The procedure to change APICLK or APIR[15:0] is first to clear APIFE, then write to APICLK or APIR[15:0], and afterwards set APIFE. The API Trimming bits APITR[5:0] must be set so the minimum period equals 0.2 ms if stable frequency is desired. See Table 9-8 for the trimming effect of APITR. #### NOTE The first period after enabling the counter by APIFE might be reduced by API start up delay $t_{sdel}$ . The API internal RC oscillator clock is not available if VREG\_3V3 is in Shutdown Mode. MC9S12XHY-Family Reference Manual Rev. 1.04 It is possible to generate with the API a waveform at an external pin by enabling the API by setting APIFE and enabling the external access with setting APIEA. By setting APIES the waveform can be selected. If APIES is set, then at the external pin a clock is visible with 2 times the selected API Period (Table 9-10). If APIES is not set, then at the external pin will be a high pulse at the end of every selected period with the size of half of the min period (Table 9-10). See device level specification for connectivity. #### **9.4.9** Resets This section describes how VREG\_3V3 controls the reset of the MCU. The reset values of registers and signals are provided in Section 9.3, "Memory Map and Register Definition". Possible reset sources are listed in Table 9-13. Reset Source Local Enable Power-on reset Always active Low-voltage reset Available only in Full Performance Mode Table 9-13. Reset Sources # 9.4.10 Description of Reset Operation #### 9.4.10.1 Power-On Reset (POR) During chip power-up the digital core may not work if its supply voltage $V_{DD}$ is below the POR deassertion level ( $V_{PORD}$ ). Therefore, signal POR, which forces the other blocks of the device into reset, is kept high until $V_{DD}$ exceeds $V_{PORD}$ . The MCU will run the start-up sequence after POR deassertion. The power-on reset is active in all operation modes of VREG\_3V3. # 9.4.10.2 Low-Voltage Reset (LVR) For details on low-voltage reset, see Section 9.4.5, "Low-Voltage Reset (LVR)". # 9.4.11 Interrupts This section describes all interrupts originated by VREG\_3V3. The interrupt vectors requested by VREG\_3V3 are listed in Table 9-14. Vector addresses and interrupt priorities are defined at MCU level. | Interrupt Source | Local Enable | |---------------------------------------|------------------------------------------------------| | Low-voltage interrupt (LVI) | LVIE = 1; available only in Full Performance<br>Mode | | High Temperature Interrupt (HTI) | HTIE=1;<br>available only in Full Performance Mode | | Autonomous periodical interrupt (API) | APIE = 1 | Table 9-14. Interrupt Vectors MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 9.4.11.1 Low-Voltage Interrupt (LVI) In FPM, VREG\_3V3 monitors the input voltage V<sub>DDA</sub>. Whenever V<sub>DDA</sub> drops below level V<sub>LVIA</sub>, the status bit LVDS is set to 1. On the other hand, LVDS is reset to 0 when $V_{DDA}$ rises above level $V_{LVID}$ . An interrupt, indicated by flag LVIF = 1, is triggered by any change of the status bit LVDS if interrupt enable bit LVIE = 1. #### NOTE On entering the Reduced Power Mode, the LVIF is not cleared by the VREG 3V3. #### 9.4.11.2 HTI - High Temperature Interrupt In FPM VREG monitors the die temperature T<sub>DIE</sub>. Whenever T<sub>DIE</sub> exceeds level T<sub>HTIA</sub> the status bit HTDS is set to 1. Vice versa, HTDS is reset to 0 when T<sub>DIE</sub> get below level T<sub>HTID</sub>. An interrupt, indicated by flag HTIF=1, is triggered by any change of the status bit HTDS if interrupt enable bit HTIE=1. On entering the Reduced Power Mode the HTIF is not cleared by the VREG. #### 9.4.11.3 Autonomous Periodical Interrupt (API) As soon as the configured timeout period of the API has elapsed, the APIF bit is set. An interrupt, indicated by flag APIF = 1, is triggered if interrupt enable bit APIE = 1. # Chapter 10 Analog-to-Digital Converter (ADC12B12CV1) Block Description Revision History | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|----------------------------------------------------------------------------------------------| | V01.00 | 25 July 2007 | 25 July 2007 | | Initial version | | V01.01 | 14 Sept 2007 | 14 Sept 2007 | | Added reserved registers at the end the memory map. | | V01.02 | 1 Oct 2007 | 1 Oct 2007 | | Added following mention where applies: (n conversion number, NOT channel number!) | | V01.03 | 9 Oct 2007 | 9 Oct 2007 | | Modified table "Analog Input Channel Select Coding" due to new customer feature (SPECIAL17). | | V01.04 | 30 Apr 2008 | 30 Apr 2008 | | Updated document for 8 channels. | | V01.05 | 1 Oct 2008 | 1 Oct 2008 | | Updated document for 12 channels. | | V01.06 | 27 Apr 2009 | 27 Apr 2009 | | used conditional tags to distinguish conversion resolution | #### 10.1 Introduction The ADC12B12C is a 12-channel, 10-bit, multiplexed input successive approximation analog-to-digital converter. Refer to device electrical specifications for ATD accuracy. #### 10.1.1 Features - 8-, 10-bit resolution. - Conversion in Stop Mode using internally generated clock - Automatic return to low power after conversion sequence - Automatic compare with interrupt for higher than or less/equal than programmable value - Programmable sample time. - Left/right justified result data. - External trigger control. - Sequence complete interrupt. - Analog input multiplexer for 8 analog input channels. #### g-to-Digital Converter (ADC12B12CV1) Block Description - Special conversions for $V_{RH}$ , $V_{RL}$ , $(V_{RL} + V_{RH})/2$ . - 1-to-12 conversion sequence lengths. - Continuous conversion mode. - Multiple channel scans. - Configurable external trigger functionality on any AD channel or any of four additional trigger inputs. The four additional trigger inputs can be chip external or internal. Refer to device specification for availability and connectivity. - Configurable location for channel wrap around (when converting multiple channels in a sequence). #### 10.1.2 Modes of Operation #### 10.1.2.1 Conversion Modes There is software programmable selection between performing single or continuous conversion on a single channel or multiple channels. #### 10.1.2.2 MCU Operating Modes #### Stop Mode #### — ICLKSTP=0 (in ATDCTL2 register) Entering Stop Mode aborts any conversion sequence in progress and if a sequence was aborted restarts it after exiting stop mode. This has the same effect/consequences as starting a conversion sequence with write to ATDCTL5. So after exiting from stop mode with a previously aborted sequence all flags are cleared etc. #### — ICLKSTP=1 (in ATDCTL2 register) A/D conversion sequence seamless continues in Stop Mode based on the internally generated clock ICLK as ATD clock. For conversions during transition from Run to Stop Mode or vice versa the result is not written to the results register, no CCF flag is set and no compare is done. When converting in Stop Mode (ICLKSTP=1) an ATD Stop Recovery time t<sub>ATDSTPRCV</sub> is required to switch back to bus clock based ATDCLK when leaving Stop Mode. Do not access ATD registers during this time. #### · Wait Mode ADC12B12C behaves same in Run and Wait Mode. For reduced power consumption continuous conversions should be aborted before entering Wait mode. #### Freeze Mode In Freeze Mode the ADC12B12C will either continue or finish or stop converting according to the FRZ1 and FRZ0 bits. This is useful for debugging and emulation. # 10.1.3 Block Diagram Figure 10-1. ADC12B12C Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 # 10.2 Signal Description This section lists all inputs to the ADC12B12C block. #### 10.2.1 Detailed Signal Descriptions #### 10.2.1.1 ANx (x = 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) This pin serves as the analog input Channel x. It can also be configured as digital port or external trigger for the ATD conversion. #### 10.2.1.2 ETRIG3, ETRIG2, ETRIG1, ETRIG0 These inputs can be configured to serve as an external trigger for the ATD conversion. Refer to device specification for availability and connection of these inputs! #### 10.2.1.3 $V_{RH}$ , $V_{RL}$ V<sub>RH</sub> is the high reference voltage, V<sub>RL</sub> is the low reference voltage for ATD conversion. # 10.2.1.4 V<sub>DDA</sub>, V<sub>SSA</sub> These pins are the power supplies for the analog circuitry of the ADC12B12C block. # 10.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in the ADC12B12C. # 10.3.1 Module Memory Map Figure 10-2 gives an overview on all ADC12B12C registers. #### **NOTE** Register Address = Base Address + Address Offset, where the Base Address is defined at the MCU level and the Address Offset is defined at the module level. | Address | Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------------------|---------|-----------------|-------|---------|---------|----------|----------|----------|----------| | 0x0000 | ATDCTL0 | R Reserved | 0 | 0 | 0 | WRAP3 | WRAP2 | WRAP1 | WRAP0 | | 0x0001 | ATDCTL1 | R<br>W ETRIGSEL | SRES1 | SRES0 | SMP_DIS | ETRIGCH3 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | | 0x0002 | ATDCTL2 | R 0<br>W | AFFC | ICLKSTP | ETRIGLE | ETRIGP | ETRIGE | ASCIE | ACMPIE | | = Unimplemented or Reserved | | | | | | | | | | Figure 10-2. ADC12B12C Register Summary (Sheet 1 of 3) MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address | Name | _ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|--------------------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------| | 0x0003 | ATDCTL3 | R<br>W | DJM | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | 0x0004 | ATDCTL4 | R<br>W | SMP2 | SMP1 | SMP0 | PRS[4:0] | | | | | | 0x0005 | ATDCTL5 | R<br>W | 0 | SC | SCAN | MULT | CD | CC | СВ | CA | | 0x0006 | ATDSTAT0 | R<br>W | SCF | 0 | ETORF | FIFOR | CC3 | CC2 | CC1 | CC0 | | 0x0007 | Unimple-<br>mented | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0008 | ATDCMPEH | R<br>W | 0 | 0 | 0 | 0 | | СМРЕ | [11:8] | | | 0x0009 | ATDCMPEL | R<br>W | | | | СМ | PE[7:0] | | | | | 0x000A | ATDSTAT2H | R<br>W | 0 | 0 | 0 | 0 | | CCF[ | [11:8] | | | 0x000B | ATDSTAT2L | R<br>W | | | | CC | F[7:0] | | | | | 0x000C | ATDDIENH | R<br>W | 0 | 0 | 0 | 0 | | IEN[ | l<br>11:8] | | | 0x000D | ATDDIENL | R | | | | IE | <br>N[7:0] | | | | | 0x000E | ATDCMPHTH | W<br>R<br>W | 0 | 0 | 0 | 0 | CMPHT[11:8] | | | | | 0x000F | ATDCMPHTL | R<br>W | | | | CMF | <br>PHT[7:0] | | | | | 0x0010 | ATDDR0 | R<br>W | | | | | | esult Data (D | | | | 0x0012 | ATDDR1 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (Data ( | JM=0)" | | | 0x0014 | ATDDR2 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (D<br>esult Data (D | JM=0)" | | | 0x0016 | ATDDR3 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (Data ( | JM=0)" | | | 0x0018 | ATDDR4 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (Data ( | JM=0)" | | | 0x001A | ATDDR5 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (D | JM=0)" | | | 0x001C | ATDDR6 | R<br>W | | and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | 0x001E | ATDDR7 | R<br>W | | See Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | 0x0020 | ATDDR8 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | 0x0022 | ATDDR9 | R<br>W | | See S | Section 10.3 | .2.12.1, "Le | ft Justified Re | esult Data (Data ( | JM=0)" | | | | | L | | | | | | · · · · · · · · · · · · · · · · · · · | , | | Figure 10-2. ADC12B12C Register Summary (Sheet 2 of 3) = Unimplemented or Reserved MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------------------|--------------------|--------|------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|-------| | 0x0024 | ATDDR10 | R<br>W | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | 0x0026 | ATDDR11 | R<br>W | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | 0x0028 -<br>0x002F | Unimple-<br>mented | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | = Unimplemented or Reserved | | | | | | | | | | | Figure 10-2. ADC12B12C Register Summary (Sheet 3 of 3) # 10.3.2 Register Descriptions This section describes in address order all the ADC12B12C registers and their individual bits. # 10.3.2.1 ATD Control Register 0 (ATDCTL0) Writes to this register will abort current conversion sequence. Module Base + 0x0000 Figure 10-3. ATD Control Register 0 (ATDCTL0) Read: Anytime Write: Anytime, in special modes always write 0 to Reserved Bit 7. Table 10-1. ATDCTL0 Field Descriptions | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 3-0<br>WRAP[3-0] | Wrap Around Channel Select Bits — These bits determine the channel for wrap around when doing multi-channel conversions. The coding is summarized in Table 10-2. | Table 10-2. Multi-Channel Wrap Around Coding | WRAP3 | WRAP2 | WRAP1 | WRAP0 | Multiple Channel Conversions (MULT = 1) Wraparound to AN0 after Converting | |-------|-------|-------|-------|----------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | Reserved <sup>1</sup> | | 0 | 0 | 0 | 1 | AN1 | | 0 | 0 | 1 | 0 | AN2 | | 0 | 0 | 1 | 1 | AN3 | | 0 | 1 | 0 | 0 | AN4 | | 0 | 1 | 0 | 1 | AN5 | | 0 | 1 | 1 | 0 | AN6 | | 0 | 1 | 1 | 1 | AN7 | | 1 | 0 | 0 | 0 | AN8 | | 1 | 0 | 0 | 1 | AN9 | | 1 | 0 | 1 | 0 | AN10 | | 1 | 0 | 1 | 1 | AN11 | | 1 | 1 | 0 | 0 | AN11 | | 1 | 1 | 0 | 1 | AN11 | | 1 | 1 | 1 | 0 | AN11 | | 1 | 1 | 1 | 1 | AN11 | MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>1</sup>If only AN0 should be converted use MULT=0. #### 10.3.2.2 ATD Control Register 1 (ATDCTL1) Writes to this register will abort current conversion sequence. Module Base + 0x0001 Figure 10-4. ATD Control Register 1 (ATDCTL1) Read: Anytime Write: Anytime Table 10-3. ATDCTL1 Field Descriptions | Field | Description | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ETRIGSEL | External Trigger Source Select — This bit selects the external trigger source to be either one of the AD channels or one of the ETRIG3-0 inputs. See device specification for availability and connectivity of ETRIG3-0 inputs. If a particular ETRIG3-0 input option is not available, writing a 1 to ETRISEL only sets the bit but has not effect, this means that one of the AD channels (selected by ETRIGCH3-0) is configured as the source for external trigger. The coding is summarized in Table 10-5. | | 6–5<br>SRES[1:0] | A/D Resolution Select — These bits select the resolution of A/D conversion results. See Table 10-4 for coding. | | 4<br>SMP_DIS | Discharge Before Sampling Bit No discharge before sampling. The internal sample capacitor is discharged before sampling the channel. This adds 2 ATD clock cycles to the sampling time. This can help to detect an open circuit instead of measuring the previous sampled channel. | | 3-0<br>ETRIGCH[3:0] | External Trigger Channel Select — These bits select one of the AD channels or one of the ETRIG3-0 inputs as source for the external trigger. The coding is summarized in Table 10-5. | Table 10-4. A/D Resolution Coding | SRES1 | SRES0 | A/D Resolution | |-------|---------------|----------------| | 0 | 0 | 8-bit data | | 0 | 1 10-bit data | | | 1 | 0 | Reserved | | 1 | 1 | Reserved | | lable to the External Higgs. Chainer Scient Scaling | | | | | | | | | | | |-----------------------------------------------------|----------|----------|----------|----------|----------------------------|--|--|--|--|--| | ETRIGSEL | ETRIGCH3 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 | External trigger source is | | | | | | | 0 | 0 | 0 | 0 | 0 | AN0 | | | | | | | 0 | 0 | 0 | 0 | 1 | AN1 | | | | | | | 0 | 0 | 0 | 1 | 0 | AN2 | | | | | | | 0 | 0 | 0 | 1 | 1 | AN3 | | | | | | | 0 | 0 | 1 | 0 | 0 | AN4 | | | | | | | 0 | 0 | 1 | 0 | 1 | AN5 | | | | | | | 0 | 0 | 1 | 1 | 0 | AN6 | | | | | | | 0 | 0 | 1 | 1 | 1 | AN7 | | | | | | | 0 | 1 | 0 | 0 | 0 | AN8 | | | | | | | 0 | 1 | 0 | 0 | 1 | AN9 | | | | | | | 0 | 1 | 0 | 1 | 0 | AN10 | | | | | | | 0 | 1 | 0 | 1 | 1 | AN11 | | | | | | | 0 | 1 | 1 | 0 | 0 | AN11 | | | | | | | 0 | 1 | 1 | 0 | 1 | AN11 | | | | | | | 0 | 1 | 1 | 1 | 0 | AN11 | | | | | | | 0 | 1 | 1 | 1 | 1 | AN11 | | | | | | | 1 | 0 | 0 | 0 | 0 | ETRIG0 <sup>1</sup> | | | | | | | 1 | 0 | 0 | 0 | 1 | ETRIG1 <sup>1</sup> | | | | | | | 1 | 0 | 0 | 1 | 0 | ETRIG2 <sup>1</sup> | | | | | | | 1 | 0 | 0 | 1 | 1 | ETRIG3 <sup>1</sup> | | | | | | | 1 | 0 | 1 | Х | Х | Reserved | | | | | | | | 1 | | 1 | i - | | | | | | | Table 10-5. External Trigger Channel Select Coding Χ Reserved Χ # 10.3.2.3 ATD Control Register 2 (ATDCTL2) 1 Writes to this register will abort current conversion sequence. Χ Module Base + 0x0002 1 Figure 10-5. ATD Control Register 2 (ATDCTL2) Read: Anytime Write: Anytime Only if ETRIG3-0 input option is available (see device specification), else ETRISEL is ignored, that means external trigger source is still on one of the AD channels selected by ETRIGCH3-0 #### Table 10-6. ATDCTL2 Field Descriptions | Field | Description | | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 6<br>AFFC | <ul> <li>ATD Fast Flag Clear All</li> <li>ATD flag clearing done by write 1 to respective CCF[n] flag.</li> <li>Changes all ATD conversion complete flags to a fast clear sequence.</li> <li>For compare disabled (CMPE[n]=0) a read access to the result register will cause the associated CCF[n] flag to clear automatically.</li> <li>For compare enabled (CMPE[n]=1) a write access to the result register will cause the associated CCF[n] flag to clear automatically.</li> </ul> | | | | 5<br>ICLKSTP | Internal Clock in Stop Mode Bit — This bit enables A/D conversions in stop mode. When going into stop mode and ICLKSTP=1 the ATD conversion clock is automatically switched to the internally generated clock ICLK. Current conversion sequence will seamless continue. Conversion speed will change from prescaled bus frequency to the ICLK frequency (see ATD Electrical Characteristics in device description). The prescaler bits PRS4-0 in ATDCTL4 have no effect on the ICLK frequency. For conversions during stop mode the automatic compare interrupt or the sequence complete interrupt can be used to inform software handler about changing A/D values. External trigger will not work while converting in stop mode. For conversions during transition from Run to Stop Mode or vice versa the result is not written to the results register, no CCF flag is set and no compare is done. When converting in Stop Mode (ICLKSTP=1) an ATD Stop Recovery time t <sub>ATDSTPRCV</sub> is required to switch back to bus clock based ATDCLK when leaving Stop Mode. Do not access ATD registers during this time. O If A/D conversion sequence is ongoing when going into stop mode, the actual conversion sequence will be aborted and automatically restarted when exiting stop mode. 1 A/D continues to convert in stop mode using internally generated clock (ICLK) | | | | 4<br>ETRIGLE | External Trigger Level/Edge Control — This bit controls the sensitivity of the external trigger signal. See Table 10-7 for details. | | | | 3<br>ETRIGP | External Trigger Polarity — This bit controls the polarity of the external trigger signal. See Table 10-7 for details | | | | 2<br>ETRIGE | External Trigger Mode Enable — This bit enables the external trigger on one of the AD channels or one of the ETRIG3-0 inputs as described in Table 10-5. If external trigger source is one of the AD channels, the digital input buffer of this channel is enabled. The external trigger allows to synchronize the start of conversion with external events. External trigger will not work while converting in stop mode. 0 Disable external trigger 1 Enable external trigger | | | | 1<br>ASCIE | ATD Sequence Complete Interrupt Enable 0 ATD Sequence Complete interrupt requests are disabled. 1 ATD Sequence Complete interrupt will be requested whenever SCF=1 is set. | | | | 0<br>ACMPIE | <ul> <li>ATD Compare Interrupt Enable — If automatic compare is enabled for conversion n (CMPE[n]=1 in ATDCMPE register) this bit enables the compare interrupt. If the CCF[n] flag is set (showing a successful compare for conversion n), the compare interrupt is triggered.</li> <li>O ATD Compare interrupt requests are disabled.</li> <li>1 For the conversions in a sequence for which automatic compare is enabled (CMPE[n]=1), ATD Compare Interrupt will be requested whenever any of the respective CCF flags is set.</li> </ul> | | | **Table 10-7. External Trigger Configurations** | ETRIGLE | ETRIGP | External Trigger Sensitivity | |---------|--------|------------------------------| | 0 | 0 | Falling edge | | 0 | 1 | Rising edge | | 1 | 0 | Low level | | 1 | 1 | High level | MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 10.3.2.4 ATD Control Register 3 (ATDCTL3) Writes to this register will abort current conversion sequence. Module Base + 0x0003 Figure 10-6. ATD Control Register 3 (ATDCTL3) Read: Anytime Write: Anytime #### Table 10-8. ATDCTL3 Field Descriptions | Field | Description | | | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7<br>DJM | Result Register Data Justification — Result data format is always unsigned. This bit controls justification of conversion data in the result registers. 0 Left justified data in the result registers. 1 Right justified data in the result registers. Table 10-9 gives examples ATD results for an input signal range between 0 and 5.12 Volts. | | | | 6–3<br>S8C, S4C,<br>S2C, S1C | <b>Conversion Sequence Length</b> — These bits control the number of conversions per sequence. Table 10-10 shows all combinations. At reset, S4C is set to 1 (sequence length is 4). This is to maintain software continuity to HC12 family. | | | | 2<br>FIFO | Result Register FIFO Mode — If this bit is zero (non-FIFO mode), the A/D conversion results map into the result registers based on the conversion sequence; the result of the first conversion appears in the first result register (ATDDR0), the second result in the second result register (ATDDR1), and so on. | | | | | If this bit is one (FIFO mode) the conversion counter is not reset at the beginning or ending of a conversion sequence; sequential conversion results are placed in consecutive result registers. In a continuously scanning conversion sequence, the result register counter will wrap around when it reaches the end of the result register file. The conversion counter value (CC3-0 in ATDSTAT0) can be used to determine where in the result register file, the current conversion result will be placed. | | | | | Aborting a conversion or starting a new conversion clears the conversion counter even if FIFO=1. So the first result of a new conversion sequence, started by writing to ATDCTL5, will always be place in the first result register (ATDDDR0). Intended usage of FIFO mode is continuos conversion (SCAN=1) or triggered conversion (ETRIG=1). | | | | | Which result registers hold valid data can be tracked using the conversion complete flags. Fast flag clear mode may or may not be useful in a particular application to track valid data. | | | | | If this bit is one, automatic compare of result registers is always disabled, that is ADC12B12C will behave as if ACMPIE and all CPME[n] were zero. O Conversion results are placed in the corresponding result register up to the selected sequence length. Conversion results are placed in consecutive result registers (wrap around at end). | | | | 1–0<br>FRZ[1:0] | Background Debug Freeze Enable — When debugging an application, it is useful in many cases to have the ATD pause when a breakpoint (Freeze Mode) is encountered. These 2 bits determine how the ATD will respond to a breakpoint as shown in Table 10-11. Leakage onto the storage node and comparator reference capacitors may compromise the accuracy of an immediately frozen conversion depending on the length of the freeze period. | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 10-9. Examples of ideal decimal ATD Results | Input Signal V <sub>RL</sub> = 0 Volts V <sub>RH</sub> = 5.12 Volts | 8-Bit<br>Codes<br>(resolution=20mV) | 10-Bit<br>Codes<br>(resolution=5mV) | Reserved | |---------------------------------------------------------------------|-------------------------------------|-------------------------------------|----------| | 5.120 Volts | 255 | 1023 | Reserved | | | ••• | *** | | | 0.022 | 1 | 4 | | | 0.020 | 1 | 4 | | | 0.018 | 1 | 4 | | | 0.016 | 1 | 3 | | | 0.014 | 1 | 3 | | | 0.012 | 1 | 2 | | | 0.010 | 1 | 2 | | | 0.008 | 0 | 2 | | | 0.006 | 0 | 1 | | | 0.004 | 0 | 1 | | | 0.003 | 0 | 0 | | | 0.002 | 0 | 0 | | | 0.000 | 0 | 0 | | Table 10-10. Conversion Sequence Length Coding | S8C | S4C | S2C | S1C | Number of Conversions per Sequence | |-----|-----|-----|-----|------------------------------------| | 0 | 0 | 0 | 0 | 12 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 0 | 0 | 12 | | 1 | 1 | 0 | 1 | 12 | | 1 | 1 | 1 | 0 | 12 | | 1 | 1 | 1 | 1 | 12 | Table 10-11. ATD Behavior in Freeze Mode (Breakpoint) | FRZ1 | FRZ0 | Behavior in Freeze Mode | |------|------|-------------------------| | 0 | 0 | Continue conversion | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 10-11. ATD Behavior in Freeze Mode (Breakpoint) | FRZ1 | FRZ0 | Behavior in Freeze Mode | | |------|------|----------------------------------------|--| | 0 | 1 | Reserved | | | 1 | 0 | Finish current conversion, then freeze | | | 1 | 1 | Freeze Immediately | | ## 10.3.2.5 ATD Control Register 4 (ATDCTL4) Writes to this register will abort current conversion sequence. Module Base + 0x0004 Figure 10-7. ATD Control Register 4 (ATDCTL4) Read: Anytime Write: Anytime Table 10-12. ATDCTL4 Field Descriptions | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–5<br>SMP[2:0] | Sample Time Select — These three bits select the length of the sample time in units of ATD conversion clock cycles. Note that the ATD conversion clock period is itself a function of the prescaler value (bits PRS4-0). Table 10-13 lists the available sample time lengths. | | 4–0<br>PRS[4:0] | <b>ATD Clock Prescaler</b> — These 5 bits are the binary prescaler value PRS. The ATD conversion clock frequency is calculated as follows: | | | $f_{ATDCLK} = \frac{f_{BUS}}{2 \times (PRS + 1)}$ | | | Refer to Device Specification for allowed frequency range of f <sub>ATDCLK</sub> . | Table 10-13. Sample Time Select | SMP2 | SMP1 | SMP0 | Sample Time<br>in Number of<br>ATD Clock Cycles | |------|------|------|-------------------------------------------------| | 0 | 0 | 0 | 4 | | 0 | 0 | 1 | 6 | | 0 | 1 | 0 | 8 | | 0 | 1 | 1 | 10 | | 1 | 0 | 0 | 12 | | 1 | 0 | 1 | 16 | | 1 | 1 | 0 | 20 | | 1 | 1 | 1 | 24 | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 10.3.2.6 ATD Control Register 5 (ATDCTL5) Writes to this register will abort current conversion sequence and start a new conversion sequence. If external trigger is enabled (ETRIGE=1) an initial write to ATDCTL5 is required to allow starting of a conversion sequence which will then occur on each trigger event. Start of conversion means the beginning of the sampling phase. Module Base + 0x0005 Figure 10-8. ATD Control Register 5 (ATDCTL5) Read: Anytime Write: Anytime Table 10-14. ATDCTL5 Field Descriptions | Field | Description | |--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>SC | Special Channel Conversion Bit — If this bit is set, then special channel conversion can be selected using CD, CC, CB and CA of ATDCTL5. Table 10-15 lists the coding. O Special channel conversions disabled Special channel conversions enabled | | 5<br>SCAN | Continuous Conversion Sequence Mode — This bit selects whether conversion sequences are performed continuously or only once. If external trigger is enabled (ETRIGE=1) setting this bit has no effect, that means external trigger always starts a single conversion sequence. O Single conversion sequence Continuous conversion sequences (scan mode) | | 4<br>MULT | Multi-Channel Sample Mode — When MULT is 0, the ATD sequence controller samples only from the specified analog input channel for an entire conversion sequence. The analog channel is selected by channel selection code (control bits CD/CC/CB/CA located in ATDCTL5). When MULT is 1, the ATD sequence controller samples across channels. The number of channels sampled is determined by the sequence length value (S8C, S4C, S2C, S1C). The first analog channel examined is determined by channel selection code (CD, CC, CB, CA control bits); subsequent channels sampled in the sequence are determined by incrementing the channel selection code or wrapping around to AN0 (channel 0). O Sample only one channel Sample across several channels | | 3–0<br>CD, CC,<br>CB, CA | Analog Input Channel Select Code — These bits select the analog input channel(s) whose signals are sampled and converted to digital codes. Table 10-15 lists the coding used to select the various analog input channels. | | | In the case of single channel conversions (MULT=0), this selection code specifies the channel to be examined. | | | In the case of multiple channel conversions (MULT=1), this selection code specifies the first channel to be examined in the conversion sequence. Subsequent channels are determined by incrementing the channel selection code or wrapping around to AN0 (after converting the channel defined by the Wrap Around Channel Select Bits WRAP3-0 in ATDCTL0). In case of starting with a channel number higher than the one defined by WRAP3-0 the first wrap around will be AN7 to AN0. | Table 10-15. Analog Input Channel Select Coding | sc | CD | СС | СВ | CA | Analog Input<br>Channel | |----|----|----|----|----|-----------------------------------------| | 0 | 0 | 0 | 0 | 0 | AN0 | | | 0 | 0 | 0 | 1 | AN1 | | | 0 | 0 | 1 | 0 | AN2 | | | 0 | 0 | 1 | 1 | AN3 | | | 0 | 1 | 0 | 0 | AN4 | | | 0 | 1 | 0 | 1 | AN5 | | | 0 | 1 | 1 | 0 | AN6 | | | 0 | 1 | 1 | 1 | AN7 | | | 1 | 0 | 0 | 0 | AN8 | | | 1 | 0 | 0 | 1 | AN9 | | | 1 | 0 | 1 | 0 | AN10 | | | 1 | 0 | 1 | 1 | AN11 | | | 1 | 1 | 0 | 0 | AN11 | | | 1 | 1 | 0 | 1 | AN11 | | | 1 | 1 | 1 | 0 | AN11 | | | 1 | 1 | 1 | 1 | AN11 | | 1 | 0 | 0 | 0 | 0 | Reserved | | | 0 | 0 | 0 | 1 | SPECIAL17 | | | 0 | 0 | 1 | Х | Reserved | | | 0 | 1 | 0 | 0 | V <sub>RH</sub> | | | 0 | 1 | 0 | 1 | $V_{RL}$ | | | 0 | 1 | 1 | 0 | (V <sub>RH</sub> +V <sub>RL</sub> ) / 2 | | | 0 | 1 | 1 | 1 | Reserved | | | 1 | Х | Х | Х | Reserved | ## 10.3.2.7 ATD Status Register 0 (ATDSTAT0) This register contains the Sequence Complete Flag, overrun flags for external trigger and FIFO mode, and the conversion counter. Module Base + 0x0006 Figure 10-9. ATD Status Register 0 (ATDSTAT0) Read: Anytime Write: Anytime (No effect on (CC3, CC2, CC1, CC0)) Table 10-16. ATDSTAT0 Field Descriptions | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SCF | Sequence Complete Flag — This flag is set upon completion of a conversion sequence. If conversion sequences are continuously performed (SCAN=1), the flag is set after each one is completed. This flag is cleared when one of the following occurs: A) Write "1" to SCF B) Write to ATDCTL5 (a new conversion sequence is started) C) If AFFC=1 and read of a result register Conversion sequence not completed Conversion sequence has completed | | 5<br>ETORF | External Trigger Overrun Flag — While in edge trigger mode (ETRIGLE=0), if additional active edges are detected while a conversion sequence is in process the overrun flag is set. This flag is cleared when one of the following occurs: A) Write "1" to ETORF B) Write to ATDCTL0,1,2,3,4, ATDCMPE or ATDCMPHT (a conversion sequence is aborted) C) Write to ATDCTL5 (a new conversion sequence is started) No External trigger over run error has occurred External trigger over run error has occurred | | 4<br>FIFOR | Result Register Over Run Flag — This bit indicates that a result register has been written to before its associated conversion complete flag (CCF) has been cleared. This flag is most useful when using the FIFO mode because the flag potentially indicates that result registers are out of sync with the input channels. However, it is also practical for non-FIFO modes, and indicates that a result register has been over written before it has been read (i.e. the old data has been lost). This flag is cleared when one of the following occurs: A) Write "1" to FIFOR B) Write to ATDCTL0,1,2,3,4, ATDCMPE or ATDCMPHT (a conversion sequence is aborted) C) Write to ATDCTL5 (a new conversion sequence is started) No over run has occurred Overrun condition exists (result register has been written while associated CCFx flag was still set) | #### **Table 10-16. ATDSTAT0 Field Descriptions (continued)** | Field | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CC[3:0] | Conversion Counter — These 4 read-only bits are the binary value of the conversion counter. The conversion counter points to the result register that will receive the result of the current conversion. E.g. CC3=0, CC2=1, CC1=1, CC0=0 indicates that the result of the current conversion will be in ATD Result Register 6. If in non-FIFO mode (FIFO=0) the conversion counter is initialized to zero at the begin and end of the conversion sequence. If in FIFO mode (FIFO=1) the register counter is not initialized. The conversion counters wraps around when its maximum value is reached. Aborting a conversion or starting a new conversion clears the conversion counter even if FIFO=1. | # **10.3.2.8** ATD Compare Enable Register (ATDCMPE) Writes to this register will abort current conversion sequence. Read: Anytime Write: Anytime Module Base + 0x0008 Figure 10-10. ATD Compare Enable Register (ATDCMPE) #### **Table 10-17. ATDCMPE Field Descriptions** | Field | Description | |--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11-0<br>CMPE[11:0] | Compare Enable for Conversion Number $n$ ( $n$ = 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) of a Sequence ( $n$ conversion number, NOT channel number!) — These bits enable automatic compare of conversion results individually for conversions of a sequence. The sense of each comparison is determined by the CMPHT[ $n$ ] bit in the ATDCMPHT register. | | | For each conversion number with CMPE[n]=1 do the following: 1) Write compare value to ATDDRn result register 2) Write compare operator with CMPHT[n] in ATDCPMHT register | | | CCF[ <i>n</i> ] in ATDSTAT2 register will flag individual success of any comparison. 0 No automatic compare 1 Automatic compare of results for conversion <i>n</i> of a sequence is enabled. | ## 10.3.2.9 ATD Status Register 2 (ATDSTAT2) This read-only register contains the Conversion Complete Flags CCF[11:0]. Module Base + 0x000A Figure 10-11. ATD Status Register 2 (ATDSTAT2) Read: Anytime Write: Anytime, no effect Table 10-18. ATDSTAT2 Field Descriptions | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11–0<br>CCF[11:0] | Conversion Complete Flag <i>n</i> ( <i>n</i> = 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) ( <i>n</i> conversion number, NOT channel number!)— A conversion complete flag is set at the end of each conversion in a sequence. The flags are associated with the conversion position in a sequence (and also the result register number). Therefore in non-fifo mode, CCF[4] is set when the fifth conversion in a sequence is complete and the result is available in ATDDR4; CCF[5] is set when the sixth conversion in a sequence is complete and the result is available in ATDDR5, and so forth. | | | If automatic compare of conversion results is enabled (CMPE[n]=1 in ATDCMPE), the conversion complete flag is only set if comparison with ATDDRn is true and if ACMPIE=1 a compare interrupt will be requested. In this case, as the ATDDRn result register is used to hold the compare value, the result will not be stored there at the end of the conversion but is lost. A flag CCF[n] is cleared when one of the following occurs: A) Write to ATDCTL5 (a new conversion sequence is started) B) If AFFC=0, write "1" to CCF[n] C) If AFFC=1 and CMPE[n]=0, read of result register ATDDRn D) If AFFC=1 and CMPE[n]=1, write to result register ATDDRn | | | In case of a concurrent set and clear on CCF[n]: The clearing by method A) will overwrite the set. The clearing by methods B) or C) or D) will be overwritten by the set. 0 Conversion number n not completed or successfully compared 1 If (CMPE[n]=0): Conversion number n has completed. Result is ready in ATDDRn. If (CMPE[n]=1): Compare for conversion result number n with compare value in ATDDRn, using compare operator CMPGT[n] is true. (No result available in ATDDRn) | ## 10.3.2.10 ATD Input Enable Register (ATDDIEN) Module Base + 0x000C Figure 10-12. ATD Input Enable Register (ATDDIEN) Read: Anytime Write: Anytime **Table 10-19. ATDDIEN Field Descriptions** | Field | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11–0<br>IEN[11:0] | <ul> <li>ATD Digital Input Enable on channel x (x= 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) — This bit controls the digital input buffer from the analog input pin (ANx) to the digital data register.</li> <li>Disable digital input buffer to ANx pin</li> <li>Enable digital input buffer on ANx pin.</li> <li>Note: Setting this bit will enable the corresponding digital input buffer continuously. If this bit is set while simultaneously using it as an analog port, there is potentially increased power consumption because the digital input buffer maybe in the linear region.</li> </ul> | ## 10.3.2.11 ATD Compare Higher Than Register (ATDCMPHT) Writes to this register will abort current conversion sequence. Read: Anytime Write: Anytime Module Base + 0x000E Figure 10-13. ATD Compare Higher Than Register (ATDCMPHT) **Table 10-20. ATDCMPHT Field Descriptions** | Field | Description | | | | | | |---------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 11–0 | Compare Operation Higher Than Enable for conversion number n (n= 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0) of | | | | | | | CMPHT[1 | 1:0] a Sequence ( <i>n conversion number, NOT channel number!</i> ) — This bit selects the operator for comparison | | | | | | | | of conversion results. | | | | | | | | 0 If result of conversion $n$ is <b>lower or same than</b> compare value in ATDDR $n$ , this is flagged in ATDSTAT2 | | | | | | | | 1 If result of conversion <i>n</i> is <b>higher than</b> compare value in ATDDR <i>n</i> , this is flagged in ATDSTAT2 | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 10.3.2.12 ATD Conversion Result Registers (ATDDRn) The A/D conversion results are stored in 12 result registers. Results are always in unsigned data representation. Left and right justification is selected using the DJM control bit in ATDCTL3. If automatic compare of conversions results is enabled (CMPE[n]=1 in ATDCMPE), these registers must be written with the compare values in left or right justified format depending on the actual value of the DJM bit. In this case, as the ATDDRn register is used to hold the compare value, the result will not be stored there at the end of the conversion but is lost. #### Attention, n is the conversion number, NOT the channel number! Read: Anytime Write: Anytime #### NOTE For conversions not using automatic compare, results are stored in the result registers after each conversion. In this case avoid writing to ATDDRn except for initial values, because an A/D result might be overwritten. #### 10.3.2.12.1 Left Justified Result Data (DJM=0) Module Base + 0x0010 = ATDDR0, 0x0012 = ATDDR1, 0x0014 = ATDDR2, 0x0016 = ATDDR3 0x0018 = ATDDR4, 0x001A = ATDDR5, 0x001C = ATDDR6, 0x001E = ATDDR7 0x0020 = ATDDR8, 0x0022 = ATDDR9, 0x0024 = ATDDR10, 0x0026 = ATDDR11 14 13 12 10 9 8 6 5 3 0 11 0 0 0 0 R Bit 5 Bit 3 Bit 1 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 4 Bit 2 Bit 0 Bit 11 W 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Reset Unimplemented or Reserved Figure 10-14. Left justified ATD conversion result register (ATDDRn) ## 10.3.2.12.2 Right Justified Result Data (DJM=1) Module Base + 0x0010 = ATDDR0, 0x0012 = ATDDR1, 0x0014 = ATDDR2, 0x0016 = ATDDR3 0x0018 = ATDDR4, 0x001A = ATDDR5, 0x001C = ATDDR6, 0x001E = ATDDR7 0x0020 = ATDDR8, 0x0022 = ATDDR9, 0x0024 = ATDDR10, 0x0026 = ATDDR11 15 14 13 12 10 8 7 6 5 4 3 2 1 0 11 R Bit 10 Bit 5 Bit 3 Bit 2 Bi1 1 Bit 11 Bit 9 Bit 8 Bit 7 Bit 6 Bit 4 Bit 0 W Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Unimplemented or Reserved Figure 10-15. Right justified ATD conversion result register (ATDDR*n*) MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 10-21 shows how depending on the A/D resolution the conversion result is transferred to the ATD result registers. Compare is always done using all 12 bits of both the conversion result and the compare value in ATDDRn. Table 10-21. Conversion result mapping to ATDDRn | A/D<br>resolution | DJM | conversion result mapping to ATDDR <i>n</i> | |-------------------|-----|---------------------------------------------| | 8-bit data | 0 | Bit[11:4] = result, Bit[3:0]=0000 | | 8-bit data | 1 | Bit[7:0] = result, Bit[11:8]=0000 | | 10-bit data | 0 | Bit[11:2] = result, Bit[1:0]=00 | | 10-bit data | 1 | Bit[9:0] = result, Bit[11:10]=00 | # 10.4 Functional Description The ADC12B12C is structured into an analog sub-block and a digital sub-block. ## 10.4.1 Analog Sub-Block The analog sub-block contains all analog electronics required to perform a single conversion. Separate power supplies $V_{DDA}$ and $V_{SSA}$ allow to isolate noise of other MCU circuitry from the analog sub-block. ## 10.4.1.1 Sample and Hold Machine The Sample and Hold (S/H) Machine accepts analog signals from the external world and stores them as capacitor charge on a storage node. During the sample process the analog input connects directly to the storage node. The input analog signals are unipolar and must fall within the potential range of $V_{SSA}$ to $V_{DDA}$ . During the hold process the analog input is disconnected from the storage node. ## 10.4.1.2 Analog Input Multiplexer The analog input multiplexer connects one of the 8 external analog input channels to the sample and hold machine. ## 10.4.1.3 Analog-to-Digital (A/D) Machine The A/D Machine performs analog to digital conversions. The resolution is program selectable at either 8 or 10 bits. The A/D machine uses a successive approximation architecture. It functions by comparing the stored analog sample potential with a series of digitally generated analog potentials. By following a binary search algorithm, the A/D machine locates the approximating potential that is nearest to the sampled potential. When not converting the A/D machine is automatically powered down. Only analog input signals within the potential range of $V_{RL}$ to $V_{RH}$ (A/D reference potentials) will result in a non-railed digital output code. # 10.4.2 Digital Sub-Block This subsection explains some of the digital features in more detail. See Section 10.3.2, "Register Descriptions" for all details. # 10.4.2.1 External Trigger Input The external trigger feature allows the user to synchronize ATD conversions to the external environment events rather than relying on software to signal the ATD module when ATD conversions are to take place. The external trigger signal (out of reset ATD channel 11, configurable in ATDCTL1) is programmable to be edge or level sensitive with polarity control. Table 10-22 gives a brief description of the different combinations of control bits and their effect on the external trigger function. | ETRIGLE | ETRIGP | ETRIGE | SCAN | Description | | |---------|--------|--------|------|-------------------------------------------------------------------------------|--| | Х | Х | 0 | 0 | Ignores external trigger. Performs one conversion sequence and stops. | | | Х | Х | 0 | 1 | Ignores external trigger. Performs continuous conversion sequences. | | | 0 | 0 | 1 | Х | Falling edge triggered. Performs one conversion sequence per trigger. | | | 0 | 1 | 1 | Х | Rising edge triggered. Performs one conversion sequence per trigger. | | | 1 | 0 | 1 | Х | Trigger active low. Performs continuous conversions while trigger is active. | | | 1 | 1 | 1 | Х | Trigger active high. Performs continuous conversions while trigger is active. | | **Table 10-22. External Trigger Control Bits** During a conversion, if additional active edges are detected the overrun error flag ETORF is set. In either level or edge triggered modes, the first conversion begins when the trigger is received. Once ETRIGE is enabled, conversions cannot be started by a write to ATDCTL5, but rather must be triggered externally. If the level mode is active and the external trigger both de-asserts and re-asserts itself during a conversion sequence, this does not constitute an overrun. Therefore, the flag is not set. If the trigger is left asserted in level mode while a sequence is completing, another sequence will be triggered immediately. # 10.4.2.2 General-Purpose Digital Port Operation The input channel pins can be multiplexed between analog and digital data. As analog inputs, they are multiplexed and sampled as analog channels to the A/D converter. The analog/digital multiplex operation is performed in the input pads. The input pad is always connected to the analog input channels of the ADC12B12C. The input pad signal is buffered to the digital port registers. This buffer can be turned on or off with the ATDDIEN register. This is important so that the buffer does not draw excess current when analog potentials are presented at its input. #### 10.5 Resets At reset the ADC12B12C is in a power down state. The reset state of each individual bit is listed within the Register Description section (see Section 10.3.2, "Register Descriptions") which details the registers and their bit-field. # 10.6 Interrupts The interrupts requested by the ADC12B12C are listed in Table 10-23. Refer to MCU specification for related vector address and priority. **Table 10-23. ATD Interrupt Vectors** | Interrupt Source | CCR<br>Mask | Local Enable | |-----------------------------|-------------|-------------------| | Sequence Complete Interrupt | I bit | ASCIE in ATDCTL2 | | Compare Interrupt | I bit | ACMPIE in ATDCTL2 | See Section 10.3.2, "Register Descriptions" for further details. # Chapter 11 Freescale's Scalable Controller Area Network (S12MSCANV3) Table 11-1. Revision History | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | |--------------------|---------------|---------------------------|-----------------------------------------------------------------------| | V03.11 | 31 Mar 2009 | | Orthographic corrections | | V03.12 | 09 Aug 2010 | Table 11-37 | Added 'Bosch CAN 2.0A/B' to bit time settings table | | V03.13 | 03 Mar 2011 | Figure 11-4<br>Table 11-3 | Corrected CANE write restrictions Removed footnote from RXFRM bit | ## 11.1 Introduction Freescale's scalable controller area network (S12MSCANV3) definition is based on the MSCAN12 definition, which is the specific implementation of the MSCAN concept targeted for the M68HC12 microcontroller family. The module is a communication controller implementing the CAN 2.0A/B protocol as defined in the Bosch specification dated September 1991. For users to fully understand the MSCAN specification, it is recommended that the Bosch specification be read first to familiarize the reader with the terms and concepts contained within this document. Though not exclusively intended for automotive applications, CAN protocol is designed to meet the specific requirements of a vehicle serial data bus: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness, and required bandwidth. MSCAN uses an advanced buffer arrangement resulting in predictable real-time behavior and simplified application software. # 11.1.1 Glossary Table 11-2. Terminology | ACK | Acknowledge of CAN message | |------------------|---------------------------------------| | CAN | Controller Area Network | | CRC | Cyclic Redundancy Code | | EOF | End of Frame | | FIFO | First-In-First-Out Memory | | IFS | Inter-Frame Sequence | | SOF | Start of Frame | | CPU bus | CPU related read/write data bus | | CAN bus | CAN protocol related serial bus | | oscillator clock | Direct clock from external oscillator | | bus clock | CPU bus related clock | | CAN clock | CAN protocol related clock | # 11.1.2 Block Diagram Figure 11-1. MSCAN Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 11.1.3 Features The basic features of the MSCAN are as follows: - Implementation of the CAN protocol Version 2.0A/B - Standard and extended data frames - Zero to eight bytes data length - Programmable bit rate up to 1 Mbps<sup>8</sup> - Support for remote frames - Five receive buffers with FIFO storage scheme - Three transmit buffers with internal prioritization using a "local priority" concept - Flexible maskable identifier filter supports two full-size (32-bit) extended identifier filters, or four 16-bit filters, or eight 8-bit filters - Programmable wake-up functionality with integrated low-pass filter - Programmable loopback mode supports self-test operation - Programmable listen-only mode for monitoring of CAN bus - Programmable bus-off recovery functionality - Separate signalling and interrupt capabilities for all CAN receiver and transmitter error states (warning, error passive, bus-off) - Programmable MSCAN clock source either bus clock or oscillator clock - Internal timer for time-stamping of received and transmitted messages - Three low-power modes: sleep, power down, and MSCAN enable - Global initialization of configuration registers # 11.1.4 Modes of Operation For a description of the specific MSCAN modes and the module operation related to the system operating modes refer to Section 11.4.4, "Modes of Operation". 8. Depending on the actual bit timing and the clock jitter of the PLL. # 11.2 External Signal Description The MSCAN uses two external pins. #### **NOTE** On MCUs with an integrated CAN physical interface (transceiver) the MSCAN interface is connected internally to the transceiver interface. In these cases the external availability of signals TXCAN and RXCAN is optional. ## 11.2.1 RXCAN — CAN Receiver Input Pin RXCAN is the MSCAN receiver input pin. # 11.2.2 TXCAN — CAN Transmitter Output Pin TXCAN is the MSCAN transmitter output pin. The TXCAN output pin represents the logic level on the CAN bus: 0 = Dominant state 1 =Recessive state ## 11.2.3 CAN System A typical CAN system with MSCAN is shown in Figure 11-2. Each CAN station is connected physically to the CAN bus lines through a transceiver device. The transceiver is capable of driving the large current needed for the CAN bus and has current protection against defective CAN or defective stations. Figure 11-2. CAN System # 11.3 Memory Map and Register Definition This section provides a detailed description of all registers accessible in the MSCAN. ## 11.3.1 Module Memory Map Figure 11-3 gives an overview on all registers and their individual bits in the MSCAN memory map. The *register address* results from the addition of *base address* and *address offset*. The *base address* is determined at the MCU level and can be found in the MCU memory map description. The *address offset* is defined at the module level. The MSCAN occupies 64 bytes in the memory space. The base address of the MSCAN module is determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the first address of the module address offset. The detailed register descriptions follow in the order they appear in the register map. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|-------------|--------|--------|---------|---------|---------|---------|--------|--------| | 0x0000<br>CANCTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0001<br>CANCTL1 | R<br>W | CANE | CLKSRC | LOOPB | LISTEN | BORM | WUPM | SLPAK | INITAK | | 0x0002<br>CANBTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0003<br>CANBTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0004<br>CANRFLG | R<br>W | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 0x0005<br>CANRIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | 0x0006<br>CANTFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | | 0x0007<br>CANTIER | R<br>W | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | 0x0008<br>CANTARQ | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | 0x0009<br>CANTAAK | R | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | 0x000A<br>CANTBSEL | W<br>R<br>W | 0 | 0 | 0 | 0 | 0 | TX2 | TX1 | TX0 | | 0x000B<br>CANIDAC | R<br>W | 0 | 0 | IDAM1 | IDAM0 | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x000C<br>Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000D<br>CANMISC | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BOHOLD | | 0x000E<br>CANRXERR | R<br>W | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | = Unimplemented or Reserved Figure 11-3. MSCAN Register Summary MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure 11-3. MSCAN Register Summary (continued) # 11.3.2 Register Descriptions This section describes in detail all the registers and register bits in the MSCAN module. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. All bits of all registers in this module are completely synchronous to internal clocks during a register read. # 11.3.2.1 MSCAN Control Register 0 (CANCTL0) The CANCTL0 register provides various control bits of the MSCAN module as described below. Figure 11-4. MSCAN Control Register 0 (CANCTL0) 1. Read: Anytime Write: Anytime when out of initialization mode; exceptions are read-only RXACT and SYNCH, RXFRM (which is set by the module only), and INITRQ (which is also writable in initialization mode) #### **NOTE** The CANCTL0 register, except WUPE, INITRQ, and SLPRQ, is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable again as soon as the initialization mode is exited (INITRQ = 0 and INITAK = 0). Table 11-3. CANCTL0 Register Field Descriptions | Field | Description | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RXFRM | Received Frame Flag — This bit is read and clear only. It is set when a receiver has received a valid message correctly, independently of the filter configuration. After it is set, it remains set until cleared by software or reset. Clearing is done by writing a 1. Writing a 0 is ignored. This bit is not valid in loopback mode. O No valid message was received since last clearing this flag A valid message was received since last clearing of this flag | | 6<br>RXACT | Receiver Active Status — This read-only flag indicates the MSCAN is receiving a message <sup>(1)</sup> . The flag is controlled by the receiver front end. This bit is not valid in loopback mode. 0 MSCAN is transmitting or idle 1 MSCAN is receiving a message (including when arbitration is lost) | | 5<br>CSWAI <sup>(2)</sup> | CAN Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling all the clocks at the CPU bus interface to the MSCAN module. 0 The module is not affected during wait mode 1 The module ceases to be clocked during wait mode | | 4<br>SYNCH | Synchronized Status — This read-only flag indicates whether the MSCAN is synchronized to the CAN bus and able to participate in the communication process. It is set and cleared by the MSCAN. 0 MSCAN is not synchronized to the CAN bus 1 MSCAN is synchronized to the CAN bus | | 3<br>TIME | Timer Enable — This bit activates an internal 16-bit wide free running timer which is clocked by the bit clock rate. If the timer is enabled, a 16-bit time stamp will be assigned to each transmitted/received message within the active TX/RX buffer. Right after the EOF of a valid message on the CAN bus, the time stamp is written to the highest bytes (0x000E, 0x000F) in the appropriate buffer (see Section 11.3.3, "Programmer's Model of Message Storage"). The internal timer is reset (all bits set to 0) when disabled. This bit is held low in initialization mode. 0 Disable internal MSCAN timer 1 Enable internal MSCAN timer | | 2<br>WUPE <sup>(3)</sup> | Wake-Up Enable — This configuration bit allows the MSCAN to restart from sleep mode or from power down mode (entered from sleep) when traffic on CAN is detected (see Section 11.4.5.5, "MSCAN Sleep Mode"). This bit must be configured before sleep mode entry for the selected function to take effect. 0 Wake-up disabled — The MSCAN ignores traffic on CAN 1 Wake-up enabled — The MSCAN is able to restart | #### Table 11-3. CANCTL0 Register Field Descriptions (continued) | Field | Description | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SLPRQ <sup>(4)</sup> | Sleep Mode Request — This bit requests the MSCAN to enter sleep mode, which is an internal power saving mode (see Section 11.4.5.5, "MSCAN Sleep Mode"). The sleep mode request is serviced when the CAN bus is idle, i.e., the module is not receiving a message and all transmit buffers are empty. The module indicates entry to sleep mode by setting SLPAK = 1 (see Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). SLPRQ cannot be set while the WUPIF flag is set (see Section 11.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). Sleep mode will be active until SLPRQ is cleared by the CPU or, depending on the setting of WUPE, the MSCAN detects activity on the CAN bus and clears SLPRQ itself. O Running — The MSCAN functions normally Sleep mode request — The MSCAN enters sleep mode when CAN bus idle | | 0<br>INITRQ <sup>(5),(6)</sup> | Initialization Mode Request — When this bit is set by the CPU, the MSCAN skips to initialization mode (see Section 11.4.4.5, "MSCAN Initialization Mode"). Any ongoing transmission or reception is aborted and synchronization to the CAN bus is lost. The module indicates entry to initialization mode by setting INITAK = 1 (Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). The following registers enter their hard reset state and restore their default values: CANCTL0 <sup>(7)</sup> , CANRFLG <sup>(8)</sup> , CANRIER <sup>(9)</sup> , CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL. The registers CANCTL1, CANBTRO, CANBTR1, CANIDAC, CANIDARO-7, and CANIDMRO-7 can only be written by the CPU when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1). The values of the error counters are not affected by initialization mode. When this bit is cleared by the CPU, the MSCAN restarts and then tries to synchronize to the CAN bus. If the MSCAN is not in bus-off state, it synchronizes after 11 consecutive recessive bits on the CAN bus; if the MSCAN is in bus-off state, it continues to wait for 128 occurrences of 11 consecutive recessive bits. Writing to other bits in CANCTLO, CANRFLG, CANRIER, CANTFLG, or CANTIER must be done only after initialization mode is exited, which is INITRQ = 0 and INITAK = 0. 0 Normal operation 1 MSCAN in initialization mode | - 1. See the Bosch CAN 2.0A/B specification for a detailed definition of transmitter and receiver states. - In order to protect from accidentally violating the CAN protocol, TXCAN is immediately forced to a recessive state when the CPU enters wait (CSWAI = 1) or stop mode (see Section 11.4.5.2, "Operation in Wait Mode" and Section 11.4.5.3, "Operation in Stop Mode"). - 3. The CPU has to make sure that the WUPE register and the WUPIE wake-up interrupt enable register (see Section 11.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)) is enabled, if the recovery mechanism from stop or wait is required. - 4. The CPU cannot clear SLPRQ before the MSCAN has entered sleep mode (SLPRQ = 1 and SLPAK = 1). - 5. The CPU cannot clear INITRQ before the MSCAN has entered initialization mode (INITRQ = 1 and INITAK = 1). - 6. In order to protect from accidentally violating the CAN protocol, TXCAN is immediately forced to a recessive state when the initialization mode is requested by the CPU. Thus, the recommended procedure is to bring the MSCAN into sleep mode (SLPRQ = 1 and SLPAK = 1) before requesting initialization mode. - 7. Not including WUPE, INITRQ, and SLPRQ. - 8. TSTAT1 and TSTAT0 are not affected by initialization mode. - 9. RSTAT1 and RSTAT0 are not affected by initialization mode. # 11.3.2.2 MSCAN Control Register 1 (CANCTL1) The CANCTL1 register provides various control bits and handshake status information of the MSCAN module as described below. Figure 11-5. MSCAN Control Register 1 (CANCTL1) #### 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1), except CANE which is write once in normal and anytime in special system operation modes when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1) Table 11-4. CANCTL1 Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CANE | MSCAN Enable 0 MSCAN module is disabled 1 MSCAN module is enabled | | 6<br>CLKSRC | MSCAN Clock Source — This bit defines the clock source for the MSCAN module (only for systems with a clock generation module; Section 11.4.3.2, "Clock System," and Section Figure 11-43., "MSCAN Clocking Scheme,"). 0 MSCAN clock source is the oscillator clock 1 MSCAN clock source is the bus clock | | 5<br>LOOPB | Loopback Self Test Mode — When this bit is set, the MSCAN performs an internal loopback which can be used for self test operation. The bit stream output of the transmitter is fed back to the receiver internally. The RXCAN input is ignored and the TXCAN output goes to the recessive state (logic 1). The MSCAN behaves as it does normally when transmitting and treats its own transmitted message as a message received from a remote node. In this state, the MSCAN ignores the bit sent during the ACK slot in the CAN frame acknowledge field to ensure proper reception of its own message. Both transmit and receive interrupts are generated. 0 Loopback self test disabled 1 Loopback self test enabled | | 4<br>LISTEN | Listen Only Mode — This bit configures the MSCAN as a CAN bus monitor. When LISTEN is set, all valid CAN messages with matching ID are received, but no acknowledgement or error frames are sent out (see Section 11.4.4.4, "Listen-Only Mode"). In addition, the error counters are frozen. Listen only mode supports applications which require "hot plugging" or throughput analysis. The MSCAN is unable to transmit any messages when listen only mode is active. 0 Normal operation 1 Listen only mode activated | | 3<br>BORM | Bus-Off Recovery Mode — This bit configures the bus-off state recovery mode of the MSCAN. Refer to Section 11.5.2, "Bus-Off Recovery," for details. 0 Automatic bus-off recovery (see Bosch CAN 2.0A/B protocol specification) 1 Bus-off recovery upon user request | | 2<br>WUPM | Wake-Up Mode — If WUPE in CANCTL0 is enabled, this bit defines whether the integrated low-pass filter is applied to protect the MSCAN from spurious wake-up (see Section 11.4.5.5, "MSCAN Sleep Mode"). 0 MSCAN wakes up on any dominant level on the CAN bus 1 MSCAN wakes up only in case of a dominant pulse on the CAN bus that has a length of T <sub>wup</sub> | | Table 11-4 | CANCTI 1 | Register F | Field Descriptions | (continued) | |-------------|----------|-------------|--------------------|-------------| | Iable II-4. | CANCILI | izediarei i | 1610 626118118118 | (COHUHUCU) | | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SLPAK | Sleep Mode Acknowledge — This flag indicates whether the MSCAN module has entered sleep mode (see Section 11.4.5.5, "MSCAN Sleep Mode"). It is used as a handshake flag for the SLPRQ sleep mode request. Sleep mode is active when SLPRQ = 1 and SLPAK = 1. Depending on the setting of WUPE, the MSCAN will clear the flag if it detects activity on the CAN bus while in sleep mode. 0 Running — The MSCAN operates normally 1 Sleep mode active — The MSCAN has entered sleep mode | | 0<br>INITAK | Initialization Mode Acknowledge — This flag indicates whether the MSCAN module is in initialization mode (see Section 11.4.4.5, "MSCAN Initialization Mode"). It is used as a handshake flag for the INITRQ initialization mode request. Initialization mode is active when INITRQ = 1 and INITAK = 1. The registers CANCTL1, CANBTR0, CANBTR1, CANIDAC, CANIDAR0—CANIDAR7, and CANIDMR0—CANIDMR7 can be written only by the CPU when the MSCAN is in initialization mode. 0 Running — The MSCAN operates normally 1 Initialization mode active — The MSCAN has entered initialization mode | # 11.3.2.3 MSCAN Bus Timing Register 0 (CANBTR0) The CANBTR0 register configures various CAN bus timing parameters of the MSCAN module. Figure 11-6. MSCAN Bus Timing Register 0 (CANBTR0) 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) **Table 11-5. CANBTRO Register Field Descriptions** | Field | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6<br>SJW[1:0] | Synchronization Jump Width — The synchronization jump width defines the maximum number of time quanta (Tq) clock cycles a bit can be shortened or lengthened to achieve resynchronization to data transitions on the CAN bus (see Table 11-6). | | 5-0<br>BRP[5:0] | <b>Baud Rate Prescaler</b> — These bits determine the time quanta (Tq) clock which is used to build up the bit timing (see Table 11-7). | Table 11-6. Synchronization Jump Width | SJW1 | SJW0 | Synchronization Jump Width | |------|------|----------------------------| | 0 | 0 | 1 Tq clock cycle | | 0 | 1 | 2 Tq clock cycles | | 1 | 0 | 3 Tq clock cycles | | 1 | 1 | 4 Tq clock cycles | MC9S12XHY-Family Reference Manual Rev. 1.04 | Table 1 | 11-7. | Baud | Rate | Prescaler | |---------|-------|------|------|-----------| | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | Prescaler value (P) | |------|------|------|------|------|------|---------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 2 | | 0 | 0 | 0 | 0 | 1 | 0 | 3 | | 0 | 0 | 0 | 0 | 1 | 1 | 4 | | : | : | : | : | : | : | : | | 1 | 1 | 1 | 1 | 1 | 1 | 64 | # 11.3.2.4 MSCAN Bus Timing Register 1 (CANBTR1) The CANBTR1 register configures various CAN bus timing parameters of the MSCAN module. Figure 11-7. MSCAN Bus Timing Register 1 (CANBTR1) 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 11-8. CANBTR1 Register Field Descriptions | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SAMP | Sampling — This bit determines the number of CAN bus samples taken per bit time. 0 One sample per bit. 1 Three samples per bit <sup>(1)</sup> . If SAMP = 0, the resulting bit value is equal to the value of the single bit positioned at the sample point. If SAMP = 1, the resulting bit value is determined by using majority rule on the three total samples. For higher bit rates, it is recommended that only one sample is taken per bit time (SAMP = 0). | | 6-4<br>TSEG2[2:0] | <b>Time Segment 2</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 11-44). Time segment 2 (TSEG2) values are programmable as shown in Table 11-9. | | 3-0<br>TSEG1[3:0] | <b>Time Segment 1</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 11-44). Time segment 1 (TSEG1) values are programmable as shown in Table 11-10. | <sup>1.</sup> In this case, PHASE\_SEG1 must be at least 2 time quanta (Tq). | TSEG22 | TSEG21 | TSEG20 | Time Segment 2 | |--------|--------|--------|---------------------------------| | 0 | 0 | 0 | 1 Tq clock cycle <sup>(1)</sup> | | 0 | 0 | 1 | 2 Tq clock cycles | | : | : | : | : | | 1 | 1 | 0 | 7 Tq clock cycles | | 1 | 1 | 1 | 8 Tq clock cycles | Table 11-9. Time Segment 2 Values Table 11-10. Time Segment 1 Values | TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1 | |--------|--------|--------|--------|---------------------------------| | 0 | 0 | 0 | 0 | 1 Tq clock cycle <sup>(1)</sup> | | 0 | 0 | 0 | 1 | 2 Tq clock cycles <sup>1</sup> | | 0 | 0 | 1 | 0 | 3 Tq clock cycles <sup>1</sup> | | 0 | 0 | 1 | 1 | 4 Tq clock cycles | | : | : | : | : | : | | 1 | 1 | 1 | 0 | 15 Tq clock cycles | | 1 | 1 | 1 | 1 | 16 Tq clock cycles | <sup>1.</sup> This setting is not valid. Please refer to Table 11-37 for valid settings. The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of time quanta (Tq) clock cycles per bit (as shown in Table 11-9 and Table 11-10). Eqn. 11-1 $$\textbf{Bit Time=} \ \frac{(\textbf{Prescaler value})}{f_{\textbf{CANCLK}}} \bullet (1 + \textbf{TimeSegment1} + \textbf{TimeSegment2})$$ # 11.3.2.5 MSCAN Receiver Flag Register (CANRFLG) A flag can be cleared only by software (writing a 1 to the corresponding bit position) when the condition which caused the setting is no longer valid. Every flag has an associated interrupt enable bit in the CANRIER register. Figure 11-8. MSCAN Receiver Flag Register (CANRFLG) MC9S12XHY-Family Reference Manual Rev. 1.04 <sup>1.</sup> This setting is not valid. Please refer to Table 11-37 for valid settings. 1. Read: Anytime Write: Anytime when not in initialization mode, except RSTAT[1:0] and TSTAT[1:0] flags which are read-only; write of 1 clears flag; write of 0 is ignored #### **NOTE** The CANRFLG register is held in the reset state<sup>9</sup> when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable again as soon as the initialization mode is exited (INITRQ = 0 and INITAK = 0). Table 11-11. CANRFLG Register Field Descriptions | Field | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WUPIF | Wake-Up Interrupt Flag — If the MSCAN detects CAN bus activity while in sleep mode (see Section 11.4.5.5, "MSCAN Sleep Mode,") and WUPE = 1 in CANTCTL0 (see Section 11.3.2.1, "MSCAN Control Register 0 (CANCTL0)"), the module will set WUPIF. If not masked, a wake-up interrupt is pending while this flag is set. 0 No wake-up activity observed while in sleep mode 1 MSCAN detected activity on the CAN bus and requested wake-up | | 6<br>CSCIF | CAN Status Change Interrupt Flag — This flag is set when the MSCAN changes its current CAN bus status due to the actual value of the transmit error counter (TEC) and the receive error counter (REC). An additional 4-bit (RSTAT[1:0], TSTAT[1:0]) status register, which is split into separate sections for TEC/REC, informs the system on the actual CAN bus status (see Section 11.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)"). If not masked, an error interrupt is pending while this flag is set. CSCIF provides a blocking interrupt. That guarantees that the receiver/transmitter status bits (RSTAT/TSTAT) are only updated when no CAN status change interrupt is pending. If the TECs/RECs change their current value after the CSCIF is asserted, which would cause an additional state change in the RSTAT/TSTAT bits, these bits keep their status until the current CSCIF interrupt is cleared again. O No change in CAN bus status occurred since last interrupt 1 MSCAN changed current CAN bus status | | 5-4<br>RSTAT[1:0] | Receiver Status Bits — The values of the error counters control the actual CAN bus status of the MSCAN. As soon as the status change interrupt flag (CSCIF) is set, these bits indicate the appropriate receiver related CAN bus status of the MSCAN. The coding for the bits RSTAT1, RSTAT0 is: 00 RxOK: $0 \le$ receive error counter $\le$ 96 01 RxWRN: 96 < receive error counter $\le$ 127 10 RxERR: 127 < receive error counter 11 Bus-off <sup>(1)</sup> : transmit error counter > 255 | | 3-2<br>TSTAT[1:0] | <b>Transmitter Status Bits</b> — The values of the error counters control the actual CAN bus status of the MSCAN. As soon as the status change interrupt flag (CSCIF) is set, these bits indicate the appropriate transmitter related CAN bus status of the MSCAN. The coding for the bits TSTAT1, TSTAT0 is: $00 \text{ TxOK}$ : $0 \le \text{transmit error counter} \le 96$ $01 \text{ TxWRN}$ : $96 < \text{transmit error counter} \le 127$ $10 \text{ TxERR}$ : $127 < \text{transmit error counter} \le 255$ $11 \text{ Bus-Off: transmit error counter} > 255$ | 9. The RSTAT[1:0], TSTAT[1:0] bits are not affected by initialization mode. MC9S12XHY-Family Reference Manual, Rev. 1.04 | Table 11-11 | CANRELG | Register | Fiald | <b>Descriptions</b> | (continued) | |--------------|-----------|----------|-------|---------------------|-------------| | Iable II-II. | . CANNELG | Neuisiei | rieiu | Describilions | (COHUHUEU) | | Field | Description | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>OVRIF | Overrun Interrupt Flag — This flag is set when a data overrun condition occurs. If not masked, an error interrupt is pending while this flag is set. O No data overrun condition A data overrun detected | | 0<br>RXF <sup>(2)</sup> | Receive Buffer Full Flag — RXF is set by the MSCAN when a new message is shifted in the receiver FIFO. This flag indicates whether the shifted buffer is loaded with a correctly received message (matching identifier, matching cyclic redundancy code (CRC) and no other errors detected). After the CPU has read that message from the RxFG buffer in the receiver FIFO, the RXF flag must be cleared to release the buffer. A set RXF flag prohibits the shifting of the next FIFO entry into the foreground buffer (RxFG). If not masked, a receive interrupt is pending while this flag is set. No new message available within the RxFG The receiver FIFO is not empty. A new message is available in the RxFG | <sup>1.</sup> Redundant Information for the most critical CAN bus status which is "bus-off". This only occurs if the Tx error counter exceeds a number of 255 errors. Bus-off affects the receiver state. As soon as the transmitter leaves its bus-off state the receiver state skips to RxOK too. Refer also to TSTAT[1:0] coding in this register. ## 11.3.2.6 MSCAN Receiver Interrupt Enable Register (CANRIER) This register contains the interrupt enable bits for the interrupt flags described in the CANRFLG register. Figure 11-9. MSCAN Receiver Interrupt Enable Register (CANRIER) 1. Read: Anytime Write: Anytime when not in initialization mode #### NOTE The CANRIER register is held in the reset state when the initialization mode is active (INITRQ=1 and INITAK=1). This register is writable when not in initialization mode (INITRQ=0 and INITAK=0). The RSTATE[1:0], TSTATE[1:0] bits are not affected by initialization mode. <sup>2.</sup> To ensure data integrity, do not read the receive buffer registers while the RXF flag is cleared. For MCUs with dual CPUs, reading the receive buffer registers while the RXF flag is cleared may result in a CPU fault condition. #### Table 11-12. CANRIER Register Field Descriptions | Field | Description | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WUPIE <sup>(1)</sup> | Wake-Up Interrupt Enable 0 No interrupt request is generated from this event. 1 A wake-up event causes a Wake-Up interrupt request. | | 6<br>CSCIE | CAN Status Change Interrupt Enable 0 No interrupt request is generated from this event. 1 A CAN Status Change event causes an error interrupt request. | | 5-4<br>RSTATE[1:0] | Receiver Status Change Enable — These RSTAT enable bits control the sensitivity level in which receiver state changes are causing CSCIF interrupts. Independent of the chosen sensitivity level the RSTAT flags continue to indicate the actual receiver state and are only updated if no CSCIF interrupt is pending. 00 Do not generate any CSCIF interrupt caused by receiver state changes. 01 Generate CSCIF interrupt only if the receiver enters or leaves "bus-off" state. Discard other receiver state changes for generating CSCIF interrupt. 10 Generate CSCIF interrupt only if the receiver enters or leaves "RxErr" or "bus-off" state. Discard other receiver state changes for generating CSCIF interrupt. 11 Generate CSCIF interrupt on all state changes. | | 3-2<br>TSTATE[1:0] | Transmitter Status Change Enable — These TSTAT enable bits control the sensitivity level in which transmitter state changes are causing CSCIF interrupts. Independent of the chosen sensitivity level, the TSTAT flags continue to indicate the actual transmitter state and are only updated if no CSCIF interrupt is pending. 100 Do not generate any CSCIF interrupt caused by transmitter state changes. 111 Generate CSCIF interrupt only if the transmitter enters or leaves "bus-off" state. Discard other transmitter state changes for generating CSCIF interrupt. 112 Generate CSCIF interrupt only if the transmitter enters or leaves "TxErr" or "bus-off" state. Discard other transmitter state changes for generating CSCIF interrupt. | | 1<br>OVRIE | Overrun Interrupt Enable 0 No interrupt request is generated from this event. 1 An overrun event causes an error interrupt request. | | 0<br>RXFIE | Receiver Full Interrupt Enable 0 No interrupt request is generated from this event. 1 A receive buffer full (successful message reception) event causes a receiver interrupt request. | <sup>1.</sup> WUPIE and WUPE (see Section 11.3.2.1, "MSCAN Control Register 0 (CANCTL0)") must both be enabled if the recovery mechanism from stop or wait is required. # 11.3.2.7 MSCAN Transmitter Flag Register (CANTFLG) The transmit buffer empty flags each have an associated interrupt enable bit in the CANTIER register. <sup>2.</sup> Bus-off state is only defined for transmitters by the CAN standard (see Bosch CAN 2.0A/B protocol specification). Because the only possible state change for the transmitter from bus-off to TxOK also forces the receiver to skip its current state to RxOK, the coding of the RXSTAT[1:0] flags define an additional bus-off state for the receiver (see Section 11.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). Figure 11-10. MSCAN Transmitter Flag Register (CANTFLG) #### 1. Read: Anytime Write: Anytime when not in initialization mode; write of 1 clears flag, write of 0 is ignored #### **NOTE** The CANTFLG register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). **Table 11-13. CANTFLG Register Field Descriptions** | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0<br>TXE[2:0] | Transmitter Buffer Empty — This flag indicates that the associated transmit message buffer is empty, and thus not scheduled for transmission. The CPU must clear the flag after a message is set up in the transmit buffer and is due for transmission. The MSCAN sets the flag after the message is sent successfully. The flag is also set by the MSCAN when the transmission request is successfully aborted due to a pending abort request (see Section 11.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)"). If not masked, a transmit interrupt is pending while this flag is set. Clearing a TXEx flag also clears the corresponding ABTAKx (see Section 11.3.2.10, "MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)"). When a TXEx flag is set, the corresponding ABTRQx bit is cleared (see Section 11.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)"). When listen-mode is active (see Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)") the TXEx flags cannot be cleared and no transmission is started. Read and write accesses to the transmit buffer will be blocked, if the corresponding TXEx bit is cleared (TXEx = 0) and the buffer is scheduled for transmission. O The associated message buffer is full (loaded with a message due for transmission) 1 The associated message buffer is empty (not scheduled) | # 11.3.2.8 MSCAN Transmitter Interrupt Enable Register (CANTIER) This register contains the interrupt enable bits for the transmit buffer empty interrupt flags. Figure 11-11. MSCAN Transmitter Interrupt Enable Register (CANTIER) MC9S12XHY-Family Reference Manual Rev. 1.04 1. Read: Anytime Write: Anytime when not in initialization mode #### **NOTE** The CANTIER register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Table 11-14. CANTIER Register Field Descriptions | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0<br>TXEIE[2:0] | Transmitter Empty Interrupt Enable 0 No interrupt request is generated from this event. 1 A transmitter empty (transmit buffer available for transmission) event causes a transmitter empty interrupt request. | #### 11.3.2.9 MSCAN Transmitter Message Abort Request Register (CANTARQ) The CANTARQ register allows abort request of queued messages as described below. Figure 11-12. MSCAN Transmitter Message Abort Request Register (CANTARQ) 1. Read: Anytime Write: Anytime when not in initialization mode #### NOTE The CANTARQ register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Table 11-15. CANTARQ Register Field Descriptions | Field | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0<br>ABTRQ[2:0] | Abort Request — The CPU sets the ABTRQx bit to request that a scheduled message buffer (TXEx = 0) be aborted. The MSCAN grants the request if the message has not already started transmission, or if the transmission is not successful (lost arbitration or error). When a message is aborted, the associated TXE (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and abort acknowledge flags (ABTAK, see Section 11.3.2.10, "MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK)") are set and a transmit interrupt occurs if enabled. The CPU cannot reset ABTRQx. ABTRQx is reset whenever the associated TXE flag is set. O No abort request Abort request pending | #### MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 11.3.2.10 MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK) The CANTAAK register indicates the successful abort of a queued message, if requested by the appropriate bits in the CANTARQ register. Figure 11-13. MSCAN Transmitter Message Abort Acknowledge Register (CANTAAK) 1. Read: Anytime Write: Unimplemented #### **NOTE** The CANTAAK register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK = 1). **Table 11-16. CANTAAK Register Field Descriptions** | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0<br>ABTAK[2:0] | Abort Acknowledge — This flag acknowledges that a message was aborted due to a pending abort request from the CPU. After a particular message buffer is flagged empty, this flag can be used by the application software to identify whether the message was aborted successfully or was sent anyway. The ABTAKx flag is cleared whenever the corresponding TXE flag is cleared. 0 The message was not aborted. 1 The message was aborted. | # 11.3.2.11 MSCAN Transmit Buffer Selection Register (CANTBSEL) The CANTBSEL register allows the selection of the actual transmit message buffer, which then will be accessible in the CANTXFG register space. Figure 11-14. MSCAN Transmit Buffer Selection Register (CANTBSEL) 1. Read: Find the lowest ordered bit set to 1, all other bits will be read as 0 Write: Anytime when not in initialization mode MC9S12XHY-Family Reference Manual Rev. 1.04 #### **NOTE** The CANTBSEL register is held in the reset state when the initialization mode is active (INITRQ = 1 and INITAK=1). This register is writable when not in initialization mode (INITRQ = 0 and INITAK = 0). Table 11-17. CANTBSEL Register Field Descriptions | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2-0<br>TX[2:0] | Transmit Buffer Select — The lowest numbered bit places the respective transmit buffer in the CANTXFG register space (e.g., TX1 = 1 and TX0 = 1 selects transmit buffer TX0; TX1 = 1 and TX0 = 0 selects transmit buffer TX1). Read and write accesses to the selected transmit buffer will be blocked, if the corresponding TXEx bit is cleared and the buffer is scheduled for transmission (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)"). 0 The associated message buffer is deselected 1 The associated message buffer is selected, if lowest numbered bit | The following gives a short programming example of the usage of the CANTBSEL register: To get the next available transmit buffer, application software must read the CANTFLG register and write this value back into the CANTBSEL register. In this example Tx buffers TX1 and TX2 are available. The value read from CANTFLG is therefore 0b0000\_0110. When writing this value back to CANTBSEL, the Tx buffer TX1 is selected in the CANTXFG because the lowest numbered bit set to 1 is at bit position 1. Reading back this value out of CANTBSEL results in 0b0000\_0010, because only the lowest numbered bit position set to 1 is presented. This mechanism eases the application software's selection of the next available Tx buffer. - LDAA CANTFLG; value read is 0b0000\_0110 - STAA CANTBSEL; value written is 0b0000 0110 - LDAA CANTBSEL; value read is 0b0000\_0010 If all transmit message buffers are deselected, no accesses are allowed to the CANTXFG registers. # 11.3.2.12 MSCAN Identifier Acceptance Control Register (CANIDAC) The CANIDAC register is used for identifier acceptance control as described below. Figure 11-15. MSCAN Identifier Acceptance Control Register (CANIDAC) 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1), except bits IDHITx, which are read-only MC9S12XHY-Family Reference Manual, Rev. 1.04 #### **Table 11-18. CANIDAC Register Field Descriptions** | Field | Description | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 5-4<br>IDAM[1:0] | dentifier Acceptance Mode — The CPU sets these flags to define the identifier acceptance filter organization see Section 11.4.3, "Identifier Acceptance Filter"). Table 11-19 summarizes the different settings. In filter closed node, no message is accepted such that the foreground buffer is never reloaded. | | | | 2-0<br>IDHIT[2:0] | Identifier Acceptance Hit Indicator — The MSCAN sets these flags to indicate an identifier acceptance hit (see Section 11.4.3, "Identifier Acceptance Filter"). Table 11-20 summarizes the different settings. | | | **Table 11-19. Identifier Acceptance Mode Settings** | IDAM1 | IDAM0 | Identifier Acceptance Mode | | |-------|-------|--------------------------------|--| | 0 | 0 | Two 32-bit acceptance filters | | | 0 | 1 | Four 16-bit acceptance filters | | | 1 | 0 | Eight 8-bit acceptance filters | | | 1 | 1 | Filter closed | | **Table 11-20. Identifier Acceptance Hit Indication** | IDHIT2 | IDHIT1 | IDHIT0 | Identifier Acceptance Hit | |--------|--------|--------|---------------------------| | 0 | 0 | 0 | Filter 0 hit | | 0 | 0 | 1 | Filter 1 hit | | 0 | 1 | 0 | Filter 2 hit | | 0 | 1 | 1 | Filter 3 hit | | 1 | 0 | 0 | Filter 4 hit | | 1 | 0 | 1 | Filter 5 hit | | 1 | 1 | 0 | Filter 6 hit | | 1 | 1 | 1 | Filter 7 hit | The IDHITx indicators are always related to the message in the foreground buffer (RxFG). When a message gets shifted into the foreground buffer of the receiver FIFO the indicators are updated as well. # 11.3.2.13 MSCAN Reserved Register This register is reserved for factory testing of the MSCAN module and is not available in normal system operating modes. Figure 11-16. MSCAN Reserved Register 1. Read: Always reads zero in normal system operation modes Write: Unimplemented in normal system operation modes #### NOTE Writing to this register when in special system operating modes can alter the MSCAN functionality. ## 11.3.2.14 MSCAN Miscellaneous Register (CANMISC) This register provides additional features. Figure 11-17. MSCAN Miscellaneous Register (CANMISC) 1. Read: Anytime Write: Anytime; write of '1' clears flag; write of '0' ignored **Table 11-21. CANMISC Register Field Descriptions** | Field | Description | | | |--------|-------------------------------------------------------------------------------------------------------------------|--|--| | 0 | Bus-off State Hold Until User Request — If BORM is set in MSCAN Control Register 1 (CANCTL1), this bit | | | | BOHOLD | indicates whether the module has entered the bus-off state. Clearing this bit requests the recovery from bus-off. | | | | | Refer to Section 11.5.2, "Bus-Off Recovery," for details. | | | | | 0 Module is not bus-off or recovery has been requested by user in bus-off state | | | | | 1 Module is bus-off and holds this state until user request | | | # 11.3.2.15 MSCAN Receive Error Counter (CANRXERR) This register reflects the status of the MSCAN receive error counter. | Module Base + 0x000E Access: User read/writ | | | | | | | | r read/write <sup>(1)</sup> | |---------------------------------------------|--------|-----------------|--------|--------|--------|--------|--------|-----------------------------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | w | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | = Unimplemented | | | | | | | #### NOTE Reading this register when in any other mode other than sleep or initialization mode may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality. ## 11.3.2.16 MSCAN Transmit Error Counter (CANTXERR) This register reflects the status of the MSCAN transmit error counter. | Module Base + 0x000F | | | | | | | | Access: User read/write <sup>(1)</sup> | | | |----------------------|--------|-----------------|--------|--------|--------|--------|--------|----------------------------------------|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | R | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | | | W | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplemented | | | | | | | | | Figure 11-19. MSCAN Transmit Error Counter (CANTXERR) #### NOTE Reading this register when in any other mode other than sleep or initialization mode, may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition. Writing to this register when in special modes can alter the MSCAN functionality. Figure 11-18. MSCAN Receive Error Counter (CANRXERR) 1. Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented <sup>1.</sup> Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented ## 11.3.2.17 MSCAN Identifier Acceptance Registers (CANIDAR0-7) On reception, each message is written into the background receive buffer. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and identifier mask registers (accepted); otherwise, the message is overwritten by the next message (dropped). The acceptance registers of the MSCAN are applied on the IDR0–IDR3 registers (see Section 11.3.3.1, "Identifier Registers (IDR0–IDR3)") of incoming messages in a bit by bit manner (see Section 11.4.3, "Identifier Acceptance Filter"). For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two (CANIDAR0/1, CANIDMR0/1) are applied. Figure 11-20. MSCAN Identifier Acceptance Registers (First Bank) — CANIDAR0-CANIDAR3 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 11-22. CANIDAR0-CANIDAR3 Register Field Descriptions | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>AC[7:0] | <b>Acceptance Code Bits</b> — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison is then masked with the corresponding identifier mask register. | Figure 11-21. MSCAN Identifier Acceptance Registers (Second Bank) — CANIDAR4-CANIDAR7 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>AC[7:0] | <b>Acceptance Code Bits</b> — AC[7:0] comprise a user-defined sequence of bits with which the corresponding bits of the related identifier register (IDRn) of the receive message buffer are compared. The result of this comparison is then masked with the corresponding identifier mask register. | ## 11.3.2.18 MSCAN Identifier Mask Registers (CANIDMR0-CANIDMR7) The identifier mask register specifies which of the corresponding bits in the identifier acceptance register are relevant for acceptance filtering. To receive standard identifiers in 32 bit filter mode, it is required to program the last three bits (AM[2:0]) in the mask registers CANIDMR1 and CANIDMR5 to "don't care." To receive standard identifiers in 16 bit filter mode, it is required to program the last three bits (AM[2:0]) in the mask registers CANIDMR1, CANIDMR3, CANIDMR5, and CANIDMR7 to "don't care." Figure 11-22. MSCAN Identifier Mask Registers (First Bank) — CANIDMR0-CANIDMR3 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 11-24. CANIDMR0-CANIDMR3 Register Field Descriptions | Field | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>AM[7:0] | Acceptance Mask Bits — If a particular bit in this register is cleared, this indicates that the corresponding bit in the identifier acceptance register must be the same as its identifier bit before a match is detected. The message is accepted if all such bits match. If a bit is set, it indicates that the state of the corresponding bit in the identifier acceptance register does not affect whether or not the message is accepted. O Match corresponding acceptance code register and identifier bits I Ignore corresponding acceptance code register bit | Access: User read/write(1) Module Base + 0x001C to Module Base + 0x001F 5 4 3 2 0 6 R AM0 AM7 AM6 AM5 AM4 AM3 AM2 AM1 0 0 0 0 0 0 0 Reset 0 Figure 11-23. MSCAN Identifier Mask Registers (Second Bank) — CANIDMR4–CANIDMR7 Freescale Semiconductor 363 MC9S12XHY-Family Reference Manual Rev. 1.04 1. Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1) Table 11-25. CANIDMR4–CANIDMR7 Register Field Descriptions | Field | Description | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>AM[7:0] | Acceptance Mask Bits — If a particular bit in this register is cleared, this indicates that the corresponding bit in the identifier acceptance register must be the same as its identifier bit before a match is detected. The message is accepted if all such bits match. If a bit is set, it indicates that the state of the corresponding bit in the identifier acceptance register does not affect whether or not the message is accepted. O Match corresponding acceptance code register and identifier bits I Ignore corresponding acceptance code register bit | # 11.3.3 Programmer's Model of Message Storage The following section details the organization of the receive and transmit message buffers and the associated control registers. To simplify the programmer interface, the receive and transmit message buffers have the same outline. Each message buffer allocates 16 bytes in the memory map containing a 13 byte data structure. An additional transmit buffer priority register (TBPR) is defined for the transmit buffers. Within the last two bytes of this memory map, the MSCAN stores a special 16-bit time stamp, which is sampled from an internal timer after successful transmission or reception of a message. This feature is only available for transmit and receiver buffers, if the TIME bit is set (see Section 11.3.2.1, "MSCAN Control Register 0 (CANCTL0)"). The time stamp register is written by the MSCAN. The CPU can only read these registers. Table 11-26. Message Buffer Organization | Offset<br>Address | Register | Access | | | | | | |-------------------|--------------------------------------------------|--------|--|--|--|--|--| | 0x00X0 | Identifier Register 0 | R/W | | | | | | | 0x00X1 | Identifier Register 1 | R/W | | | | | | | 0x00X2 | Identifier Register 2 | R/W | | | | | | | 0x00X3 | Identifier Register 3 | R/W | | | | | | | 0x00X4 | Data Segment Register 0 | R/W | | | | | | | 0x00X5 | Data Segment Register 1 | R/W | | | | | | | 0x00X6 | Data Segment Register 2 | R/W | | | | | | | 0x00X7 | Data Segment Register 3 | R/W | | | | | | | 0x00X8 | Data Segment Register 4 | R/W | | | | | | | 0x00X9 | Data Segment Register 5 | R/W | | | | | | | 0x00XA | Data Segment Register 6 | R/W | | | | | | | 0x00XB | Data Segment Register 7 | R/W | | | | | | | 0x00XC | Data Length Register | R/W | | | | | | | 0x00XD | Transmit Buffer Priority Register <sup>(1)</sup> | R/W | | | | | | | 0x00XE | Time Stamp Register (High Byte) | R | | | | | | | 0x00XF | Time Stamp Register (Low Byte) | | | | | | | <sup>1.</sup> Not applicable for receive buffers Figure 11-24 shows the common 13-byte data structure of receive and transmit buffers for extended identifiers. The mapping of standard identifiers into the IDR registers is shown in Figure 11-25. All bits of the receive and transmit buffers are 'x' out of reset because of RAM-based implementation <sup>10</sup>. All reserved or unused bits of the receive and transmit buffers always read 'x'. <sup>10.</sup> Exception: The transmit buffer priority registers are 0 out of reset. Figure 11-24. Receive/Transmit Message Buffer — Extended Identifier Mapping | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | |------------------|--------|-------|------|------|----------|----------|------|------|------| | 0x00X0<br>IDR0 | R<br>W | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0x00X1<br>IDR1 | R<br>W | ID20 | ID19 | ID18 | SRR (=1) | IDE (=1) | ID17 | ID16 | ID15 | | 0x00X2<br>IDR2 | R<br>W | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | 0x00X3<br>IDR3 | R<br>W | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | 0x00X4<br>DSR0 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X5<br>DSR1 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X6<br>DSR2 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X7<br>DSR3 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X8<br>DSR4 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00X9<br>DSR5 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XA<br>DSR6 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XB<br>DSR7 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0x00XC<br>DLR | R<br>W | | | | | DLC3 | DLC2 | DLC1 | DLC0 | Figure 11-24. Receive/Transmit Message Buffer — Extended Identifier Mapping (continued) | Register<br>Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit0 | |------------------|-------|--------------|---------------|---|---|---|---|------| | | | = Unused, al | ways read 'x' | | | | | | #### Read: - For transmit buffers, anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). - For receive buffers, only when RXF flag is set (see Section 11.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)"). #### Write: - For transmit buffers, anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). - Unimplemented for receive buffers. Reset: Undefined because of RAM-based implementation Figure 11-25. Receive/Transmit Message Buffer — Standard Identifier Mapping | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|---------------------------|-----|-----|-----|----------|-----|-----|-------| | IDR0<br>0x00X0 | R<br>W | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | IDR1<br>0x00X1 | R<br>W | ID2 | ID1 | ID0 | RTR | IDE (=0) | | | | | IDR2<br>0x00X2 | R<br>W | | | | | | | | | | IDR3<br>0x00X3 | R<br>W | | | | | | | | | | | | = Unused, always read 'x' | | | | | | | | # 11.3.3.1 Identifier Registers (IDR0-IDR3) The identifier registers for an extended format identifier consist of a total of 32 bits: ID[28:0], SRR, IDE, and RTR. The identifier registers for a standard format identifier consist of a total of 13 bits: ID[10:0], RTR, and IDE. MC9S12XHY-Family Reference Manual Rev. 1.04 #### IDR0-IDR3 for Extended Identifier Mapping 11.3.3.1.1 Module Base + 0x00X0 Figure 11-26. Identifier Register 0 (IDR0) — Extended Identifier Mapping ## Table 11-27. IDR0 Register Field Descriptions — Extended | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | Module Base + 0x00X1 Figure 11-27. Identifier Register 1 (IDR1) — Extended Identifier Mapping ## Table 11-28. IDR1 Register Field Descriptions — Extended | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5<br>ID[20:18] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | | 4<br>SRR | Substitute Remote Request — This fixed recessive bit is used only in extended format. It must be set to 1 by the user for transmission buffers and is stored as received on the CAN bus for receive buffers. | | 3<br>IDE | ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send. O Standard format (11 bit) Extended format (29 bit) | | 2-0<br>ID[17:15] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | 369 #### Module Base + 0x00X2 Figure 11-28. Identifier Register 2 (IDR2) — Extended Identifier Mapping ## Table 11-29. IDR2 Register Field Descriptions — Extended | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>ID[14:7] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | #### Module Base + 0x00X3 Figure 11-29. Identifier Register 3 (IDR3) — Extended Identifier Mapping ## Table 11-30. IDR3 Register Field Descriptions — Extended | Field | Description | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-1<br>ID[6:0] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. | | 0<br>RTR | Remote Transmission Request — This flag reflects the status of the remote transmission request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. O Data frame Remote Transmission Request — This flag reflects the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. | MC9S12XHY-Family Reference Manual Rev. 1.04 ## 11.3.3.1.2 IDR0-IDR3 for Standard Identifier Mapping Module Base + 0x00X0 Figure 11-30. Identifier Register 0 — Standard Mapping Table 11-31. IDR0 Register Field Descriptions — Standard | Field | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0<br>ID[10:3] | Standard Format Identifier — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 11-32. | Module Base + 0x00X1 Figure 11-31. Identifier Register 1 — Standard Mapping Table 11-32. IDR1 Register Field Descriptions | Field | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-5<br>ID[2:0] | Standard Format Identifier — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 11-31. | | 4<br>RTR | Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent. O Data frame Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame and supports the transmission of the Remote Transmission Request bit in the CAN frame and supports the transmission of the Remote Transmission Request bit in the CAN frame. | | 3<br>IDE | ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send. O Standard format (11 bit) Extended format (29 bit) | MC9S12XHY-Family Reference Manual, Rev. 1.04 Module Base + 0x00X2 Figure 11-32. Identifier Register 2 — Standard Mapping Figure 11-33. Identifier Register 3 — Standard Mapping # 11.3.3.2 Data Segment Registers (DSR0-7) The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received. The number of bytes to be transmitted or received is determined by the data length code in the corresponding DLR register. Module Base + 0x00X4 to Module Base + 0x00XB Figure 11-34. Data Segment Registers (DSR0-DSR7) — Extended Identifier Mapping Table 11-33. DSR0-DSR7 Register Field Descriptions | Field | Description | |----------------|---------------| | 7-0<br>DB[7:0] | Data bits 7-0 | MC9S12XHY-Family Reference Manual Rev. 1.04 ## 11.3.3.3 Data Length Register (DLR) This register keeps the data length field of the CAN frame. Module Base + 0x00XC Figure 11-35. Data Length Register (DLR) — Extended Identifier Mapping Table 11-34. DLR Register Field Descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0<br>DLC[3:0] | Data Length Code Bits — The data length code contains the number of bytes (data byte count) of the respective message. During the transmission of a remote frame, the data length code is transmitted as programmed while the number of transmitted data bytes is always 0. The data byte count ranges from 0 to 8 for a data frame. Table 11-35 shows the effect of setting the DLC bits. | **Data Length Code Data Byte** Count DLC3 DLC2 DLC1 DLC<sub>0</sub> Table 11-35. Data Length Codes # 11.3.3.4 Transmit Buffer Priority Register (TBPR) This register defines the local priority of the associated message buffer. The local priority is used for the internal prioritization process of the MSCAN and is defined to be highest for the smallest binary number. The MSCAN implements the following internal prioritization mechanisms: • All transmission buffers with a cleared TXEx flag participate in the prioritization immediately before the SOF (start of frame) is sent. • The transmission buffer with the lowest local priority field wins the prioritization. In cases of more than one buffer having the same lowest priority, the message buffer with the lower index number wins. | Module Base + 0x00XD Ac | | | | | | Access: Use | r read/write <sup>(1)</sup> | | |-------------------------|-------|-------|-------|-------|-------|-------------|-----------------------------|-------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R<br>W | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 11-36. Transmit Buffer Priority Register (TBPR) Write: Anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)") ## 11.3.3.5 Time Stamp Register (TSRH–TSRL) If the TIME bit is enabled, the MSCAN will write a time stamp to the respective registers in the active transmit or receive buffer right after the EOF of a valid message on the CAN bus (see Section 11.3.2.1, "MSCAN Control Register 0 (CANCTL0)"). In case of a transmission, the CPU can only read the time stamp after the respective transmit buffer has been flagged empty. The timer value, which is used for stamping, is taken from a free running internal CAN bit clock. A timer overrun is not indicated by the MSCAN. The timer is reset (all bits set to 0) during initialization mode. The CPU can only read the time stamp registers. | Module Base + 0x00XE Access: User read/write <sup>(1)</sup> | | | | | | r read/write <sup>(1)</sup> | | | |-------------------------------------------------------------|-------|-------|-------|-------|-------|-----------------------------|------|------| | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | R | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | w | | | | | | | | | | Reset: | Х | Х | Х | Х | Х | Х | Х | Х | Figure 11-37. Time Stamp Register — High Byte (TSRH) Write: Unimplemented <sup>1.</sup> Read: Anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)") <sup>1.</sup> Read: Anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)") Access: User read/write<sup>(1)</sup> Module Base + 0x00XF | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------|------| | R | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | | W | | | | | | | | | | Reset: | x | × | × | x | х | × | × | × | Write: Unimplemented Figure 11-38. Time Stamp Register — Low Byte (TSRL) 1. Read: Anytime when TXEx flag is set (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)") # 11.4 Functional Description ## 11.4.1 General This section provides a complete functional description of the MSCAN. # 11.4.2 Message Storage Figure 11-39. User Model for Message Buffer Organization MC9S12XHY-Family Reference Manual Rev. 1.04 The MSCAN facilitates a sophisticated message storage system which addresses the requirements of a broad range of network applications. ## 11.4.2.1 Message Transmit Background Modern application layer software is built upon two fundamental assumptions: - Any CAN node is able to send out a stream of scheduled messages without releasing the CAN bus between the two messages. Such nodes arbitrate for the CAN bus immediately after sending the previous message and only release the CAN bus in case of lost arbitration. - The internal message queue within any CAN node is organized such that the highest priority message is sent out first, if more than one message is ready to be sent. The behavior described in the bullets above cannot be achieved with a single transmit buffer. That buffer must be reloaded immediately after the previous message is sent. This loading process lasts a finite amount of time and must be completed within the inter-frame sequence (IFS) to be able to send an uninterrupted stream of messages. Even if this is feasible for limited CAN bus speeds, it requires that the CPU reacts with short latencies to the transmit interrupt. A double buffer scheme de-couples the reloading of the transmit buffer from the actual message sending and, therefore, reduces the reactiveness requirements of the CPU. Problems can arise if the sending of a message is finished while the CPU re-loads the second buffer. No buffer would then be ready for transmission, and the CAN bus would be released. At least three transmit buffers are required to meet the first of the above requirements under all circumstances. The MSCAN has three transmit buffers. The second requirement calls for some sort of internal prioritization which the MSCAN implements with the "local priority" concept described in Section 11.4.2.2, "Transmit Structures." #### 11.4.2.2 Transmit Structures The MSCAN triple transmit buffer scheme optimizes real-time performance by allowing multiple messages to be set up in advance. The three buffers are arranged as shown in Figure 11-39. All three buffers have a 13-byte data structure similar to the outline of the receive buffers (see Section 11.3.3, "Programmer's Model of Message Storage"). An additional Transmit Buffer Priority Register (TBPR) contains an 8-bit local priority field (PRIO) (see Section 11.3.3.4, "Transmit Buffer Priority Register (TBPR)"). The remaining two bytes are used for time stamping of a message, if required (see Section 11.3.3.5, "Time Stamp Register (TSRH–TSRL)"). To transmit a message, the CPU must identify an available transmit buffer, which is indicated by a set transmitter buffer empty (TXEx) flag (see Section 11.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)"). If a transmit buffer is available, the CPU must set a pointer to this buffer by writing to the CANTBSEL register (see Section 11.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). This makes the respective buffer accessible within the CANTXFG address space (see Section 11.3.3, "Programmer's Model of Message Storage"). The algorithmic feature associated with the CANTBSEL register simplifies the transmit buffer selection. In addition, this scheme makes the handler software simpler because only one address area is applicable for the transmit process, and the required address space is minimized. The CPU then stores the identifier, the control bits, and the data content into one of the transmit buffers. Finally, the buffer is flagged as ready for transmission by clearing the associated TXE flag. The MSCAN then schedules the message for transmission and signals the successful transmission of the buffer by setting the associated TXE flag. A transmit interrupt (see Section 11.4.7.2, "Transmit Interrupt") is generated<sup>11</sup> when TXEx is set and can be used to drive the application software to re-load the buffer. If more than one buffer is scheduled for transmission when the CAN bus becomes available for arbitration, the MSCAN uses the local priority setting of the three buffers to determine the prioritization. For this purpose, every transmit buffer has an 8-bit local priority field (PRIO). The application software programs this field when the message is set up. The local priority reflects the priority of this particular message relative to the set of messages being transmitted from this node. The lowest binary value of the PRIO field is defined to be the highest priority. The internal scheduling process takes place whenever the MSCAN arbitrates for the CAN bus. This is also the case after the occurrence of a transmission error. When a high priority message is scheduled by the application software, it may become necessary to abort a lower priority message in one of the three transmit buffers. Because messages that are already in transmission cannot be aborted, the user must request the abort by setting the corresponding abort request bit (ABTRQ) (see Section 11.3.2.9, "MSCAN Transmitter Message Abort Request Register (CANTARQ)".) The MSCAN then grants the request, if possible, by: - 1. Setting the corresponding abort acknowledge flag (ABTAK) in the CANTAAK register. - 2. Setting the associated TXE flag to release the buffer. - 3. Generating a transmit interrupt. The transmit interrupt handler software can determine from the setting of the ABTAK flag whether the message was aborted (ABTAK = 1) or sent (ABTAK = 0). #### 11.4.2.3 Receive Structures The received messages are stored in a five stage input FIFO. The five message buffers are alternately mapped into a single memory area (see Figure 11-39). The background receive buffer (RxBG) is exclusively associated with the MSCAN, but the foreground receive buffer (RxFG) is addressable by the CPU (see Figure 11-39). This scheme simplifies the handler software because only one address area is applicable for the receive process. All receive buffers have a size of 15 bytes to store the CAN control bits, the identifier (standard or extended), the data contents, and a time stamp, if enabled (see Section 11.3.3, "Programmer's Model of Message Storage"). The receiver full flag (RXF) (see Section 11.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)") signals the status of the foreground receive buffer. When the buffer contains a correctly received message with a matching identifier, this flag is set. On reception, each message is checked to see whether it passes the filter (see Section 11.4.3, "Identifier Acceptance Filter") and simultaneously is written into the active RxBG. After successful reception of a valid message, the MSCAN shifts the content of RxBG into the receiver FIFO, sets the RXF flag, and 11. The transmit interrupt occurs only if not masked. A polling scheme can be applied on TXEx also. MC9S12XHY-Family Reference Manual Rev. 1.04 generates a receive interrupt<sup>12</sup> (see Section 11.4.7.3, "Receive Interrupt") to the CPU. The user's receive handler must read the received message from the RxFG and then reset the RXF flag to acknowledge the interrupt and to release the foreground buffer. A new message, which can follow immediately after the IFS field of the CAN frame, is received into the next available RxBG. If the MSCAN receives an invalid message in its RxBG (wrong identifier, transmission errors, etc.) the actual contents of the buffer will be over-written by the next message. The buffer will then not be shifted into the FIFO. When the MSCAN module is transmitting, the MSCAN receives its own transmitted messages into the background receive buffer, RxBG, but does not shift it into the receiver FIFO, generate a receive interrupt, or acknowledge its own messages on the CAN bus. The exception to this rule is in loopback mode (see Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)") where the MSCAN treats its own messages exactly like all other incoming messages. The MSCAN receives its own transmitted messages in the event that it loses arbitration. If arbitration is lost, the MSCAN must be prepared to become a receiver. An overrun condition occurs when all receive message buffers in the FIFO are filled with correctly received messages with accepted identifiers and another message is correctly received from the CAN bus with an accepted identifier. The latter message is discarded and an error interrupt with overrun indication is generated if enabled (see Section 11.4.7.5, "Error Interrupt"). The MSCAN remains able to transmit messages while the receiver FIFO is being filled, but all incoming messages are discarded. As soon as a receive buffer in the FIFO is available again, new valid messages will be accepted. ## 11.4.3 Identifier Acceptance Filter The MSCAN identifier acceptance registers (see Section 11.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)") define the acceptable patterns of the standard or extended identifier (ID[10:0] or ID[28:0]). Any of these bits can be marked 'don't care' in the MSCAN identifier mask registers (see Section 11.3.2.18, "MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7)"). A filter hit is indicated to the application software by a set receive buffer full flag (RXF = 1) and three bits in the CANIDAC register (see Section 11.3.2.12, "MSCAN Identifier Acceptance Control Register (CANIDAC)"). These identifier hit flags (IDHIT[2:0]) clearly identify the filter section that caused the acceptance. They simplify the application software's task to identify the cause of the receiver interrupt. If more than one hit occurs (two or more filters match), the lower hit has priority. A very flexible programmable generic identifier acceptance filter has been introduced to reduce the CPU interrupt loading. The filter is programmable to operate in four different modes: - Two identifier acceptance filters, each to be applied to: - The full 29 bits of the extended identifier and to the following bits of the CAN 2.0B frame: - Remote transmission request (RTR) - Identifier extension (IDE) - Substitute remote request (SRR) - The 11 bits of the standard identifier plus the RTR and IDE bits of the CAN 2.0A/B messages. This mode implements two filters for a full length CAN 2.0B compliant extended identifier. Although this mode can be used for standard identifiers, it is recommended to use the four or eight identifier acceptance filters. - 12. The receive interrupt occurs only if not masked. A polling scheme can be applied on RXF also. MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure 11-40 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces a filter 0 hit. Similarly, the second filter bank (CANIDAR4-CANIDAR7, CANIDMR4-CANIDMR7) produces a filter 1 hit. - Four identifier acceptance filters, each to be applied to: - The 14 most significant bits of the extended identifier plus the SRR and IDE bits of CAN 2.0B messages. - The 11 bits of the standard identifier, the RTR and IDE bits of CAN 2.0A/B messages. Figure 11-41 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces filter 0 and 1 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 2 and 3 hits. - Eight identifier acceptance filters, each to be applied to the first 8 bits of the identifier. This mode implements eight independent filters for the first 8 bits of a CAN 2.0A/B compliant standard identifier or a CAN 2.0B compliant extended identifier. Figure 11-42 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces filter 0 to 3 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 4 to 7 hits. - Closed filter. No CAN message is copied into the foreground buffer RxFG, and the RXF flag is never set. Figure 11-40. 32-bit Maskable Identifier Acceptance Filter MC9S12XHY-Family Reference Manual Rev. 1.04 Freescale Semiconductor 379 Figure 11-41. 16-bit Maskable Identifier Acceptance Filters Figure 11-42. 8-bit Maskable Identifier Acceptance Filters ## 11.4.3.1 Protocol Violation Protection The MSCAN protects the user from accidentally violating the CAN protocol through programming errors. The protection logic implements the following features: - The receive and transmit error counters cannot be written or otherwise manipulated. - All registers which control the configuration of the MSCAN cannot be modified while the MSCAN is on-line. The MSCAN has to be in Initialization Mode. The corresponding INITRQ/INITAK handshake bits in the CANCTL0/CANCTL1 registers (see Section 11.3.2.1, "MSCAN Control Register 0 (CANCTL0)") serve as a lock to protect the following registers: - MSCAN control 1 register (CANCTL1) - MSCAN bus timing registers 0 and 1 (CANBTR0, CANBTR1) - MSCAN identifier acceptance control register (CANIDAC) - MSCAN identifier acceptance registers (CANIDAR0–CANIDAR7) - MSCAN identifier mask registers (CANIDMR0–CANIDMR7) - The TXCAN is immediately forced to a recessive state when the MSCAN goes into the power down mode or initialization mode (see Section 11.4.5.6, "MSCAN Power Down Mode," and Section 11.4.4.5, "MSCAN Initialization Mode"). - The MSCAN enable bit (CANE) is writable only once in normal system operation modes, which provides further protection against inadvertently disabling the MSCAN. ## 11.4.3.2 Clock System Figure 11-43 shows the structure of the MSCAN clock generation circuitry. Figure 11-43. MSCAN Clocking Scheme The clock source bit (CLKSRC) in the CANCTL1 register (11.3.2.2/11-347) defines whether the internal CANCLK is connected to the output of a crystal oscillator (oscillator clock) or to the bus clock. The clock source has to be chosen such that the tight oscillator tolerance requirements (up to 0.4%) of the CAN protocol are met. Additionally, for high CAN bus rates (1 Mbps), a 45% to 55% duty cycle of the clock is required. If the bus clock is generated from a PLL, it is recommended to select the oscillator clock rather than the bus clock due to jitter considerations, especially at the faster CAN bus rates. MC9S12XHY-Family Reference Manual, Rev. 1.04 For microcontrollers without a clock and reset generator (CRG), CANCLK is driven from the crystal oscillator (oscillator clock). A programmable prescaler generates the time quanta (Tq) clock from CANCLK. A time quantum is the atomic unit of time handled by the MSCAN. Eqn. 11-2 $$Tq = \frac{f_{CANCLK}}{(Prescaler value)}$$ A bit time is subdivided into three segments as described in the Bosch CAN 2.0A/B specification. (see Figure 11-44): - SYNC\_SEG: This segment has a fixed length of one time quantum. Signal edges are expected to happen within this section. - Time Segment 1: This segment includes the PROP\_SEG and the PHASE\_SEG1 of the CAN standard. It can be programmed by setting the parameter TSEG1 to consist of 4 to 16 time quanta. - Time Segment 2: This segment represents the PHASE\_SEG2 of the CAN standard. It can be programmed by setting the TSEG2 parameter to be 2 to 8 time quanta long. Eqn. 11-3 $$Bit Rate = \frac{f_{Tq}}{(number of Time Quanta)}$$ Figure 11-44. Segments within the Bit Time | Time Segment Synta | λK | |--------------------|--------------------| | | Time Segment Synta | | Syntax | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYNC_SEG | System expects transitions to occur on the CAN bus during this period. | | Transmit Point | A node in transmit mode transfers a new value to the CAN bus at this point. | | Sample Point | A node in receive mode samples the CAN bus at this point. If the three samples per bit option is selected, then this point marks the position of the third sample. | The synchronization jump width (see the Bosch CAN 2.0A/B specification for details) can be programmed in a range of 1 to 4 time quanta by setting the SJW parameter. The SYNC\_SEG, TSEG1, TSEG2, and SJW parameters are set by programming the MSCAN bus timing registers (CANBTR0, CANBTR1) (see Section 11.3.2.3, "MSCAN Bus Timing Register 0 (CANBTR0)" and Section 11.3.2.4, "MSCAN Bus Timing Register 1 (CANBTR1)"). Table 11-37 gives an overview of the Bosch CAN 2.0A/B specification compliant segment settings and the related parameter values. #### **NOTE** It is the user's responsibility to ensure the bit time settings are in compliance with the CAN standard. Table 11-37. Bosch CAN 2.0A/B Compliant Bit Time Segment Settings | Time Segment 1 | TSEG1 | Time Segment 2 | TSEG2 | Synchronization<br>Jump Width | SJW | |----------------|-------|----------------|-------|-------------------------------|-----| | 5 10 | 4 9 | 2 | 1 | 1 2 | 0 1 | | 4 11 | 3 10 | 3 | 2 | 13 | 02 | | 5 12 | 4 11 | 4 | 3 | 1 4 | 03 | | 6 13 | 5 12 | 5 | 4 | 1 4 | 03 | | 7 14 | 6 13 | 6 | 5 | 1 4 | 03 | | 8 15 | 7 14 | 7 | 6 | 1 4 | 03 | | 9 16 | 8 15 | 8 | 7 | 1 4 | 0 3 | # 11.4.4 Modes of Operation # 11.4.4.1 Normal System Operating Modes The MSCAN module behaves as described within this specification in all normal system operating modes. Write restrictions exist for some registers. MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 11.4.4.2 Special System Operating Modes The MSCAN module behaves as described within this specification in all special system operating modes. Write restrictions which exist on specific registers in normal modes are lifted for test purposes in special modes. #### 11.4.4.3 Emulation Modes In all emulation modes, the MSCAN module behaves just like in normal system operating modes as described within this specification. ## 11.4.4.4 Listen-Only Mode In an optional CAN bus monitoring mode (listen-only), the CAN node is able to receive valid data frames and valid remote frames, but it sends only "recessive" bits on the CAN bus. In addition, it cannot start a transmission. If the MAC sub-layer is required to send a "dominant" bit (ACK bit, overload flag, or active error flag), the bit is rerouted internally so that the MAC sub-layer monitors this "dominant" bit, although the CAN bus may remain in recessive state externally. #### 11.4.4.5 MSCAN Initialization Mode The MSCAN enters initialization mode when it is enabled (CANE=1). When entering initialization mode during operation, any on-going transmission or reception is immediately aborted and synchronization to the CAN bus is lost, potentially causing CAN protocol violations. To protect the CAN bus system from fatal consequences of violations, the MSCAN immediately drives TXCAN into a recessive state. #### NOTE The user is responsible for ensuring that the MSCAN is not active when initialization mode is entered. The recommended procedure is to bring the MSCAN into sleep mode (SLPRQ = 1 and SLPAK = 1) before setting the INITRQ bit in the CANCTL0 register. Otherwise, the abort of an on-going message can cause an error condition and can impact other CAN bus devices. In initialization mode, the MSCAN is stopped. However, interface registers remain accessible. This mode is used to reset the CANCTLO, CANRFLG, CANRIER, CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL registers to their default values. In addition, the MSCAN enables the configuration of the CANBTRO, CANBTR1 bit timing registers; CANIDAC; and the CANIDAR, CANIDMR message filters. See Section 11.3.2.1, "MSCAN Control Register 0 (CANCTLO)," for a detailed description of the initialization mode. Figure 11-45. Initialization Request/Acknowledge Cycle Due to independent clock domains within the MSCAN, INITRQ must be synchronized to all domains by using a special handshake mechanism. This handshake causes additional synchronization delay (see Figure 11-45). If there is no message transfer ongoing on the CAN bus, the minimum delay will be two additional bus clocks and three additional CAN clocks. When all parts of the MSCAN are in initialization mode, the INITAK flag is set. The application software must use INITAK as a handshake indication for the request (INITRQ) to go into initialization mode. #### **NOTE** The CPU cannot clear INITRQ before initialization mode (INITRQ = 1 and INITAK = 1) is active. # 11.4.5 Low-Power Options If the MSCAN is disabled (CANE = 0), the MSCAN clocks are stopped for power saving. If the MSCAN is enabled (CANE = 1), the MSCAN has two additional modes with reduced power consumption, compared to normal mode: sleep and power down mode. In sleep mode, power consumption is reduced by stopping all clocks except those to access the registers from the CPU side. In power down mode, all clocks are stopped and no power is consumed. Table 11-38 summarizes the combinations of MSCAN and CPU modes. A particular combination of modes is entered by the given settings on the CSWAI and SLPRQ/SLPAK bits. | | MSCAN Mode | | | | | | | |----------|-------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|--| | CPU Mode | | Reduced Power Consumption | | | | | | | | Normal | Sleep Power Down | | Disabled<br>(CANE=0) | | | | | RUN | $CSWAI = X^{(1)}$ $SLPRQ = 0$ $SLPAK = 0$ | CSWAI = X<br>SLPRQ = 1<br>SLPAK = 1 | | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | | WAIT | CSWAI = 0<br>SLPRQ = 0<br>SLPAK = 0 | CSWAI = 0<br>SLPRQ = 1<br>SLPAK = 1 | CSWAI = 1<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | | STOP | | | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | CSWAI = X<br>SLPRQ = X<br>SLPAK = X | | | | Table 11-38. CPU vs. MSCAN Operating Modes ## 11.4.5.1 Operation in Run Mode As shown in Table 11-38, only MSCAN sleep mode is available as low power option when the CPU is in run mode. ## 11.4.5.2 Operation in Wait Mode The WAI instruction puts the MCU in a low power consumption stand-by mode. If the CSWAI bit is set, additional power can be saved in power down mode because the CPU clocks are stopped. After leaving this power down mode, the MSCAN restarts and enters normal mode again. While the CPU is in wait mode, the MSCAN can be operated in normal mode and generate interrupts (registers can be accessed via background debug mode). # 11.4.5.3 Operation in Stop Mode The STOP instruction puts the MCU in a low power consumption stand-by mode. In stop mode, the MSCAN is set in power down mode regardless of the value of the SLPRQ/SLPAK and CSWAI bits (Table 11-38). #### 11.4.5.4 MSCAN Normal Mode This is a non-power-saving mode. Enabling the MSCAN puts the module from disabled mode into normal mode. In this mode the module can either be in initialization mode or out of initialization mode. See Section 11.4.4.5, "MSCAN Initialization Mode". <sup>&#</sup>x27;X' means don't care. ## 11.4.5.5 MSCAN Sleep Mode The CPU can request the MSCAN to enter this low power mode by asserting the SLPRQ bit in the CANCTL0 register. The time when the MSCAN enters sleep mode depends on a fixed synchronization delay and its current activity: - If there are one or more message buffers scheduled for transmission (TXEx = 0), the MSCAN will continue to transmit until all transmit message buffers are empty (TXEx = 1, transmitted successfully or aborted) and then goes into sleep mode. - If the MSCAN is receiving, it continues to receive and goes into sleep mode as soon as the CAN bus next becomes idle. - If the MSCAN is neither transmitting nor receiving, it immediately goes into sleep mode. Figure 11-46. Sleep Request / Acknowledge Cycle #### NOTE The application software must avoid setting up a transmission (by clearing one or more TXEx flag(s)) and immediately request sleep mode (by setting SLPRQ). Whether the MSCAN starts transmitting or goes into sleep mode directly depends on the exact sequence of operations. If sleep mode is active, the SLPRQ and SLPAK bits are set (Figure 11-46). The application software must use SLPAK as a handshake indication for the request (SLPRQ) to go into sleep mode. When in sleep mode (SLPRQ = 1 and SLPAK = 1), the MSCAN stops its internal clocks. However, clocks that allow register accesses from the CPU side continue to run. If the MSCAN is in bus-off state, it stops counting the 128 occurrences of 11 consecutive recessive bits due to the stopped clocks. TXCAN remains in a recessive state. If RXF = 1, the message can be read and RXF can be cleared. Shifting a new message into the foreground buffer of the receiver FIFO (RxFG) does not take place while in sleep mode. It is possible to access the transmit buffers and to clear the associated TXE flags. No message abort takes place while in sleep mode. If the WUPE bit in CANCTL0 is not asserted, the MSCAN will mask any activity it detects on CAN. RXCAN is therefore held internally in a recessive state. This locks the MSCAN in sleep mode. WUPE must be set before entering sleep mode to take effect. The MSCAN is able to leave sleep mode (wake up) only when: - CAN bus activity occurs and WUPE = 1or - the CPU clears the SLPRQ bit #### NOTE The CPU cannot clear the SLPRQ bit before sleep mode (SLPRQ = 1 and SLPAK = 1) is active. After wake-up, the MSCAN waits for 11 consecutive recessive bits to synchronize to the CAN bus. As a consequence, if the MSCAN is woken-up by a CAN frame, this frame is not received. The receive message buffers (RxFG and RxBG) contain messages if they were received before sleep mode was entered. All pending actions will be executed upon wake-up; copying of RxBG into RxFG, message aborts and message transmissions. If the MSCAN remains in bus-off state after sleep mode was exited, it continues counting the 128 occurrences of 11 consecutive recessive bits. #### 11.4.5.6 **MSCAN Power Down Mode** The MSCAN is in power down mode (Table 11-38) when - CPU is in stop mode or - CPU is in wait mode and the CSWAI bit is set When entering the power down mode, the MSCAN immediately stops all ongoing transmissions and receptions, potentially causing CAN protocol violations. To protect the CAN bus system from fatal consequences of violations to the above rule, the MSCAN immediately drives TXCAN into a recessive state. #### NOTE The user is responsible for ensuring that the MSCAN is not active when power down mode is entered. The recommended procedure is to bring the MSCAN into Sleep mode before the STOP or WAI instruction (if CSWAI is set) is executed. Otherwise, the abort of an ongoing message can cause an error condition and impact other CAN bus devices. In power down mode, all clocks are stopped and no registers can be accessed. If the MSCAN was not in sleep mode before power down mode became active, the module performs an internal recovery cycle after powering up. This causes some fixed delay before the module enters normal mode again. ## 11.4.5.7 Disabled Mode The MSCAN is in disabled mode out of reset (CANE=0). All module clocks are stopped for power saving, however the register map can still be accessed as specified. ## 11.4.5.8 Programmable Wake-Up Function The MSCAN can be programmed to wake up from sleep or power down mode as soon as CAN bus activity is detected (see control bit WUPE in MSCAN Control Register 0 (CANCTL0). The sensitivity to existing CAN bus action can be modified by applying a low-pass filter function to the RXCAN input line (see control bit WUPM in Section 11.3.2.2, "MSCAN Control Register 1 (CANCTL1)"). This feature can be used to protect the MSCAN from wake-up due to short glitches on the CAN bus lines. Such glitches can result from—for example—electromagnetic interference within noisy environments. ## 11.4.6 Reset Initialization The reset state of each individual bit is listed in Section 11.3.2, "Register Descriptions," which details all the registers and their bit-fields. ## 11.4.7 Interrupts This section describes all interrupts originated by the MSCAN. It documents the enable bits and generated flags. Each interrupt is listed and described separately. ## 11.4.7.1 Description of Interrupt Operation The MSCAN supports four interrupt vectors (see Table 11-39), any of which can be individually masked (for details see Section 11.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)" to Section 11.3.2.8, "MSCAN Transmitter Interrupt Enable Register (CANTIER)"). Refer to the device overview section to determine the dedicated interrupt vector addresses. | Interrupt Source | CCR Mask | Local Enable | |-------------------------------------------|----------|------------------------| | Wake-Up Interrupt (WUPIF) | I bit | CANRIER (WUPIE) | | Error Interrupts Interrupt (CSCIF, OVRIF) | I bit | CANRIER (CSCIE, OVRIE) | | Receive Interrupt (RXF) | I bit | CANRIER (RXFIE) | | Transmit Interrupts (TXE[2:0]) | I bit | CANTIER (TXEIE[2:0]) | Table 11-39. Interrupt Vectors # 11.4.7.2 Transmit Interrupt At least one of the three transmit buffers is empty (not scheduled) and can be loaded to schedule a message for transmission. The TXEx flag of the empty message buffer is set. ## 11.4.7.3 Receive Interrupt A message is successfully received and shifted into the foreground buffer (RxFG) of the receiver FIFO. This interrupt is generated immediately after receiving the EOF symbol. The RXF flag is set. If there are multiple messages in the receiver FIFO, the RXF flag is set as soon as the next message is shifted to the foreground buffer. ## 11.4.7.4 Wake-Up Interrupt A wake-up interrupt is generated if activity on the CAN bus occurs during MSCAN sleep or power-down mode. #### NOTE This interrupt can only occur if the MSCAN was in sleep mode (SLPRQ = 1 and SLPAK = 1) before entering power down mode, the wake-up option is enabled (WUPE = 1), and the wake-up interrupt is enabled (WUPIE = 1). ## 11.4.7.5 Error Interrupt An error interrupt is generated if an overrun of the receiver FIFO, error, warning, or bus-off condition occurrs. MSCAN Receiver Flag Register (CANRFLG) indicates one of the following conditions: - Overrun An overrun condition of the receiver FIFO as described in Section 11.4.2.3, "Receive Structures," occurred. - CAN Status Change The actual value of the transmit and receive error counters control the CAN bus state of the MSCAN. As soon as the error counters skip into a critical range (Tx/Rxwarning, Tx/Rx-error, bus-off) the MSCAN flags an error condition. The status change, which caused the error condition, is indicated by the TSTAT and RSTAT flags (see Section 11.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)" and Section 11.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)"). # 11.4.7.6 Interrupt Acknowledge Interrupts are directly associated with one or more status flags in either the MSCAN Receiver Flag Register (CANRFLG) or the MSCAN Transmitter Flag Register (CANTFLG). Interrupts are pending as long as one of the corresponding flags is set. The flags in CANRFLG and CANTFLG must be reset within the interrupt handler to handshake the interrupt. The flags are reset by writing a 1 to the corresponding bit position. A flag cannot be cleared if the respective condition prevails. #### NOTE It must be guaranteed that the CPU clears only the bit causing the current interrupt. For this reason, bit manipulation instructions (BSET) must not be used to clear interrupt flags. These instructions may cause accidental clearing of interrupt flags which are set after entering the current interrupt service routine. #### 11.5 **Initialization/Application Information** #### 11.5.1 **MSCAN** initialization The procedure to initially start up the MSCAN module out of reset is as follows: - 1. Assert CANE - 2. Write to the configuration registers in initialization mode - 3. Clear INITRQ to leave initialization mode If the configuration of registers which are only writable in initialization mode shall be changed: - 1. Bring the module into sleep mode by setting SLPRQ and awaiting SLPAK to assert after the CAN bus becomes idle. - 2. Enter initialization mode: assert INITRQ and await INITAK - 3. Write to the configuration registers in initialization mode - 4. Clear INITRQ to leave initialization mode and continue #### 11.5.2 **Bus-Off Recovery** The bus-off recovery is user configurable. The bus-off state can either be left automatically or on user request. For reasons of backwards compatibility, the MSCAN defaults to automatic recovery after reset. In this case, the MSCAN will become error active again after counting 128 occurrences of 11 consecutive recessive bits on the CAN bus (see the Bosch CAN 2.0 A/B specification for details). If the MSCAN is configured for user request (BORM set in MSCAN Control Register 1 (CANCTL1)), the recovery from bus-off starts after both independent events have become true: - 128 occurrences of 11 consecutive recessive bits on the CAN bus have been monitored - BOHOLD in MSCAN Miscellaneous Register (CANMISC) has been cleared by the user These two events may occur in any order. # **Chapter 12 Inter-Integrated Circuit (IICV3) Block Description** **Table 12-1. Revision History** | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | |--------------------|---------------|----------------------|-------------------------------------------------------------| | V01.03 | 28 Jul 2006 | 12.7.1.7/12-417 | - Update flow-chart of interrupt routine for 10-bit address | | V01.04 | 17 Nov 2006 | 12.3.1.2/12-397 | - Revise Table1-5 | | V01.05 | 14 Aug 2007 | 12.3.1.1/12-397 | - Backward compatible for IBAD bit name | ## 12.1 Introduction The inter-IC bus (IIC) is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange between devices. Being a two-wire device, the IIC bus minimizes the need for large numbers of connections between devices, and eliminates the need for an address decoder. This bus is suitable for applications requiring occasional communications over a short distance between a number of devices. It also provides flexibility, allowing additional devices to be connected to the bus for further expansion and system development. The interface is designed to operate up to 100 kbps with maximum bus loading and timing. The device is capable of operating at higher baud rates, up to a maximum of clock/20, with reduced bus loading. The maximum communication length and the number of devices that can be connected are limited by a maximum bus capacitance of 400 pF. ## 12.1.1 Features The IIC module has the following key features: - Compatible with I2C bus standard - Multi-master operation - Software programmable for one of 256 different serial clock frequencies - Software selectable acknowledge bit - Interrupt driven byte-by-byte data transfer - Arbitration lost interrupt with automatic mode switching from master to slave - Calling address identification interrupt - Start and stop signal generation/detection - Repeated start signal generation ## Integrated Circuit (IICV3) Block Description - Acknowledge bit generation/detection - Bus busy detection - General Call Address detection - Compliant to ten-bit address # 12.1.2 Modes of Operation The IIC functions the same in normal, special, and emulation modes. It has two low power modes: wait and stop modes. # 12.1.3 Block Diagram The block diagram of the IIC module is shown in Figure 12-1. Figure 12-1. IIC Block Diagram # 12.2 External Signal Description The IICV3 module has two external pins. ## 12.2.1 IIC\_SCL — Serial Clock Line Pin This is the bidirectional serial clock line (SCL) of the module, compatible to the IIC bus specification. ## 12.2.2 IIC\_SDA — Serial Data Line Pin This is the bidirectional serial data line (SDA) of the module, compatible to the IIC bus specification. # 12.3 Memory Map and Register Definition This section provides a detailed description of all memory and registers for the IIC module. ## 12.3.1 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|-----------------------------|--------|-------|-------|------|-----------|------|--------| | 0x0000<br>IBAD | R<br>W | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | 0 | | 0x0001<br>IBFD | R<br>W | IBC7 | IBC6 | IBC5 | IBC4 | IBC3 | IBC2 | IBC1 | IBC0 | | 0x0002<br>IBCR | R<br>W | IBEN | IBIE | MS/SL | Tx/Rx | TXAK | 0<br>RSTA | 0 | IBSWAI | | 0x0003<br>IBSR | R<br>W | TCF | IAAS | IBB | IBAL | 0 | SRW | IBIF | RXAK | | 0x0004<br>IBDR | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x0005<br>IBCR2 | R<br>W | GCEN | ADTYPE | 0 | 0 | 0 | ADR10 | ADR9 | ADR8 | | | | = Unimplemented or Reserved | | | | | | | | Figure 12-2. IIC Register Summary 397 # 12.3.1.1 IIC Address Register (IBAD) Module Base +0x0000 Figure 12-3. IIC Bus Address Register (IBAD) #### Read and write anytime This register contains the address the IIC bus will respond to when addressed as a slave; note that it is not the address sent on the bus during the address transfer. **Table 12-2. IBAD Field Descriptions** | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1<br>ADR[7:1] | Slave Address — Bit 1 to bit 7 contain the specific slave address to be used by the IIC bus module. The default mode of IIC bus is slave mode for an address match on the bus. | | 0<br>Reserved | Reserved — Bit 0 of the IBAD is reserved for future compatibility. This bit will always read 0. | # 12.3.1.2 IIC Frequency Divider Register (IBFD) Module Base + 0x0001 Figure 12-4. IIC Bus Frequency Divider Register (IBFD) #### Read and write anytime Table 12-3. IBFD Field Descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>IBC[7:0] | I Bus Clock Rate 7:0 — This field is used to prescale the clock for bit rate selection. The bit clock generator is implemented as a prescale divider — IBC7:6, prescaled shift register — IBC5:3 select the prescaler divider and IBC2-0 select the shift register tap point. The IBC bits are decoded to give the tap and prescale values as shown in Table 12-4. | Table 12-4. I-Bus Tap and Prescale Values | IBC2-0<br>(bin) | SCL Tap<br>(clocks) | SDA Tap<br>(clocks) | |-----------------|---------------------|---------------------| | 000 | 5 | 1 | | 001 | 6 | 1 | | 010 | 7 | 2 | | 011 | 8 | 2 | | 100 | 9 | 3 | | 101 | 10 | 3 | | 110 | 12 | 4 | | 111 | 15 | 4 | **Table 12-5. Prescale Divider Encoding** | IBC5-3<br>(bin) | scl2start<br>(clocks) | scl2stop<br>(clocks) | scl2tap<br>(clocks) | tap2tap<br>(clocks) | |-----------------|-----------------------|----------------------|---------------------|---------------------| | 000 | 2 | 7 | 4 | 1 | | 001 | 2 | 7 | 4 | 2 | | 010 | 2 | 9 | 6 | 4 | | 011 | 6 | 9 | 6 | 8 | | 100 | 14 | 17 | 14 | 16 | | 101 | 30 | 33 | 30 | 32 | | 110 | 62 | 65 | 62 | 64 | | 111 | 126 | 129 | 126 | 128 | **Table 12-6. Multiplier Factor** | IBC7-6 | MUL | |--------|----------| | 00 | 01 | | 01 | 02 | | 10 | 04 | | 11 | RESERVED | The number of clocks from the falling edge of SCL to the first tap (Tap[1]) is defined by the values shown in the scl2tap column of Table 12-4, all subsequent tap points are separated by 2<sup>IBC5-3</sup> as shown in the tap2tap column in Table 12-5. The SCL Tap is used to generated the SCL period and the SDA Tap is used to determine the delay from the falling edge of SCL to SDA changing, the SDA hold time. IBC7–6 defines the multiplier factor MUL. The values of MUL are shown in the Table 12-6. Figure 12-5. SCL Divider and SDA Hold The equation used to generate the divider values from the IBFD bits is: SCL Divider = MUL x $$\{2 \times (scl2tap + [(SCL Tap - 1) \times tap2tap] + 2)\}$$ The SDA hold delay is equal to the CPU clock period multiplied by the SDA Hold value shown in Table 12-7. The equation used to generate the SDA Hold value from the IBFD bits is: SDA Hold = MUL x $$\{scl2tap + [(SDA_Tap - 1) \times tap2tap] + 3\}$$ The equation for SCL Hold values to generate the start and stop conditions from the IBFD bits is: Table 12-7. IIC Divider and Hold Values (Sheet 1 of 6) | IBC[7:0] | SCL Divider | SDA Hold | SCL Hold | SCL Hold | |----------|-------------|----------|----------|----------| | (hex) | (clocks) | (clocks) | (start) | (stop) | | MUL=1 | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 12-7. IIC Divider and Hold Values (Sheet 2 of 6) | IBC[7:0]<br>(hex) | SCL Divider (clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|----------------------|----------------------|---------------------|--------------------| | 00 | 20/22 | 7 | 6 | 11 | | 01 | 22/24 | 7 | 7 | 12 | | 02 | 24/26 | 8 | 8 | 13 | | 03 | 26/28 | 8 | 9 | 14 | | 04 | 28/30 | 9 | 10 | 15 | | 05 | 30/32 | 9 | 11 | 16 | | 06 | 34/36 | 10 | 13 | 18 | | 07 | 40/42 | 10 | 16 | 21 | | 08 | 28/32 | 7 | 10 | 15 | | 09 | 32/36 | 7 | 12 | 17 | | 0A | 36/40 | 9 | 14 | 19 | | 0B | 40/44 | 9 | 16 | 21 | | 0C | 44/48 | 11 | 18 | 23 | | 0D | 48/52 | 11 | 20 | 25 | | 0E | 56/60 | 13 | 24 | 29 | | 0F | 68/72 | 13 | 30 | 35 | | 10 | 48 | 9 | 18 | 25 | | 11 | 56 | 9 | 22 | 29 | | 12 | 64 | 13 | 26 | 33 | | 13 | 72 | 13 | 30 | 37 | | 14 | 80 | 17 | 34 | 41 | | 15 | 88 | 17 | 38 | 45 | | 16 | 104 | 21 | 46 | 53 | | 17 | 128 | 21 | 58 | 65 | | 18 | 80 | 9 | 38 | 41 | | 19 | 96 | 9 | 46 | 49 | | 1A | 112 | 17 | 54 | 57 | | 1B | 128 | 17 | 62 | 65 | | 1C | 144 | 25 | 70 | 73 | | 1D | 160 | 25 | 78 | 81 | | 1E | 192 | 33 | 94 | 97 | | 1F | 240 | 33 | 118 | 121 | | 20 | 160 | 17 | 78 | 81 | | 21 | 192 | 17 | 94 | 97 | | 22 | 224 | 33 | 110 | 113 | | 23 | 256 | 33 | 126 | 129 | | 24 | 288 | 49 | 142 | 145 | | 25 | 320 | 49 | 158 | 161 | | 26 | 384 | 65 | 190 | 193 | | 27 | 480 | 65 | 238 | 241 | | 28 | 320 | 33 | 158 | 161 | | 29 | 384 | 33 | 190 | 193 | | 2A | 448 | 65 | 222 | 225 | | 2B | 512 | 65 | 254 | 257 | | 2C | 576 | 97 | 286 | 289 | Table 12-7. IIC Divider and Hold Values (Sheet 3 of 6) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | 2D | 640 | 97 | 318 | 321 | | 2E | 768 | 129 | 382 | 385 | | 2F | 960 | 129 | 478 | 481 | | 30 | 640 | 65 | 318 | 321 | | 31 | 768 | 65 | 382 | 385 | | 32 | 896 | 129 | 446 | 449 | | 33 | 1024 | 129 | 510 | 513 | | 34 | 1152 | 193 | 574 | 577 | | 35 | 1280 | 193 | 638 | 641 | | 36 | 1536 | 257 | 766 | 769 | | 37 | 1920 | 257 | 958 | 961 | | 38 | 1280 | 129 | 638 | 641 | | 39 | 1536 | 129 | 766 | 769 | | 3A | 1792 | 257 | 894 | 897 | | 3B | 2048 | 257 | 1022 | 1025 | | 3C | 2304 | 385 | 1150 | 1153 | | 3D | 2560 | 385 | 1278 | 1281 | | 3E | 3072 | 513 | 1534 | 1537 | | 3F | 3840 | 513 | 1918 | 1921 | | MUL=2 | - | • | • | | | 40 | 40 | 14 | 12 | 22 | | 41 | 44 | 14 | 14 | 24 | | 42 | 48 | 16 | 16 | 26 | | 43 | 52 | 16 | 18 | 28 | | 44 | 56 | 18 | 20 | 30 | | 45 | 60 | 18 | 22 | 32 | | 46 | 68 | 20 | 26 | 36 | | 47 | 80 | 20 | 32 | 42 | | 48 | 56 | 14 | 20 | 30 | | 49 | 64 | 14 | 24 | 34 | | 4A | 72 | 18 | 28 | 38 | | 4B | 80 | 18 | 32 | 42 | | 4C | 88 | 22 | 36 | 46 | | 4D | 96 | 22 | 40 | 50 | | 4E | 112 | 26 | 48 | 58 | | 4F | 136 | 26 | 60 | 70 | | 50 | 96 | 18 | 36 | 50 | | 51 | 112 | 18 | 44 | 58 | | 52 | 128 | 26 | 52 | 66 | | 53 | 144 | 26 | 60 | 74 | | 54 | 160 | 34 | 68 | 82 | | 55 | 176 | 34 | 76 | 90 | | 56 | 208 | 42 | 92 | 106 | | 57 | 256 | 42 | 116 | 130 | | 58 | 160 | 18 | 76 | 82 | Table 12-7. IIC Divider and Hold Values (Sheet 4 of 6) | IBC[7:0]<br>(hex) | SCL Divider<br>(clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|-------------------------|----------------------|---------------------|--------------------| | 59 | 192 | 18 | 92 | 98 | | 5A | 224 | 34 | 108 | 114 | | 5B | 256 | 34 | 124 | 130 | | 5C | 288 | 50 | 140 | 146 | | 5D | 320 | 50 | 156 | 162 | | 5E | 384 | 66 | 188 | 194 | | 5F | 480 | 66 | 236 | 242 | | 60 | 320 | 34 | 156 | 162 | | 61 | 384 | 34 | 188 | 194 | | 62 | 448 | 66 | 220 | 226 | | 63 | 512 | 66 | 252 | 258 | | 64 | 576 | 98 | 284 | 290 | | 65 | 640 | 98 | 316 | 322 | | 66 | 768 | 130 | 380 | 386 | | 67 | 960 | 130 | 476 | 482 | | 68 | 640 | 66 | 316 | 322 | | 69 | 768 | 66 | 380 | 386 | | 6A | 896 | 130 | 444 | 450 | | 6B | 1024 | 130 | 508 | 514 | | 6C | 1152 | 194 | 572 | 578 | | 6D | 1280 | 194 | 636 | 642 | | 6E | 1536 | 258 | 764 | 770 | | 6F | 1920 | 258 | 956 | 962 | | 70 | 1280 | 130 | 636 | 642 | | 71 | 1536 | 130 | 764 | 770 | | 72 | 1792 | 258 | 892 | 898 | | 73 | 2048 | 258 | 1020 | 1026 | | 74 | 2304 | 386 | 1148 | 1154 | | 75 | 2560 | 386 | 1276 | 1282 | | 76 | 3072 | 514 | 1532 | 1538 | | 77 | 3840 | 514 | 1916 | 1922 | | 78 | 2560 | 258 | 1276 | 1282 | | 79 | 3072 | 258 | 1532 | 1538 | | 7A | 3584 | 514 | 1788 | 1794 | | 7B | 4096 | 514 | 2044 | 2050 | | 7C | 4608 | 770 | 2300 | 2306 | | 7D | 5120 | 770 | 2556 | 2562 | | 7E | 6144 | 1026 | 3068 | 3074 | | 7F | 7680 | 1026 | 3836 | 3842 | | MUL=4 | | I | 1 | | | 80 | 72 | 28 | 24 | 44 | | 81 | 80 | 28 | 28 | 48 | | 82 | 88 | 32 | 32 | 52 | | 83 | 96 | 32 | 36 | 56 | | 84 | 104 | 36 | 40 | 60 | Table 12-7. IIC Divider and Hold Values (Sheet 5 of 6) | IBC[7:0]<br>(hex) | SCL Divider (clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|----------------------|----------------------|---------------------|--------------------| | 85 | 112 | 36 | 44 | 64 | | 86 | 128 | 40 | 52 | 72 | | 87 | 152 | 40 | 64 | 84 | | 88 | 112 | 28 | 40 | 60 | | 89 | 128 | 28 | 48 | 68 | | 8A | 144 | 36 | 56 | 76 | | 8B | 160 | 36 | 64 | 84 | | 8C | 176 | 44 | 72 | 92 | | 8D | 192 | 44 | 80 | 100 | | 8E | 224 | 52 | 96 | 116 | | 8F | 272 | 52 | 120 | 140 | | 90 | 192 | 36 | 72 | 100 | | 91 | 224 | 36 | 88 | 116 | | 92 | 256 | 52 | 104 | 132 | | 93 | 288 | 52 | 120 | 148 | | 94 | 320 | 68 | 136 | 164 | | 95 | 352 | 68 | 152 | 180 | | 96 | 416 | 84 | 184 | 212 | | 97 | 512 | 84 | 232 | 260 | | 98 | 320 | 36 | 152 | 164 | | 99 | 384 | 36 | 184 | 196 | | 9A | 448 | 68 | 216 | 228 | | 9B | 512 | 68 | 248 | 260 | | 9C | 576 | 100 | 280 | 292 | | 9D | 640 | 100 | 312 | 324 | | 9E | 768 | 132 | 376 | 388 | | 9F | 960 | 132 | 472 | 484 | | A0 | 640 | 68 | 312 | 324 | | A1 | 768 | 68 | 376 | 388 | | A2 | 896 | 132 | 440 | 452 | | A3 | 1024 | 132 | 504 | 516 | | A4 | 1152 | 196 | 568 | 580 | | A5 | 1280 | 196 | 632 | 644 | | A6 | 1536 | 260 | 760 | 772 | | A7 | 1920 | 260 | 952 | 964 | | A8 | 1280 | 132 | 632 | 644 | | A9 | 1536 | 132 | 760 | 772 | | AA | 1792 | 260 | 888 | 900 | | AB | 2048 | 260 | 1016 | 1028 | | AC | 2304 | 388 | 1144 | 1156 | | AD | 2560 | 388 | 1272 | 1284 | | AE | 3072 | 516 | 1528 | 1540 | | AF | 3840 | 516 | 1912 | 1924 | | B0 | 2560 | 260 | 1272 | 1284 | | B1 | 3072 | 260 | 1528 | 1540 | | IBC[7:0]<br>(hex) | SCL Divider (clocks) | SDA Hold<br>(clocks) | SCL Hold<br>(start) | SCL Hold<br>(stop) | |-------------------|----------------------|----------------------|---------------------|--------------------| | B2 | 3584 | 516 | 1784 | 1796 | | В3 | 4096 | 516 | 2040 | 2052 | | B4 | 4608 | 772 | 2296 | 2308 | | B5 | 5120 | 772 | 2552 | 2564 | | B6 | 6144 | 1028 | 3064 | 3076 | | B7 | 7680 | 1028 | 3832 | 3844 | | B8 | 5120 | 516 | 2552 | 2564 | | B9 | 6144 | 516 | 3064 | 3076 | | BA | 7168 | 1028 | 3576 | 3588 | | BB | 8192 | 1028 | 4088 | 4100 | | BC | 9216 | 1540 | 4600 | 4612 | | BD | 10240 | 1540 | 5112 | 5124 | | BE | 12288 | 2052 | 6136 | 6148 | Table 12-7. IIC Divider and Hold Values (Sheet 6 of 6) Note:Since the bus frequency is speeding up,the SCL Divider could be expanded by it. Therefore, in the table, when IBC[7:0] is from \$00 to \$0F, the SCL Divider is revised by the format value1/value2. Value1 is the divider under the low frequency. Value2 is the divider under the high frequency. How to select the divider depends on the bus frequency. When IBC[7:0] is from \$10 to \$BF, the divider is not changed. 2052 7672 7684 # 12.3.1.3 IIC Control Register (IBCR) 15360 Figure 12-6. IIC Bus Control Register (IBCR) Read and write anytime BF #### **Table 12-8. IBCR Field Descriptions** | Field | Description | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>IBEN | <ul> <li>I-Bus Enable — This bit controls the software reset of the entire IIC bus module.</li> <li>The module is reset and disabled. This is the power-on reset situation. When low the interface is held in reset but registers can be accessed</li> <li>The IIC bus module is enabled. This bit must be set before any other IBCR bits have any effect If the IIC bus module is enabled in the middle of a byte transfer the interface behaves as follows: slave mode ignores the current transfer on the bus and starts operating whenever a subsequent start condition is detected. Master mode will not be aware that the bus is busy, hence if a start cycle is initiated then the current bus cycle may become corrupt. This would ultimately result in either the current bus master or the IIC bus module losing arbitration, after which bus operation would return to normal.</li> </ul> | | 6<br>IBIE | <ul> <li>I-Bus Interrupt Enable</li> <li>Interrupts from the IIC bus module are disabled. Note that this does not clear any currently pending interrupt condition</li> <li>Interrupts from the IIC bus module are enabled. An IIC bus interrupt occurs provided the IBIF bit in the status register is also set.</li> </ul> | | 5<br>MS/SL | Master/Slave Mode Select Bit — Upon reset, this bit is cleared. When this bit is changed from 0 to 1, a START signal is generated on the bus, and the master mode is selected. When this bit is changed from 1 to 0, a STOP signal is generated and the operation mode changes from master to slave. A STOP signal should only be generated if the IBIF flag is set. MS/SL is cleared without generating a STOP signal when the master loses arbitration. 0 Slave Mode 1 Master Mode | | 4<br>Tx/Rx | Transmit/Receive Mode Select Bit — This bit selects the direction of master and slave transfers. When addressed as a slave this bit should be set by software according to the SRW bit in the status register. In master mode this bit should be set according to the type of transfer required. Therefore, for address cycles, this bit will always be high. O Receive 1 Transmit | | 3<br>TXAK | Transmit Acknowledge Enable — This bit specifies the value driven onto SDA during data acknowledge cycles for both master and slave receivers. The IIC module will always acknowledge address matches, provided it is enabled, regardless of the value of TXAK. Note that values written to this bit are only used when the IIC bus is a receiver, not a transmitter. O An acknowledge signal will be sent out to the bus at the 9th clock bit after receiving one byte data 1 No acknowledge signal response is sent (i.e., acknowledge bit = 1) | | 2<br>RSTA | Repeat Start — Writing a 1 to this bit will generate a repeated START condition on the bus, provided it is the current bus master. This bit will always be read as a low. Attempting a repeated start at the wrong time, if the bus is owned by another master, will result in loss of arbitration. 1 Generate repeat start cycle | | 1<br>RESERVED | Reserved — Bit 1 of the IBCR is reserved for future compatibility. This bit will always read 0. | | 0<br>IBSWAI | I Bus Interface Stop in Wait Mode 0 IIC bus module clock operates normally 1 Halt IIC bus module clock generation in wait mode | Wait mode is entered via execution of a CPU WAI instruction. In the event that the IBSWAI bit is set, all clocks internal to the IIC will be stopped and any transmission currently in progress will halt. If the CPU were woken up by a source other than the IIC module, then clocks would restart and the IIC would resume from where was during the previous transmission. It is not possible for the IIC to wake up the CPU when its internal clocks are stopped. If it were the case that the IBSWAI bit was cleared when the WAI instruction was executed, the IIC internal clocks and interface would remain alive, continuing the operation which was currently underway. It is also possible to configure the IIC such that it will wake up the CPU via an interrupt at the conclusion of the current operation. See the discussion on the IBIF and IBIE bits in the IBSR and IBCR, respectively. ## 12.3.1.4 IIC Status Register (IBSR) Figure 12-7. IIC Bus Status Register (IBSR) This status register is read-only with exception of bit 1 (IBIF) and bit 4 (IBAL), which are software clearable. **Table 12-9. IBSR Field Descriptions** | Field | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TCF | Data Transferring Bit — While one byte of data is being transferred, this bit is cleared. It is set by the falling edge of the 9th clock of a byte transfer. Note that this bit is only valid during or immediately following a transfer to the IIC module or from the IIC module. 0 Transfer in progress 1 Transfer complete | | 6<br>IAAS | Addressed as a Slave Bit — When its own specific address (I-bus address register) is matched with the calling address or it receives the general call address with GCEN== 1,this bit is set. The CPU is interrupted provided the IBIE is set. Then the CPU needs to check the SRW bit and set its Tx/Rx mode accordingly. Writing to the I-bus control register clears this bit. 0 Not addressed 1 Addressed as a slave | | 5<br>IBB | Bus Busy Bit 0 This bit indicates the status of the bus. When a START signal is detected, the IBB is set. If a STOP signal is detected, IBB is cleared and the bus enters idle state. 1 Bus is busy | | 4<br>IBAL | Arbitration Lost — The arbitration lost bit (IBAL) is set by hardware when the arbitration procedure is lost. Arbitration is lost in the following circumstances: 1. SDA sampled low when the master drives a high during an address or data transmit cycle. 2. SDA sampled low when the master drives a high during the acknowledge bit of a data receive cycle. 3. A start cycle is attempted when the bus is busy. 4. A repeated start cycle is requested in slave mode. 5. A stop condition is detected when the master did not request it. This bit must be cleared by software, by writing a one to it. A write of 0 has no effect on this bit. | | Tahla 12-9 | IRSR | Fiald | <b>Descriptions</b> | (continued) | |-------------|------|-------|---------------------|----------------------------| | Table 12-3. | IDOR | rieiu | Descriptions | (COIILIIIU <del>C</del> U) | | Field | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>RESERVED | Reserved — Bit 3 of IBSR is reserved for future use. A read operation on this bit will return 0. | | 2<br>SRW | Slave Read/Write — When IAAS is set this bit indicates the value of the R/W command bit of the calling address sent from the master This bit is only valid when the I-bus is in slave mode, a complete address transfer has occurred with an address match and no other transfers have been initiated. Checking this bit, the CPU can select slave transmit/receive mode according to the command of the master. Slave receive, master writing to slave Slave transmit, master reading from slave | | 1<br>IBIF | I-Bus Interrupt — The IBIF bit is set when one of the following conditions occurs: — Arbitration lost (IBAL bit set) — Data transfer complete (TCF bit set) — Addressed as slave (IAAS bit set) It will cause a processor interrupt request if the IBIE bit is set. This bit must be cleared by software, writing a one to it. A write of 0 has no effect on this bit. | | 0<br>RXAK | Received Acknowledge — The value of SDA during the acknowledge bit of a bus cycle. If the received acknowledge bit (RXAK) is low, it indicates an acknowledge signal has been received after the completion of 8 bits data transmission on the bus. If RXAK is high, it means no acknowledge signal is detected at the 9th clock. O Acknowledge received No acknowledge received | ## 12.3.1.5 IIC Data I/O Register (IBDR) Figure 12-8. IIC Bus Data I/O Register (IBDR) In master transmit mode, when data is written to the IBDR a data transfer is initiated. The most significant bit is sent first. In master receive mode, reading this register initiates next byte data receiving. In slave mode, the same functions are available after an address match has occurred. Note that the Tx/Rx bit in the IBCR must correctly reflect the desired direction of transfer in master and slave modes for the transmission to begin. For instance, if the IIC is configured for master transmit but a master receive is desired, then reading the IBDR will not initiate the receive. Reading the IBDR will return the last byte received while the IIC is configured in either master receive or slave receive modes. The IBDR does not reflect every byte that is transmitted on the IIC bus, nor can software verify that a byte has been written to the IBDR correctly by reading it back. In master transmit mode, the first byte of data written to IBDR following assertion of MS/ $\overline{\text{SL}}$ is used for the address transfer and should com.prise of the calling address (in position D7:D1) concatenated with the required R/ $\overline{\text{W}}$ bit (in position D0). MC9S12XHY-Family Reference Manual, Rev. 1.04 # 12.3.1.6 IIC Control Register 2(IBCR2) Figure 12-9. IIC Bus Control Register 2(IBCR2) This register contains the variables used in general call and in ten-bit address. Read and write anytime Table 12-10. IBCR2 Field Descriptions | Field | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>GCEN | General Call Enable. 0 General call is disabled. The module dont receive any general call data and address. 1 enable general call. It indicates that the module can receive address and any data. | | 6<br>ADTYPE | Address Type— This bit selects the address length. The variable must be configured correctly before IIC enters slave mode. 0 7-bit address 1 10-bit address | | 5,4,3<br>RESERVED | Reserved — Bit 5,4 and 3 of the IBCR2 are reserved for future compatibility. These bits will always read 0. | | 2:0<br>ADR[10:8] | Slave Address [10:8] —These 3 bits represent the MSB of the 10-bit address when address type is asserted (ADTYPE = 1). | # 12.4 Functional Description This section provides a complete functional description of the IICV3. #### 12.4.1 I-Bus Protocol The IIC bus system uses a serial data line (SDA) and a serial clock line (SCL) for data transfer. All devices connected to it must have open drain or open collector outputs. Logic AND function is exercised on both lines with external pull-up resistors. The value of these resistors is system dependent. Normally, a standard communication is composed of four parts: START signal, slave address transmission, data transfer and STOP signal. They are described briefly in the following sections and illustrated in Figure 12-10. Figure 12-10. IIC-Bus Transmission Signals ## **12.4.1.1 START Signal** When the bus is free, i.e. no master device is engaging the bus (both SCL and SDA lines are at logical high), a master may initiate communication by sending a START signal. As shown in Figure 12-10, a START signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states. Figure 12-11. Start and Stop Conditions #### 12.4.1.2 Slave Address Transmission The first byte of data transfer immediately after the START signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a R/W bit. The R/W bit tells the slave the desired direction of data transfer. - 1 = Read transfer, the slave transmits data to the master. - 0 =Write transfer, the master transmits data to the slave. If the calling address is 10-bit, another byte is followed by the first byte. Only the slave with a calling address that matches the one transmitted by the master will respond by sending back an acknowledge bit. This is done by pulling the SDA low at the 9th clock (see Figure 12-10). No two slaves in the system may have the same address. If the IIC bus is master, it must not transmit an address that is equal to its own slave address. The IIC bus cannot be master and slave at the same time. However, if arbitration is lost during an address cycle the IIC bus will revert to slave mode and operate correctly even if it is being addressed by another master. #### 12.4.1.3 Data Transfer As soon as successful slave addressing is achieved, the data transfer can proceed byte-by-byte in a direction specified by the R/W bit sent by the calling master All transfers that come after an address cycle are referred to as data transfers, even if they carry sub-address information for the slave device. Each data byte is 8 bits long. Data may be changed only while SCL is low and must be held stable while SCL is high as shown in Figure 12-10. There is one clock pulse on SCL for each data bit, the MSB being transferred first. Each data byte has to be followed by an acknowledge bit, which is signalled from the receiving device by pulling the SDA low at the ninth clock. So one complete data byte transfer needs nine clock pulses. If the slave receiver does not acknowledge the master, the SDA line must be left high by the slave. The master can then generate a stop signal to abort the data transfer or a start signal (repeated start) to commence a new calling. If the master receiver does not acknowledge the slave transmitter after a byte transmission, it means 'end of data' to the slave, so the slave releases the SDA line for the master to generate STOP or START signal. Note in order to release the bus correctly, after no-acknowledge to the master, the slave must be immediately switched to receiver and a following dummy reading of the IBDR is necessary. # 12.4.1.4 STOP Signal The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without generating a STOP signal first. This is called repeated START. A STOP signal is defined as a low-to-high transition of SDA while SCL at logical 1 (see Figure 12-10). The master can generate a STOP even if the slave has generated an acknowledge at which point the slave must release the bus. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 12.4.1.5 Repeated START Signal As shown in Figure 12-10, a repeated START signal is a START signal generated without first generating a STOP signal to terminate the communication. This is used by the master to communicate with another slave or with the same slave in different mode (transmit/receive mode) without releasing the bus. #### 12.4.1.6 **Arbitration Procedure** The Inter-IC bus is a true multi-master bus that allows more than one master to be connected on it. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock, for which the low period is equal to the longest clock low period and the high is equal to the shortest one among the masters. The relative priority of the contending masters is determined by a data arbitration procedure, a bus master loses arbitration if it transmits logic 1 while another master transmits logic 0. The losing masters immediately switch over to slave receive mode and stop driving SDA output. In this case the transition from master to slave mode does not generate a STOP condition. Meanwhile, a status bit is set by hardware to indicate loss of arbitration. #### 12.4.1.7 **Clock Synchronization** Because wire-AND logic is performed on SCL line, a high-to-low transition on SCL line affects all the devices connected on the bus. The devices start counting their low period and as soon as a device's clock has gone low, it holds the SCL line low until the clock high state is reached. However, the change of low to high in this device clock may not change the state of the SCL line if another device clock is within its low period. Therefore, synchronized clock SCL is held low by the device with the longest low period. Devices with shorter low periods enter a high wait state during this time (see Figure 12-11). When all devices concerned have counted off their low period, the synchronized clock SCL line is released and pulled high. There is then no difference between the device clocks and the state of the SCL line and all the devices start counting their high periods. The first device to complete its high period pulls the SCL line low again. Figure 12-12. IIC-Bus Clock Synchronization MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 411 ## 12.4.1.8 Handshaking The clock synchronization mechanism can be used as a handshake in data transfer. Slave devices may hold the SCL low after completion of one byte transfer (9 bits). In such case, it halts the bus clock and forces the master clock into wait states until the slave releases the SCL line. # 12.4.1.9 Clock Stretching The clock synchronization mechanism can be used by slaves to slow down the bit rate of a transfer. After the master has driven SCL low the slave can drive SCL low for the required period and then release it. If the slave SCL low period is greater than the master SCL low period then the resulting SCL bus signal low period is stretched. #### 12.4.1.10 Ten-bit Address A ten-bit address is indicated if the first 5 bits of the first address byte are 0x11110. The following rules apply to the first address byte. | SLAVE<br>ADDRESS | R/W BIT | DESCRIPTION | |------------------|---------|-----------------------------------| | 0000000 | 0 | General call address | | 0000010 | х | Reserved for different bus format | | 0000011 | X | Reserved for future purposes | | 11111XX | x | Reserved for future purposes | | 11110XX | X | 10-bit slave addressing | Figure 12-13. Definition of bits in the first byte. The address type is identified by ADTYPE. When ADTYPE is 0, 7-bit address is applied. Reversely, the address is 10-bit address. Generally, there are two cases of 10-bit address. See the Figure 12-14 and Figure 12-15. | 1 🔾 1 | Slave Add1st 7bits | R/W<br>0 | A1 | Slave Add 2nd byte ADR[8:1] | A2 | Data | А3 | |-------|--------------------|----------|----|-----------------------------|----|------|----| |-------|--------------------|----------|----|-----------------------------|----|------|----| Figure 12-14. A master-transmitter addresses a slave-receiver with a 10-bit address | s | Slave Add1st 7bits<br>11110+ADR10+ADR9 | R/W<br>0 | A1 | Slave Add 2nd byte<br>ADR[8:1] | A2 | Sr | Slave Add 1st 7bits<br>11110+ADR10+ADR9 | R/W<br>1 | А3 | Data | A4 | | |---|----------------------------------------|----------|----|--------------------------------|----|----|-----------------------------------------|----------|----|------|----|--| |---|----------------------------------------|----------|----|--------------------------------|----|----|-----------------------------------------|----------|----|------|----|--| Figure 12-15. A master-receiver addresses a slave-transmitter with a 10-bit address. In the Figure 12-15, the first two bytes are the similar to Figure 12-14. After the repeated START(Sr), the first slave address is transmitted again, but the R/W is 1, meaning that the slave is acted as a transmitter. #### 12.4.1.11 General Call Address To broadcast using a general call, a device must first generate the general call address(\$00), then after receiving acknowledge, it must transmit data. In communication, as a slave device, provided the GCEN is asserted, a device acknowledges the broadcast and receives data until the GCEN is disabled or the master device releases the bus or generates a new transfer. In the broadcast, slaves always act as receivers. In general call, IAAS is also used to indicate the address match. In order to distinguish whether the address match is the normal address match or the general call address match, IBDR should be read after the address byte has been received. If the data is \$00, the match is general call address match. The meaning of the general call address is always specified in the first data byte and must be dealt with by S/W, the IIC hardware does not decode and process the first data byte. When one byte transfer is done, the received data can be read from IBDR. The user can control the procedure by enabling or disabling GCEN. ## 12.4.2 Operation in Run Mode This is the basic mode of operation. # 12.4.3 Operation in Wait Mode IIC operation in wait mode can be configured. Depending on the state of internal bits, the IIC can operate normally when the CPU is in wait mode or the IIC clock generation can be turned off and the IIC module enters a power conservation state during wait mode. In the later case, any transmission or reception in progress stops at wait mode entry. # 12.4.4 Operation in Stop Mode The IIC is inactive in stop mode for reduced power consumption. The STOP instruction does not affect IIC register states. # 12.5 Resets The reset state of each individual bit is listed in Section 12.3, "Memory Map and Register Definition," which details the registers and their bit-fields. # 12.6 Interrupts IICV3 uses only one interrupt vector. **Table 12-11. Interrupt Summary** | Interrupt Offset Vector Priority Source Description | |-----------------------------------------------------| |-----------------------------------------------------| MC9S12XHY-Family Reference Manual, Rev. 1.04 | IIC | _ | _ | _ | IBAL, TCF, IAAS | When either of IBAL, TCF or IAAS bits is set | |-----------|---|---|---|-----------------|----------------------------------------------| | Interrupt | | | | bits in IBSR | may cause an interrupt based on arbitration | | | | | | register | lost, transfer complete or address detect | | | | | | | conditions | Internally there are three types of interrupts in IIC. The interrupt service routine can determine the interrupt type by reading the status register. IIC Interrupt can be generated on - 1. Arbitration lost condition (IBAL bit set) - 2. Byte transfer condition (TCF bit set) - 3. Address detect condition (IAAS bit set) The IIC interrupt is enabled by the IBIE bit in the IIC control register. It must be cleared by writing 0 to the IBF bit in the interrupt service routine. #### **Application Information** 12.7 #### 12.7.1 **IIC Programming Examples** #### 12.7.1.1 **Initialization Sequence** Reset will put the IIC bus control register to its default status. Before the interface can be used to transfer serial data, an initialization procedure must be carried out, as follows: - 1. Update the frequency divider register (IBFD) and select the required division ratio to obtain SCL frequency from system clock. - 2. Update the ADTYPE of IBCR2 to define the address length, 7 bits or 10 bits. - 3. Update the IIC bus address register (IBAD) to define its slave address. If 10-bit address is applied IBCR2 should be updated to define the rest bits of address. - 4. Set the IBEN bit of the IIC bus control register (IBCR) to enable the IIC interface system. - 5. Modify the bits of the IIC bus control register (IBCR) to select master/slave mode, transmit/receive mode and interrupt enable or not. - 6. If supported general call, the GCEN in IBCR2 should be asserted. #### 12.7.1.2 Generation of START After completion of the initialization procedure, serial data can be transmitted by selecting the 'master transmitter' mode. If the device is connected to a multi-master bus system, the state of the IIC bus busy bit (IBB) must be tested to check whether the serial bus is free. If the bus is free (IBB=0), the start condition and the first byte (the slave address) can be sent. The data written to the data register comprises the slave calling address and the LSB set to indicate the direction of transfer required from the slave. The bus free time (i.e., the time between a STOP condition and the following START condition) is built into the hardware that generates the START cycle. Depending on the relative frequencies of the system MC9S12XHY-Family Reference Manual, Rev. 1.04 clock and the SCL period it may be necessary to wait until the IIC is busy after writing the calling address to the IBDR before proceeding with the following instructions. This is illustrated in the following example. An example of a program which generates the START signal and transmits the first byte of data (slave address) is shown below: | CHFLAG | BRSET | IBSR,#\$20,* | ;WAIT FOR IBB FLAG TO CLEAR | |---------|-------|--------------|-------------------------------------------------------------| | TXSTART | BSET | IBCR,#\$30 | ;SET TRANSMIT AND MASTER MODE;i.e. GENERATE START CONDITION | | | MOVB | CALLING,IBDR | ;TRANSMIT THE CALLING ADDRESS, D0=R/W | | IBFREE | BRCLR | IBSR,#\$20,* | ;WAIT FOR IBB FLAG TO SET | ## 12.7.1.3 Post-Transfer Software Response Transmission or reception of a byte will set the data transferring bit (TCF) to 1, which indicates one byte communication is finished. The IIC bus interrupt bit (IBIF) is set also; an interrupt will be generated if the interrupt function is enabled during initialization by setting the IBIE bit. Software must clear the IBIF bit in the interrupt routine first. The TCF bit will be cleared by reading from the IIC bus data I/O register (IBDR) in receive mode or writing to IBDR in transmit mode. Software may service the IIC I/O in the main program by monitoring the IBIF bit if the interrupt function is disabled. Note that polling should monitor the IBIF bit rather than the TCF bit because their operation is different when arbitration is lost. Note that when an interrupt occurs at the end of the address cycle the master will always be in transmit mode, i.e. the address is transmitted. If master receive mode is required, indicated by R/W bit in IBDR, then the Tx/Rx bit should be toggled at this stage. During slave mode address cycles (IAAS=1), the SRW bit in the status register is read to determine the direction of the subsequent transfer and the Tx/Rx bit is programmed accordingly. For slave mode data cycles (IAAS=0) the SRW bit is not valid, the Tx/Rx bit in the control register should be read to determine the direction of the current transfer. The following is an example of a software response by a 'master transmitter' in the interrupt routine. | ISR | BCLR | IBSR,#\$02 | ;CLEAR THE IBIF FLAG | |----------|-------|--------------------|---------------------------------| | | BRCLR | IBCR,#\$20,SLAVE | ;BRANCH IF IN SLAVE MODE | | | BRCLR | IBCR,#\$10,RECEIVE | ;BRANCH IF IN RECEIVE MODE | | | BRSET | IBSR,#\$01,END | ;IF NO ACK, END OF TRANSMISSION | | TRANSMIT | MOVB | DATABUF,IBDR | TRANSMIT NEXT BYTE OF DATA | #### 12.7.1.4 Generation of STOP A data transfer ends with a STOP signal generated by the 'master' device. A master transmitter can simply generate a STOP signal after all the data has been transmitted. The following is an example showing how a stop condition is generated by a master transmitter. | TST | TXCNT | GET VALUE FROM THE TRANSMITING COUNTER | |-------|--------------------------------------------|-------------------------------------------------------------------------------------| | BEQ | END | ;END IF NO MORE DATA | | BRSET | IBSR,#\$01,END | ;END IF NO ACK | | MOVB | DATABUF,IBDR | ;TRANSMIT NEXT BYTE OF DATA | | DEC | TXCNT | ;DECREASE THE TXCNT | | BRA | EMASTX | ;EXIT | | BCLR | IBCR,#\$20 | GENERATE A STOP CONDITION | | RTI | | ;RETURN FROM INTERRUPT | | | BEQ<br>BRSET<br>MOVB<br>DEC<br>BRA<br>BCLR | BEQ END BRSET IBSR,#\$01,END MOVB DATABUF,IBDR DEC TXCNT BRA EMASTX BCLR IBCR,#\$20 | If a master receiver wants to terminate a data transfer, it must inform the slave transmitter by not acknowledging the last byte of data which can be done by setting the transmit acknowledge bit (TXAK) before reading the 2nd last byte of data. Before reading the last byte of data, a STOP signal must be generated first. The following is an example showing how a STOP signal is generated by a master receiver. | MASR | DEC | RXCNT | ;DECREASE THE RXCNT | |--------|------|------------|-----------------------------------| | | BEQ | ENMASR | ;LAST BYTE TO BE READ | | | MOVB | RXCNT,D1 | ;CHECK SECOND LAST BYTE | | | DEC | D1 | ;TO BE READ | | | BNE | NXMAR | ;NOT LAST OR SECOND LAST | | LAMAR | BSET | IBCR,#\$08 | ;SECOND LAST, DISABLE ACK | | | | | ;TRANSMITTING | | | BRA | NXMAR | | | ENMASR | BCLR | IBCR,#\$20 | ;LAST ONE, GENERATE 'STOP' SIGNAL | | NXMAR | MOVB | IBDR,RXBUF | ;READ DATA AND STORE | | | RTI | | | #### 12.7.1.5 **Generation of Repeated START** At the end of data transfer, if the master continues to want to communicate on the bus, it can generate another START signal followed by another slave address without first generating a STOP signal. A program example is as shown. | RESTART | BSET | IBCR,#\$04 | ;ANOTHER START (RESTART) | |---------|------|--------------|--------------------------------------| | | MOVB | CALLING,IBDR | ;TRANSMIT THE CALLING ADDRESS;D0=R/W | #### Slave Mode 12.7.1.6 In the slave interrupt service routine, the module addressed as slave bit (IAAS) should be tested to check if a calling of its own address has just been received. If IAAS is set, software should set the transmit/receive mode select bit (Tx/Rx bit of IBCR) according to the R/W command bit (SRW). Writing to the IBCR clears the IAAS automatically. Note that the only time IAAS is read as set is from the interrupt at the end of the address cycle where an address match occurred, interrupts resulting from subsequent data transfers will have IAAS cleared. A data transfer may now be initiated by writing information to IBDR, for slave transmits, or dummy reading from IBDR, in slave receive mode. The slave will drive SCL low in-between byte transfers, SCL is released when the IBDR is accessed in the required mode. In slave transmitter routine, the received acknowledge bit (RXAK) must be tested before transmitting the next byte of data. Setting RXAK means an 'end of data' signal from the master receiver, after which it must be switched from transmitter mode to receiver mode by software. A dummy read then releases the SCL line so that the master can generate a STOP signal. MC9S12XHY-Family Reference Manual, Rev. 1.04 416 Freescale Semiconductor #### 12.7.1.7 Arbitration Lost If several masters try to engage the bus simultaneously, only one master wins and the others lose arbitration. The devices which lost arbitration are immediately switched to slave receive mode by the hardware. Their data output to the SDA line is stopped, but SCL continues to be generated until the end of the byte during which arbitration was lost. An interrupt occurs at the falling edge of the ninth clock of this transfer with IBAL=1 and MS/SL=0. If one master attempts to start transmission while the bus is being engaged by another master, the hardware will inhibit the transmission; switch the MS/SL bit from 1 to 0 without generating STOP condition; generate an interrupt to CPU and set the IBAL to indicate that the attempt to engage the bus is failed. When considering these cases, the slave service routine should test the IBAL first and the software should clear the IBAL bit if it is set. Figure 12-16. Flow-Chart of Typical IIC Interrupt Routine Caution: When IIC is configured as 10-bit address, the point of the data array in interrupt routine must be reset after it's addressed. # Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1) #### Table 13-1. Revision History | 1.1 | 28 Sepr 2012 | 1.4.2.6 | deleted the blank in the doc | |-----|--------------|---------|------------------------------| ## 13.1 Introduction The PWM definition is based on the HC12 PWM definitions. It contains the basic features from the HC11 with some of the enhancements incorporated on the HC12: center aligned output mode and four available clock sources. The PWM module has eight channels with independent control of left and center aligned outputs on each channel. Each of the eight channels has a programmable period and duty cycle as well as a dedicated counter. A flexible clock select scheme allows a total of four different clock sources to be used with the counters. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs can be programmed as left aligned outputs or center aligned outputs. #### 13.1.1 Features The PWM block includes these distinctive features: - Eight independent PWM channels with programmable period and duty cycle - Dedicated counter for each PWM channel - Programmable PWM enable/disable for each channel - Software selection of PWM duty pulse polarity for each channel - Period and duty cycle are double buffered. Change takes effect when the end of the effective period is reached (PWM counter reaches zero) or when the channel is disabled. - Programmable center or left aligned outputs on individual channels - Eight 8-bit channel or four 16-bit channel PWM resolution - Four clock sources (A, B, SA, and SB) provide for a wide range of frequencies - Programmable clock select logic - Emergency shutdown # 13.1.2 Modes of Operation There is a software programmable option for low power consumption in wait mode that disables the input clock to the prescaler. In freeze mode there is a software programmable option to disable the input clock to the prescaler. This is useful for emulation. # 13.1.3 Block Diagram Figure 13-1 shows the block diagram for the 8-bit 8-channel PWM block. Figure 13-1. PWM Block Diagram # 13.2 External Signal Description The PWM module has a total of 8 external pins. #### 13.2.1 **PWM7** — **PWM** Channel 7 This pin serves as waveform output of PWM channel 7 and as an input for the emergency shutdown feature. 422 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 13.2.2 **PWM6** — **PWM** Channel 6 This pin serves as waveform output of PWM channel 6. #### 13.2.3 **PWM5** — **PWM** Channel 5 This pin serves as waveform output of PWM channel 5. #### 13.2.4 **PWM4** — **PWM** Channel 4 This pin serves as waveform output of PWM channel 4. #### 13.2.5 **PWM3** — **PWM** Channel 3 This pin serves as waveform output of PWM channel 3. #### 13.2.6 PWM3 — PWM Channel 2 This pin serves as waveform output of PWM channel 2. #### 13.2.7 PWM3 — PWM Channel 1 This pin serves as waveform output of PWM channel 1. ## 13.2.8 **PWM3** — **PWM** Channel 0 This pin serves as waveform output of PWM channel 0. # 13.3 Memory Map and Register Definition This section describes in detail all the registers and register bits in the PWM module. The special-purpose registers and register bit functions that are not normally available to device end users, such as factory test control registers and reserved registers, are clearly identified by means of shading the appropriate portions of address maps and register diagrams. Notes explaining the reasons for restricting access to the registers and functions are also explained in the individual register descriptions. # 13.3.1 Module Memory Map This section describes the content of the registers in the PWM module. The base address of the PWM module is determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the first address of the module address offset. The figure below shows the registers associated with the PWM and their relative offset from the base address. The register detail description follows the order they appear in the register map. Reserved bits within a register will always read as 0 and the write will be unimplemented. Unimplemented functions are indicated by shading the bit. . MC9S12XHY-Family Reference Manual, Rev. 1.04 #### **NOTE** Register Address = Base Address + Address Offset, where the Base Address is defined at the MCU level and the Address Offset is defined at the module level. # 13.3.2 Register Descriptions This section describes in detail all the registers and register bits in the PWM module. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------|--------|-------|------------|---------------|-------|-------|-------|-------|-------| | 0x0000<br>PWME | R<br>W | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 | | 0x0001<br>PWMPOL | R<br>W | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 | | 0x0002<br>PWMCLK | R<br>W | PCLK7 | PCLKL6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 | | 0x0003<br>PWMPRCLK | R<br>W | 0 | PCKB2 | PCKB1 | PCKB0 | 0 | PCKA2 | PCKA1 | PCKA0 | | 0x0004<br>PWMCAE | R<br>W | CAE7 | CAE6 | CAE5 | CAE4 | CAE3 | CAE2 | CAE1 | CAE0 | | 0x0005<br>PWMCTL | R<br>W | CON67 | CON45 | CON23 | CON01 | PSWAI | PFRZ | 0 | 0 | | 0x0006<br>PWMTST <sup>1</sup> | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0007<br>PWMPRSC <sup>1</sup> | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0008<br>PWMSCLA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0009<br>PWMSCLB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x000A<br>PWMSCNTA<br>1 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Γ | | = Unimplem | ented or Rese | rved | | | | | Figure 13-2. PWM Register Summary (Sheet 1 of 3) MC9S12XHY-Family Reference Manual, Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------------------------------|----------|-------|-------------|---------------|------|---|---|---|-------| | 0x000B F | ٦ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | PWMSCNTB <sub>V</sub> | ٧ | | | | | | | | | | 0x000C F | ₹ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT0 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ٦ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT1 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ٦[ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT2 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DIAMAGNITO | ٦[ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT3 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0010 F | $\vdash$ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT4 <sub>V</sub> | ٧_ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0011 F | ٦[ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT5 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DIMMAGNITO | ٦[ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT6 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DIAMAGNITZ | ٦ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | PWMCNT7 <sub>V</sub> | ٧ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0014 F<br>PWMPER0 <sub>V</sub> | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0015 F<br>PWMPER1 <sub>V</sub> | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0016 F<br>PWMPER2 <sub>V</sub> | ₹<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0017 F<br>PWMPER3 <sub>V</sub> | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0018 F<br>PWMPER4 <sub>V</sub> | ₹<br>V | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0019 F<br>PWMPER5 <sub>V</sub> | ۲<br>۷ | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | = Unimpleme | ented or Rese | rved | | | | | Figure 13-2. PWM Register Summary (Sheet 2 of 3) | | N 4 | | |---|-----|---| | V | | | | | | _ | | | | | | | | | | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|--------|-------|------------|----------------|--------|---|--------|---------|---------| | 0x001A<br>PWMPER6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x001B<br>PWMPER7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x001C<br>PWMDTY0 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x001D<br>PWMDTY1 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x001E<br>PWMDTY2 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x001F<br>PWMDTY3 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0020<br>PWMDTY4 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0021<br>PWMDTY5 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0022<br>PWMDTY6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0023<br>PWMDTY7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0024<br>PWMSDN | R<br>W | PWMIF | PWMIE | 0<br>PWMRSTRT | PWMLVL | 0 | PWM7IN | PWM7INL | PWM7ENA | | | Г | | = Unimplem | ented or Resei | rved | | | | | Figure 13-2. PWM Register Summary (Sheet 3 of 3) # 13.3.2.1 PWM Enable Register (PWME) Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx bits are set (PWMEx = 1), the associated PWM output is enabled immediately. However, the actual PWM waveform is not available on the associated PWM output until its clock source begins its next cycle due to the synchronization of PWMEx and the clock source. #### **NOTE** The first PWM cycle after enabling the channel can be irregular. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>1</sup> Intended for factory test purposes only. An exception to this is when channels are concatenated. Once concatenated mode is enabled (CONxx bits set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their corresponding PWM output lines are disabled. While in run mode, if all eight PWM channels are disabled (PWME7-0 = 0), the prescaler counter shuts off for power savings. Module Base + 0x0000 Figure 13-3. PWM Enable Register (PWME) Read: Anytime Write: Anytime **Table 13-2. PWME Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PWME7 | Pulse Width Channel 7 Enable 0 Pulse width channel 7 is disabled. 1 Pulse width channel 7 is enabled. The pulse modulated signal becomes available at PWM output bit 7 when its clock source begins its next cycle. | | 6<br>PWME6 | Pulse Width Channel 6 Enable 0 Pulse width channel 6 is disabled. 1 Pulse width channel 6 is enabled. The pulse modulated signal becomes available at PWM output bit6 when its clock source begins its next cycle. If CON67=1, then bit has no effect and PWM output line 6 is disabled. | | 5<br>PWME5 | Pulse Width Channel 5 Enable 0 Pulse width channel 5 is disabled. 1 Pulse width channel 5 is enabled. The pulse modulated signal becomes available at PWM output bit 5 when its clock source begins its next cycle. | | 4<br>PWME4 | Pulse Width Channel 4 Enable 0 Pulse width channel 4 is disabled. 1 Pulse width channel 4 is enabled. The pulse modulated signal becomes available at PWM, output bit 4 when its clock source begins its next cycle. If CON45 = 1, then bit has no effect and PWM output bit4 is disabled. | | 3<br>PWME3 | Pulse Width Channel 3 Enable 0 Pulse width channel 3 is disabled. 1 Pulse width channel 3 is enabled. The pulse modulated signal becomes available at PWM, output bit 3 when its clock source begins its next cycle. | | 2<br>PWME2 | Pulse Width Channel 2 Enable 0 Pulse width channel 2 is disabled. 1 Pulse width channel 2 is enabled. The pulse modulated signal becomes available at PWM, output bit 2 when its clock source begins its next cycle. If CON23 = 1, then bit has no effect and PWM output bit2 is disabled. | #### **Table 13-2. PWME Field Descriptions (continued)** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>PWME1 | Pulse Width Channel 1 Enable 0 Pulse width channel 1 is disabled. 1 Pulse width channel 1 is enabled. The pulse modulated signal becomes available at PWM, output bit 1 when its clock source begins its next cycle. | | 0<br>PWME0 | Pulse Width Channel 0 Enable 0 Pulse width channel 0 is disabled. 1 Pulse width channel 0 is enabled. The pulse modulated signal becomes available at PWM, output bit 0 when its clock source begins its next cycle. If CON01 = 1, then bit has no effect and PWM output line0 is disabled. | # 13.3.2.2 PWM Polarity Register (PWMPOL) The starting polarity of each PWM channel waveform is determined by the associated PPOLx bit in the PWMPOL register. If the polarity bit is one, the PWM channel output is high at the beginning of the cycle and then goes low when the duty count is reached. Conversely, if the polarity bit is zero, the output starts low and then goes high when the duty count is reached. Module Base + 0x0001 Figure 13-4. PWM Polarity Register (PWMPOL) Read: Anytime Write: Anytime #### NOTE PPOLx register bits can be written anytime. If the polarity is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition Table 13-3. PWMPOL Field Descriptions | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PPOL[7:0] | <ul> <li>Pulse Width Channel 7–0 Polarity Bits</li> <li>PWM channel 7–0 outputs are low at the beginning of the period, then go high when the duty count is reached.</li> <li>PWM channel 7–0 outputs are high at the beginning of the period, then go low when the duty count is reached.</li> </ul> | # 13.3.2.3 PWM Clock Select Register (PWMCLK) Each PWM channel has a choice of two clocks to use as the clock source for that channel as described below. MC9S12XHY-Family Reference Manual, Rev. 1.04 Module Base + 0x0002 Figure 13-5. PWM Clock Select Register (PWMCLK) Read: Anytime Write: Anytime #### **NOTE** Register bits PCLK0 to PCLK7 can be written anytime. If a clock select is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition. **Table 13-4. PWMCLK Field Descriptions** | Field | Description | |------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PCLK7 | Pulse Width Channel 7 Clock Select O Clock B is the clock source for PWM channel 7. Clock SB is the clock source for PWM channel 7. | | 6<br>PCLK6 | Pulse Width Channel 6 Clock Select Clock B is the clock source for PWM channel 6. Clock SB is the clock source for PWM channel 6. | | 5<br>PCLK5 | Pulse Width Channel 5 Clock Select Clock A is the clock source for PWM channel 5. Clock SA is the clock source for PWM channel 5. | | 4<br>PCLK4 | Pulse Width Channel 4 Clock Select Clock A is the clock source for PWM channel 4. Clock SA is the clock source for PWM channel 4. | | 3<br>PCLK3 | Pulse Width Channel 3 Clock Select Clock B is the clock source for PWM channel 3. Clock SB is the clock source for PWM channel 3. | | 2<br>PCLK2 | Pulse Width Channel 2 Clock Select Clock B is the clock source for PWM channel 2. Clock SB is the clock source for PWM channel 2. | | 1<br>PCLK1 | Pulse Width Channel 1 Clock Select Clock A is the clock source for PWM channel 1. Clock SA is the clock source for PWM channel 1. | | 0<br>PCLK0 | Pulse Width Channel 0 Clock Select 0 Clock A is the clock source for PWM channel 0. 1 Clock SA is the clock source for PWM channel 0. | # 13.3.2.4 PWM Prescale Clock Select Register (PWMPRCLK) This register selects the prescale clock source for clocks A and B independently. #### Module Base + 0x0003 Figure 13-6. PWM Prescale Clock Select Register (PWMPRCLK) Read: Anytime Write: Anytime #### **NOTE** PCKB2-0 and PCKA2-0 register bits can be written anytime. If the clock pre-scale is changed while a PWM signal is being generated, a truncated or stretched pulse can occur during the transition. **Table 13-5. PWMPRCLK Field Descriptions** | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Prescaler Select for Clock B</b> — Clock B is one of two clock sources which can be used for channels 2, 3, 6, or 7. These three bits determine the rate of clock B, as shown in Table 13-6. | | | <b>Prescaler Select for Clock A</b> — Clock A is one of two clock sources which can be used for channels 0, 1, 4 or 5. These three bits determine the rate of clock A, as shown in Table 13-7. | **Table 13-6. Clock B Prescaler Selects** | PCKB2 | PCKB1 | PCKB0 | Value of Clock B | |-------|-------|-------|------------------| | 0 | 0 | 0 | Bus clock | | 0 | 0 | 1 | Bus clock / 2 | | 0 | 1 | 0 | Bus clock / 4 | | 0 | 1 | 1 | Bus clock / 8 | | 1 | 0 | 0 | Bus clock / 16 | | 1 | 0 | 1 | Bus clock / 32 | | 1 | 1 | 0 | Bus clock / 64 | | 1 | 1 | 1 | Bus clock / 128 | **Table 13-7. Clock A Prescaler Selects** | PCKA2 | PCKA1 | PCKA0 | Value of Clock A | |-------|-------|-------|------------------| | 0 | 0 | 0 | Bus clock | | 0 | 0 | 1 | Bus clock / 2 | | 0 | 1 | 0 | Bus clock / 4 | | 0 | 1 | 1 | Bus clock / 8 | | 1 | 0 | 0 | Bus clock / 16 | | 1 | 0 | 1 | Bus clock / 32 | | 1 | 1 | 0 | Bus clock / 64 | | 1 | 1 | 1 | Bus clock / 128 | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 13.3.2.5 PWM Center Align Enable Register (PWMCAE) The PWMCAE register contains eight control bits for the selection of center aligned outputs or left aligned outputs for each PWM channel. If the CAEx bit is set to a one, the corresponding PWM output will be center aligned. If the CAEx bit is cleared, the corresponding PWM output will be left aligned. See Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for a more detailed description of the PWM output modes. Module Base + 0x0004 Figure 13-7. PWM Center Align Enable Register (PWMCAE) Read: Anytime Write: Anytime #### NOTE Write these bits only when the corresponding channel is disabled. **Table 13-8. PWMCAE Field Descriptions** | Field | Description | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7–0<br>CAE[7:0] | Center Aligned Output Modes on Channels 7–0 0 Channels 7–0 operate in left aligned output mode. 1 Channels 7–0 operate in center aligned output mode. | | # 13.3.2.6 PWM Control Register (PWMCTL) The PWMCTL register provides for various control of the PWM module. Module Base + 0x0005 Figure 13-8. PWM Control Register (PWMCTL) Read: Anytime Write: Anytime There are three control bits for concatenation, each of which is used to concatenate a pair of PWM channels into one 16-bit channel. When channels 6 and 7 are concatenated, channel 6 registers become the high order bytes of the double byte channel. When channels 4 and 5 are concatenated, channel 4 registers become the high order bytes of the double byte channel. When channels 2 and 3 are concatenated, channel 2 registers become the high order bytes of the double byte channel. When channels 0 and 1 are concatenated, channel 0 registers become the high order bytes of the double byte channel. See Section 13.4.2.7, "PWM 16-Bit Functions" for a more detailed description of the concatenation PWM Function. #### **NOTE** Change these bits only when both corresponding channels are disabled. #### Table 13-9. PWMCTL Field Descriptions | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CON67 | Concatenate Channels 6 and 7 0 Channels 6 and 7 are separate 8-bit PWMs. 1 Channels 6 and 7 are concatenated to create one 16-bit PWM channel. Channel 6 becomes the high order byte and channel 7 becomes the low order byte. Channel 7 output pin is used as the output for this 16-bit PWM (bit 7 of port PWMP). Channel 7 clock select control-bit determines the clock source, channel 7 polarity bit determines the polarity, channel 7 enable bit enables the output and channel 7 center aligned enable bit determines the output mode. | | 6<br>CON45 | Concatenate Channels 4 and 5 0 Channels 4 and 5 are separate 8-bit PWMs. 1 Channels 4 and 5 are concatenated to create one 16-bit PWM channel. Channel 4 becomes the high order byte and channel 5 becomes the low order byte. Channel 5 output pin is used as the output for this 16-bit PWM (bit 5 of port PWMP). Channel 5 clock select control-bit determines the clock source, channel 5 polarity bit determines the polarity, channel 5 enable bit enables the output and channel 5 center aligned enable bit determines the output mode. | | 5<br>CON23 | Concatenate Channels 2 and 3 0 Channels 2 and 3 are separate 8-bit PWMs. 1 Channels 2 and 3 are concatenated to create one 16-bit PWM channel. Channel 2 becomes the high order byte and channel 3 becomes the low order byte. Channel 3 output pin is used as the output for this 16-bit PWM (bit 3 of port PWMP). Channel 3 clock select control-bit determines the clock source, channel 3 polarity bit determines the polarity, channel 3 enable bit enables the output and channel 3 center aligned enable bit determines the output mode. | | 4<br>CON01 | Concatenate Channels 0 and 1 0 Channels 0 and 1 are separate 8-bit PWMs. 1 Channels 0 and 1 are concatenated to create one 16-bit PWM channel. Channel 0 becomes the high order byte and channel 1 becomes the low order byte. Channel 1 output pin is used as the output for this 16-bit PWM (bit 1 of port PWMP). Channel 1 clock select control-bit determines the clock source, channel 1 polarity bit determines the polarity, channel 1 enable bit enables the output and channel 1 center aligned enable bit determines the output mode. | | 3<br>PSWAI | <ul> <li>PWM Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling the input clock to the prescaler.</li> <li>0 Allow the clock to the prescaler to continue while in wait mode.</li> <li>1 Stop the input clock to the prescaler whenever the MCU is in wait mode.</li> </ul> | | 2<br>PFREZ | PWM Counters Stop in Freeze Mode — In freeze mode, there is an option to disable the input clock to the prescaler by setting the PFRZ bit in the PWMCTL register. If this bit is set, whenever the MCU is in freeze mode, the input clock to the prescaler is disabled. This feature is useful during emulation as it allows the PWM function to be suspended. In this way, the counters of the PWM can be stopped while in freeze mode so that once normal program flow is continued, the counters are re-enabled to simulate real-time operations. Since the registers can still be accessed in this mode, to re-enable the prescaler clock, either disable the PFRZ bit or exit freeze mode. O Allow PWM to continue while in freeze mode. Disable PWM input clock to the prescaler whenever the part is in freeze mode. This is useful for emulation. | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 13.3.2.7 Reserved Register (PWMTST) This register is reserved for factory testing of the PWM module and is not available in normal modes. Module Base + 0x0006 Figure 13-9. Reserved Register (PWMTST) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to this register when in special modes can alter the PWM functionality. ## 13.3.2.8 Reserved Register (PWMPRSC) This register is reserved for factory testing of the PWM module and is not available in normal modes. Module Base + 0x0007 Figure 13-10. Reserved Register (PWMPRSC) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to this register when in special modes can alter the PWM functionality. ## 13.3.2.9 PWM Scale A Register (PWMSCLA) PWMSCLA is the programmable scale value used in scaling clock A to generate clock SA. Clock SA is generated by taking clock A, dividing it by the value in the PWMSCLA register and dividing that by two. Clock SA = Clock A / (2 \* PWMSCLA) #### NOTE When PWMSCLA = \$00, PWMSCLA value is considered a full scale value of 256. Clock A is thus divided by 512. Any value written to this register will cause the scale counter to load the new scale value (PWMSCLA). Module Base + 0x0008 Figure 13-11. PWM Scale A Register (PWMSCLA) Read: Anytime Write: Anytime (causes the scale counter to load the PWMSCLA value) ## 13.3.2.10 PWM Scale B Register (PWMSCLB) PWMSCLB is the programmable scale value used in scaling clock B to generate clock SB. Clock SB is generated by taking clock B, dividing it by the value in the PWMSCLB register and dividing that by two. Clock SB = Clock B / (2 \* PWMSCLB) #### **NOTE** When PWMSCLB = \$00, PWMSCLB value is considered a full scale value of 256. Clock B is thus divided by 512. Any value written to this register will cause the scale counter to load the new scale value (PWMSCLB). Module Base + 0x0009 Figure 13-12. PWM Scale B Register (PWMSCLB) Read: Anytime Write: Anytime (causes the scale counter to load the PWMSCLB value). ## 13.3.2.11 Reserved Registers (PWMSCNTx) The registers PWMSCNTA and PWMSCNTB are reserved for factory testing of the PWM module and are not available in normal modes. Module Base + 0x000A, 0x000B Figure 13-13. Reserved Registers (PWMSCNTx) Read: Always read \$00 in normal modes Write: Unimplemented in normal modes #### NOTE Writing to these registers when in special modes can alter the PWM functionality. ## 13.3.2.12 PWM Channel Counter Registers (PWMCNTx) Each channel has a dedicated 8-bit up/down counter which runs at the rate of the selected clock source. The counter can be read at any time without affecting the count or the operation of the PWM channel. In left aligned output mode, the counter counts from 0 to the value in the period register - 1. In center aligned output mode, the counter counts from 0 up to the value in the period register and then back down to 0. Any value written to the counter causes the counter to reset to \$00, the counter direction to be set to up, the immediate load of both duty and period registers with values from the buffers, and the output to change according to the polarity bit. The counter is also cleared at the end of the effective period (see Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for more details). When the channel is disabled (PWMEx = 0), the PWMCNTx register does not count. When a channel becomes enabled (PWMEx = 1), the associated PWM counter starts at the count in the PWMCNTx register. For more detailed information on the operation of the counters, see Section 13.4.2.4, "PWM Timer Counters". In concatenated mode, writes to the 16-bit counter by using a 16-bit access or writes to either the low or high order byte of the counter will reset the 16-bit counter. Reads of the 16-bit counter must be made by 16-bit access to maintain data coherency. #### NOTE Writing to the counter while the channel is enabled can cause an irregular PWM cycle to occur. Module Base + 0x000C = PWMCNT0, 0x000D = PWMCNT1, 0x000E = PWMCNT2, 0x000F = PWMCNT3 Module Base + 0x0010 = PWMCNT4, 0x0011 = PWMCNT5, 0x0012 = PWMCNT6, 0x0013 = PWMCNT7 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|---|---|-------| | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 13-14. PWM Channel Counter Registers (PWMCNTx) Read: Anytime Write: Anytime (any value written causes PWM counter to be reset to \$00). ## 13.3.2.13 PWM Channel Period Registers (PWMPERx) There is a dedicated period register for each channel. The value in this register determines the period of the associated PWM channel. The period registers for each channel are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old waveform or the new waveform, not some variation in between. If the channel is not enabled, then writes to the period register will go directly to the latches as well as the buffer. #### **NOTE** Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active period due to the double buffering scheme. See Section 13.4.2.3, "PWM Period and Duty" for more information. To calculate the output period, take the selected clock source period for the channel of interest (A, B, SA, or SB) and multiply it by the value in the period register for that channel: - Left aligned output (CAEx = 0) - PWMx Period=Channel Clock Period \* PWMPERx Center Aligned Output (CAEx=1) PWMx Period = Channel Clock Period \* (2 \* PWMPERx) For boundary case programming values, please refer to Section 13.4.2.8, "PWM Boundary Cases". Module Base + 0x0014 = PWMPER0, 0x0015 = PWMPER1, 0x0016 = PWMPER2, 0x0017 = PWMPER3 Module Base + 0x0018 = PWMPER4, 0x0019 = PWMPER5, 0x001A = PWMPER6, 0x001B = PWMPER7 Figure 13-15. PWM Channel Period Registers (PWMPERx) Read: Anytime Write: Anytime ## 13.3.2.14 PWM Channel Duty Registers (PWMDTYx) There is a dedicated duty register for each channel. The value in this register determines the duty of the associated PWM channel. The duty value is compared to the counter and if it is equal to the counter value a match occurs and the output changes state. The duty registers for each channel are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old duty waveform or the new duty waveform, not some variation in between. If the channel is not enabled, then writes to the duty register will go directly to the latches as well as the buffer. #### **NOTE** Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active duty due to the double buffering scheme. See Section 13.4.2.3, "PWM Period and Duty" for more information. #### NOTE Depending on the polarity bit, the duty registers will contain the count of either the high time or the low time. If the polarity bit is one, the output starts high and then goes low when the duty count is reached, so the duty registers contain a count of the high time. If the polarity bit is zero, the output starts low and then goes high when the duty count is reached, so the duty registers contain a count of the low time. To calculate the output duty cycle (high time as a\% of period) for a particular channel: - Polarity = 0 (PPOL x =0) Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% - Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% For boundary case programming values, please refer to Section 13.4.2.8, "PWM Boundary Cases". $\label{eq:module Base + 0x001C = PWMDTY0, 0x001D = PWMDTY1, 0x001E = PWMDTY2, 0x001F = PWMDTY3} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY4, 0x0021 = PWMDTY5, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY6, 0x0021 = PWMDTY6, 0x0022 = PWMDTY6, 0x0023 = PWMDTY7} \\ \mbox{Module Base + 0x0020 = PWMDTY6, 0x0021 = PWMDTY6, 0x0022 = PWMDTY6, 0x0023 =$ Figure 13-16. PWM Channel Duty Registers (PWMDTYx) Read: Anytime Write: Anytime ## 13.3.2.15 PWM Shutdown Register (PWMSDN) The PWMSDN register provides for the shutdown functionality of the PWM module in the emergency cases. For proper operation, channel 7 must be driven to the active level for a minimum of two bus clocks. Module Base + 0x0024 Figure 13-17. PWM Shutdown Register (PWMSDN) Read: Anytime Write: Anytime **Table 13-10. PWMSDN Field Descriptions** | Field | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>PWMIF | PWM Interrupt Flag — Any change from passive to asserted (active) state or from active to passive state will be flagged by setting the PWMIF flag = 1. The flag is cleared by writing a logic 1 to it. Writing a 0 has no effect. 0 No change on PWM7IN input. 1 Change on PWM7IN input | | 6<br>PWMIE | PWM Interrupt Enable — If interrupt is enabled an interrupt to the CPU is asserted. 0 PWM interrupt is disabled. 1 PWM interrupt is enabled. | | 5<br>PWMRSTRT | <b>PWM Restart</b> — The PWM can only be restarted if the PWM channel input 7 is de-asserted. After writing a logic 1 to the PWMRSTRT bit (trigger event) the PWM channels start running after the corresponding counter passes next "counter == 0" phase. Also, if the PWM7ENA bit is reset to 0, the PWM do not start before the counter passes \$00. The bit is always read as "0". | | 4<br>PWMLVL | PWM Shutdown Output Level If active level as defined by the PWM7IN input, gets asserted all enabled PWM channels are immediately driven to the level defined by PWMLVL. 0 PWM outputs are forced to 0 1 Outputs are forced to 1. | | 2<br>PWM7IN | PWM Channel 7 Input Status — This reflects the current status of the PWM7 pin. | | 1<br>PWM7INL | PWM Shutdown Active Input Level for Channel 7 — If the emergency shutdown feature is enabled (PWM7ENA = 1), this bit determines the active level of the PWM7channel. 0 Active level is low 1 Active level is high | | 0<br>PWM7ENA | PWM Emergency Shutdown Enable — If this bit is logic 1, the pin associated with channel 7 is forced to input and the emergency shutdown feature is enabled. All the other bits in this register are meaningful only if PWM7ENA = 1. 0 PWM emergency feature disabled. 1 PWM emergency feature is enabled. | ## 13.4 Functional Description #### 13.4.1 PWM Clock Select There are four available clocks: clock A, clock B, clock SA (scaled A), and clock SB (scaled B). These four clocks are based on the bus clock. Clock A and B can be software selected to be 1, 1/2, 1/4, 1/8,..., 1/64, 1/128 times the bus clock. Clock SA uses clock A as an input and divides it further with a reloadable counter. Similarly, clock SB uses clock B as an input and divides it further with a reloadable counter. The rates available for clock SA are software selectable to be clock A divided by 2, 4, 6, 8,..., or 512 in increments of divide by 2. Similar rates are available for clock SB. Each PWM channel has the capability of selecting one of two clocks, either the pre-scaled clock (clock A or B) or the scaled clock (clock SA or SB). The block diagram in Figure 13-18 shows the four different clocks and how the scaled clocks are created. #### 13.4.1.1 Prescale The input clock to the PWM prescaler is the bus clock. It can be disabled whenever the part is in freeze mode by setting the PFRZ bit in the PWMCTL register. If this bit is set, whenever the MCU is in freeze mode (freeze mode signal active) the input clock to the prescaler is disabled. This is useful for emulation in order to freeze the PWM. The input clock can also be disabled when all eight PWM channels are disabled (PWME7-0 = 0). This is useful for reducing power by disabling the prescale counter. Clock A and clock B are scaled values of the input clock. The value is software selectable for both clock A and clock B and has options of 1, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, or 1/128 times the bus clock. The value selected for clock A is determined by the PCKA2, PCKA1, PCKA0 bits in the PWMPRCLK register. The value selected for clock B is determined by the PCKB2, PCKB1, PCKB0 bits also in the PWMPRCLK register. ### 13.4.1.2 Clock Scale The scaled A clock uses clock A as an input and divides it further with a user programmable value and then divides this by 2. The scaled B clock uses clock B as an input and divides it further with a user programmable value and then divides this by 2. The rates available for clock SA are software selectable to be clock A divided by 2, 4, 6, 8,..., or 512 in increments of divide by 2. Similar rates are available for clock SB. Figure 13-18. PWM Clock Select Block Diagram Clock A is used as an input to an 8-bit down counter. This down counter loads a user programmable scale value from the scale register (PWMSCLA). When the down counter reaches one, a pulse is output and the 8-bit counter is re-loaded. The output signal from this circuit is further divided by two. This gives a greater range with only a slight reduction in granularity. Clock SA equals clock A divided by two times the value in the PWMSCLA register. #### NOTE Clock SA = Clock A / (2 \* PWMSCLA) When PWMSCLA = \$00, PWMSCLA value is considered a full scale value of 256. Clock A is thus divided by 512. Similarly, clock B is used as an input to an 8-bit down counter followed by a divide by two producing clock SB. Thus, clock SB equals clock B divided by two times the value in the PWMSCLB register. #### **NOTE** Clock SB = Clock B / (2 \* PWMSCLB) When PWMSCLB = \$00, PWMSCLB value is considered a full scale value of 256. Clock B is thus divided by 512. As an example, consider the case in which the user writes \$FF into the PWMSCLA register. Clock A for this case will be E divided by 4. A pulse will occur at a rate of once every 255x4 E cycles. Passing this through the divide by two circuit produces a clock signal at an E divided by 2040 rate. Similarly, a value of \$01 in the PWMSCLA register when clock A is E divided by 4 will produce a clock at an E divided by 8 rate. Writing to PWMSCLA or PWMSCLB causes the associated 8-bit down counter to be re-loaded. Otherwise, when changing rates the counter would have to count down to \$01 before counting at the proper rate. Forcing the associated counter to re-load the scale register value every time PWMSCLA or PWMSCLB is written prevents this. #### **NOTE** Writing to the scale registers while channels are operating can cause irregularities in the PWM outputs. #### 13.4.1.3 Clock Select Each PWM channel has the capability of selecting one of two clocks. For channels 0, 1, 4, and 5 the clock choices are clock A or clock SA. For channels 2, 3, 6, and 7 the choices are clock B or clock SB. The clock selection is done with the PCLKx control bits in the PWMCLK register. #### **NOTE** Changing clock control bits while channels are operating can cause irregularities in the PWM outputs. ## 13.4.2 PWM Channel Timers The main part of the PWM module are the actual timers. Each of the timer channels has a counter, a period register and a duty register (each are 8-bit). The waveform output period is controlled by a match between the period register and the value in the counter. The duty is controlled by a match between the duty register and the counter value and causes the state of the output to change during the period. The starting polarity of the output is also selectable on a per channel basis. Shown below in Figure 13-19 is the block diagram for the PWM timer. Figure 13-19. PWM Timer Channel Block Diagram #### 13.4.2.1 PWM Enable Each PWM channel has an enable bit (PWMEx) to start its waveform output. When any of the PWMEx bits are set (PWMEx = 1), the associated PWM output signal is enabled immediately. However, the actual PWM waveform is not available on the associated PWM output until its clock source begins its next cycle due to the synchronization of PWMEx and the clock source. An exception to this is when channels are concatenated. Refer to Section 13.4.2.7, "PWM 16-Bit Functions" for more detail. #### **NOTE** The first PWM cycle after enabling the channel can be irregular. On the front end of the PWM timer, the clock is enabled to the PWM circuit by the PWMEx bit being high. There is an edge-synchronizing circuit to guarantee that the clock will only be enabled or disabled at an edge. When the channel is disabled (PWMEx = 0), the counter for the channel does not count. #### 13.4.2.2 **PWM Polarity** Each channel has a polarity bit to allow starting a waveform cycle with a high or low signal. This is shown on the block diagram as a mux select of either the Q output or the $\overline{Q}$ output of the PWM output flip flop. When one of the bits in the PWMPOL register is set, the associated PWM channel output is high at the beginning of the waveform, then goes low when the duty count is reached. Conversely, if the polarity bit is zero, the output starts low and then goes high when the duty count is reached. #### 13.4.2.3 **PWM Period and Duty** Dedicated period and duty registers exist for each channel and are double buffered so that if they change while the channel is enabled, the change will NOT take effect until one of the following occurs: - The effective period ends - The counter is written (counter resets to \$00) - The channel is disabled In this way, the output of the PWM will always be either the old waveform or the new waveform, not some variation in between. If the channel is not enabled, then writes to the period and duty registers will go directly to the latches as well as the buffer. A change in duty or period can be forced into effect "immediately" by writing the new value to the duty and/or period registers and then writing to the counter. This forces the counter to reset and the new duty and/or period values to be latched. In addition, since the counter is readable, it is possible to know where the count is with respect to the duty value and software can be used to make adjustments When forcing a new period or duty into effect immediately, an irregular PWM cycle can occur. Depending on the polarity bit, the duty registers will contain the count of either the high time or the low time. #### 13.4.2.4 **PWM Timer Counters** Each channel has a dedicated 8-bit up/down counter which runs at the rate of the selected clock source (see Section 13.4.1, "PWM Clock Select" for the available clock sources and rates). The counter compares to two registers, a duty register and a period register as shown in Figure 13-19. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register behaves differently depending on what output mode is selected as shown in Figure 13-19 and described in Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs". MC9S12XHY-Family Reference Manual, Rev. 1.04 Each channel counter can be read at anytime without affecting the count or the operation of the PWM channel. Any value written to the counter causes the counter to reset to \$00, the counter direction to be set to up, the immediate load of both duty and period registers with values from the buffers, and the output to change according to the polarity bit. When the channel is disabled (PWMEx = 0), the counter stops. When a channel becomes enabled (PWMEx = 1), the associated PWM counter continues from the count in the PWMCNTx register. This allows the waveform to continue where it left off when the channel is re-enabled. When the channel is disabled, writing "0" to the period register will cause the counter to reset on the next selected clock. #### **NOTE** If the user wants to start a new "clean" PWM waveform without any "history" from the old waveform, the user must write to channel counter (PWMCNTx) prior to enabling the PWM channel (PWMEx = 1). Generally, writes to the counter are done prior to enabling a channel in order to start from a known state. However, writing a counter can also be done while the PWM channel is enabled (counting). The effect is similar to writing the counter when the channel is disabled, except that the new period is started immediately with the output set according to the polarity bit. #### **NOTE** Writing to the counter while the channel is enabled can cause an irregular PWM cycle to occur. The counter is cleared at the end of the effective period (see Section 13.4.2.5, "Left Aligned Outputs" and Section 13.4.2.6, "Center Aligned Outputs" for more details). | Counter Clears (\$00) | Counter Counts | Counter Stops | |--------------------------------------------|--------------------------------------------------------------------|------------------------------------------| | When PWMCNTx register written to any value | When PWM channel is enabled (PWMEx = 1). Counts from last value in | When PWM channel is disabled (PWMEx = 0) | | Effective period ends | PWMCNTx. | | **Table 13-11. PWM Timer Counter Conditions** ## 13.4.2.5 Left Aligned Outputs The PWM timer provides the choice of two types of outputs, left aligned or center aligned. They are selected with the CAEx bits in the PWMCAE register. If the CAEx bit is cleared (CAEx = 0), the corresponding PWM output will be left aligned. In left aligned output mode, the 8-bit counter is configured as an up counter only. It compares to two registers, a duty register and a period register as shown in the block diagram in Figure 13-19. When the PWM counter matches the duty register the output flip-flop changes state causing the PWM waveform to also change state. A match between the PWM counter and the period register resets the counter and the output flip-flop, as shown in Figure 13-19, as well as performing a load from the double buffer period and duty register to the associated registers, as described in Section 13.4.2.3, "PWM Period and Duty". The counter counts from 0 to the value in the period register – 1. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### NOTE Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel. Figure 13-20. PWM Left Aligned Output Waveform To calculate the output frequency in left aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by the value in the period register for that channel. - PWMx Frequency = Clock (A, B, SA, or SB) / PWMPERx - PWMx Duty Cycle (high time as a\% of period): - Polarity = 0 (PPOLx = 0) - Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% - Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% As an example of a left aligned output, consider the following case: ``` Clock Source = E, where E = 10 MHz (100 ns period) PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 MHz/4 = 2.5 MHz PWMx Period = 400 ns PWMx Duty Cycle = 3/4 *100% = 75% ``` The output waveform generated is shown in Figure 13-21. Figure 13-21. PWM Left Aligned Output Example Waveform ## 13.4.2.6 Center Aligned Outputs For center aligned output mode selection, set the CAEx bit (CAEx = 1) in the PWMCAE register and the corresponding PWM output will be center aligned. The 8-bit counter operates as an up/down counter in this mode and is set to up whenever the counter is equal to \$00. The counter compares to two registers, a duty register and a period register as shown in the block diagram in Figure 13-19. When the PWM counter matches the duty register, the output flip-flop changes state, causing the PWM waveform to also change state. A match between the PWM counter and the period register changes the counter direction from an up-count to a down-count. When the PWM counter decrements and matches the duty register again, the output flip-flop changes state causing the PWM output to also change state. When the PWM counter decrements and reaches zero, the counter direction changes from a down-count back to an up-count and a load from the double buffer period and duty registers to the associated registers is performed, as described in Section 13.4.2.3, "PWM Period and Duty". The counter counts from 0 up to the value in the period register and then back down to 0. Thus the effective period is PWMPERx\*2. #### **NOTE** Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel. Figure 13-22. PWM Center Aligned Output Waveform To calculate the output frequency in center aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by twice the value in the period register for that channel. - PWMx Frequency = Clock (A, B, SA, or SB) / (2\*PWMPERx) - PWMx Duty Cycle (high time as a\% of period): ``` — Polarity = 0 (PPOLx = 0) ``` Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% — Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% As an example of a center aligned output, consider the following case: ``` Clock Source = E, where E = 10 \text{ MHz} (100 ns period) ``` PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 MHz/8 = 1.25 MHz PWMx Period = 800 ns PWMx Duty Cycle = 3/4 \*100% = 75% Shown in Figure 13-23 is the output waveform generated. Figure 13-23. PWM Center Aligned Output Example Waveform #### **13.4.2.7 PWM 16-Bit Functions** The PWM timer also has the option of generating 8-channels of 8-bits or 4-channels of 16-bits for greater PWM resolution. This 16-bit channel option is achieved through the concatenation of two 8-bit channels. The PWMCTL register contains four control bits, each of which is used to concatenate a pair of PWM channels into one 16-bit channel. Channels 6 and 7 are concatenated with the CON67 bit, channels 4 and 5 are concatenated with the CON45 bit, channels 2 and 3 are concatenated with the CON23 bit, and channels 0 and 1 are concatenated with the CON01 bit. #### **NOTE** Change these bits only when both corresponding channels are disabled. When channels 6 and 7 are concatenated, channel 6 registers become the high order bytes of the double byte channel, as shown in Figure 13-24. Similarly, when channels 4 and 5 are concatenated, channel 4 registers become the high order bytes of the double byte channel. When channels 2 and 3 are concatenated, MC9S12XHY-Family Reference Manual, Rev. 1.04 channel 2 registers become the high order bytes of the double byte channel. When channels 0 and 1 are concatenated, channel 0 registers become the high order bytes of the double byte channel. When using the 16-bit concatenated mode, the clock source is determined by the low order 8-bit channel clock select control bits. That is channel 7 when channels 6 and 7 are concatenated, channel 5 when channels 4 and 5 are concatenated, channel 3 when channels 2 and 3 are concatenated, and channel 1 when channels 0 and 1 are concatenated. The resulting PWM is output to the pins of the corresponding low order 8-bit channel as also shown in Figure 13-24. The polarity of the resulting PWM output is controlled by the PPOLx bit of the corresponding low order 8-bit channel as well. Figure 13-24. PWM 16-Bit Mode Once concatenated mode is enabled (CONxx bits set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their corresponding PWM output is disabled. In concatenated mode, writes to the 16-bit counter by using a 16-bit access or writes to either the low or high order byte of the counter will reset the 16-bit counter. Reads of the 16-bit counter must be made by 16-bit access to maintain data coherency. MC9S12XHY-Family Reference Manual, Rev. 1.04 Either left aligned or center aligned output mode can be used in concatenated mode and is controlled by the low order CAEx bit. The high order CAEx bit has no effect. Table 13-12 is used to summarize which channels are used to set the various control bits when in 16-bit mode. | CONxx | PWMEx | PPOLx | PCLKx | CAEx | PWMx<br>Output | |-------|-------|-------|-------|------|----------------| | CON67 | PWME7 | PPOL7 | PCLK7 | CAE7 | PWM7 | | CON45 | PWME5 | PPOL5 | PCLK5 | CAE5 | PWM5 | | CON23 | PWME3 | PPOL3 | PCLK3 | CAE3 | PWM3 | | CON01 | PWME1 | PPOL1 | PCLK1 | CAE1 | PWM1 | **Table 13-12. 16-bit Concatenation Mode Summary** ## 13.4.2.8 PWM Boundary Cases Table 13-13 summarizes the boundary conditions for the PWM regardless of the output mode (left aligned or center aligned) and 8-bit (normal) or 16-bit (concatenation). | PWMDTYx | PWMPERx | PPOLx | PWMx Output | |-----------------------------|--------------------------------------------|-------|-------------| | \$00<br>(indicates no duty) | >\$00 | 1 | Always low | | \$00<br>(indicates no duty) | >\$00 | 0 | Always high | | XX | \$00 <sup>1</sup><br>(indicates no period) | 1 | Always high | | XX | \$00 <sup>1</sup> (indicates no period) | 0 | Always low | | >= PWMPERx | XX | 1 | Always high | | >= PWMPERx | XX | 0 | Always low | **Table 13-13. PWM Boundary Cases** ### 13.5 Resets The reset state of each individual bit is listed within the Section 13.3.2, "Register Descriptions" which details the registers and their bit-fields. All special functions or modes which are initialized during or just following reset are described within this section. - The 8-bit up/down counter is configured as an up counter out of reset. - All the channels are disabled and all the counters do not count. Counter = \$00 and does not count. ## 13.6 Interrupts The PWM module has only one interrupt which is generated at the time of emergency shutdown, if the corresponding enable bit (PWMIE) is set. This bit is the enable for the interrupt. The interrupt flag PWMIF is set whenever the input level of the PWM7 channel changes while PWM7ENA = 1 or when PWMENA is being asserted while the level at PWM7 is active. In stop mode or wait mode (with the PSWAI bit set), the emergency shutdown feature will drive the PWM outputs to their shutdown output levels but the PWMIF flag will not be set. A description of the registers involved and affected due to this interrupt is explained in Section 13.3.2.15, "PWM Shutdown Register (PWMSDN)". The PWM block only generates the interrupt and does not service it. The interrupt signal name is PWM interrupt signal. # **Chapter 14 Serial Communication Interface (S12SCIV5)** **Table 14-1. Revision History** | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------| | 05.03 | 12/25/2008 | | | remove redundancy comments in Figure1-2 | | 05.04 | 08/05/2009 | | | fix typo, SCIBDL reset value be 0x04, not 0x00 | | 05.05 | 06/03/2010 | | | fix typo, Table 14-4,SCICR1 Even parity should be PT=0 fix typo, on page 14-475,should be BKDIF,not BLDIF | ## 14.1 Introduction This block guide provides an overview of the serial communication interface (SCI) module. The SCI allows asynchronous serial communications with peripheral devices and other CPUs. ## 14.1.1 Glossary IR: InfraRed IrDA: Infrared Design Associate IRQ: Interrupt Request LIN: Local Interconnect Network LSB: Least Significant Bit MSB: Most Significant Bit NRZ: Non-Return-to-Zero RZI: Return-to-Zero-Inverted **RXD**: Receive Pin SCI: Serial Communication Interface TXD: Transmit Pin #### 14.1.2 Features The SCI includes these distinctive features: - Full-duplex or single-wire operation - Standard mark/space non-return-to-zero (NRZ) format - Selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse widths - 13-bit baud rate selection - Programmable 8-bit or 9-bit data format - Separately enabled transmitter and receiver - Programmable polarity for transmitter and receiver - Programmable transmitter output parity - Two receiver wakeup methods: - Idle line wakeup - Address mark wakeup - Interrupt-driven operation with eight flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receive wakeup on active edge - Transmit collision detect supporting LIN - Break Detect supporting LIN - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection ## 14.1.3 Modes of Operation The SCI functions the same in normal, special, and emulation modes. It has two low power modes, wait and stop modes. - Run mode - Wait mode - Stop mode ## 14.1.4 Block Diagram Figure 14-1 is a high level block diagram of the SCI module, showing the interaction of various function blocks. Figure 14-1. SCI Block Diagram ## 14.2 External Signal Description The SCI module has a total of two external pins. ### 14.2.1 TXD — Transmit Pin The TXD pin transmits SCI (standard or infrared) data. It will idle high in either mode and is high impedance anytime the transmitter is disabled. ### 14.2.2 RXD — Receive Pin The RXD pin receives SCI (standard or infrared) data. An idle line is detected as a line high. This input is ignored when the receiver is disabled and should be terminated to a known voltage. ## 14.3 Memory Map and Register Definition This section provides a detailed description of all the SCI registers. ## 14.3.1 Module Memory Map and Register Definition The memory map for the SCI module is given below in Figure 14-2. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the SCI module and the address offset for each register. MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 14.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Writes to a reserved register locations do not have any effect and reads of these locations return a zero. Details of register bit and field function follow the register diagrams, in bit order. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------------------|--------|---------|---------|------|-------|----------|----------|----------|--------| | 0x0000<br>SCIBDH <sup>1</sup> | R<br>W | IREN | TNP1 | TNP0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | 0x0001<br>SCIBDL <sup>1</sup> | R<br>W | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | 0x0002<br>SCICR1 <sup>1</sup> | R<br>W | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | 0x0000<br>SCIASR1 <sup>2</sup> | R | RXEDGIF | 0 | 0 | 0 | 0 | BERRV | BERRIF | BKDIF | | SCIASRT | W | | | | | | | | | | 0x0001 | R | RXEDGIE | 0 | 0 | 0 | 0 | 0 | BERRIE | BKDIE | | SCIACR1 <sup>2</sup> | W | | | | | | | | DIADIL | | 0x0002 | R[ | 0 | 0 | 0 | 0 | 0 | BERRM1 | BERRM0 | BKDFE | | SCIACR2 <sup>2</sup> | w | | | | | | DERRIGHT | DEITHANO | DIADIL | | 0x0003<br>SCICR2 | R<br>W | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 0x0004 | R | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | SCISR1 | w | | | | | | | | | | 0x0005 | R | AMAP | 0 | 0 | TXPOL | RXPOL | BRK13 | TXDIR | RAF | | SCISR2 | W | AWA | | | TALOE | TOTAL OF | DIXICIO | IXDIK | | | 0x0006 | R | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | SCIDRH | w | | 10 | | | | | | | | 0x0007 | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | SCIDRL | w | T7 | T6 | T5 | T4 | Т3 | T2 | T1 | T0 | <sup>1.</sup> These registers are accessible if the AMAP bit in the SCISR2 register is set to zero. = Unimplemented or Reserved Figure 14-2. SCI Register Summary <sup>2,</sup>These registers are accessible if the AMAP bit in the SCISR2 register is set to one. ## 14.3.2.1 SCI Baud Rate Registers (SCIBDH, SCIBDL) Module Base + 0x0000 Figure 14-3. SCI Baud Rate Register (SCIBDH) Module Base + 0x0001 Figure 14-4. SCI Baud Rate Register (SCIBDL) Read: Anytime, if AMAP = 0. If only SCIBDH is written to, a read will not return the correct data until SCIBDL is written to as well, following a write to SCIBDH. Write: Anytime, if AMAP = 0. #### **NOTE** Those two registers are only visible in the memory map if AMAP = 0 (reset condition). The SCI baud rate register is used by to determine the baud rate of the SCI, and to control the infrared modulation/demodulation submodule. Table 14-2. SCIBDH and SCIBDL Field Descriptions | Field | Description | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>IREN | Infrared Enable Bit — This bit enables/disables the infrared modulation/demodulation submodule. 0 IR disabled 1 IR enabled | | 6:5<br>TNP[1:0] | <b>Transmitter Narrow Pulse Bits</b> — These bits enable whether the SCI transmits a 1/16, 3/16, 1/32 or 1/4 narrow pulse. See Table 14-3. | | 4:0<br>7:0<br>SBR[12:0] | SCI Baud Rate Bits — The baud rate for the SCI is determined by the bits in this register. The baud rate is calculated two different ways depending on the state of the IREN bit. The formulas for calculating the baud rate are: When IREN = 0 then, SCI baud rate = SCI bus clock / (16 x SBR[12:0]) When IREN = 1 then, SCI baud rate = SCI bus clock / (32 x SBR[12:1]) Note: The baud rate generator is disabled after reset and not started until the TE bit or the RE bit is set for the first time. The baud rate generator is disabled when (SBR[12:0] = 0 and IREN = 0) or (SBR[12:1] = 0 and IREN = 1). Note: Writing to SCIBDH has no effect without writing to SCIBDL, because writing to SCIBDH puts the data in a temporary location until SCIBDL is written to. | MC9S12XHY-Family Reference Manual, Rev. 1.04 | TNP[1:0] | Narrow Pulse Width | |----------|--------------------| | 11 | 1/4 | | 10 | 1/32 | | 01 | 1/16 | | 00 | 3/16 | ## 14.3.2.2 SCI Control Register 1 (SCICR1) Module Base + 0x0002 Figure 14-5. SCI Control Register 1 (SCICR1) Read: Anytime, if AMAP = 0. Write: Anytime, if AMAP = 0. ### **NOTE** This register is only visible in the memory map if AMAP = 0 (reset condition). Table 14-4. SCICR1 Field Descriptions | Field | Description | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>LOOPS | Loop Select Bit — LOOPS enables loop operation. In loop operation, the RXD pin is disconnected from the SCI and the transmitter output is internally connected to the receiver input. Both the transmitter and the receiver must be enabled to use the loop function. O Normal operation enabled 1 Loop operation enabled The receiver input is determined by the RSRC bit. | | 6<br>SCISWAI | SCI Stop in Wait Mode Bit — SCISWAI disables the SCI in wait mode. 0 SCI enabled in wait mode 1 SCI disabled in wait mode | | 5<br>RSRC | Receiver Source Bit — When LOOPS = 1, the RSRC bit determines the source for the receiver shift register input. See Table 14-5. 0 Receiver input internally connected to transmitter output 1 Receiver input connected externally to transmitter | | 4<br>M | Data Format Mode Bit — MODE determines whether data characters are eight or nine bits long. One start bit, eight data bits, one stop bit One start bit, nine data bits, one stop bit | | 3<br>WAKE | Wakeup Condition Bit — WAKE determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received data character or an idle condition on the RXD pin. O Idle line wakeup 1 Address mark wakeup | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## Table 14-4. SCICR1 Field Descriptions (continued) | Field | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>ILT | Idle Line Type Bit — ILT determines when the receiver starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. O Idle character bit count begins after start bit I Idle character bit count begins after stop bit | | 1<br>PE | Parity Enable Bit — PE enables the parity function. When enabled, the parity function inserts a parity bit in the most significant bit position. O Parity function disabled 1 Parity function enabled | | 0<br>PT | Parity Type Bit — PT determines whether the SCI generates and checks for even parity or odd parity. With even parity, an even number of 1s clears the parity bit and an odd number of 1s sets the parity bit. With odd parity, an odd number of 1s clears the parity bit and an even number of 1s sets the parity bit. 0 Even parity 1 Odd parity | ## **Table 14-5. Loop Functions** | LOOPS | RSRC | Function | | | | | |-------|------|--------------------------------------------------------------------------|--|--|--|--| | 0 | х | lormal operation | | | | | | 1 | 0 | Loop mode with transmitter output internally connected to receiver input | | | | | | 1 | 1 | Single-wire mode with TXD pin connected to receiver input | | | | | ## 14.3.2.3 SCI Alternative Status Register 1 (SCIASR1) Module Base + 0x0000 Figure 14-6. SCI Alternative Status Register 1 (SCIASR1) Read: Anytime, if AMAP = 1 Write: Anytime, if AMAP = 1 Table 14-6. SCIASR1 Field Descriptions | Field | Description | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>RXEDGIF | Receive Input Active Edge Interrupt Flag — RXEDGIF is asserted, if an active edge (falling if RXPOL = 0, rising if RXPOL = 1) on the RXD input occurs. RXEDGIF bit is cleared by writing a "1" to it. 0 No active receive on the receive input has occurred 1 An active edge on the receive input has occurred | | | | | | 2<br>BERRV | Bit Error Value — BERRV reflects the state of the RXD input when the bit error detect circuitry is enabled an a mismatch to the expected value happened. The value is only meaningful, if BERRIF = 1. O A low input was sampled, when a high was expected A high input reassembled, when a low was expected | | | | | | 1<br>BERRIF | Bit Error Interrupt Flag — BERRIF is asserted, when the bit error detect circuitry is enabled and if the value sampled at the RXD input does not match the transmitted value. If the BERRIE interrupt enable bit is set an interrupt will be generated. The BERRIF bit is cleared by writing a "1" to it. 0 No mismatch detected 1 A mismatch has occurred | | | | | | 0<br>BKDIF | Break Detect Interrupt Flag — BKDIF is asserted, if the break detect circuitry is enabled and a break signal is received. If the BKDIE interrupt enable bit is set an interrupt will be generated. The BKDIF bit is cleared by writing a "1" to it. 0 No break signal was received 1 A break signal was received | | | | | ## 14.3.2.4 SCI Alternative Control Register 1 (SCIACR1) Module Base + 0x0001 Figure 14-7. SCI Alternative Control Register 1 (SCIACR1) Read: Anytime, if AMAP = 1 Write: Anytime, if AMAP = 1 **Table 14-7. SCIACR1 Field Descriptions** | Field | Description | | | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>RSEDGIE | Receive Input Active Edge Interrupt Enable — RXEDGIE enables the receive input active edge interrupt flag, RXEDGIF, to generate interrupt requests. 0 RXEDGIF interrupt requests disabled 1 RXEDGIF interrupt requests enabled | | | | | | 1<br>BERRIE | Bit Error Interrupt Enable — BERRIE enables the bit error interrupt flag, BERRIF, to generate interrupt requests. 0 BERRIF interrupt requests disabled 1 BERRIF interrupt requests enabled | | | | | | 0<br>BKDIE | Break Detect Interrupt Enable — BKDIE enables the break detect interrupt flag, BKDIF, to generate interrupt requests. 0 BKDIF interrupt requests disabled 1 BKDIF interrupt requests enabled | | | | | ## 14.3.2.5 SCI Alternative Control Register 2 (SCIACR2) Module Base + 0x0002 Figure 14-8. SCI Alternative Control Register 2 (SCIACR2) Read: Anytime, if AMAP = 1 Write: Anytime, if AMAP = 1 #### Table 14-8. SCIACR2 Field Descriptions | Field | Description | | | | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 2:1<br>BERRM[1:0] | Bit Error Mode — Those two bits determines the functionality of the bit error detect feature. See Table 14-9. | | | | | | 0<br>BKDFE | Break Detect Feature Enable — BKDFE enables the break detect circuitry. 0 Break detect circuit disabled 1 Break detect circuit enabled | | | | | #### Table 14-9. Bit Error Mode Coding | BERRM1 | BERRM0 | Function | | | | |--------|--------|------------------------------------------------------------------------------------------------------|--|--|--| | 0 | 0 | tit error detect circuit is disabled | | | | | 0 | 1 | deceive input sampling occurs during the 9th time tick of a transmitted bit refer to Figure 14-19) | | | | | 1 | 0 | Receive input sampling occurs during the 13th time tick of a transmitted bit (refer to Figure 14-19) | | | | | 1 | 1 | Reserved | | | | ## 14.3.2.6 SCI Control Register 2 (SCICR2) Module Base + 0x0003 Figure 14-9. SCI Control Register 2 (SCICR2) Read: Anytime Write: Anytime **Table 14-10. SCICR2 Field Descriptions** | Field | Description | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TIE | Transmitter Interrupt Enable Bit — TIE enables the transmit data register empty flag, TDRE, to generate interrupt requests. 0 TDRE interrupt requests disabled 1 TDRE interrupt requests enabled | | 6<br>TCIE | Transmission Complete Interrupt Enable Bit — TCIE enables the transmission complete flag, TC, to generate interrupt requests. O TC interrupt requests disabled 1 TC interrupt requests enabled | | 5<br>RIE | Receiver Full Interrupt Enable Bit — RIE enables the receive data register full flag, RDRF, or the overrun flag, OR, to generate interrupt requests. O RDRF and OR interrupt requests disabled RDRF and OR interrupt requests enabled | | 4<br>ILIE | Idle Line Interrupt Enable Bit — ILIE enables the idle line flag, IDLE, to generate interrupt requests. 0 IDLE interrupt requests disabled 1 IDLE interrupt requests enabled | | 3<br>TE | Transmitter Enable Bit — TE enables the SCI transmitter and configures the TXD pin as being controlled by the SCI. The TE bit can be used to queue an idle preamble. 0 Transmitter disabled 1 Transmitter enabled | | 2<br>RE | Receiver Enable Bit — RE enables the SCI receiver. 0 Receiver disabled 1 Receiver enabled | | 1<br>RWU | Receiver Wakeup Bit — Standby state 0 Normal operation. 1 RWU enables the wakeup function and inhibits further receiver interrupt requests. Normally, hardware wakes the receiver by automatically clearing RWU. | | 0<br>SBK | Send Break Bit — Toggling SBK sends one break character (10 or 11 logic 0s, respectively 13 or 14 logics 0s if BRK13 is set). Toggling implies clearing the SBK bit before the break character has finished transmitting. As long as SBK is set, the transmitter continues to send complete break characters (10 or 11 bits, respectively 13 or 14 bits). O No break characters 1 Transmit break characters | 465 ## 14.3.2.7 SCI Status Register 1 (SCISR1) The SCISR1 and SCISR2 registers provides inputs to the MCU for generation of SCI interrupts. Also, these registers can be polled by the MCU to check the status of these bits. The flag-clearing procedures require that the status register be read followed by a read or write to the SCI data register. It is permissible to execute other instructions between the two steps as long as it does not compromise the handling of I/O, but the order of operations is important for flag clearing. Module Base + 0x0004 Figure 14-10. SCI Status Register 1 (SCISR1) Read: Anytime Write: Has no meaning or effect Table 14-11. SCISR1 Field Descriptions | Field | Description | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TDRE | Transmit Data Register Empty Flag — TDRE is set when the transmit shift register receives a byte from the SCI data register. When TDRE is 1, the transmit data register (SCIDRH/L) is empty and can receive a new value to transmit.Clear TDRE by reading SCI status register 1 (SCISR1), with TDRE set and then writing to SCI data register low (SCIDRL). O No byte transferred to transmit shift register Byte transferred to transmit shift register; transmit data register empty | | 6<br>TC | Transmit Complete Flag — TC is set low when there is a transmission in progress or when a preamble or break character is loaded. TC is set high when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TC is set, the TXD pin becomes idle (logic 1). Clear TC by reading SCI status register 1 (SCISR1) with TC set and then writing to SCI data register low (SCIDRL). TC is cleared automatically when data, preamble, or break is queued and ready to be sent. TC is cleared in the event of a simultaneous set and clear of the TC flag (transmission not complete). O Transmission in progress No transmission in progress | | 5<br>RDRF | Receive Data Register Full Flag — RDRF is set when the data in the receive shift register transfers to the SCI data register. Clear RDRF by reading SCI status register 1 (SCISR1) with RDRF set and then reading SCI data register low (SCIDRL). 0 Data not available in SCI data register 1 Received data available in SCI data register | | 4<br>IDLE | Idle Line Flag — IDLE is set when 10 consecutive logic 1s (if M = 0) or 11 consecutive logic 1s (if M = 1) appear on the receiver input. Once the IDLE flag is cleared, a valid frame must again set the RDRF flag before an idle condition can set the IDLE flag.Clear IDLE by reading SCI status register 1 (SCISR1) with IDLE set and then reading SCI data register low (SCIDRL). O Receiver input is either active now or has never become active since the IDLE flag was last cleared 1 Receiver input has become idle Note: When the receiver wakeup bit (RWU) is set, an idle line condition does not set the IDLE flag. | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## Table 14-11. SCISR1 Field Descriptions (continued) | Field | Description | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>OR | Overrun Flag — OR is set when software fails to read the SCI data register before the receive shift register receives the next frame. The OR bit is set immediately after the stop bit has been completely received for the second frame. The data in the shift register is lost, but the data already in the SCI data registers is not affected. Clear OR by reading SCI status register 1 (SCISR1) with OR set and then reading SCI data register low (SCIDRL). O No overrun Overrun | | | Note: OR flag may read back as set when RDRF flag is clear. This may happen if the following sequence of events occurs: | | | <ol> <li>After the first frame is received, read status register SCISR1 (returns RDRF set and OR flag clear);</li> <li>Receive second frame without reading the first frame in the data register (the second frame is not received and OR flag is set);</li> <li>Read data register SCIDRL (returns first frame and clears RDRF flag in the status register);</li> <li>Read status register SCISR1 (returns RDRF clear and OR set).</li> <li>Event 3 may be at exactly the same time as event 2 or any time after. When this happens, a dummy SCIDRL read following event 4 will be required to clear the OR flag if further frames are to be received.</li> </ol> | | 2<br>NF | Noise Flag — NF is set when the SCI detects noise on the receiver input. NF bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. Clear NF by reading SCI status register 1(SCISR1), and then reading SCI data register low (SCIDRL). 0 No noise 1 Noise | | 1<br>FE | Framing Error Flag — FE is set when a logic 0 is accepted as the stop bit. FE bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. FE inhibits further data reception until it is cleared. Clear FE by reading SCI status register 1 (SCISR1) with FE set and then reading the SCI data register low (SCIDRL). 0 No framing error 1 Framing error | | 0<br>PF | Parity Error Flag — PF is set when the parity enable bit (PE) is set and the parity of the received data does not match the parity type bit (PT). PF bit is set during the same cycle as the RDRF flag but does not get set in the case of an overrun. Clear PF by reading SCI status register 1 (SCISR1), and then reading SCI data register low (SCIDRL). 0 No parity error 1 Parity error | ## 14.3.2.8 SCI Status Register 2 (SCISR2) Module Base + 0x0005 Figure 14-11. SCI Status Register 2 (SCISR2) Read: Anytime Write: Anytime Table 14-12. SCISR2 Field Descriptions | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>AMAP | Alternative Map — This bit controls which registers sharing the same address space are accessible. In the reset condition the SCI behaves as previous versions. Setting AMAP=1 allows the access to another set of control and status registers and hides the baud rate and SCI control Register 1. 0 The registers labelled SCIBDH (0x0000),SCIBDL (0x0001), SCICR1 (0x0002) are accessible 1 The registers labelled SCIASR1 (0x0000),SCIACR1 (0x0001), SCIACR2 (0x00002) are accessible | | 4<br>TXPOL | Transmit Polarity — This bit control the polarity of the transmitted data. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. In IrDA format, a zero is represented by short high pulse in the middle of a bit time remaining idle low for a one for normal polarity, and a zero is represented by short low pulse in the middle of a bit time remaining idle high for a one for inverted polarity. O Normal polarity Inverted polarity | | 3<br>RXPOL | Receive Polarity — This bit control the polarity of the received data. In NRZ format, a one is represented by a mark and a zero is represented by a space for normal polarity, and the opposite for inverted polarity. In IrDA format, a zero is represented by short high pulse in the middle of a bit time remaining idle low for a one for normal polarity, and a zero is represented by short low pulse in the middle of a bit time remaining idle high for a one for inverted polarity. O Normal polarity Inverted polarity | | 2<br>BRK13 | Break Transmit Character Length — This bit determines whether the transmit break character is 10 or 11 bit respectively 13 or 14 bits long. The detection of a framing error is not affected by this bit. O Break character is 10 or 11 bit long 1 Break character is 13 or 14 bit long | | 1<br>TXDIR | Transmitter Pin Data Direction in Single-Wire Mode — This bit determines whether the TXD pin is going to be used as an input or output, in the single-wire mode of operation. This bit is only relevant in the single-wire mode of operation. 0 TXD pin to be used as an input in single-wire mode 1 TXD pin to be used as an output in single-wire mode | | 0<br>RAF | Receiver Active Flag — RAF is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RAF is cleared when the receiver detects an idle character. 0 No reception in progress 1 Reception in progress | ## 14.3.2.9 SCI Data Registers (SCIDRH, SCIDRL) Module Base + 0x0006 Figure 14-12. SCI Data Registers (SCIDRH) Module Base + 0x0007 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|----|----|----|----|----|----| | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | W | T7 | Т6 | T5 | T4 | Т3 | T2 | T1 | T0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-13. SCI Data Registers (SCIDRL) Read: Anytime; reading accesses SCI receive data register Write: Anytime; writing accesses SCI transmit data register; writing to R8 has no effect Table 14-13. SCIDRH and SCIDRL Field Descriptions | Field | Description | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | SCIDRH<br>7<br>R8 | Received Bit 8 — R8 is the ninth data bit received when the SCI is configured for 9-bit data format (M = 1). | | SCIDRH<br>6<br>T8 | <b>Transmit Bit 8</b> — T8 is the ninth data bit transmitted when the SCI is configured for 9-bit data format (M = 1). | | SCIDRL<br>7:0<br>R[7:0]<br>T[7:0] | R7:R0 — Received bits seven through zero for 9-bit or 8-bit data formats T7:T0 — Transmit bits seven through zero for 9-bit or 8-bit formats | #### **NOTE** If the value of T8 is the same as in the previous transmission, T8 does not have to be rewritten. The same value is transmitted until T8 is rewritten In 8-bit data format, only SCI data register low (SCIDRL) needs to be accessed. When transmitting in 9-bit data format and using 8-bit write instructions, write first to SCI data register high (SCIDRH), then SCIDRL. # 14.4 Functional Description This section provides a complete functional description of the SCI block, detailing the operation of the design from the end user perspective in a number of subsections. Figure 14-14 shows the structure of the SCI module. The SCI allows full duplex, asynchronous, serial communication between the CPU and remote devices, including other CPUs. The SCI transmitter and receiver operate independently, although they use the same baud rate generator. The CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. Figure 14-14. Detailed SCI Block Diagram ## 14.4.1 Infrared Interface Submodule This module provides the capability of transmitting narrow pulses to an IR LED and receiving narrow pulses and transforming them to serial bits, which are sent to the SCI. The IrDA physical layer specification defines a half-duplex infrared communication link for exchange data. The full standard includes data rates up to 16 Mbits/s. This design covers only data rates between 2.4 Kbits/s and 115.2 Kbits/s. The infrared submodule consists of two major blocks: the transmit encoder and the receive decoder. The SCI transmits serial bits of data which are encoded by the infrared submodule to transmit a narrow pulse for every zero bit. No pulse is transmitted for every one bit. When receiving data, the IR pulses should be detected using an IR photo diode and transformed to CMOS levels by the IR receive decoder (external from the MCU). The narrow pulses are then stretched by the infrared submodule to get back to a serial bit stream to be received by the SCI. The polarity of transmitted pulses and expected receive pulses can be inverted so that a direct connection can be made to external IrDA transceiver modules that uses active low pulses. The infrared submodule receives its clock sources from the SCI. One of these two clocks are selected in the infrared submodule in order to generate either 3/16, 1/16, 1/32 or 1/4 narrow pulses during transmission. The infrared block receives two clock sources from the SCI, R16XCLK and R32XCLK, which are configured to generate the narrow pulse width during transmission. The R16XCLK and R32XCLK are internal clocks with frequencies 16 and 32 times the baud rate respectively. Both R16XCLK and R32XCLK clocks are used for transmitting data. The receive decoder uses only the R16XCLK clock. #### 14.4.1.1 Infrared Transmit Encoder The infrared transmit encoder converts serial bits of data from transmit shift register to the TXD pin. A narrow pulse is transmitted for a zero bit and no pulse for a one bit. The narrow pulse is sent in the middle of the bit with a duration of 1/32, 1/16, 3/16 or 1/4 of a bit time. A narrow high pulse is transmitted for a zero bit when TXPOL is cleared, while a narrow low pulse is transmitted for a zero bit when TXPOL is set. #### 14.4.1.2 Infrared Receive Decoder The infrared receive block converts data from the RXD pin to the receive shift register. A narrow pulse is expected for each zero received and no pulse is expected for each one received. A narrow high pulse is expected for a zero bit when RXPOL is cleared, while a narrow low pulse is expected for a zero bit when RXPOL is set. This receive decoder meets the edge jitter requirement as defined by the IrDA serial infrared physical layer specification. # 14.4.2 LIN Support This module provides some basic support for the LIN protocol. At first this is a break detect circuitry making it easier for the LIN software to distinguish a break character from an incoming data stream. As a further addition is supports a collision detection at the bit level as well as cancelling pending transmissions. #### 14.4.3 Data Format The SCI uses the standard NRZ mark/space data format. When Infrared is enabled, the SCI uses RZI data format where zeroes are represented by light pulses and ones remain low. See Figure 14-15 below. Figure 14-15. SCI Data Formats Each data character is contained in a frame that includes a start bit, eight or nine data bits, and a stop bit. Clearing the M bit in SCI control register 1 configures the SCI for 8-bit data characters. A frame with eight data bits has a total of 10 bits. Setting the M bit configures the SCI for nine-bit data characters. A frame with nine data bits has a total of 11 bits. Table 14-14. Example of 8-Bit Data Formats | Start<br>Bit | Data<br>Bits | Address<br>Bits | Parity<br>Bits | Stop<br>Bit | |--------------|--------------|-----------------|----------------|-------------| | 1 | 8 | 0 | 0 | 1 | | 1 | 7 | 0 | 1 | 1 | | 1 | 7 | 1 <sup>1</sup> | 0 | 1 | The address bit identifies the frame as an address character. See Section 14.4.6.6, "Receiver Wakeup". When the SCI is configured for 9-bit data characters, the ninth data bit is the T8 bit in SCI data register high (SCIDRH). It remains unchanged after transmission and can be used repeatedly without rewriting it. A frame with nine data bits has a total of 11 bits. Table 14-15. Example of 9-Bit Data Formats | Start<br>Bit | Data<br>Bits | Address<br>Bits | Parity<br>Bits | Stop<br>Bit | |--------------|--------------|-----------------|----------------|-------------| | 1 | 9 | 0 | 0 | 1 | | 1 | 8 | 0 | 1 | 1 | | 1 | 8 | 1 <sup>1</sup> | 0 | 1 | MC9S12XHY-Family Reference Manual, Rev. 1.04 The address bit identifies the frame as an address character. See Section 14.4.6.6, "Receiver Wakeup". ## 14.4.4 Baud Rate Generation A 13-bit modulus counter in the baud rate generator derives the baud rate for both the receiver and the transmitter. The value from 0 to 8191 written to the SBR12:SBR0 bits determines the bus clock divisor. The SBR bits are in the SCI baud rate registers (SCIBDH and SCIBDL). The baud rate clock is synchronized with the bus clock and drives the receiver. The baud rate clock divided by 16 drives the transmitter. The receiver has an acquisition rate of 16 samples per bit time. Baud rate generation is subject to one source of error: 5208 • Integer division of the bus clock may not give the exact target frequency. Table 14-16 lists some examples of achieving target baud rates with a bus clock frequency of 25 MHz. When IREN = 0 then, SCI baud rate = SCI bus clock / (16 \* SCIBR[12:0]) 4800.0 **Bits** Receiver **Transmitter** Target **Error** SBR[12:0] Clock (Hz) **Baud Rate** Clock (Hz) (%) .76 609,756.1 38,109.8 38,400 81 308,642.0 19,290.1 19,200 .47 163 153,374.2 9585.9 9,600 .16 326 76,687.1 4792.9 4,800 .15 2,400 651 38,402.5 2400.2 .01 19,201.2 1200.1 1,200 1302 .01 2604 9600.6 600.0 600 .00 300.0 300 .00 Table 14-16. Baud Rates (Example: Bus Clock = 25 MHz) #### 14.4.5 Transmitter Figure 14-16. Transmitter Block Diagram # 14.4.5.1 Transmitter Character Length The SCI transmitter can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When transmitting 9-bit data, bit T8 in SCI data register high (SCIDRH) is the ninth bit (bit 8). #### 14.4.5.2 Character Transmission To transmit data, the MCU writes the data bits to the SCI data registers (SCIDRH/SCIDRL), which in turn are transferred to the transmitter shift register. The transmit shift register then shifts a frame out through the TXD pin, after it has prefaced them with a start bit and appended them with a stop bit. The SCI data registers (SCIDRH and SCIDRL) are the write-only buffers between the internal data bus and the transmit shift register. The SCI also sets a flag, the transmit data register empty flag (TDRE), every time it transfers data from the buffer (SCIDRH/L) to the transmitter shift register. The transmit driver routine may respond to this flag by writing another byte to the Transmitter buffer (SCIDRH/SCIDRL), while the shift register is still shifting out the first byte. To initiate an SCI transmission: - 1. Configure the SCI: - a) Select a baud rate. Write this value to the SCI baud registers (SCIBDH/L) to begin the baud rate generator. Remember that the baud rate generator is disabled when the baud rate is zero. Writing to the SCIBDH has no effect without also writing to SCIBDL. - b) Write to SCICR1 to configure word length, parity, and other configuration bits (LOOPS,RSRC,M,WAKE,ILT,PE,PT). - c) Enable the transmitter, interrupts, receive, and wake up as required, by writing to the SCICR2 register bits (TIE,TCIE,RIE,ILIE,TE,RE,RWU,SBK). A preamble or idle character will now be shifted out of the transmitter shift register. - 2. Transmit Procedure for each byte: - a) Poll the TDRE flag by reading the SCISR1 or responding to the TDRE interrupt. Keep in mind that the TDRE bit resets to one. - b) If the TDRE flag is set, write the data to be transmitted to SCIDRH/L, where the ninth bit is written to the T8 bit in SCIDRH if the SCI is in 9-bit data format. A new transmission will not result until the TDRE flag has been cleared. - 3. Repeat step 2 for each subsequent transmission. #### NOTE The TDRE flag is set when the shift register is loaded with the next data to be transmitted from SCIDRH/L, which happens, generally speaking, a little over half-way through the stop bit of the previous frame. Specifically, this transfer occurs 9/16ths of a bit time AFTER the start of the stop bit of the previous frame. Writing the TE bit from 0 to a 1 automatically loads the transmit shift register with a preamble of 10 logic 1s (if M = 0) or 11 logic 1s (if M = 1). After the preamble shifts out, control logic transfers the data from the SCI data register into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position. Hardware supports odd or even parity. When parity is enabled, the most significant bit (MSB) of the data character is the parity bit. The transmit data register empty flag, TDRE, in SCI status register 1 (SCISR1) becomes set when the SCI data register transfers a byte to the transmit shift register. The TDRE flag indicates that the SCI data register can accept new data from the internal data bus. If the transmit interrupt enable bit, TIE, in SCI control register 2 (SCICR2) is also set, the TDRE flag generates a transmitter interrupt request. When the transmit shift register is not transmitting a frame, the TXD pin goes to the idle condition, logic 1. If at any time software clears the TE bit in SCI control register 2 (SCICR2), the transmitter enable signal goes low and the transmit signal goes idle. If software clears TE while a transmission is in progress (TC = 0), the frame in the transmit shift register continues to shift out. To avoid accidentally cutting off the last frame in a message, always wait for TDRE to go high after the last frame before clearing TE. To separate messages with preambles with minimum idle line time, use this sequence between messages: - 1. Write the last byte of the first message to SCIDRH/L. - 2. Wait for the TDRE flag to go high, indicating the transfer of the last frame to the transmit shift register. - 3. Queue a preamble by clearing and then setting the TE bit. - 4. Write the first byte of the second message to SCIDRH/L. ## 14.4.5.3 Break Characters Writing a logic 1 to the send break bit, SBK, in SCI control register 2 (SCICR2) loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCI control register 1 (SCICR1). As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next frame. The SCI recognizes a break character when there are 10 or 11(M = 0 or M = 1) consecutive zero received. Depending if the break detect feature is enabled or not receiving a break character has these effects on SCI registers. If the break detect feature is disabled (BKDFE = 0): - Sets the framing error flag, FE - Sets the receive data register full flag, RDRF - Clears the SCI data registers (SCIDRH/L) - May set the overrun flag, OR, noise flag, NF, parity error flag, PE, or the receiver active flag, RAF (see 3.4.4 and 3.4.5 SCI Status Register 1 and 2) If the break detect feature is enabled (BKDFE = 1) there are two scenarios<sup>1</sup> The break is detected right from a start bit or is detected during a byte reception. - Sets the break detect interrupt flag, BKDIF - Does not change the data register full flag, RDRF or overrun flag OR - Does not change the framing error flag FE, parity error flag PE. - Does not clear the SCI data registers (SCIDRH/L) - May set noise flag NF, or receiver active flag RAF. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>1.</sup> A Break character in this context are either 10 or 11 consecutive zero received bits Figure 14-17 shows two cases of break detect. In trace RXD\_1 the break symbol starts with the start bit, while in RXD\_2 the break starts in the middle of a transmission. If BRKDFE = 1, in RXD\_1 case there will be no byte transferred to the receive buffer and the RDRF flag will not be modified. Also no framing error or parity error will be flagged from this transfer. In RXD\_2 case, however the break signal starts later during the transmission. At the expected stop bit position the byte received so far will be transferred to the receive buffer, the receive data register full flag will be set, a framing error and if enabled and appropriate a parity error will be set. Once the break is detected the BRKDIF flag will be set. Figure 14-17. Break Detection if BRKDFE = 1 (M = 0) #### 14.4.5.4 Idle Characters An idle character (or preamble) contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCI control register 1 (SCICR1). The preamble is a synchronizing idle character that begins the first transmission initiated after writing the TE bit from 0 to 1. If the TE bit is cleared during a transmission, the TXD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the frame currently being transmitted. #### **NOTE** When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current frame shifts out through the TXD pin. Setting TE after the stop bit appears on TXD causes data previously written to the SCI data register to be lost. Toggle the TE bit for a queued idle character while the TDRE flag is set and immediately before writing the next byte to the SCI data register. If the TE bit is clear and the transmission is complete, the SCI is not the master of the TXD pin #### 14.4.5.5 LIN Transmit Collision Detection This module allows to check for collisions on the LIN bus. Figure 14-18. Collision Detect Principle If the bit error circuit is enabled (BERRM[1:0] = 0:1 or = 1:0]), the error detect circuit will compare the transmitted and the received data stream at a point in time and flag any mismatch. The timing checks run when transmitter is active (not idle). As soon as a mismatch between the transmitted data and the received data is detected the following happens: - The next bit transmitted will have a high level (TXPOL = 0) or low level (TXPOL = 1) - The transmission is aborted and the byte in transmit buffer is discarded. - the transmit data register empty and the transmission complete flag will be set - The bit error interrupt flag, BERRIF, will be set. - No further transmissions will take place until the BERRIF is cleared. Figure 14-19. Timing Diagram Bit Error Detection If the bit error detect feature is disabled, the bit error interrupt flag is cleared. #### NOTE The RXPOL and TXPOL bit should be set the same when transmission collision detect feature is enabled, otherwise the bit error interrupt flag may be set incorrectly. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 14.4.6 Receiver Figure 14-20. SCI Receiver Block Diagram ## 14.4.6.1 Receiver Character Length The SCI receiver can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When receiving 9-bit data, bit R8 in SCI data register high (SCIDRH) is the ninth bit (bit 8). # 14.4.6.2 Character Reception During an SCI reception, the receive shift register shifts a frame in from the RXD pin. The SCI data register is the read-only buffer between the internal data bus and the receive shift register. After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the SCI data register. The receive data register full flag, RDRF, in SCI status register 1 (SCISR1) becomes set, MC9S12XHY-Family Reference Manual, Rev. 1.04 indicating that the received byte can be read. If the receive interrupt enable bit, RIE, in SCI control register 2 (SCICR2) is also set, the RDRF flag generates an RDRF interrupt request. ## 14.4.6.3 Data Sampling The RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock (see Figure 14-21) is re-synchronized: - After every start bit - After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0) To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16. Figure 14-21. Receiver Data Sampling To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Figure 14-17 summarizes the results of the start bit verification samples. | RT3, RT5, and RT7 Samples | Start Bit Verification | Noise Flag | |---------------------------|------------------------|------------| | 000 | Yes | 0 | | 001 | Yes | 1 | | 010 | Yes | 1 | | 011 | No | 0 | | 100 | Yes | 1 | | 101 | No | 0 | | 110 | No | 0 | | 111 | No | 0 | Table 14-17. Start Bit Verification If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins. To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 14-18 summarizes the results of the data bit samples. Table 14-18. Data Bit Recovery | RT8, RT9, and RT10 Samples | Data Bit Determination | Noise Flag | |----------------------------|------------------------|------------| | 000 | 0 | 0 | | 001 | 0 | 1 | | 010 | 0 | 1 | | 011 | 1 | 1 | | 100 | 0 | 1 | | 101 | 1 | 1 | | 110 | 1 | 1 | | 111 | 1 | 0 | #### **NOTE** The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit (logic 0). To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 14-19 summarizes the results of the stop bit samples. Table 14-19. Stop Bit Recovery | RT8, RT9, and RT10 Samples | Framing Error Flag | Noise Flag | |----------------------------|--------------------|------------| | 000 | 1 | 0 | | 001 | 1 | 1 | | 010 | 1 | 1 | | 011 | 0 | 1 | | 100 | 1 | 1 | | 101 | 0 | 1 | | 110 | 0 | 1 | | 111 | 0 | 0 | MC9S12XHY-Family Reference Manual, Rev. 1.04 In Figure 14-22 the verification samples RT3 and RT5 determine that the first low detected was noise and not the beginning of a start bit. The RT clock is reset and the start bit search begins again. The noise flag is not set because the noise occurred before the start bit was found. Figure 14-22. Start Bit Search Example 1 In Figure 14-23, verification sample at RT3 is high. The RT3 sample sets the noise flag. Although the perceived bit time is misaligned, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful. Figure 14-23. Start Bit Search Example 2 In Figure 14-24, a large burst of noise is perceived as the beginning of a start bit, although the test sample at RT5 is high. The RT5 sample sets the noise flag. Although this is a worst-case misalignment of perceived bit time, the data samples RT8, RT9, and RT10 are within the bit time and data recovery is successful. Figure 14-24. Start Bit Search Example 3 Figure 14-25 shows the effect of noise early in the start bit time. Although this noise does not affect proper synchronization with the start bit time, it does set the noise flag. Figure 14-25. Start Bit Search Example 4 Figure 14-26 shows a burst of noise near the beginning of the start bit that resets the RT clock. The sample after the reset is low but is not preceded by three high samples that would qualify as a falling edge. Depending on the timing of the start bit search and on the data, the frame may be missed entirely or it may set the framing error flag. In Figure 14-27, a noise burst makes the majority of data samples RT8, RT9, and RT10 high. This sets the noise flag but does not reset the RT clock. In start bits only, the RT8, RT9, and RT10 data samples are ignored. Figure 14-27. Start Bit Search Example 6 # 14.4.6.4 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming frame, it sets the framing error flag, FE, in SCI status register 1 (SCISR1). A break character also sets the FE flag because a break character has no stop bit. The FE flag is set at the same time that the RDRF flag is set. #### 14.4.6.5 Baud Rate Tolerance A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples (RT8, RT9, and RT10) to fall outside the actual stop bit. A noise error will occur if the RT8, RT9, and RT10 samples are not all the same logical values. A framing error will occur if the receiver clock is misaligned in such a way that the majority of the RT8, RT9, and RT10 stop bit samples are a logic zero. As the receiver samples an incoming frame, it re-synchronizes the RT clock on any valid falling edge within the frame. Re synchronization within frames will correct a misalignment between transmitter bit times and receiver bit times. #### 14.4.6.5.1 Slow Data Tolerance Figure 14-28 shows how much a slow received frame can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10. Figure 14-28. Slow Data Let's take RTr as receiver RT clock and RTt as transmitter RT clock. For an 8-bit data character, it takes the receiver 9 bit times x 16 RTr cycles +7 RTr cycles = 151 RTr cycles to start data sampling of the stop bit. With the misaligned character shown in Figure 14-28, the receiver counts 151 RTr cycles at the point when the count of the transmitting device is 9 bit times x 16 RTt cycles = 144 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit data character with no errors is: $$((151 - 144) / 151) \times 100 = 4.63\%$$ For a 9-bit data character, it takes the receiver 10 bit times x 16 RTr cycles + 7 RTr cycles = 167 RTr cycles to start data sampling of the stop bit. With the misaligned character shown in Figure 14-28, the receiver counts 167 RTr cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RTt cycles = 160 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is: $$((167 - 160) / 167) \times 100 = 4.19\%$$ MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 14.4.6.5.2 Fast Data Tolerance Figure 14-29 shows how much a fast received frame can be misaligned. The fast stop bit ends at RT10 instead of RT16 but is still sampled at RT8, RT9, and RT10. Figure 14-29. Fast Data For an 8-bit data character, it takes the receiver 9 bit times $\times$ 16 RTr cycles + 10 RTr cycles = 154 RTr cycles to finish data sampling of the stop bit. With the misaligned character shown in Figure 14-29, the receiver counts 154 RTr cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RTt cycles = 160 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is: $$((160 - 154) / 160) \times 100 = 3.75\%$$ For a 9-bit data character, it takes the receiver 10 bit times x 16 RTr cycles + 10 RTr cycles + 10 RTr cycles to finish data sampling of the stop bit. With the misaligned character shown in Figure 14-29, the receiver counts 170 RTr cycles at the point when the count of the transmitting device is 11 bit times x 16 RTt cycles = 176 RTt cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is: $$((176-170)/176) \times 100 = 3.40\%$$ # 14.4.6.6 Receiver Wakeup To enable the SCI to ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCI control register 2 (SCICR2) puts the receiver into standby state during which receiver interrupts are disabled. The SCI will still load the receive data into the SCIDRH/L registers, but it will not set the RDRF flag. The transmitting device can address messages to selected receivers by including addressing information in the initial frame or frames of each message. The WAKE bit in SCI control register 1 (SCICR1) determines how the SCI is brought out of the standby state to process an incoming message. The WAKE bit enables either idle line wakeup or address mark wakeup. ## **14.4.6.6.1** Idle Input line Wakeup (WAKE = 0) In this wakeup method, an idle condition on the RXD pin clears the RWU bit and wakes up the SCI. The initial frame or frames of every message contain addressing information. All receivers evaluate the addressing information, and receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another idle character appears on the RXD pin. Idle line wakeup requires that messages be separated by at least one idle character and that no message contains idle characters. The idle character that wakes a receiver does not set the receiver idle bit, IDLE, or the receive data register full flag, RDRF. The idle line type bit, ILT, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. ILT is in SCI control register 1 (SCICR1). ## **14.4.6.6.2** Address Mark Wakeup (WAKE = 1) In this wakeup method, a logic 1 in the most significant bit (MSB) position of a frame clears the RWU bit and wakes up the SCI. The logic 1 in the MSB position marks a frame as an address frame that contains addressing information. All receivers evaluate the addressing information, and the receivers for which the message is addressed process the frames that follow. Any receiver for which a message is not addressed can set its RWU bit and return to the standby state. The RWU bit remains set and the receiver remains on standby until another address frame appears on the RXD pin. The logic 1 MSB of an address frame clears the receiver's RWU bit before the stop bit is received and sets the RDRF flag. Address mark wakeup allows messages to contain idle characters but requires that the MSB be reserved for use in address frames. #### NOTE With the WAKE bit clear, setting the RWU bit after the RXD pin has been idle can cause the receiver to wake up immediately. # 14.4.7 Single-Wire Operation Normally, the SCI uses two pins for transmitting and receiving. In single-wire operation, the RXD pin is disconnected from the SCI. The SCI uses the TXD pin for both receiving and transmitting. Figure 14-30. Single-Wire Operation (LOOPS = 1, RSRC = 1) MC9S12XHY-Family Reference Manual, Rev. 1.04 Enable single-wire operation by setting the LOOPS bit and the receiver source bit, RSRC, in SCI control register 1 (SCICR1). Setting the LOOPS bit disables the path from the RXD pin to the receiver. Setting the RSRC bit connects the TXD pin to the receiver. Both the transmitter and receiver must be enabled (TE = 1 and RE = 1). The TXDIR bit (SCISR2[1]) determines whether the TXD pin is going to be used as an input (TXDIR = 0) or an output (TXDIR = 1) in this mode of operation. #### NOTE In single-wire operation data from the TXD pin is inverted if RXPOL is set. ## 14.4.8 Loop Operation In loop operation the transmitter output goes to the receiver input. The RXD pin is disconnected from the SCI. Figure 14-31. Loop Operation (LOOPS = 1, RSRC = 0) Enable loop operation by setting the LOOPS bit and clearing the RSRC bit in SCI control register 1 (SCICR1). Setting the LOOPS bit disables the path from the RXD pin to the receiver. Clearing the RSRC bit connects the transmitter output to the receiver input. Both the transmitter and receiver must be enabled (TE = 1 and RE = 1). #### NOTE In loop operation data from the transmitter is not recognized by the receiver if RXPOL and TXPOL are not the same. # 14.5 Initialization/Application Information #### 14.5.1 Reset Initialization See Section 14.3.2, "Register Descriptions". # 14.5.2 Modes of Operation #### 14.5.2.1 Run Mode Normal mode of operation. To initialize a SCI transmission, see Section 14.4.5.2, "Character Transmission". #### 14.5.2.2 Wait Mode SCI operation in wait mode depends on the state of the SCISWAI bit in the SCI control register 1 (SCICR1). - If SCISWAI is clear, the SCI operates normally when the CPU is in wait mode. - If SCISWAI is set, SCI clock generation ceases and the SCI module enters a power-conservation state when the CPU is in wait mode. Setting SCISWAI does not affect the state of the receiver enable bit, RE, or the transmitter enable bit, TE. If SCISWAI is set, any transmission or reception in progress stops at wait mode entry. The transmission or reception resumes when either an internal or external interrupt brings the CPU out of wait mode. Exiting wait mode by reset aborts any transmission or reception in progress and resets the SCI. ## 14.5.2.3 Stop Mode The SCI is inactive during stop mode for reduced power consumption. The STOP instruction does not affect the SCI register states, but the SCI bus clock will be disabled. The SCI operation resumes from where it left off after an external interrupt brings the CPU out of stop mode. Exiting stop mode by reset aborts any transmission or reception in progress and resets the SCI. The receive input active edge detect circuit is still active in stop mode. An active edge on the receive input can be used to bring the CPU out of stop mode. ## 14.5.3 Interrupt Operation 488 This section describes the interrupt originated by the SCI block. The MCU must service the interrupt requests. Table 14-20 lists the eight interrupt sources of the SCI. | Interrupt | Source | Local Enable | Description | |-----------|------------|--------------|-------------------------------------------------------------------------------------------------------------------------------| | TDRE | SCISR1[7] | TIE | Active high level. Indicates that a byte was transferred from SCIDRH/L to the transmit shift register. | | TC | SCISR1[6] | TCIE | Active high level. Indicates that a transmit is complete. | | RDRF | SCISR1[5] | RIE | Active high level. The RDRF interrupt indicates that received data is available in the SCI data register. | | OR | SCISR1[3] | | Active high level. This interrupt indicates that an overrun condition has occurred. | | IDLE | SCISR1[4] | ILIE | Active high level. Indicates that receiver input has become idle. | | RXEDGIF | SCIASR1[7] | RXEDGIE | Active high level. Indicates that an active edge (falling for RXPOL = 0, rising for RXPOL = 1) was detected. | | BERRIF | SCIASR1[1] | BERRIE | Active high level. Indicates that a mismatch between transmitted and received data in a single wire application has happened. | | BKDIF | SCIASR1[0] | BRKDIE | Active high level. Indicates that a break character has been received. | **Table 14-20. SCI Interrupt Sources** ## 14.5.3.1 Description of Interrupt Operation The SCI only originates interrupt requests. The following is a description of how the SCI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt number are chip dependent. The SCI only has a single interrupt line (SCI Interrupt Signal, active high operation) and all the following interrupts, when generated, are ORed together and issued through that port. ## 14.5.3.1.1 TDRE Description The TDRE interrupt is set high by the SCI when the transmit shift register receives a byte from the SCI data register. A TDRE interrupt indicates that the transmit data register (SCIDRH/L) is empty and that a new byte can be written to the SCIDRH/L for transmission. Clear TDRE by reading SCI status register 1 with TDRE set and then writing to SCI data register low (SCIDRL). #### 14.5.3.1.2 TC Description The TC interrupt is set by the SCI when a transmission has been completed. Transmission is completed when all bits including the stop bit (if transmitted) have been shifted out and no data is queued to be transmitted. No stop bit is transmitted when sending a break character and the TC flag is set (providing there is no more data queued for transmission) when the break character has been shifted out. A TC interrupt indicates that there is no transmission in progress. TC is set high when the TDRE flag is set and no data, preamble, or break character is being transmitted. When TC is set, the TXD pin becomes idle (logic 1). Clear TC by reading SCI status register 1 (SCISR1) with TC set and then writing to SCI data register low (SCIDRL).TC is cleared automatically when data, preamble, or break is queued and ready to be sent. ## 14.5.3.1.3 RDRF Description The RDRF interrupt is set when the data in the receive shift register transfers to the SCI data register. A RDRF interrupt indicates that the received data has been transferred to the SCI data register and that the byte can now be read by the MCU. The RDRF interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL). ## **14.5.3.1.4** OR Description The OR interrupt is set when software fails to read the SCI data register before the receive shift register receives the next frame. The newly acquired data in the shift register will be lost in this case, but the data already in the SCI data registers is not affected. The OR interrupt is cleared by reading the SCI status register one (SCISR1) and then reading SCI data register low (SCIDRL). #### 14.5.3.1.5 IDLE Description The IDLE interrupt is set when 10 consecutive logic 1s (if M = 0) or 11 consecutive logic 1s (if M = 1) appear on the receiver input. Once the IDLE is cleared, a valid frame must again set the RDRF flag before an idle condition can set the IDLE flag. Clear IDLE by reading SCI status register 1 (SCISR1) with IDLE set and then reading SCI data register low (SCIDRL). #### 14.5.3.1.6 RXEDGIF Description The RXEDGIF interrupt is set when an active edge (falling if RXPOL = 0, rising if RXPOL = 1) on the RXD pin is detected. Clear RXEDGIF by writing a "1" to the SCIASR1 SCI alternative status register 1. ### 14.5.3.1.7 BERRIF Description The BERRIF interrupt is set when a mismatch between the transmitted and the received data in a single wire application like LIN was detected. Clear BERRIF by writing a "1" to the SCIASR1 SCI alternative status register 1. This flag is also cleared if the bit error detect feature is disabled. ### 14.5.3.1.8 BKDIF Description The BKDIF interrupt is set when a break signal was received. Clear BKDIF by writing a "1" to the SCIASR1 SCI alternative status register 1. This flag is also cleared if break detect feature is disabled. ## 14.5.4 Recovery from Wait Mode The SCI interrupt request can be used to bring the CPU out of wait mode. ## 14.5.5 Recovery from Stop Mode An active edge on the receive input can be used to bring the CPU out of stop mode. # **Chapter 15 Serial Peripheral Interface (S12SPIV5)** ## 15.1 Introduction The SPI module allows a duplex, synchronous, serial communication between the MCU and peripheral devices. Software can poll the SPI status flags or the SPI operation can be interrupt driven. ## 15.1.1 Glossary of Terms | SPI | Serial Peripheral Interface | |------|-----------------------------| | SS | Slave Select | | SCK | Serial Clock | | MOSI | Master Output, Slave Input | | MISO | Master Input, Slave Output | | MOMI | Master Output, Master Input | | SISO | Slave Input, Slave Output | ## 15.1.2 Features The SPI includes these distinctive features: - Master mode and slave mode - Selectable 8 or 16-bit transfer width - Bidirectional mode - Slave select output - Mode fault error flag with CPU interrupt capability - Double-buffered data register - Serial clock with programmable polarity and phase - Control of SPI operation during wait mode # 15.1.3 Modes of Operation The SPI functions in three modes: run, wait, and stop. - Run mode This is the basic mode of operation. - Wait mode SPI operation in wait mode is a configurable low power mode, controlled by the SPISWAI bit located in the SPICR2 register. In wait mode, if the SPISWAI bit is clear, the SPI operates like in run mode. If the SPISWAI bit is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into run mode. If the SPI is configured as a slave, reception and transmission of data continues, so that the slave stays synchronized to the master. • Stop mode The SPI is inactive in stop mode for reduced power consumption. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into run mode. If the SPI is configured as a slave, reception and transmission of data continues, so that the slave stays synchronized to the master. For a detailed description of operating modes, please refer to Section 15.4.7, "Low Power Mode Options". ## 15.1.4 Block Diagram Figure 15-1 gives an overview on the SPI architecture. The main parts of the SPI are status, control and data registers, shifter logic, baud rate generator, master/slave control logic, and port control logic. Figure 15-1. SPI Block Diagram # 15.2 External Signal Description This section lists the name and description of all ports including inputs and outputs that do, or may, connect off chip. The SPI module has a total of four external pins. ## 15.2.1 MOSI — Master Out/Slave In Pin This pin is used to transmit data out of the SPI module when it is configured as a master and receive data when it is configured as slave. ## 15.2.2 MISO — Master In/Slave Out Pin This pin is used to transmit data out of the SPI module when it is configured as a slave and receive data when it is configured as master. MC9S12XHY-Family Reference Manual Rev. 1.04 ## 15.2.3 SS — Slave Select Pin This pin is used to output the select signal from the SPI module to another peripheral with which a data transfer is to take place when it is configured as a master and it is used as an input to receive the slave select signal when the SPI is configured as slave. ## 15.2.4 SCK — Serial Clock Pin In master mode, this is the synchronous output clock. In slave mode, this is the synchronous input clock. # 15.3 Memory Map and Register Definition This section provides a detailed description of address space and registers used by the SPI. ## 15.3.1 Module Memory Map The memory map for the SPI is given in Figure 15-2. The address listed for each register is the sum of a base address and an address offset. The base address is defined at the SoC level and the address offset is defined at the module level. Reads from the reserved bits return zeros and writes to the reserved bits have no effect. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|--------|-----------------------------|------------|------------|------------|------------|------------|----------|----------| | 0x0000<br>SPICR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x0001<br>SPICR2 | R<br>W | 0 | XFRW | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | 0x0002<br>SPIBR | R<br>W | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | 0x0003<br>SPISR | R<br>W | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | 0x0004<br>SPIDRH | R<br>W | R15<br>T15 | R14<br>T14 | R13<br>T13 | R12<br>T12 | R11<br>T11 | R10<br>T10 | R9<br>T9 | R8<br>T8 | | 0x0005<br>SPIDRL | R<br>W | R7<br>T7 | R6<br>T6 | R5<br>T5 | R4<br>T4 | R3<br>T3 | R2<br>T2 | R1<br>T1 | R0<br>T0 | | 0x0006<br>Reserved | R<br>W | | | | | | | | | | 0x0007<br>Reserved | R<br>W | | | | | | | | | | | | = Unimplemented or Reserved | | | | | | | | Figure 15-2. SPI Register Summary #### 15.3.2 **Register Descriptions** This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. #### **SPI Control Register 1 (SPICR1)** 15.3.2.1 Module Base +0x0000 Figure 15-3. SPI Control Register 1 (SPICR1) Read: Anytime Write: Anytime Table 15-1. SPICR1 Field Descriptions | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SPIE | SPI Interrupt Enable Bit — This bit enables SPI interrupt requests, if SPIF or MODF status flag is set. 0 SPI interrupts disabled. 1 SPI interrupts enabled. | | 6<br>SPE | SPI System Enable Bit — This bit enables the SPI system and dedicates the SPI port pins to SPI system functions. If SPE is cleared, SPI is disabled and forced into idle state, status bits in SPISR register are reset. O SPI disabled (lower power consumption). SPI enabled, port pins are dedicated to SPI functions. | | 5<br>SPTIE | SPI Transmit Interrupt Enable — This bit enables SPI interrupt requests, if SPTEF flag is set. 0 SPTEF interrupt disabled. 1 SPTEF interrupt enabled. | | 4<br>MSTR | SPI Master/Slave Mode Select Bit — This bit selects whether the SPI operates in master or slave mode. Switching the SPI from master to slave or vice versa forces the SPI system into idle state. O SPI is in slave mode. 1 SPI is in master mode. | | 3<br>CPOL | SPI Clock Polarity Bit — This bit selects an inverted or non-inverted SPI clock. To transmit data between SPI modules, the SPI modules must have identical CPOL values. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. O Active-high clocks selected. In idle state SCK is low. Active-low clocks selected. In idle state SCK is high. | | 2<br>CPHA | SPI Clock Phase Bit — This bit is used to select the SPI clock format. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 Sampling of data occurs at odd edges (1,3,5,) of the SCK clock. 1 Sampling of data occurs at even edges (2,4,6,) of the SCK clock. | MC9S12XHY-Family Reference Manual Rev. 1.04 495 Freescale Semiconductor #### Table 15-1. SPICR1 Field Descriptions (continued) | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>SSOE | Slave Select Output Enable — The $\overline{SS}$ output feature is enabled only in master mode, if MODFEN is set, by asserting the SSOE as shown in Table 15-2. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. | | 0<br>LSBFE | LSB-First Enable — This bit does not affect the position of the MSB and LSB in the data register. Reads and writes of the data register always have the MSB in the highest bit position. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. O Data is transferred most significant bit first. 1 Data is transferred least significant bit first. | Table 15-2. SS Input / Output Selection | MODFEN | SSOE | Master Mode | Slave Mode | |--------|------|----------------------------|------------| | 0 | 0 | SS not used by SPI | SS input | | 0 | 1 | SS not used by SPI | SS input | | 1 | 0 | SS input with MODF feature | SS input | | 1 | 1 | SS is slave select output | SS input | # 15.3.2.2 SPI Control Register 2 (SPICR2) Module Base +0x0001 Figure 15-4. SPI Control Register 2 (SPICR2) Read: Anytime Write: Anytime; writes to the reserved bits have no effect ## Table 15-3. SPICR2 Field Descriptions | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>XFRW | <b>Transfer Width</b> — This bit is used for selecting the data transfer width. If 8-bit transfer width is selected, SPIDRL becomes the dedicated data register and SPIDRH is unused. If 16-bit transfer width is selected, SPIDRH and SPIDRL form a 16-bit data register. Please refer to Section 15.3.2.4, "SPI Status Register (SPISR) for information about transmit/receive data handling and the interrupt flag clearing mechanism. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 8-bit Transfer Width $(n = 8)^1$ 1 16-bit Transfer Width $(n = 16)^1$ | | 4<br>MODFEN | Mode Fault Enable Bit — This bit allows the MODF failure to be detected. If the SPI is in master mode and MODFEN is cleared, then the SS port pin is not used by the SPI. In slave mode, the SS is available only as an input regardless of the value of MODFEN. For an overview on the impact of the MODFEN bit on the SS port pin configuration, refer to Table 15-2. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 SS port pin is not used by the SPI. 1 SS port pin with MODF feature. | | 3<br>BIDIROE | Output Enable in the Bidirectional Mode of Operation — This bit controls the MOSI and MISO output buffer of the SPI, when in bidirectional mode of operation (SPC0 is set). In master mode, this bit controls the output buffer of the MOSI port, in slave mode it controls the output buffer of the MISO port. In master mode, with SPC0 set, a change of this bit will abort a transmission in progress and force the SPI into idle state. Output buffer disabled. Output buffer enabled. | | 1<br>SPISWAI | SPI Stop in Wait Mode Bit — This bit is used for power conservation while in wait mode. O SPI clock operates normally in wait mode. Stop SPI clock generation when in wait mode. | | 0<br>SPC0 | Serial Pin Control Bit 0 — This bit enables bidirectional pin configurations as shown in Table 15-4. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. | <sup>1</sup> n is used later in this document as a placeholder for the selected transfer width. **Table 15-4. Bidirectional Pin Configurations** | Pin Mode | SPC0 | BIDIROE | MISO | MOSI | | | | | | |--------------------------|---------------------------------|---------|----------------------|----------------------|--|--|--|--|--| | Master Mode of Operation | | | | | | | | | | | Normal | Normal 0 X Master In Master Out | | | | | | | | | | Bidirectional | 1 | 0 | MISO not used by SPI | Master In | | | | | | | | | 1 | | Master I/O | | | | | | | | | Sla | ve Mode of Operation | | | | | | | | Normal | 0 | Х | Slave Out | Slave In | | | | | | | Bidirectional | 1 | 0 | Slave In | MOSI not used by SPI | | | | | | | | | 1 | Slave I/O | | | | | | | # 15.3.2.3 SPI Baud Rate Register (SPIBR) Module Base +0x0002 Figure 15-5. SPI Baud Rate Register (SPIBR) Read: Anytime Write: Anytime; writes to the reserved bits have no effect Table 15-5. SPIBR Field Descriptions | Fiel | ld | Description | |--------------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6–4<br>SPPR | | <b>SPI Baud Rate Preselection Bits</b> — These bits specify the SPI baud rates as shown in Table 15-6. In master mode, a change of these bits will abort a transmission in progress and force the SPI system into idle state. | | 2–0<br>SPR[2 | - | <b>SPI Baud Rate Selection Bits</b> — These bits specify the SPI baud rates as shown in Table 15-6. In master mode, a change of these bits will abort a transmission in progress and force the SPI system into idle state. | The baud rate divisor equation is as follows: Egn. 15-1 The baud rate can be calculated with the following equation: #### Baud Rate = BusClock / BaudRateDivisor Eqn. 15-2 #### **NOTE** For maximum allowed baud rates, please refer to the SPI Electrical Specification in the Electricals chapter of this data sheet. Table 15-6. Example SPI Baud Rate Selection (25 MHz Bus Clock) (Sheet 1 of 3) | SPPR2 | SPPR1 | SPPR0 | SPR2 | SPR1 | SPR0 | Baud Rate<br>Divisor | Baud Rate | |-------|-------|-------|------|------|------|----------------------|---------------| | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 12.5 Mbit/s | | 0 | 0 | 0 | 0 | 0 | 1 | 4 | 6.25 Mbit/s | | 0 | 0 | 0 | 0 | 1 | 0 | 8 | 3.125 Mbit/s | | 0 | 0 | 0 | 0 | 1 | 1 | 16 | 1.5625 Mbit/s | | 0 | 0 | 0 | 1 | 0 | 0 | 32 | 781.25 kbit/s | | 0 | 0 | 0 | 1 | 0 | 1 | 64 | 390.63 kbit/s | | 0 | 0 | 0 | 1 | 1 | 0 | 128 | 195.31 kbit/s | | 0 | 0 | 0 | 1 | 1 | 1 | 256 | 97.66 kbit/s | | 0 | 0 | 1 | 0 | 0 | 0 | 4 | 6.25 Mbit/s | | 0 | 0 | 1 | 0 | 0 | 1 | 8 | 3.125 Mbit/s | | 0 | 0 | 1 | 0 | 1 | 0 | 16 | 1.5625 Mbit/s | | 0 | 0 | 1 | 0 | 1 | 1 | 32 | 781.25 kbit/s | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 15-6. Example SPI Baud Rate Selection (25 MHz Bus Clock) (Sheet 2 of 3) | SPPR2 | SPPR1 | SPPR0 | SPR2 | SPR1 | SPR0 | Baud Rate<br>Divisor | Baud Rate | |-------|-------|-------|------|------|------|----------------------|----------------| | 0 | 0 | 1 | 1 | 0 | 0 | 64 | 390.63 kbit/s | | 0 | 0 | 1 | 1 | 0 | 1 | 128 | 195.31 kbit/s | | 0 | 0 | 1 | 1 | 1 | 0 | 256 | 97.66 kbit/s | | 0 | 0 | 1 | 1 | 1 | 1 | 512 | 48.83 kbit/s | | 0 | 1 | 0 | 0 | 0 | 0 | 6 | 4.16667 Mbit/s | | 0 | 1 | 0 | 0 | 0 | 1 | 12 | 2.08333 Mbit/s | | 0 | 1 | 0 | 0 | 1 | 0 | 24 | 1.04167 Mbit/s | | 0 | 1 | 0 | 0 | 1 | 1 | 48 | 520.83 kbit/s | | 0 | 1 | 0 | 1 | 0 | 0 | 96 | 260.42 kbit/s | | 0 | 1 | 0 | 1 | 0 | 1 | 192 | 130.21 kbit/s | | 0 | 1 | 0 | 1 | 1 | 0 | 384 | 65.10 kbit/s | | 0 | 1 | 0 | 1 | 1 | 1 | 768 | 32.55 kbit/s | | 0 | 1 | 1 | 0 | 0 | 0 | 8 | 3.125 Mbit/s | | 0 | 1 | 1 | 0 | 0 | 1 | 16 | 1.5625 Mbit/s | | 0 | 1 | 1 | 0 | 1 | 0 | 32 | 781.25 kbit/s | | 0 | 1 | 1 | 0 | 1 | 1 | 64 | 390.63 kbit/s | | 0 | 1 | 1 | 1 | 0 | 0 | 128 | 195.31 kbit/s | | 0 | 1 | 1 | 1 | 0 | 1 | 256 | 97.66 kbit/s | | 0 | 1 | 1 | 1 | 1 | 0 | 512 | 48.83 kbit/s | | 0 | 1 | 1 | 1 | 1 | 1 | 1024 | 24.41 kbit/s | | 1 | 0 | 0 | 0 | 0 | 0 | 10 | 2.5 Mbit/s | | 1 | 0 | 0 | 0 | 0 | 1 | 20 | 1.25 Mbit/s | | 1 | 0 | 0 | 0 | 1 | 0 | 40 | 625 kbit/s | | 1 | 0 | 0 | 0 | 1 | 1 | 80 | 312.5 kbit/s | | 1 | 0 | 0 | 1 | 0 | 0 | 160 | 156.25 kbit/s | | 1 | 0 | 0 | 1 | 0 | 1 | 320 | 78.13 kbit/s | | 1 | 0 | 0 | 1 | 1 | 0 | 640 | 39.06 kbit/s | | 1 | 0 | 0 | 1 | 1 | 1 | 1280 | 19.53 kbit/s | | 1 | 0 | 1 | 0 | 0 | 0 | 12 | 2.08333 Mbit/s | | 1 | 0 | 1 | 0 | 0 | 1 | 24 | 1.04167 Mbit/s | | 1 | 0 | 1 | 0 | 1 | 0 | 48 | 520.83 kbit/s | | 1 | 0 | 1 | 0 | 1 | 1 | 96 | 260.42 kbit/s | | 1 | 0 | 1 | 1 | 0 | 0 | 192 | 130.21 kbit/s | | 1 | 0 | 1 | 1 | 0 | 1 | 384 | 65.10 kbit/s | | 1 | 0 | 1 | 1 | 1 | 0 | 768 | 32.55 kbit/s | | 1 | 0 | 1 | 1 | 1 | 1 | 1536 | 16.28 kbit/s | | 1 | 1 | 0 | 0 | 0 | 0 | 14 | 1.78571 Mbit/s | | 1 | 1 | 0 | 0 | 0 | 1 | 28 | 892.86 kbit/s | | 1 | 1 | 0 | 0 | 1 | 0 | 56 | 446.43 kbit/s | | 1 | 1 | 0 | 0 | 1 | 1 | 112 | 223.21 kbit/s | | 1 | 1 | 0 | 1 | 0 | 0 | 224 | 111.61 kbit/s | | 1 | 1 | 0 | 1 | 0 | 1 | 448 | 55.80 kbit/s | MC9S12XHY-Family Reference Manual Rev. 1.04 Table 15-6. Example SPI Baud Rate Selection (25 MHz Bus Clock) (Sheet 3 of 3) | SPPR2 | SPPR1 | SPPR0 | SPR2 | SPR1 | SPR0 | Baud Rate<br>Divisor | Baud Rate | |-------|-------|-------|------|------|------|----------------------|---------------| | 1 | 1 | 0 | 1 | 1 | 0 | 896 | 27.90 kbit/s | | 1 | 1 | 0 | 1 | 1 | 1 | 1792 | 13.95 kbit/s | | 1 | 1 | 1 | 0 | 0 | 0 | 16 | 1.5625 Mbit/s | | 1 | 1 | 1 | 0 | 0 | 1 | 32 | 781.25 kbit/s | | 1 | 1 | 1 | 0 | 1 | 0 | 64 | 390.63 kbit/s | | 1 | 1 | 1 | 0 | 1 | 1 | 128 | 195.31 kbit/s | | 1 | 1 | 1 | 1 | 0 | 0 | 256 | 97.66 kbit/s | | 1 | 1 | 1 | 1 | 0 | 1 | 512 | 48.83 kbit/s | | 1 | 1 | 1 | 1 | 1 | 0 | 1024 | 24.41 kbit/s | | 1 | 1 | 1 | 1 | 1 | 1 | 2048 | 12.21 kbit/s | # 15.3.2.4 SPI Status Register (SPISR) Module Base +0x0003 Figure 15-6. SPI Status Register (SPISR) Read: Anytime Write: Has no effect Table 15-7. SPISR Field Descriptions | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>SPIF | SPIF Interrupt Flag — This bit is set after received data has been transferred into the SPI data register. For information about clearing SPIF Flag, please refer to Table 15-8. 0 Transfer not yet complete. 1 New data copied to SPIDR. | | 5<br>SPTEF | SPI Transmit Empty Interrupt Flag — If set, this bit indicates that the transmit data register is empty. For information about clearing this bit and placing data into the transmit data register, please refer to Table 15-9. O SPI data register not empty. 1 SPI data register empty. | | 4<br>MODF | Mode Fault Flag — This bit is set if the $\overline{SS}$ input becomes low while the SPI is configured as a master and mode fault detection is enabled, MODFEN bit of SPICR2 register is set. Refer to MODFEN bit description in Section 15.3.2.2, "SPI Control Register 2 (SPICR2)". The flag is cleared automatically by a read of the SPI status register (with MODF set) followed by a write to the SPI control register 1. 0 Mode fault has not occurred. 1 Mode fault has occurred. | MC9S12XHY-Family Reference Manual, Rev. 1.04 #### Table 15-8. SPIF Interrupt Flag Clearing Sequence | XFRW Bit | SPIF Interrupt Flag Clearing Sequence | | | | | | | | |----------|---------------------------------------|------|-------------------------------|------------------|--|--|--|--| | 0 | Read SPISR with SPIF == 1 | then | Read SPIDRL | | | | | | | 1 | Read SPISR with SPIF == 1 | | Byte Read SPIDRL <sup>1</sup> | | | | | | | | | | or | | | | | | | | | then | Byte Read SPIDRH <sup>2</sup> | Byte Read SPIDRL | | | | | | | | | or | | | | | | | | | | Word Read (SPIDRH:SPIDRL) | | | | | | <sup>&</sup>lt;sup>1</sup> Data in SPIDRH is lost in this case. Table 15-9. SPTEF Interrupt Flag Clearing Sequence | XFRW Bit | SPTEF Interrupt Flag Clearing Sequence | | | | | | | | | |----------|----------------------------------------|------|-----------------------------------------------------|--|--|--|--|--|--| | 0 | Read SPISR with SPTEF == 1 | then | Write to SPIDRL <sup>1</sup> | | | | | | | | 1 | Read SPISR with SPTEF == 1 | | Byte Write to SPIDRL <sup>12</sup> | | | | | | | | | | | or | | | | | | | | | | then | Byte Write to SPIDRH <sup>13</sup> Byte Write to SP | | | | | | | | | | | or | | | | | | | | | | | Word Write to (SPIDRH:SPIDRL) 1 | | | | | | | <sup>&</sup>lt;sup>1</sup> Any write to SPIDRH or SPIDRL with SPTEF == 0 is effectively ignored. SPIDRH can be read repeatedly without any effect on SPIF. SPIF Flag is cleared only by the read of SPIDRL after reading SPISR with SPIF == 1. <sup>&</sup>lt;sup>2</sup> Data in SPIDRH is undefined in this case. <sup>&</sup>lt;sup>3</sup> SPIDRH can be written repeatedly without any effect on SPTEF. SPTEF Flag is cleared only by writing to SPIDRL after reading SPISR with SPTEF == 1. ## 15.3.2.5 SPI Data Register (SPIDR = SPIDRH:SPIDRL) Module Base +0x0004 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----|-----|-----|-----|-----|-----|----|----| | R | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | | W | T15 | T14 | T13 | T12 | T11 | T10 | T9 | Т8 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 15-7. SPI Data Register High (SPIDRH) Module Base +0x0005 | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|----|----|----|----|----|----| | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | W | T7 | T6 | T5 | T4 | Т3 | T2 | T1 | T0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 15-8. SPI Data Register Low (SPIDRL) Read: Anytime; read data only valid when SPIF is set Write: Anytime The SPI data register is both the input and output register for SPI data. A write to this register allows data to be queued and transmitted. For an SPI configured as a master, queued data is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag SPTEF in the SPISR register indicates when the SPI data register is ready to accept new data. Received data in the SPIDR is valid when SPIF is set. If SPIF is cleared and data has been received, the received data is transferred from the receive shift register to the SPIDR and SPIF is set. If SPIF is set and not serviced, and a second data value has been received, the second received data is kept as valid data in the receive shift register until the start of another transmission. The data in the SPIDR does not change. If SPIF is set and valid data is in the receive shift register, and SPIF is serviced before the start of a third transmission, the data in the receive shift register is transferred into the SPIDR and SPIF remains set (see Figure 15-9). If SPIF is set and valid data is in the receive shift register, and SPIF is serviced after the start of a third transmission, the data in the receive shift register has become invalid and is not transferred into the SPIDR (see Figure 15-10). Figure 15-9. Reception with SPIF serviced in Time Figure 15-10. Reception with SPIF serviced too late # 15.4 Functional Description The SPI module allows a duplex, synchronous, serial communication between the MCU and peripheral devices. Software can poll the SPI status flags or SPI operation can be interrupt driven. The SPI system is enabled by setting the SPI enable (SPE) bit in SPI control register 1. While SPE is set, the four associated SPI port pins are dedicated to the SPI function as: - Slave select $(\overline{SS})$ - Serial clock (SCK) - Master out/slave in (MOSI) - Master in/slave out (MISO) The main element of the SPI system is the SPI data register. The n-bit<sup>2</sup> data register in the master and the n-bit<sup>2</sup> data register in the slave are linked by the MOSI and MISO pins to form a distributed 2n-bit<sup>2</sup> register. When a data transfer operation is performed, this 2n-bit<sup>2</sup> register is serially shifted n<sup>2</sup> bit positions by the S-clock from the master, so data is exchanged between the master and the slave. Data written to the master SPI data register becomes the output data for the slave, and data read from the master SPI data register after a transfer operation is the input data from the slave. A read of SPISR with SPTEF = 1 followed by a write to SPIDR puts data into the transmit data register. When a transfer is complete and SPIF is cleared, received data is moved into the receive data register. This data register acts as the SPI receive data register for reads and as the SPI transmit data register for writes. A common SPI data register address is shared for reading data from the read data buffer and for writing data to the transmit data register. The clock phase control bit (CPHA) and a clock polarity control bit (CPOL) in the SPI control register 1 (SPICR1) select one of four possible clock formats to be used by the SPI system. The CPOL bit simply selects a non-inverted or inverted clock. The CPHA bit is used to accommodate two fundamentally different protocols by sampling data on odd numbered SCK edges or on even numbered SCK edges (see Section 15.4.3, "Transmission Formats"). The SPI can be configured to operate as a master or as a slave. When the MSTR bit in SPI control register1 is set, master mode is selected, when the MSTR bit is clear, slave mode is selected. #### NOTE A change of CPOL or MSTR bit while there is a received byte pending in the receive shift register will destroy the received byte and must be avoided. #### 15.4.1 Master Mode The SPI operates in master mode when the MSTR bit is set. Only a master SPI module can initiate transmissions. A transmission begins by writing to the master SPI data register. If the shift register is empty, data immediately transfers to the shift register. Data begins shifting out on the MOSI pin under the control of the serial clock. - Serial clock - The SPR2, SPR1, and SPR0 baud rate selection bits, in conjunction with the SPPR2, SPPR1, and SPPR0 baud rate preselection bits in the SPI baud rate register, control the baud rate generator and determine the speed of the transmission. The SCK pin is the SPI clock output. Through the SCK pin, the baud rate generator of the master controls the shift register of the slave peripheral. - MOSI, MISO pin In master mode, the function of the serial data output pin (MOSI) and the serial data input pin (MISO) is determined by the SPC0 and BIDIROE control bits. - $\overline{SS}$ pin If MODFEN and SSOE are set, the $\overline{SS}$ pin is configured as slave select output. The $\overline{SS}$ output becomes low during each transmission and is high when the SPI is in idle state. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>2.</sup> n depends on the selected transfer width, please refer to Section 15.3.2.2, "SPI Control Register 2 (SPICR2) If MODFEN is set and SSOE is cleared, the $\overline{SS}$ pin is configured as input for detecting mode fault error. If the $\overline{SS}$ input becomes low this indicates a mode fault error where another master tries to drive the MOSI and SCK lines. In this case, the SPI immediately switches to slave mode, by clearing the MSTR bit and also disables the slave output buffer MISO (or SISO in bidirectional mode). So the result is that all outputs are disabled and SCK, MOSI, and MISO are inputs. If a transmission is in progress when the mode fault occurs, the transmission is aborted and the SPI is forced into idle state. This mode fault error also sets the mode fault (MODF) flag in the SPI status register (SPISR). If the SPI interrupt enable bit (SPIE) is set when the MODF flag becomes set, then an SPI interrupt sequence is also requested. When a write to the SPI data register in the master occurs, there is a half SCK-cycle delay. After the delay, SCK is started within the master. The rest of the transfer operation differs slightly, depending on the clock format specified by the SPI clock phase bit, CPHA, in SPI control register 1 (see Section 15.4.3, "Transmission Formats"). #### NOTE A change of the bits CPOL, CPHA, SSOE, LSBFE, XFRW, MODFEN, SPC0, or BIDIROE with SPC0 set, SPPR2-SPPR0 and SPR2-SPR0 in master mode will abort a transmission in progress and force the SPI into idle state. The remote slave cannot detect this, therefore the master must ensure that the remote slave is returned to idle state. ## **15.4.2 Slave Mode** The SPI operates in slave mode when the MSTR bit in SPI control register 1 is clear. - Serial clock In slave mode, SCK is the SPI clock input from the master. - MISO, MOSI pin In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI control register 2. • $\overline{SS}$ pin The $\overline{SS}$ pin is the slave select input. Before a data transmission occurs, the $\overline{SS}$ pin of the slave SPI must be low. $\overline{SS}$ must remain low until the transmission is complete. If $\overline{SS}$ goes high, the SPI is forced into idle state. The $\overline{SS}$ input also controls the serial data output pin, if $\overline{SS}$ is high (not selected), the serial data output pin is high impedance, and, if $\overline{SS}$ is low, the first bit in the SPI data register is driven out of the serial data output pin. Also, if the slave is not selected ( $\overline{SS}$ is high), then the SCK input is ignored and no internal shifting of the SPI shift register occurs. Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin. MC9S12XHY-Family Reference Manual Rev. 1.04 ### **NOTE** When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line. As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves. If the CPHA bit in SPI control register 1 is clear, odd numbered edges on the SCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. If the CPHA bit is set, even numbered edges on the SCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. When CPHA is set, the first edge is used to get the first data bit onto the serial data output pin. When CPHA is clear and the $\overline{SS}$ input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the nth<sup>3</sup> shift, the transfer is considered complete and the received data is transferred into the SPI data register. To indicate transfer is complete, the SPIF flag in the SPI status register is set. ## NOTE A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0, or BIDIROE with SPC0 set in slave mode will corrupt a transmission in progress and must be avoided. ## 15.4.3 Transmission Formats During an SPI transmission, data is transmitted (shifted out serially) and received (shifted in serially) simultaneously. The serial clock (SCK) synchronizes shifting and sampling of the information on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. Optionally, on a master SPI device, the slave select line can be used to indicate multiple-master bus contention. Figure 15-11. Master/Slave Transfer Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>3.</sup> n depends on the selected transfer width, please refer to Section 15.3.2.2, "SPI Control Register 2 (SPICR2) ## 15.4.3.1 Clock Phase and Polarity Controls Using two bits in the SPI control register 1, software selects one of four combinations of serial clock phase and polarity. The CPOL clock polarity control bit specifies an active high or low clock and has no significant effect on the transmission format. The CPHA clock phase control bit selects one of two fundamentally different transmission formats. Clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements. ## 15.4.3.2 CPHA = 0 Transfer Format The first edge on the SCK line is used to clock the first data bit of the slave into the master and the first data bit of the master into the slave. In some peripherals, the first bit of the slave's data is available at the slave's data out pin as soon as the slave is selected. In this format, the first SCK edge is issued a half cycle after $\overline{SS}$ has become low. A half SCK cycle later, the second edge appears on the SCK line. When this second edge occurs, the value previously latched from the serial data input pin is shifted into the LSB or MSB of the shift register, depending on LSBFE bit. After this second edge, the next bit of the SPI master data is transmitted out of the serial data output pin of the master to the serial input pin on the slave. This process continues for a total of 16 edges on the SCK line, with data being latched on odd numbered edges and shifted on even numbered edges. Data reception is double buffered. Data is shifted serially into the SPI shift register during the transfer and is transferred to the parallel SPI data register after the last bit is shifted in. After 2n<sup>4</sup> (last) SCK edges: - Data that was previously in the master SPI data register should now be in the slave data register and the data that was in the slave data register should be in the master. - The SPIF flag in the SPI status register is set, indicating that the transfer is complete. Figure 15-12 is a timing diagram of an SPI transfer where CPHA = 0. SCK waveforms are shown for CPOL = 0 and CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because the SCK, MISO, and MOSI pins are connected directly between the master and the slave. The MISO signal is the output from the slave and the MOSI signal is the output from the master. The $\overline{SS}$ pin of the master must be either high or reconfigured as a general-purpose output not affecting the SPI. <sup>4.</sup> n depends on the selected transfer width, please refer to Section 15.3.2.2, "SPI Control Register 2 (SPICR2) $t_L$ = Minimum leading time before the first SCK edge Figure 15-12. SPI Clock Format 0 (CPHA = 0), with 8-bit Transfer Width selected (XFRW = 0) $t_T$ = Minimum trailing time after the last SCK edge $t_1$ = Minimum idling time between transfers (minimum $\overline{SS}$ high time) t<sub>L</sub>, t<sub>T</sub>, and t<sub>I</sub> are guaranteed for the master mode and required for the slave mode. $t_L$ = Minimum leading time before the first SCK edge Figure 15-13. SPI Clock Format 0 (CPHA = 0), with 16-Bit Transfer Width selected (XFRW = 1) In slave mode, if the $\overline{SS}$ line is not deasserted between the successive transmissions then the content of the SPI data register is not transmitted; instead the last received data is transmitted. If the $\overline{SS}$ line is deasserted for at least minimum idle time (half SCK cycle) between successive transmissions, then the content of the SPI data register is transmitted. In master mode, with slave select output enabled the $\overline{SS}$ line is always deasserted and reasserted between successive transfers for at least minimum idle time. ## 15.4.3.3 CPHA = 1 Transfer Format Some peripherals require the first SCK edge before the first data bit becomes available at the data out pin, the second edge clocks data into the system. In this format, the first SCK edge is issued by setting the CPHA bit at the beginning of the n<sup>5</sup>-cycle transfer operation. The first edge of SCK occurs immediately after the half SCK clock cycle synchronization delay. This first edge commands the slave to transfer its first data bit to the serial data input pin of the master. A half SCK cycle later, the second edge appears on the SCK pin. This is the latching edge for both the master and slave. 5. n depends on the selected transfer width, please refer to Section 15.3.2.2, "SPI Control Register 2 (SPICR2) MC9S12XHY-Family Reference Manual Rev. 1.04 t<sub>T</sub> = Minimum trailing time after the last SCK edge $t_1$ = Minimum idling time between transfers (minimum $\overline{SS}$ high time) $t_{l}$ , $t_{T}$ , and $t_{l}$ are guaranteed for the master mode and required for the slave mode. When the third edge occurs, the value previously latched from the serial data input pin is shifted into the LSB or MSB of the SPI shift register, depending on LSBFE bit. After this edge, the next bit of the master data is coupled out of the serial data output pin of the master to the serial input pin on the slave. This process continues for a total of n<sup>5</sup> edges on the SCK line with data being latched on even numbered edges and shifting taking place on odd numbered edges. Data reception is double buffered, data is serially shifted into the SPI shift register during the transfer and is transferred to the parallel SPI data register after the last bit is shifted in. # After 2n<sup>5</sup> SCK edges: - Data that was previously in the SPI data register of the master is now in the data register of the slave, and data that was in the data register of the slave is in the master. - The SPIF flag bit in SPISR is set indicating that the transfer is complete. Figure 15-14 shows two clocking variations for CPHA = 1. The diagram may be interpreted as a master or slave timing diagram because the SCK, MISO, and MOSI pins are connected directly between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The $\overline{SS}$ line is the slave select input to the slave. The $\overline{SS}$ pin of the master must be either high or reconfigured as a general-purpose output not affecting the SPI. t<sub>1</sub> = Minimum leading time before the first SCK edge, not required for back-to-back transfers Figure 15-14. SPI Clock Format 1 (CPHA = 1), with 8-Bit Transfer Width selected (XFRW = 0) t<sub>T</sub> = Minimum trailing time after the last SCK edge t<sub>1</sub> = Minimum idling time between transfers (minimum SS high time), not required for back-to-back transfers $t_L$ = Minimum leading time before the first SCK edge, not required for back-to-back transfers Figure 15-15. SPI Clock Format 1 (CPHA = 1), with 16-Bit Transfer Width selected (XFRW = 1) The $\overline{SS}$ line can remain active low between successive transfers (can be tied low at all times). This format is sometimes preferred in systems having a single fixed master and a single slave that drive the MISO data line. Back-to-back transfers in master mode In master mode, if a transmission has completed and new data is available in the SPI data register, this data is sent out immediately without a trailing and minimum idle time. The SPI interrupt request flag (SPIF) is common to both the master and slave modes. SPIF gets set one half SCK cycle after the last SCK edge. ## 15.4.4 SPI Baud Rate Generation Baud rate generation consists of a series of divider stages. Six bits in the SPI baud rate register (SPPR2, SPPR1, SPPR0, SPR2, SPR1, and SPR0) determine the divisor to the SPI module clock which results in the SPI baud rate. The SPI clock rate is determined by the product of the value in the baud rate preselection bits (SPPR2–SPPR0) and the value in the baud rate selection bits (SPR2–SPR0). The module clock divisor equation is shown in Equation 15-3. Egn. 15-3 MC9S12XHY-Family Reference Manual Rev. 1.04 t<sub>T</sub> = Minimum trailing time after the last SCK edge $t_{l}$ = Minimum idling time between transfers (minimum $\overline{SS}$ high time), not required for back-to-back transfers When all bits are clear (the default condition), the SPI module clock is divided by 2. When the selection bits (SPR2-SPR0) are 001 and the preselection bits (SPPR2-SPPR0) are 000, the module clock divisor becomes 4. When the selection bits are 010, the module clock divisor becomes 8, etc. When the preselection bits are 001, the divisor determined by the selection bits is multiplied by 2. When the preselection bits are 010, the divisor is multiplied by 3, etc. See Table 15-6 for baud rate calculations for all bit conditions, based on a 25 MHz bus clock. The two sets of selects allows the clock to be divided by a non-power of two to achieve other baud rates such as divide by 6, divide by 10, etc. The baud rate generator is activated only when the SPI is in master mode and a serial transfer is taking place. In the other cases, the divider is disabled to decrease $I_{DD}$ current. #### NOTE For maximum allowed baud rates, please refer to the SPI Electrical Specification in the Electricals chapter of this data sheet. #### 15.4.5 Special Features #### 15.4.5.1 **SS Output** The $\overline{SS}$ output feature automatically drives the $\overline{SS}$ pin low during transmission to select external devices and drives it high during idle to deselect external devices. When $\overline{SS}$ output is selected, the $\overline{SS}$ output pin is connected to the $\overline{SS}$ input pin of the external device. The $\overline{SS}$ output is available only in master mode during normal SPI operation by asserting SSOE and MODFEN bit as shown in Table 15-2. The mode fault feature is disabled while $\overline{SS}$ output is enabled. #### NOTE Care must be taken when using the $\overline{SS}$ output feature in a multimaster system because the mode fault feature is not available for detecting system errors between masters. #### 15.4.5.2 **Bidirectional Mode (MOMI or SISO)** The bidirectional mode is selected when the SPC0 bit is set in SPI control register 2 (see Table 15-10). In this mode, the SPI uses only one serial data pin for the interface with external device(s). The MSTR bit decides which pin to use. The MOSI pin becomes the serial data I/O (MOMI) pin for the master mode, and the MISO pin becomes serial data I/O (SISO) pin for the slave mode. The MISO pin in master mode and MOSI pin in slave mode are not used by the SPI. Table 15-10. Normal Mode and Bidirectional Mode The direction of each serial I/O pin depends on the BIDIROE bit. If the pin is configured as an output, serial data from the shift register is driven out on the pin. The same pin is also the serial input to the shift register. - The SCK is output for the master mode and input for the slave mode. - The $\overline{SS}$ is the input or output for the master mode, and it is always the input for the slave mode. - The bidirectional mode does not affect SCK and SS functions. #### NOTE In bidirectional master mode, with mode fault enabled, both data pins MISO and MOSI can be occupied by the SPI, though MOSI is normally used for transmissions in bidirectional mode and MISO is not used by the SPI. If a mode fault occurs, the SPI is automatically switched to slave mode. In this case MISO becomes occupied by the SPI and MOSI is not used. This must be considered, if the MISO pin is used for another purpose. ## 15.4.6 Error Conditions The SPI has one error condition: Mode fault error ## 15.4.6.1 Mode Fault Error If the $\overline{SS}$ input becomes low while the SPI is configured as a master, it indicates a system error where more than one master may be trying to drive the MOSI and SCK lines simultaneously. This condition is not permitted in normal operation, the MODF bit in the SPI status register is set automatically, provided the MODFEN bit is set. In the special case where the SPI is in master mode and MODFEN bit is cleared, the $\overline{SS}$ pin is not used by the SPI. In this special case, the mode fault error function is inhibited and MODF remains cleared. In case the SPI system is configured as a slave, the $\overline{SS}$ pin is a dedicated input pin. Mode fault error doesn't occur in slave mode. If a mode fault error occurs, the SPI is switched to slave mode, with the exception that the slave output buffer is disabled. So SCK, MISO, and MOSI pins are forced to be high impedance inputs to avoid any possibility of conflict with another output driver. A transmission in progress is aborted and the SPI is forced into idle state. If the mode fault error occurs in the bidirectional mode for a SPI system configured in master mode, output enable of the MOMI (MOSI in bidirectional mode) is cleared if it was set. No mode fault error occurs in the bidirectional mode for SPI system configured in slave mode. The mode fault flag is cleared automatically by a read of the SPI status register (with MODF set) followed by a write to SPI control register 1. If the mode fault flag is cleared, the SPI becomes a normal master or slave again. #### NOTE If a mode fault error occurs and a received data byte is pending in the receive shift register, this data byte will be lost. ## 15.4.7 Low Power Mode Options ## 15.4.7.1 SPI in Run Mode In run mode with the SPI system enable (SPE) bit in the SPI control register clear, the SPI system is in a low-power, disabled state. SPI registers remain accessible, but clocks to the core of this module are disabled. ## 15.4.7.2 SPI in Wait Mode SPI operation in wait mode depends upon the state of the SPISWAI bit in SPI control register 2. - If SPISWAI is clear, the SPI operates normally when the CPU is in wait mode - If SPISWAI is set, SPI clock generation ceases and the SPI module enters a power conservation state when the CPU is in wait mode. - If SPISWAI is set and the SPI is configured for master, any transmission and reception in progress stops at wait mode entry. The transmission and reception resumes when the SPI exits wait mode. - If SPISWAI is set and the SPI is configured as a slave, any transmission and reception in progress continues if the SCK continues to be driven from the master. This keeps the slave synchronized to the master and the SCK. - If the master transmits several bytes while the slave is in wait mode, the slave will continue to send out bytes consistent with the operation mode at the start of wait mode (i.e., if the slave is currently sending its SPIDR to the master, it will continue to send the same byte. Else if the slave is currently sending the last received byte from the master, it will continue to send each previous master byte). MC9S12XHY-Family Reference Manual, Rev. 1.04 #### NOTE Care must be taken when expecting data from a master while the slave is in wait or stop mode. Even though the shift register will continue to operate, the rest of the SPI is shut down (i.e., a SPIF interrupt will **not** be generated until exiting stop or wait mode). Also, the byte from the shift register will not be copied into the SPIDR register until after the slave SPI has exited wait or stop mode. In slave mode, a received byte pending in the receive shift register will be lost when entering wait or stop mode. An SPIF flag and SPIDR copy is generated only if wait mode is entered or exited during a tranmission. If the slave enters wait mode in idle mode and exits wait mode in idle mode, neither a SPIF nor a SPIDR copy will occur. ## **15.4.7.3 SPI in Stop Mode** Stop mode is dependent on the system. The SPI enters stop mode when the module clock is disabled (held high or low). If the SPI is in master mode and exchanging data when the CPU enters stop mode, the transmission is frozen until the CPU exits stop mode. After stop, data to and from the external SPI is exchanged correctly. In slave mode, the SPI will stay synchronized with the master. The stop mode is not dependent on the SPISWAI bit. ## 15.4.7.4 Reset The reset values of registers and signals are described in Section 15.3, "Memory Map and Register Definition", which details the registers and their bit fields. - If a data transmission occurs in slave mode after reset without a write to SPIDR, it will transmit garbage, or the data last received from the master before the reset. - Reading from the SPIDR after reset will always read zeros. ## 15.4.7.5 Interrupts The SPI only originates interrupt requests when SPI is enabled (SPE bit in SPICR1 set). The following is a description of how the SPI makes a request and how the MCU should acknowledge that request. The interrupt vector offset and interrupt priority are chip dependent. The interrupt flags MODF, SPIF, and SPTEF are logically ORed to generate an interrupt request. ## 15.4.7.5.1 MODF MODF occurs when the master detects an error on the $\overline{SS}$ pin. The master SPI must be configured for the MODF feature (see Table 15-2). After MODF is set, the current transfer is aborted and the following bit is changed: • MSTR = 0, The master bit in SPICR1 resets. The MODF interrupt is reflected in the status register MODF flag. Clearing the flag will also clear the interrupt. This interrupt will stay active while the MODF flag is set. MODF has an automatic clearing process which is described in Section 15.3.2.4, "SPI Status Register (SPISR)". ## 15.4.7.5.2 SPIF SPIF occurs when new data has been received and copied to the SPI data register. After SPIF is set, it does not clear until it is serviced. SPIF has an automatic clearing process, which is described in Section 15.3.2.4, "SPI Status Register (SPISR)". ## 15.4.7.5.3 SPTEF SPTEF occurs when the SPI data register is ready to accept new data. After SPTEF is set, it does not clear until it is serviced. SPTEF has an automatic clearing process, which is described in Section 15.3.2.4, "SPI Status Register (SPISR)". # **Chapter 16 Timer Module (TIM16B8CV2) Block Description** **Table 16-1. Revision History** | Revision<br>Number | Revision Date | Sections<br>Affected | Description of Changes | | | | | |--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | V02.04 | 1 Jul 2008 | 16.3.2.12/16-53<br>3<br>16.3.2.13/16-53<br>3<br>16.3.2.16/16-53<br>6<br>16.4.2/16-541<br>16.4.3/16-541 | - Revised flag clearing procedure, whereby TEN bit must be set when clearing flags. | | | | | | V02.05 | 9 Jul 2009 | 16.3.2.12/16-53<br>3<br>16.3.2.13/16-53<br>3<br>16.3.2.15/16-53<br>5<br>16.3.2.16/16-53<br>6<br>16.3.2.19/16-53<br>8<br>16.4.2/16-541<br>16.4.3/16-541 | - Revised flag clearing procedure, whereby TEN or PAEN bit must be set when clearing flags Add fomula to describe prescaler | | | | | | V02.06 | 26 Aug 2009 | 16.1.2/16-518<br>16.3.2.15/16-53<br>5<br>16.3.2.2/16-524<br>16.3.2.3/16-525<br>16.3.2.4/16-526<br>16.4.3/16-541 | - Correct typo: TSCR ->TSCR1 - Correct reference: Figure 1-25 -> Figure 1-31 - Add description, "a counter overflow when TTOV[7] is set", to be the condition of channel 7 override event Phrase the description of OC7M to make it more explicit | | | | | | V02.07 | 04 May 2010 | 16.3.2.8/16-529<br>16.3.2.11/16-53<br>2<br>16.4.3/16-541 | - Add Table 16-10<br>- in TCRE bit description part,add Note<br>- Add Figure 16-31 | | | | | # 16.1 Introduction The basic timer consists of a 16-bit, software-programmable counter driven by a enhanced programmable prescaler. This timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from microseconds to many seconds. This timer contains 8 complete input capture/output compare channels and one pulse accumulator. The input capture function is used to detect a selected transition edge and record the time. The output compare function is used for generating output signals or for timer software delays. The 16-bit pulse accumulator is used to operate as a simple event counter or a gated time accumulator. The pulse accumulator shares timer channel 7 when in event mode. A full access for the counter registers or the input capture/output compare registers should take place in one clock cycle. Accessing high byte and low byte separately for all of these registers may not yield the same result as accessing them in one word. ## 16.1.1 Features The TIM16B8CV2 includes these distinctive features: - Eight input capture/output compare channels. - · Clock prescaling. - 16-bit counter. - 16-bit pulse accumulator. # 16.1.2 Modes of Operation Stop: Timer is off because clocks are stopped. Freeze: Timer counter keep on running, unless TSFRZ in TSCR1 (0x0006) is set to 1. Wait: Counters keep on running, unless TSWAI in TSCR1 (0x0006) is set to 1. Normal: Timer counter keep on running, unless TEN in TSCR1 (0x0006) is cleared to 0. # 16.1.3 Block Diagrams Figure 16-1. TIM16B8CV2 Block Diagram Figure 16-2. 16-Bit Pulse Accumulator Block Diagram Figure 16-3. Interrupt Flag Setting Figure 16-4. Channel 7 Output Compare/Pulse Accumulator Logic # 16.2 External Signal Description The TIM16B8CV2 module has a total of eight external pins. # 16.2.1 IOC7 — Input Capture and Output Compare Channel 7 Pin This pin serves as input capture or output compare for channel 7. This can also be configured as pulse accumulator input. # 16.2.2 IOC6 — Input Capture and Output Compare Channel 6 Pin This pin serves as input capture or output compare for channel 6. # 16.2.3 IOC5 — Input Capture and Output Compare Channel 5 Pin This pin serves as input capture or output compare for channel 5. # 16.2.4 IOC4 — Input Capture and Output Compare Channel 4 Pin This pin serves as input capture or output compare for channel 4. Pin # 16.2.5 IOC3 — Input Capture and Output Compare Channel 3 Pin This pin serves as input capture or output compare for channel 3. # 16.2.6 IOC2 — Input Capture and Output Compare Channel 2 Pin This pin serves as input capture or output compare for channel 2. # 16.2.7 IOC1 — Input Capture and Output Compare Channel 1 Pin This pin serves as input capture or output compare for channel 1. # 16.2.8 IOC0 — Input Capture and Output Compare Channel 0 Pin This pin serves as input capture or output compare for channel 0. ### **NOTE** For the description of interrupts see Section 16.6, "Interrupts". # 16.3 Memory Map and Register Definition This section provides a detailed description of all memory and registers. # 16.3.1 Module Memory Map The memory map for the TIM16B8CV2 module is given below in Figure 16-5. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the TIM16B8CV2 module and the address offset for each register. # 16.3.2 Register Descriptions This section consists of register descriptions in address order. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |------------------|--------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 0x0000<br>TIOS | R<br>W | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | 0x0001<br>CFORC | R<br>W | 0<br>FOC7 | 0<br>FOC6 | 0<br>FOC5 | 0<br>FOC4 | 0<br>FOC3 | 0<br>FOC2 | 0<br>FOC1 | 0<br>FOC0 | | 0x0002<br>OC7M | R<br>W | OC7M7 | ОС7М6 | OC7M5 | OC7M4 | ОС7М3 | OC7M2 | OC7M1 | ОС7М0 | | 0x0003<br>OC7D | R<br>W | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | 0x0004<br>TCNTH | R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11 | TCNT10 | TCNT9 | TCNT8 | | 0x0005<br>TCNTL | R<br>W | TCNT7 | TCNT6 | TCNT5 | TCNT4 | TCNT3 | TCNT2 | TCNT1 | TCNT0 | | | | | | | | | | | | <sup>=</sup> Unimplemented or Reserved Figure 16-5. TIM16B8CV2 Register Summary (Sheet 1 of 3) | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------------------|----------|---------|---------|---------|---------|---------|---------|--------|--------| | 0x0006<br>TSCR1 | R<br>W | TEN | TSWAI | TSFRZ | TFFCA | PRNT | 0 | 0 | 0 | | 0x0007<br>TTOV | R<br>W | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | 0x0008<br>TCTL1 | R<br>W | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | 0x0009<br>TCTL2 | R<br>W | ОМЗ | OL3 | OM2 | OL2 | OM1 | OL1 | ОМО | OL0 | | 0x000A<br>TCTL3 | R<br>W | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | 0x000B<br>TCTL4 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | 0x000C<br>TIE | R<br>W | C7I | C6I | C5I | C4I | C3I | C2I | C1I | COI | | 0x000D<br>TSCR2 | R<br>W | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | 0x000E<br>TFLG1 | R<br>W | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | 0x000F<br>TFLG2 | R<br>W | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0010–0x001F | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | TCxH–TCxL | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0020<br>PACTL | R [<br>W | 0 | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | 0x0021<br>PAFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | 0x0022<br>PACNTH | R<br>W | PACNT15 | PACNT14 | PACNT13 | PACNT12 | PACNT11 | PACNT10 | PACNT9 | PACNT8 | | 0x0023<br>PACNTL | R<br>W | PACNT7 | PACNT6 | PACNT5 | PACNT4 | PACNT3 | PACNT2 | PACNT1 | PACNT0 | | 0x0024–0x002B<br>Reserved | R<br>W | | | | | | | | | = Unimplemented or Reserved Figure 16-5. TIM16B8CV2 Register Summary (Sheet 2 of 3) MC9S12XHY-Family Reference Manual Rev. 1.04 | Register<br>Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------------------|--------|-------|------------|--------------|---------|-------|-------|-------|-------| | 0x002C<br>OCPD | R<br>W | OCPD7 | OCPD6 | OCPD5 | OCPD4 | OCPD3 | OCPD2 | OCPD1 | OCPD0 | | 0x002D | R [ | | | | | | | | | | 0x002E<br>PTPSR | R<br>W | PTPS7 | PTPS6 | PTPS5 | PTPS4 | PTPS3 | PTPS2 | PTPS1 | PTPS0 | | 0x002F<br>Reserved | R<br>W | | | | | | | | | | | [ | _ | = Unimplen | nented or Re | eserved | | | | | Figure 16-5. TIM16B8CV2 Register Summary (Sheet 3 of 3) # 16.3.2.1 Timer Input Capture/Output Compare Select (TIOS) Module Base + 0x0000 Figure 16-6. Timer Input Capture/Output Compare Select (TIOS) Read: Anytime Write: Anytime **Table 16-2. TIOS Field Descriptions** | Field | Description | |----------|--------------------------------------------------------| | 7:0 | Input Capture or Output Compare Channel Configuration | | IOS[7:0] | 0 The corresponding channel acts as an input capture. | | | 1 The corresponding channel acts as an output compare. | # 16.3.2.2 Timer Compare Force Register (CFORC) Module Base + 0x0001 Figure 16-7. Timer Compare Force Register (CFORC) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime but will always return 0x0000 (1 state is transient) Write: Anytime **Table 16-3. CFORC Field Descriptions** | Field | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>FOC[7:0] | Force Output Compare Action for Channel 7:0 — A write to this register with the corresponding data bit(s) set causes the action which is programmed for output compare "x" to occur immediately. The action taken is the same as if a successful comparison had just taken place with the TCx register except the interrupt flag does not get set. Note: A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, overrides any channel 6:0 compares. If forced output compare on any channel occurs at the same time as the successful output compare then forced output compare action will take precedence and interrupt flag won't get set. | # 16.3.2.3 Output Compare 7 Mask Register (OC7M) Module Base + 0x0002 Figure 16-8. Output Compare 7 Mask Register (OC7M) Read: Anytime Write: Anytime **Table 16-4. OC7M Field Descriptions** | Field | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>OC7M[7:0] | <ul> <li>Output Compare 7 Mask — A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, overrides any channel 6:0 compares. For each OC7M bit that is set, the output compare action reflects the corresponding OC7D bit.</li> <li>0 The corresponding OC7Dx bit in the output compare 7 data register will not be transferred to the timer port on a channel 7 event, even if the corresponding pin is setup for output compare.</li> <li>1 The corresponding OC7Dx bit in the output compare 7 data register will be transferred to the timer port on a channel 7 event.</li> <li>Note: The corresponding channel must also be setup for output compare (IOSx = 1 and OCPDx = 0) for data to be transferred from the output compare 7 data register to the timer port.</li> </ul> | ## 16.3.2.4 Output Compare 7 Data Register (OC7D) Module Base + 0x0003 Figure 16-9. Output Compare 7 Data Register (OC7D) Read: Anytime Write: Anytime Table 16-5. OC7D Field Descriptions | Field | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>OC7D[7:0] | Output Compare 7 Data — A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, can cause bits in the output compare 7 data register to transfer to the timer port data register depending on the output compare 7 mask register. | # 16.3.2.5 Timer Count Register (TCNT) Module Base + 0x0004 Figure 16-10. Timer Count Register High (TCNTH) Module Base + 0x0005 Figure 16-11. Timer Count Register Low (TCNTL) The 16-bit main timer is an up counter. A full access for the counter register should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word. Read: Anytime Write: Has no meaning or effect in the normal mode; only writable in special modes (test\_mode = 1). The period of the first count after a write to the TCNT registers may be a different size because the write is not synchronized with the prescaler clock. ## 16.3.2.6 Timer System Control Register 1 (TSCR1) Module Base + 0x0006 Figure 16-12. Timer System Control Register 1 (TSCR1) Read: Anytime Write: Anytime Table 16-6. TSCR1 Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TEN | Timer Enable 0 Disables the main timer, including the counter. Can be used for reducing power consumption. 1 Allows the timer to function normally. If for any reason the timer is not active, there is no ÷64 clock for the pulse accumulator because the ÷64 is generated by the timer prescaler. | | 6<br>TSWAI | Timer Module Stops While in Wait O Allows the timer module to continue running during wait. Disables the timer module when the MCU is in the wait mode. Timer interrupts cannot be used to get the MCU out of wait. TSWAI also affects pulse accumulator. | | 5<br>TSFRZ | Timer Stops While in Freeze Mode 0 Allows the timer counter to continue running while in freeze mode. 1 Disables the timer counter whenever the MCU is in freeze mode. This is useful for emulation. TSFRZ does not stop the pulse accumulator. | ## Table 16-6. TSCR1 Field Descriptions (continued) | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4<br>TFFCA | Timer Fast Flag Clear All O Allows the timer flag clearing to function normally. For TFLG1(0x000E), a read from an input capture or a write to the output compare channel (0x0010–0x001F) causes the corresponding channel flag, CnF, to be cleared. For TFLG2 (0x000F), any access to the TCNT register (0x0004, 0x0005) clears the TOF flag. Any access to the PACNT registers (0x0022, 0x0023) clears the PAOVF and PAIF flags in the PAFLG register (0x0021). This has the advantage of eliminating software overhead in a separate clear sequence. Extra care is required to avoid accidental flag clearing due to unintended accesses. | | 3<br>PRNT | <ul> <li>Precision Timer</li> <li>0 Enables legacy timer. PR0, PR1, and PR2 bits of the TSCR2 register are used for timer counter prescaler selection.</li> <li>1 Enables precision timer. All bits of the PTPSR register are used for Precision Timer Prescaler Selection, and all bits.</li> <li>This bit is writable only once out of reset.</li> </ul> | # 16.3.2.7 Timer Toggle On Overflow Register 1 (TTOV) Module Base + 0x0007 Figure 16-13. Timer Toggle On Overflow Register 1 (TTOV) Read: Anytime Write: Anytime **Table 16-7. TTOV Field Descriptions** | Field | Description | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>TOV[7:0] | Toggle On Overflow Bits — TOVx toggles output compare pin on overflow. This feature only takes effect when in output compare mode. When set, it takes precedence over forced output compare but not channel 7 override events. 0 Toggle output compare pin on overflow feature disabled. 1 Toggle output compare pin on overflow feature enabled. | # 16.3.2.8 Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2) Module Base + 0x0008 Figure 16-14. Timer Control Register 1 (TCTL1) Module Base + 0x0009 Figure 16-15. Timer Control Register 2 (TCTL2) Read: Anytime Write: Anytime Table 16-8. TCTL1/TCTL2 Field Descriptions | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>OMx | Output Mode — These eight pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. Note: To enable output action by OMx bits on timer port, the corresponding bit in OC7M should be cleared. For an output line to be driven by an OCx the OCPDx must be cleared. | | 7:0<br>OLx | Output Level — These eight pairs of control bits are encoded to specify the output action to be taken as a result of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output tied to OCx. Note: To enable output action by OLx bits on timer port, the corresponding bit in OC7M should be cleared. For an output line to be driven by an OCx the OCPDx must be cleared. | **Table 16-9. Compare Result Output Action** | OMx | OLx | Action | | |-----|-----|-----------------------------------------------------|--| | 0 | 0 | No output compare action on the timer output signal | | | 0 | 1 | Toggle OCx output line | | | 1 | 0 | Clear OCx output line to zero | | | 1 | 1 | Set OCx output line to one | | MC9S12XHY-Family Reference Manual Rev. 1.04 To operate the 16-bit pulse accumulator independently of input capture or output compare 7 and 0 respectively the user must set the corresponding bits IOSx = 1, OMx = 0 and OLx = 0. OC7M7 in the OC7M register must also be cleared. To enable output action using the OM7 and OL7 bits on the timer port, the corresponding bit OC7M7 in the OC7M register must also be cleared. The settings for these bits can be seen in Table 16-10 | Table 10-10. The OOT and OOX event priority | Table 16-10 | . The OC7 | and OCx | event | priority | |---------------------------------------------|-------------|-----------|---------|-------|----------| |---------------------------------------------|-------------|-----------|---------|-------|----------| | OC7M7=0 | | | | | OC7I | W7=1 | | |--------------------------------|--------------------------------------------|------------------------------|---------|--------------------------|--------------------------------------|-----------------|-----------------| | OC7 | Mx=1 | OC7I | Mx=0 | OC7I | Mx=1 | OC7 | Mx=0 | | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | TC7=TCx | TC7>TCx | | IOCx=OC7Dx<br>IOC7=OM7/O<br>L7 | IOCx=OC7Dx<br>+OMx/OLx<br>IOC7=OM7/O<br>L7 | IOCx=OMx/OLx<br>IOC7=OM7/OL7 | | IOCx=OC7Dx<br>IOC7=OC7D7 | IOCx=OC7Dx<br>+OMx/OLx<br>IOC7=OC7D7 | IOCx=C<br>IOC7= | Mx/OLx<br>OC7D7 | Note: in Table 16-10, the IOS7 and IOSx should be set to 1 IOSx is the register TIOS bit x, OC7Mx is the register OC7M bit x, TCx is timer Input Capture/Output Compare register, IOCx is channel x, OMx/OLx is the register TCTL1/TCTL2, OC7Dx is the register OC7D bit x. IOCx = OC7Dx + OMx/OLx, means that both OC7 event and OCx event will change channel x value. # 16.3.2.9 Timer Control Register 3/Timer Control Register 4 (TCTL3 and TCTL4) Module Base + 0x000A Figure 16-16. Timer Control Register 3 (TCTL3) Module Base + 0x000B Figure 16-17. Timer Control Register 4 (TCTL4) MC9S12XHY-Family Reference Manual, Rev. 1.04 Read: Anytime Write: Anytime. Table 16-11. TCTL3/TCTL4 Field Descriptions | Field | Description | |-----------------------|--------------------------------------------------------------------------------------------------------------------| | 7:0<br>EDGnB<br>EDGnA | Input Capture Edge Control — These eight pairs of control bits configure the input capture edge detector circuits. | **Table 16-12. Edge Detector Circuit Configuration** | EDGnB | EDGnA | Configuration | |-------|-------|-----------------------------------------| | 0 | 0 | Capture disabled | | 0 | 1 | Capture on rising edges only | | 1 | 0 | Capture on falling edges only | | 1 | 1 | Capture on any edge (rising or falling) | # 16.3.2.10 Timer Interrupt Enable Register (TIE) Module Base + 0x000C Figure 16-18. Timer Interrupt Enable Register (TIE) Read: Anytime Write: Anytime. **Table 16-13. TIE Field Descriptions** | Field | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>C7I:C0I | Input Capture/Output Compare "x" Interrupt Enable — The bits in TIE correspond bit-for-bit with the bits in the TFLG1 status register. If cleared, the corresponding flag is disabled from causing a hardware interrupt. If set, the corresponding flag is enabled to cause a interrupt. | # 16.3.2.11 Timer System Control Register 2 (TSCR2) Module Base + 0x000D Figure 16-19. Timer System Control Register 2 (TSCR2) Read: Anytime Write: Anytime. Table 16-14. TSCR2 Field Descriptions | Field | Description | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TOI | Timer Overflow Interrupt Enable 0 Interrupt inhibited. 1 Hardware interrupt requested when TOF flag set. | | 3<br>TCRE | Timer Counter Reset Enable — This bit allows the timer counter to be reset by a successful output compare 7 event. This mode of operation is similar to an up-counting modulus counter. 0 Counter reset inhibited and counter free runs. 1 Counter reset by a successful output compare 7. Note: If TC7 = 0x0000 and TCRE = 1, TCNT will stay at 0x0000 continuously. If TC7 = 0xFFFF and TCRE = 1, TOF will never be set when TCNT is reset from 0xFFFF to 0x0000. Note: TCRE=1 and TC7!=0, the TCNT cycle period will be TC7 x "prescaler counter width" + "1 Bus Clock", for a more detail explanation please refer to Section 16.4.3, "Output Compare | | 2<br>PR[2:0] | <b>Timer Prescaler Select</b> — These three bits select the frequency of the timer prescaler clock derived from the Bus Clock as shown in Table 16-15. | **Table 16-15. Timer Clock Selection** | PR2 | PR1 | PR0 | Timer Clock | |-----|-----|-----|-----------------| | 0 | 0 | 0 | Bus Clock / 1 | | 0 | 0 | 1 | Bus Clock / 2 | | 0 | 1 | 0 | Bus Clock / 4 | | 0 | 1 | 1 | Bus Clock / 8 | | 1 | 0 | 0 | Bus Clock / 16 | | 1 | 0 | 1 | Bus Clock / 32 | | 1 | 1 | 0 | Bus Clock / 64 | | 1 | 1 | 1 | Bus Clock / 128 | #### NOTE The newly selected prescale factor will not take effect until the next synchronized edge where all prescale counter stages equal zero. ## 16.3.2.12 Main Timer Interrupt Flag 1 (TFLG1) Module Base + 0x000E Figure 16-20. Main Timer Interrupt Flag 1 (TFLG1) Read: Anytime Write: Used in the clearing mechanism (set bits cause corresponding bits to be cleared). Writing a zero will not affect current status of the bit. **Table 16-16. TRLG1 Field Descriptions** | Field | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>C[7:0]F | Input Capture/Output Compare Channel "x" Flag — These flags are set when an input capture or output compare event occurs. Clearing requires writing a one to the corresponding flag bit while TEN or PAEN is set to one. | | | When TFFCA bit in TSCR register is set, a read from an input capture or a write into an output compare channel (0x0010–0x001F) will cause the corresponding channel flag CxF to be cleared. | ## 16.3.2.13 Main Timer Interrupt Flag 2 (TFLG2) Module Base + 0x000F Figure 16-21. Main Timer Interrupt Flag 2 (TFLG2) TFLG2 indicates when interrupt conditions have occurred. To clear a bit in the flag register, write the bit to one while TEN bit of TSCR1 or PAEN bit of PACTL is set to one. Read: Anytime Write: Used in clearing mechanism (set bits cause corresponding bits to be cleared). Any access to TCNT will clear TFLG2 register if the TFFCA bit in TSCR register is set. MC9S12XHY-Family Reference Manual Rev. 1.04 ## Table 16-17. TRLG2 Field Descriptions | Field | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TOF | <b>Timer Overflow Flag</b> — Set when 16-bit free-running timer overflows from 0xFFFF to 0x0000. Clearing this bit requires writing a one to bit 7 of TFLG2 register while the TEN bit of TSCR1 or PAEN bit of PACTL is set to one (See also TCRE control bit explanation.) | # 16.3.2.14 Timer Input Capture/Output Compare Registers High and Low 0-7 (TCxH and TCxL) Figure 16-22. Timer Input Capture/Output Compare Register x High (TCxH) Figure 16-23. Timer Input Capture/Output Compare Register x Low (TCxL) Depending on the TIOS bit for the corresponding channel, these registers are used to latch the value of the free-running counter when a defined transition is sensed by the corresponding input capture edge detector or to trigger an output action for output compare. Read: Anytime Write: Anytime for output compare function. Writes to these registers have no meaning or effect during input capture. All timer input capture/output compare registers are reset to 0x0000. #### NOTE Read/Write access in byte mode for high byte should takes place before low byte otherwise it will give a different result. MC9S12XHY-Family Reference Manual, Rev. 1.04 534 Freescale Semiconductor # 16.3.2.15 16-Bit Pulse Accumulator Control Register (PACTL) Module Base + 0x0020 Figure 16-24. 16-Bit Pulse Accumulator Control Register (PACTL) When PAEN is set, the PACT is enabled. The PACT shares the input pin with IOC7. Read: Any time Write: Any time **Table 16-18. PACTL Field Descriptions** | Field | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>PAEN | Pulse Accumulator System Enable — PAEN is independent from TEN. With timer disabled, the pulse accumulator can function unless pulse accumulator is disabled. 0 16-Bit Pulse Accumulator system disabled. 1 Pulse Accumulator system enabled. | | 5<br>PAMOD | Pulse Accumulator Mode — This bit is active only when the Pulse Accumulator is enabled (PAEN = 1). See Table 16-19. 0 Event counter mode. 1 Gated time accumulation mode. | | 4<br>PEDGE | <ul> <li>Pulse Accumulator Edge Control — This bit is active only when the Pulse Accumulator is enabled (PAEN = 1). For PAMOD bit = 0 (event counter mode). See Table 16-19.</li> <li>Falling edges on IOC7 pin cause the count to be incremented.</li> <li>Rising edges on IOC7 pin cause the count to be incremented.</li> <li>For PAMOD bit = 1 (gated time accumulation mode).</li> <li>IOC7 input pin high enables M (bus clock) divided by 64 clock to Pulse Accumulator and the trailing falling edge on IOC7 sets the PAIF flag.</li> <li>IOC7 input pin low enables M (bus clock) divided by 64 clock to Pulse Accumulator and the trailing rising edge on IOC7 sets the PAIF flag.</li> </ul> | | 3:2<br>CLK[1:0] | Clock Select Bits — Refer to Table 16-20. | | 1<br>PAOVI | Pulse Accumulator Overflow Interrupt Enable 1 Interrupt requested if PAOVF is set. | | 0<br>PAI | Pulse Accumulator Input Interrupt Enable 0 Interrupt inhibited. 1 Interrupt requested if PAIF is set. | Table 16-19. Pin Action | PAMOD | PEDGE | Pin Action | |-------|-------|----------------------------------------------| | 0 | 0 | Falling edge | | 0 | 1 | Rising edge | | 1 | 0 | Div. by 64 clock enabled with pin high level | | 1 | 1 | Div. by 64 clock enabled with pin low level | #### NOTE If the timer is not active (TEN = 0 in TSCR), there is no divide-by-64 because the $\div$ 64 clock is generated by the timer prescaler. **Table 16-20. Timer Clock Selection** | CLK1 | CLK0 | Timer Clock | |------|------|--------------------------------------------------| | 0 | 0 | Use timer prescaler clock as timer counter clock | | 0 | 1 | Use PACLK as input to timer counter clock | | 1 | 0 | Use PACLK/256 as timer counter clock frequency | | 1 | 1 | Use PACLK/65536 as timer counter clock frequency | For the description of PACLK please refer Figure 16-30. If the pulse accumulator is disabled (PAEN = 0), the prescaler clock from the timer is always used as an input clock to the timer counter. The change from one selected clock to the other happens immediately after these bits are written. # 16.3.2.16 Pulse Accumulator Flag Register (PAFLG) Module Base + 0x0021 Figure 16-25. Pulse Accumulator Flag Register (PAFLG) Read: Anytime Write: Anytime When the TFFCA bit in the TSCR register is set, any access to the PACNT register will clear all the flags in the PAFLG register. Timer module or Pulse Accumulator must stay enabled (TEN=1 or PAEN=1) while clearing these bits. MC9S12XHY-Family Reference Manual, Rev. 1.04 | Table 16-21. PAFLG Field Description | |--------------------------------------| |--------------------------------------| | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>PAOVF | Pulse Accumulator Overflow Flag — Set when the 16-bit pulse accumulator overflows from 0xFFFF to 0x0000. Clearing this bit requires writing a one to this bit in the PAFLG register while TEN bit of TSCR1 or PAEN bit of PACTL register is set to one. | | 0<br>PAIF | Pulse Accumulator Input edge Flag — Set when the selected edge is detected at the IOC7 input pin.In event mode the event edge triggers PAIF and in gated time accumulation mode the trailing edge of the gate signal at the IOC7 input pin triggers PAIF. | | | Clearing this bit requires writing a one to this bit in the PAFLG register while TEN bit of TSCR1 or PAEN bit of PACTL register is set to one. Any access to the PACNT register will clear all the flags in this register when TFFCA bit in register TSCR(0x0006) is set. | ## **16.3.2.17 Pulse Accumulators Count Registers (PACNT)** Module Base + 0x0022 Figure 16-26. Pulse Accumulator Count Register High (PACNTH) Module Base + 0x0023 Figure 16-27. Pulse Accumulator Count Register Low (PACNTL) Read: Anytime Write: Anytime These registers contain the number of active input edges on its input pin since the last reset. When PACNT overflows from 0xFFFF to 0x0000, the Interrupt flag PAOVF in PAFLG (0x0021) is set. Full count register access should take place in one clock cycle. A separate read/write for high byte and low byte will give a different result than accessing them as a word. #### NOTE Reading the pulse accumulator counter registers immediately after an active edge on the pulse accumulator input pin may miss the last count because the input has to be synchronized with the bus clock first. MC9S12XHY-Family Reference Manual Rev. 1.04 ## 16.3.2.18 Output Compare Pin Disconnect Register(OCPD) Module Base + 0x002C Figure 16-28. Ouput Compare Pin Disconnect Register (OCPD) Read: Anytime Write: Anytime All bits reset to zero. **Table 16-22. OCPD Field Description** | Field | Description | | | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | OCPD[7:0} | Output Compare Pin Disconnect Bits 0 Enables the timer channel port. Ouptut Compare action will occur on the channel pin. These bits do not affect the input capture or pulse accumulator functions 1 Disables the timer channel port. Output Compare action will not occur on the channel pin, but the output compare flag still become set. | | | | | # 16.3.2.19 Precision Timer Prescaler Select Register (PTPSR) Module Base + 0x002E Figure 16-29. Precision Timer Prescaler Select Register (PTPSR) Read: Anytime Write: Anytime All bits reset to zero. Table 16-23. PTPSR Field Descriptions | Field | Description | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7:0<br>PTPS[7:0] | Precision Timer Prescaler Select Bits — These eight bits specify the division rate of the main Timer prescaler. These are effective only when the PRNT bit of TSCR1 is set to 1. Table 16-24 shows some selection examples in this case. The newly selected prescale factor will not take effect until the next synchronized edge where all prescale counter stages equal zero. | | | | | The Prescaler can be calculated as follows depending on logical value of the PTPS[7:0] and PRNT bit: PRNT = 1 : Prescaler = PTPS[7:0] + 1 Table 16-24. Precision Timer Prescaler Selection Examples when PRNT = 1 | PTPS7 | PTPS6 | PTPS5 | PTPS4 | PTPS3 | PTPS2 | PTPS1 | PTPS0 | Prescale<br>Factor | |-------|-------|-------|-------|-------|-------|-------|-------|--------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 3 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 4 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 5 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 6 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 7 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 8 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 16 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 32 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 64 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 128 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 256 | # 16.4 Functional Description This section provides a complete functional description of the timer TIM16B8CV2 block. Please refer to the detailed timer block diagram in Figure 16-30 as necessary. Figure 16-30. Detailed Timer Block Diagram ## 16.4.1 Prescaler The prescaler divides the bus clock by 1,2,4,8,16,32,64 or 128. The prescaler select bits, PR[2:0], select the prescaler divisor. PR[2:0] are in timer system control register 2 (TSCR2). The prescaler divides the bus clock by a prescalar value. Prescaler select bits PR[2:0] of in timer system control register 2 (TSCR2) are set to define a prescalar value that generates a divide by 1, 2, 4, 8, 16, 32, 64 and 128 when the PRNT bit in TSCR1 is disabled. By enabling the PRNT bit of the TSCR1 register, the performance of the timer can be enhanced. In this case, it is possible to set additional prescaler settings for the main timer counter in the present timer by using PTPSR[7:0] bits of PTPSR register. #### 16.4.2 **Input Capture** Clearing the I/O (input/output) select bit, IOSx, configures channel x as an input capture channel. The input capture function captures the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the timer transfers the value in the timer counter into the timer channel registers, TCx. The minimum pulse width for the input capture input is greater than two bus clocks. An input capture on channel x sets the CxF flag. The CxI bit enables the CxF flag to generate interrupt requests. Timer module or Pulse Accumulator must stay enabled (TEN bit of TSCR1 or PAEN bit of PACTL register must be set to one) while clearing CxF (writing one to CxF). #### 16.4.3 **Output Compare** Setting the I/O select bit, IOSx, configures channel x as an output compare channel. The output compare function can generate a periodic pulse with a programmable polarity, duration, and frequency. When the timer counter reaches the value in the channel registers of an output compare channel, the timer can set, clear, or toggle the channel pin if the corresponding OCPDx bit is set to zero. An output compare on channel x sets the CxF flag. The CxI bit enables the CxF flag to generate interrupt requests. Timer module or Pulse Accumulator must stay enabled (TEN bit of TSCR1 or PAEN bit of PACTL regsiter must be set to one) while clearing CxF (writing one to CxF). The output mode and level bits, OMx and OLx, select set, clear, toggle on output compare. Clearing both OMx and OLx results in no output compare action on the output compare channel pin. Setting a force output compare bit, FOCx, causes an output compare on channel x. A forced output compare does not set the channel flag. A channel 7 event, which can be a counter overflow when TTOV[7] is set or a successful output compare on channel 7, overrides output compares on all other output compare channels. The output compare 7 mask register masks the bits in the output compare 7 data register. The timer counter reset enable bit, TCRE, enables channel 7 output compares to reset the timer counter. A channel 7 output compare can reset the timer counter even if the IOC7 pin is being used as the pulse accumulator input. Writing to the timer port bit of an output compare pin does not affect the pin state. The value written is stored in an internal latch. When the pin becomes available for general-purpose output, the last value written to the bit appears at the pin. When TCRE is set and TC7 is not equal to 0, then TCNT will cycle from 0 to TC7. When TCNT reaches TC7 value, it will last only one bus cycle then reset to 0. MC9S12XHY-Family Reference Manual Rev. 1.04 Note: in Figure 16-31, if PR[2:0] is equal to 0, one prescaler counter equal to one bus clock Figure 16-31. The TCNT cycle diagram under TCRE=1 condition #### 16.4.3.1 OC Channel Initialization Internal register whose output drives OCx can be programmed before timer drives OCx. The desired state can be programmed to this Internal register by writing a one to CFORCx bit with TIOSx, OCPDx and TEN bits set to one. Setting OCPDx to zero allows Interal register to drive the programmed state to OCx. This allows a glitch free switch over of port from general purpose I/O to timer output once the OCPDx bit is set to zero. #### 16.4.4 Pulse Accumulator The pulse accumulator (PACNT) is a 16-bit counter that can operate in two modes: Event counter mode — Counting edges of selected polarity on the pulse accumulator input pin, PAI. Gated time accumulation mode — Counting pulses from a divide-by-64 clock. The PAMOD bit selects the mode of operation. The minimum pulse width for the PAI input is greater than two bus clocks. #### 16.4.5 Event Counter Mode Clearing the PAMOD bit configures the PACNT for event counter operation. An active edge on the IOC7 pin increments the pulse accumulator counter. The PEDGE bit selects falling edges or rising edges to increment the count. #### NOTE The PACNT input and timer channel 7 use the same pin IOC7. To use the IOC7, disconnect it from the output logic by clearing the channel 7 output mode and output level bits, OM7 and OL7. Also clear the channel 7 output compare 7 mask bit, OC7M7. The Pulse Accumulator counter register reflect the number of active input edges on the PACNT input pin since the last reset. The PAOVF bit is set when the accumulator rolls over from 0xFFFF to 0x0000. The pulse accumulator overflow interrupt enable bit, PAOVI, enables the PAOVF flag to generate interrupt requests. 543 #### **NOTE** The pulse accumulator counter can operate in event counter mode even when the timer enable bit, TEN, is clear. #### 16.4.6 Gated Time Accumulation Mode Setting the PAMOD bit configures the pulse accumulator for gated time accumulation operation. An active level on the PACNT input pin enables a divided-by-64 clock to drive the pulse accumulator. The PEDGE bit selects low levels or high levels to enable the divided-by-64 clock. The trailing edge of the active level at the IOC7 pin sets the PAIF. The PAI bit enables the PAIF flag to generate interrupt requests. The pulse accumulator counter register reflect the number of pulses from the divided-by-64 clock since the last reset. #### **NOTE** The timer prescaler generates the divided-by-64 clock. If the timer is not active, there is no divided-by-64 clock. #### 16.5 Resets The reset state of each individual bit is listed within Section 16.3, "Memory Map and Register Definition" which details the registers and their bit fields. # 16.6 Interrupts This section describes interrupts originated by the TIM16B8CV2 block. Table 16-25 lists the interrupts generated by the TIM16B8CV2 to communicate with the MCU. | Interrupt | Offset <sup>1</sup> | Vector <sup>1</sup> | Priority <sup>1</sup> | Source | Description | |-----------|---------------------|---------------------|-----------------------|-------------------------------|-----------------------------------------------| | C[7:0]F | _ | _ | _ | Timer Channel 7–0 | Active high timer channel interrupts 7–0 | | PAOVI | _ | _ | _ | Pulse Accumulator<br>Input | Active high pulse accumulator input interrupt | | PAOVF | _ | _ | _ | Pulse Accumulator<br>Overflow | Pulse accumulator overflow interrupt | | TOF | _ | _ | _ | Timer Overflow | Timer Overflow interrupt | Table 16-25. TIM16B8CV1 Interrupts The TIM16B8CV2 uses a total of 11 interrupt vectors. The interrupt vector offsets and interrupt numbers are chip dependent. MC9S12XHY-Family Reference Manual Rev. 1.04 <sup>&</sup>lt;sup>1</sup> Chip Dependent. # 16.6.1 Channel [7:0] Interrupt (C[7:0]F) This active high outputs will be asserted by the module to request a timer channel 7-0 interrupt to be serviced by the system controller. # 16.6.2 Pulse Accumulator Input Interrupt (PAOVI) This active high output will be asserted by the module to request a timer pulse accumulator input interrupt to be serviced by the system controller. #### **16.6.3** Pulse Accumulator Overflow Interrupt (PAOVF) This active high output will be asserted by the module to request a timer pulse accumulator overflow interrupt to be serviced by the system controller. # 16.6.4 Timer Overflow Interrupt (TOF) This active high output will be asserted by the module to request a timer overflow interrupt to be serviced by the system controller. # Chapter 17 Liquid Crystal Display (LCD40F4BV2) Block Description Revision History Table 17-1. LCD40F4BV2 Revision History | Version<br>Number | Revision<br>Date | Effective<br>Date | Author | Description of Changes | |-------------------|------------------|-------------------|--------|-------------------------------------------------------------------------| | 01.00 | 26-Jul-00 | | | initial LCD module spec | | 01.08 | 27-Mar-08 | | | New specification for 9S12HY family based on 9S12H family specification | | 01.09 | 25-Apr-08 | | | Update for 9S12HY defining last registers as unimplemented | | 02.01 | 29-Jul-09 | | | add pseudo stop feature | #### 17.1 Introduction The LCD40F4BV2 driver module has 40 frontplane drivers and 4 backplane drivers so that a maximum of 160 LCD segments are controllable. Each segment is controlled by a corresponding bit in the LCD RAM. Four multiplex modes (1/1, 1/2, 1/3, 1/4 duty), and three bias (1/1, 1/2, 1/3) methods are available. The $V_0$ voltage is the lowest level of the output waveform and $V_3$ becomes the highest level. All frontplane and backplane pins can be multiplexed with other port functions. The LCD40F4BV2 driver system consists of five major sub-modules: - Timing and Control consists of registers and control logic for frame clock generation, bias voltage level select, frame duty select, backplane select, and frontplane select/enable to produce the required frame frequency and voltage waveforms. - LCD RAM contains the data to be displayed on the LCD. Data can be read from or written to the display RAM at any time. - Frontplane Drivers consists of 40 frontplane drivers. - Backplane Drivers consists of 4 backplane drivers. - Voltage Generator Based on voltage applied to VLCD, it generates the voltage levels for the timing and control logic to produce the frontplane and backplane waveforms. #### **17.1.1** Features The LCD40F4BV2 includes these distinctive features: - Supports five LCD operation modes - 40 frontplane drivers - 4 backplane drivers - Each frontplane has an enable bit respectively - Programmable frame clock generator - Programmable bias voltage level selector - On-chip generation of 4 different output voltage levels #### 17.1.2 Modes of Operation The LCD40F4BV2 module supports five operation modes with different numbers of backplanes and different biasing levels. During wait mode the LCD operation can be suspended under software control. Depending on the state of internal bits, the LCD can operate normally or the LCD clock generation can be turned off and the LCD40F4BV2 module enters a power conservation state. This is a high level description only, detailed descriptions of operating modes are contained in Section 17.4.2, "Operation in Wait Mode", and Section 17.4.3, "Operation in Stop Mode". # 17.1.3 Block Diagram Figure 17-1 is a block diagram of the LCD40F4BV2 module. MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure 17-1. LCD40F4BV2 Block Diagram # 17.2 External Signal Description The LCD40F4BV2 module has a total of 45 external pins. **Table 17-2. Signal Properties** | Name | Port | Function | Reset State | |-------------------------|----------|---------------------------------------------------------------|----------------| | 4 backplane waveforms | BP[3:0] | Backplane waveform signals that connect directly to the pads | High impedance | | 40 frontplane waveforms | FP[39:0] | Frontplane waveform signals that connect directly to the pads | High impedance | | LCD voltage | VLCD | LCD supply voltage | _ | # 17.2.1 BP[3:0] — Analog Backplane Pins This output signal vector represents the analog backplane waveforms of the LCD40F4BV2 module and is connected directly to the corresponding pads. # 17.2.2 FP[39:0] — Analog Frontplane Pins This output signal vector represents the analog frontplane waveforms of the LCD40F4BV2 module and is connected directly to the corresponding pads. # 17.2.3 VLCD — LCD Supply Voltage Pin Positive supply voltage for the LCD waveform generation. # 17.3 Memory Map and Register Definition This section provides a detailed description of all memory and registers. # 17.3.1 Module Memory Map The memory map for the LCD40F4BV2 module is given in Table 17-3. The address listed for each register is the address offset. The total address for each register is the sum of the base address for the LCD40F4BV2 module and the address offset for each register. #### Table 17-3. LCD40F4BV2 Memory Map | Address<br>Offset | Use | Access | |-------------------|-------------------------------------------|------------| | 0x0000 | LCD Control Register 0 (LCDCR0) | Read/Write | | 0x0001 | LCD Control Register 1 (LCDCR1) | Read/Write | | 0x0002 | LCD Frontplane Enable Register 0 (FPENR0) | Read/Write | | 0x0003 | LCD Frontplane Enable Register 1 (FPENR1) | Read/Write | | 0x0004 | LCD Frontplane Enable Register 2 (FPENR2) | Read/Write | | 0x0005 | LCD Frontplane Enable Register 3 (FPENR3) | Read/Write | | 0x0006 | LCD Frontplane Enable Register 4 (FPENR4) | Read/Write | | 0x0007 | Unimplemented | | | 0x0008 | LCDRAM (Location 0) | Read/Write | | 0x0009 | LCDRAM (Location 1) | Read/Write | | 0x000A | LCDRAM (Location 2) | Read/Write | | 0x000B | LCDRAM (Location 3) | Read/Write | | 0x000C | LCDRAM (Location 4) | Read/Write | | 0x000D | LCDRAM (Location 5) | Read/Write | | 0x000E | LCDRAM (Location 6) | Read/Write | | 0x000F | LCDRAM (Location 7) | Read/Write | | 0x0010 | LCDRAM (Location 8) | Read/Write | | 0x0011 | LCDRAM (Location 9) | Read/Write | | 0x0012 | LCDRAM (Location 10) | Read/Write | | 0x0013 | LCDRAM (Location 11) | Read/Write | | 0x0014 | LCDRAM (Location 12) | Read/Write | | 0x0015 | LCDRAM (Location 13) | Read/Write | | 0x0016 | LCDRAM (Location 14) | Read/Write | | 0x0017 | LCDRAM (Location 15) | Read/Write | | 0x0018 | LCDRAM (Location 16) | Read/Write | | 0x0019 | LCDRAM (Location 17) | Read/Write | | 0x001A | LCDRAM (Location 18) | Read/Write | | 0x001B | LCDRAM (Location 19) | Read/Write | | 0x001C-<br>0x001F | Unimplemented | | # 17.3.2 Register Descriptions This section consists of register descriptions. Each description includes a standard register diagram. Details of register bit and field function follow the register diagrams, in bit order. #### 17.3.2.1 LCD Control Register 0 (LCDCR0) Module Base + 0x0000 Figure 17-2. LCD Control Register 0 (LCDCR0) Read: anytime Write: LCDEN anytime. To avoid segment flicker the clock prescaler bits, the bias select bit and the duty select bits must not be changed when the LCD is enabled. **Table 17-4. LCDCR0 Field Descriptions** | Field | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>LCDEN | <ul> <li>LCD40F4BV2 Driver System Enable — The LCDEN bit starts the LCD waveform generator.</li> <li>O All frontplane and backplane pins are disabled. In addition, the LCD40F4BV2 system is disabled and all LCD waveform generation clocks are stopped.</li> <li>1 LCD driver system is enabled. All FP[39:0] pins with FP[39:0]EN set, will output an LCD driver waveform The BP[3:0] pins will output an LCD40F4BV2 driver waveform based on the settings of DUTY0 and DUTY1.</li> </ul> | | 5:3<br>LCLK[2:0] | LCD Clock Prescaler — The LCD clock prescaler bits determine the IRCCLK divider value to produce the LCD clock frequency. For detailed description of the correlation between LCD clock prescaler bits and the divider value please refer to Table 17-8. | | 2<br>BIAS | <b>BIAS Voltage Level Select</b> — This bit selects the bias voltage levels during various LCD operating modes, as shown in Table 17-9. | | 1:0<br>DUTY[1:0] | <b>LCD Duty Select</b> — The DUTY1 and DUTY0 bits select the duty (multiplex mode) of the LCD40F4BV2 driver system, as shown in Table 17-9. | # 17.3.2.2 LCD Control Register 1 (LCDCR1) Module Base + 0x0001 Figure 17-3. LCD Control Register 1 (LCDCR1) Read: anytime Write: anytime **Table 17-5. LCDCR1 Field Descriptions** | Field | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>LCDSWAI | LCD Stop in Wait Mode — This bit controls the LCD operation while in wait mode. 0 LCD operates normally in wait mode. 1 Stop LCD40F4BV2 driver system when in wait mode. | | 0<br>LCDRPSTP | LCD Run in Pseudo Stop Mode This bit controls the LCD operation while in pseudo stop mode. 0 Stop LCD32F4B driver system when in pseudo stop mode. 1 LCD operates normally in pseudo stop mode. | #### LCD Frontplane Enable Register 0-3 (FPENR0-FPENR4) 17.3.2.3 Module Base + 0x0002 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-------|-------|-------|-------|-------|-------|-------|-------| | R<br>W | FP7EN | FP6EN | FP5EN | FP4EN | FP3EN | FP2EN | FP1EN | FP0EN | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 17-4. LCD Frontplane Enable Register 0 (FPENR0) Module Base + 0x0003 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|-------|-------| | R<br>W | FP15EN | FP14EN | FP13EN | FP12EN | FP11EN | FP10EN | FP9EN | FP8EN | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 17-5. LCD Frontplane Enable Register 1 (FPENR1) Module Base + 0x0004 Figure 17-6. LCD Frontplane Enable Register 2 (FPENR2) Module Base + 0x0005 Figure 17-7. LCD Frontplane Enable Register 3 (FPENR3) Module Base + 0x0005 Figure 17-8. LCD Frontplane Enable Register 4 (FPENR4) These bits enable the frontplane output waveform on the corresponding frontplane pin when LCDEN = 1. Read: anytime Write: anytime | Table 17-6. FPENR0-FPENR4 Field Description | |---------------------------------------------| |---------------------------------------------| | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Frontplane Output Enable — The FP[39:0]EN bit enables the frontplane driver outputs. If LCDEN = 0, these bits have no effect on the state of the I/O pins. It is recommended to set FP[39:0]EN bits before LCDEN is set. 0 Frontplane driver output disabled on FP[39:0]. 1 Frontplane driver output enabled on FP[39:0]. | #### 17.3.2.4 LCD RAM (LCDRAM) The LCD RAM consists of 20 bytes. After reset the LCD RAM contents will be indeterminate (I), as indicated by Figure 17-9. I = Value is indeterminate Figure 17-9. LCD RAM (LCDRAM) MC9S12XHY-Family Reference Manual, Rev. 1.04 # 1 Crystal Display (LCD40F4BV2) Block Description | 0x0011<br>LCDRAM | R<br>W | FP19BP3 | FP19BP2 | FP19BP1 | FP19BP0 | FP18BP3 | FP18BP2 | FP18BP1 | FP18BP0 | |------------------|--------|---------|---------------|---------------|---------------|-----------|-----------|------------|-----------| | | Reset | I | I | I | I | I | I | I | ı | | 0x0012<br>LCDRAM | R<br>W | FP21BP3 | FP21BP2 | FP21BP1 | FP21BP0 | FP20BP3 | FP20BP2 | FP20BP1 | FP20BP0 | | | Reset | I | l | l | I | I | ı | ı | ı | | 0x0013 | R | ED00DD0 | EDOODDO | ED00DD4 | ED00DD0 | ED00DD0 | ED00DD0 | ED00DD4 | ED00DD0 | | LCDRAM | W | FP23BP3 | FP23BP2 | FP23BP1 | FP23BP0 | FP22BP3 | FP22BP2 | FP22BP1 | FP22BP0 | | | Reset | I | l | l | ı | I | l | l | I | | 0x0014 | R | ED0EDD0 | ED0EDD0 | ED0EDD4 | ED0EDD0 | ED04DD0 | ED04DD0 | ED04DD4 | ED04DD0 | | LCDRAM | W | FP25BP3 | FP25BP2 | FP25BP1 | FP25BP0 | FP24BP3 | FP24BP2 | FP24BP1 | FP24BP0 | | | Reset | I | l | l | I | I | ı | ı | ı | | 0x0015 | R | ED27DD2 | ED07DD0 | ED27DD4 | ED27DD0 | ED26DD2 | ED26BD2 | ED26DD4 | ED26DD0 | | LCDRAM | W | FP27BP3 | FP27BP2 | FP27BP1 | FP27BP0 | FP26BP3 | FP26BP2 | FP26BP1 | FP26BP0 | | | Reset | I | l | l | I | I | ı | ı | ı | | 0x0016 | R | FP29BP3 | FP29BP2 | FP29BP1 | FP29BP0 | FP28BP3 | FP28BP2 | FP28BP1 | FP28BP0 | | LCDRAM | W | FP29DP3 | FP29DP2 | FPZ9DP1 | FP29BPU | FPZ0DP3 | FPZ0DPZ | FPZODPI | FPZ0DPU | | | Reset | I | | I | I | I | I | I | I | | 0x0017 | R | FP31BP3 | FP31BP2 | FP31BP1 | FP31BP0 | FP30BP3 | FP30BP2 | FP30BP1 | FP30BP0 | | LCDRAM | W | FFSIDFS | FFSIBFZ | FFSIDEI | FFSIBFU | FFSUBFS | FFSUBFZ | FFSODE | FF30BF0 | | | Reset | ļ | l | l | I | I | l | l | I | | 0x0018 | R | FP33BP3 | FP33BP2 | FP33BP1 | FP33BP0 | FP32BP3 | FP32BP2 | FP32BP1 | FP32BP0 | | LCDRAM | W | FF33DF3 | FF33DF2 | FF33DF1 | FF33BF0 | FF3ZDF3 | FF3ZDFZ | FF3ZDF1 | FF32BF0 | | | Reset | ı | ı | ı | ı | ı | ı | ı | I | | 0x0019 | R | FP35BP3 | FP35BP2 | FP35BP1 | FP35BP0 | FP34BP3 | FP34BP2 | FP34BP1 | FP34BP0 | | LCDRAM | W | FF33DF3 | FF33BF2 | FF33BF1 | FF33BF0 | FF34DF3 | FF34DFZ | FF34DF1 | FF34bF0 | | | Reset | ı | ı | ı | ı | ı | ı | ı | I | | 0x001A | R | FP37BP3 | FP37BP2 | FP37BP1 | FP37BP0 | FP36BP3 | FP36BP2 | FP36BP1 | FP36BP0 | | LCDRAM | W | 1137613 | 1137012 | T F 37 DF T | 1137610 | 11 30DF 3 | 11 30DF 2 | T F SODE I | 11 3001 0 | | | Reset | I | l | l | I | I | I | l | I | | 0x001B | R | FP39BP3 | FP39BP2 | FP39BP1 | FP39BP0 | FP38BP3 | FP38BP2 | FP38BP1 | FP38BP0 | | LCDRAM | W | 1 53053 | 1 1 2 3 5 7 2 | 1 1 2 3 5 7 1 | 1 1 2 3 5 7 0 | 1 50053 | 1 1 30072 | 1 1 30071 | 1 50050 | | | Reset | I | l | l | l | I | l | l | I | I = Value is indeterminate Figure 17-9. LCD RAM (LCDRAM) (continued) Read: anytime Write: anytime | Field | Description | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 39:0<br>3:0<br>FP[39:0]<br>BP[3:0] | LCD Segment ON — The FP[39:0]BP[3:0] bit displays (turns on) the LCD segment connected between FP[39:0] and BP[3:0]. 0 LCD segment OFF 1 LCD segment ON | # 17.4 Functional Description This section provides a complete functional description of the LCD40F4BV2 block, detailing the operation of the design from the end user perspective in a number of subsections. #### 17.4.1 LCD Driver Description ### 17.4.1.1 Frontplane, Backplane, and LCD System During Reset During a reset the following conditions exist: - The LCD40F4BV2 system is configured in the default mode, 1/4 duty and 1/3 bias, that means all backplanes are used. - All frontplane enable bits, FP[39:0]EN are cleared and the ON/OFF control for the display, the LCDEN bit is cleared, thereby forcing all frontplane and backplane driver outputs to the high impedance state. The MCU pin state during reset is defined by the port integration module (PIM). # 17.4.1.2 LCD Clock and Frame Frequency The frequency of the source clock (IRCCLK) and divider determine the LCD clock frequency. The divider is set by the LCD clock prescaler bits, LCLK[2:0], in the LCD control register 0 (LCDCR0). Table 17-8 shows the LCD clock and frame frequency for some multiplexed mode at IRCCLK = 16 MHz, 8 MHz, 4 MHz, 2 MHz, 1 MHz, and 0.5 MHz. Table 17-8. LCD Clock and Frame Frequency | Source clock | LCD Clock Prescaler | | | District | LCD Clock | Frame Frequency [Hz] | | | | |------------------|---------------------|-------|------------------------------|----------|-----------|----------------------|----------|----------|-----| | Frequency in MHz | LCLK2 | LCLK1 | LCLK0 Divider Frequency [Hz] | | 1/1 Duty | 1/2 Duty | 1/3 Duty | 1/4 Duty | | | IRCCLK = 0.5 | 0 | 0 | 0 | 1024 | 488 | 488 | 244 | 163 | 122 | | | 0 | 0 | 1 | 2048 | 244 | 244 | 122 | 81 | 61 | | IRCCLK = 1.0 | 0 | 0 | 1 | 2048 | 488 | 488 | 244 | 163 | 122 | | | 0 | 1 | 0 | 4096 | 244 | 244 | 122 | 81 | 61 | | IRCCLK = 2.0 | 0 | 1 | 0 | 4096 | 488 | 488 | 244 | 163 | 122 | | | 0 | 1 | 1 | 8192 | 244 | 244 | 122 | 81 | 61 | | IRCCLK = 4.0 | 0 | 1 | 1 | 8192 | 488 | 488 | 244 | 163 | 122 | | | 1 | 0 | 0 | 16384 | 244 | 244 | 122 | 81 | 61 | | IRCCLK = 8.0 | 1 | 0 | 0 | 16384 | 488 | 488 | 244 | 163 | 122 | | | 1 | 0 | 1 | 32768 | 244 | 244 | 122 | 81 | 61 | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Table 17-8 | LCD | Clock and | Frame | Frequency | |-------------|----------------|------------|-----------|--------------| | Table 17-0. | $ \cup$ $\cup$ | CIUCK allu | I I allic | i i equelley | | Source clock | LCD ( | Clock Pres | scaler | Divides | Divider _ LCD Clock | | Frame Frequency [Hz] | | | | |------------------|--------|------------|--------|-----------------|---------------------|---------------------------------|----------------------|----------|----------|--| | Frequency in MHz | LCLK2 | LCLK1 | LCLK0 | ivider | Frequency [Hz] | 7] 1/1 Duty 1/2 Duty 1/3 Duty 1 | | 1/4 Duty | | | | IRCCLK = 16.0 | 1<br>1 | 1<br>1 | 0<br>1 | 65536<br>131072 | 244<br>122 | 244<br>122 | 122<br>61 | 81<br>40 | 61<br>31 | | For other combinations of IRCCLK and divider not shown in Table 17-8, the following formula may be used to calculate the LCD frame frequency for each multiplex mode: $$LCD \ Frame \ Frequency \ (Hz) \ = \ \left[ \frac{(IRCCLK \ (Hz))}{Divider} \right] \cdot Duty$$ The possible divider values are shown in Table 17-8. #### 17.4.1.3 LCD RAM For a segment on the LCD to be displayed, data must be written to the LCD RAM which is shown in Section 17.3, "Memory Map and Register Definition". The 160 bits in the LCD RAM correspond to the 160 segments that are driven by the frontplane and backplane drivers. Writing a 1 to a given location will result in the corresponding display segment being driven with a differential RMS voltage necessary to turn the segment ON when the LCDEN bit is set and the corresponding FP[39:0]EN bit is set. Writing a 0 to a given location will result in the corresponding display segment being driven with a differential RMS voltage necessary to turn the segment OFF. The LCD RAM is a dual port RAM that interfaces with the internal address and data buses of the MCU. It is possible to read from LCD RAM locations for scrolling purposes. When LCDEN = 0, the LCD RAM can be used as on-chip RAM. Writing or reading of the LCDEN bit does not change the contents of the LCD RAM. After a reset, the LCD RAM contents will be indeterminate. #### 17.4.1.4 LCD Driver System Enable and Frontplane Enable Sequencing If LCDEN = 0 (LCD40F4BV2 driver system disabled) and the frontplane enable bit, FP[39:0]EN, is set, the frontplane driver waveform will not appear on the output until LCDEN is set. If LCDEN = 1(LCD40F4BV2 driver system enabled), the frontplane driver waveform will appear on the output as soon as the corresponding frontplane enable bit, FP[39:0]EN, in the registers FPENR0-FPENR4 is set. #### **LCD Bias and Modes of Operation** 17.4.1.5 The LCD40F4BV2 driver has five modes of operation: - 1/1 duty (1 backplane), 1/1 bias (2 voltage levels) - 1/2 duty (2 backplanes), 1/2 bias (3 voltage levels) - 1/2 duty (2 backplanes), 1/3 bias (4 voltage levels) - 1/3 duty (3 backplanes), 1/3 bias (4 voltage levels) - 1/4 duty (4 backplanes), 1/3 bias (4 voltage levels) The voltage levels required for the different operating modes are generated internally based on VLCD. Changing VLCD alters the differential RMS voltage across the segments in the ON and OFF states, thereby setting the display contrast. The backplane waveforms are continuous and repetitive every frame. They are fixed within each operating mode and are not affected by the data in the LCD RAM. The frontplane waveforms generated are dependent on the state (ON or OFF) of the LCD segments as defined in the LCD RAM. The LCD40F4BV2 driver hardware uses the data in the LCD RAM to construct the frontplane waveform to create a differential RMS voltage necessary to turn the segment ON or OFF. The LCD duty is decided by the DUTY1 and DUTY0 bits in the LCD control register 0 (LCDCR0). The number of bias voltage levels is determined by the BIAS bit in LCDCR0. Table 17-9 summarizes the multiplex modes (duties) and the bias voltage levels that can be selected for each multiplex mode (duty). The backplane pins have their corresponding backplane waveform output BP[3:0] in high impedance state when in the OFF state as indicated in Table 17-9. In the OFF state the corresponding pins BP[3:0]can be used for other functionality, for example as general purpose I/O ports. | Duty | LCDCR0 | Register | Backplanes | | | | Bias (BIAS = 0) | | | Bias (BIAS = 1) | | | |------|--------|----------|------------|-----|-----|-----|-----------------|-----|-----|-----------------|-----|-----| | Duty | DUTY1 | DUTY0 | ВР3 | BP2 | BP1 | BP0 | 1/1 | 1/2 | 1/3 | 1/1 | 1/2 | 1/3 | | 1/1 | 0 | 1 | OFF | OFF | OFF | BP0 | YES | NA | NA | YES | NA | NA | | 1/2 | 1 | 0 | OFF | OFF | BP1 | BP0 | NA | YES | NA | NA | NA | YES | | 1/3 | 1 | 1 | OFF | BP2 | BP1 | BP0 | NA | NA | YES | NA | NA | YES | | 1/4 | 0 | 0 | BP3 | BP2 | BP1 | BP0 | NA | NA | YES | NA | NA | YES | Table 17-9. LCD Duty and Bias # 17.4.2 Operation in Wait Mode The LCD40F4BV2 driver system operation during wait mode is controlled by the LCD stop in wait (LCDSWAI) bit in the LCD control register 1 (LCDCR1). If LCDSWAI is reset, the LCD40F4BV2 driver system continues to operate during wait mode. If LCDSWAI is set, the LCD40F4BV2 driver system is turned off during wait mode. In this case, the LCD waveform generation clocks are stopped and the LCD40F4BV2 drivers pull down to VSSX those frontplane and backplane pins that were enabled before entering wait mode. The contents of the LCD RAM and the LCD registers retain the values they had prior to entering wait mode. # 17.4.3 Operation in Stop Mode All LCD40F4BV2 driver system clocks are stopped, the LCD40F4BV2 driver system pulls down to VSSX those frontplane and backplane pins that were enabled before entering stop mode. Also, during stop mode, the contents of the LCD RAM and the LCD registers retain the values they had prior to entering stop mode. As a result, after exiting from stop mode, the LCD40F4BV2 driver system clocks will run (if LCDEN = 1) and the frontplane and backplane pins retain the functionality they had prior to entering stop mode. # 17.4.4 LCD Waveform Examples Figure 17-10 through Figure 17-14 show the timing examples of the LCD output waveforms for the available modes of operation. # 17.4.4.1 1/1 Duty Multiplexed with 1/1 Bias Mode $$Duty = 1/1:DUTY1 = 0, DUTY0 = 1$$ Bias = $$1/1$$ :BIAS = 0 or BIAS = 1 $$V_0 = V_1 = VSSX$$ , $V_2 = V_3 = VLCD$ - BP1, BP2, and BP3 are not used, a maximum of 40 segments are displayed. #### 17.4.4.2 1/2 Duty Multiplexed with 1/2 Bias Mode $$\begin{aligned} \text{Duty} &= 1/2 \text{:DUTY1} = 1 \text{, DUTY0} = 0 \\ \text{Bias} &= 1/2 \text{:BIAS} = 0 \\ \text{V}_0 &= \text{VSSX, V}_1 = \text{V}_2 = \text{VLCD} * 1/2 \text{, V}_3 = \text{VLCD} \end{aligned}$$ - BP2 and BP3 are not used, a maximum of 80 segments are displayed. Figure 17-11. 1/2 Duty and 1/2 Bias # 17.4.4.3 1/2 Duty Multiplexed with 1/3 Bias Mode $$Duty = 1/2:DUTY1 = 1, DUTY0 = 0$$ $$Bias = 1/3:BIAS = 1$$ $$V_0 = VSSX$$ , $V_1 = VLCD * 1/3$ , $V_2 = VLCD * 2/3$ , $V_3 = VLCD$ - BP2 and BP3 are not used, a maximum of 80 segments are displayed. Figure 17-12. 1/2 Duty and 1/3 Bias #### 17.4.4.4 1/3 Duty Multiplexed with 1/3 Bias Mode $$Duty = 1/3:DUTY1 = 1, DUTY0 = 1$$ $$Bias = 1/3:BIAS = 0 \text{ or } BIAS = 1$$ $$V_0 = VSSX, V_1 = VLCD * 1/3, V_2 = VLCD * 2/3, V_3 = VLCD$$ - BP3 is not used, a maximum of 120 segments are displayed. #### 17.4.4.5 1/4 Duty Multiplexed with 1/3 Bias Mode $$Duty = 1/4:DUTY1 = 0, DUTY0 = 0$$ $$Bias = 1/3:BIAS = 0 \text{ or } BIAS = 1$$ $$V_0 = VSSX, V_1 = VLCD * 1/3, V_2 = VLCD * 2/3, V_3 = VLCD$$ - A maximum of 160 segments are displayed. Figure 17-14. 1/4 Duty and 1/3 Bias # 17.5 Resets The reset values of registers and signals are described in Section 17.3, "Memory Map and Register Definition". The behavior of the LCD40F4BV2 system during reset is described in Section 17.4.1, "LCD Driver Description". # 17.6 Interrupts This module does not generate any interrupts. # Chapter 18 256 KByte Flash Module (S12XFTMR256K1V1) #### 18.1 Introduction The FTMR256K1 module implements the following: - 256 Kbytes of P-Flash (Program Flash) memory - 8 Kbytes of D-Flash (Data Flash) memory The Flash memory is ideal for single-supply applications allowing for field reprogramming without requiring external high voltage sources for program or erase operations. The Flash module includes a memory controller that executes commands to modify Flash memory contents. The user interface to the memory controller consists of the indexed Flash Common Command Object (FCCOB) register which is written to with the command, global address, data, and any required command parameters. The memory controller must complete the execution of a command before the FCCOB register can be written to with a new command. #### CAUTION A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed. The Flash memory may be read as bytes, aligned words, or misaligned words. Read access time is one bus cycle for bytes and aligned words, and two bus cycles for misaligned words. For Flash memory, an erased bit reads 1 and a programmed bit reads 0. It is not possible to read from a Flash block while any command is executing on that specific Flash block. It is possible to read from a Flash block while a command is executing on a different Flash block. Both P-Flash and D-Flash memories are implemented with Error Correction Codes (ECC) that can resolve single bit faults and detect double bit faults. For P-Flash memory, the ECC implementation requires that programming be done on an aligned 8 byte basis (a Flash phrase). Since P-Flash memory is always read by phrase, only one single bit fault in the phrase containing the byte or word accessed will be corrected. # 18.1.1 Glossary **Command Write Sequence** — An MCU instruction sequence to execute built-in algorithms (including program and erase) on the Flash memory. **D-Flash Memory** — The D-Flash memory constitutes the nonvolatile memory store for data. MC9S12XHY-Family Reference Manual, Rev. 1.04 **D-Flash Sector** — The D-Flash sector is the smallest portion of the D-Flash memory that can be erased. The D-Flash sector consists of four 64 byte rows for a total of 256 bytes. **NVM Command Mode** — An NVM mode using the CPU to setup the FCCOB register to pass parameters required for Flash command execution. **Phrase** — An aligned group of four 16-bit words within the P-Flash memory. Each phrase includes eight ECC bits for single bit fault correction and double bit fault detection within the phrase. **P-Flash Memory** — The P-Flash memory constitutes the main nonvolatile memory store for applications. **P-Flash Sector** — The P-Flash sector is the smallest portion of the P-Flash memory that can be erased. Each P-Flash sector contains 1024 bytes. **Program IFR** — Nonvolatile information register located in the P-Flash block that contains the Device ID, Version ID, and the Program Once field. The Program IFR is visible in the global memory map by setting the PGMIFRON bit in the MMCCTL1 register. #### **18.1.2** Features #### 18.1.2.1 P-Flash Features - 256 Kbytes of P-Flash memory composed of one 256 Kbyte Flash block divided into 256 sectors of 1024 bytes - Single bit fault correction and double bit fault detection within a 64-bit phrase during read operations - Automated program and erase algorithm with verify and generation of ECC parity bits - Fast sector erase and phrase program operation - Flexible protection scheme to prevent accidental program or erase of P-Flash memory #### 18.1.2.2 D-Flash Features - 8 Kbytes of D-Flash memory composed of one 8 Kbyte Flash block divided into 32 sectors of 256 bytes - Single bit fault correction and double bit fault detection within a word during read operations - Automated program and erase algorithm with verify and generation of ECC parity bits - Fast sector erase and word program operation - Protection scheme to prevent accidental program or erase of D-Flash memory - Ability to program up to four words in a burst sequence #### 18.1.2.3 Other Flash Module Features - No external high-voltage power supply required for Flash memory program and erase operations - Interrupt generation on Flash command completion and Flash error detection - Security mechanism to prevent unauthorized access to the Flash memory # 18.1.3 Block Diagram The block diagram of the Flash module is shown in Figure 18-1. Figure 18-1. FTMR256K1 Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 # 18.2 External Signal Description The Flash module contains no signals that connect off-chip. # 18.3 Memory Map and Registers This section describes the memory map and registers for the Flash module. Read data from unimplemented memory space in the Flash module is undefined. Write access to unimplemented or reserved memory space in the Flash module will be ignored by the Flash module. #### 18.3.1 Module Memory Map The S12X architecture places the P-Flash memory between global addresses 0x7C\_0000 and 0x7F\_FFFF as shown in Table 18-1. The P-Flash memory map is shown in Figure 18-2. | Global Address | Size<br>(Bytes) | Description | |-----------------------|-----------------|---------------------------------------------------------------------------| | 0x7C_0000 - 0x7F_FFFF | 256 K | P-Flash Block 0<br>Contains Flash Configuration Field<br>(see Table 18-2) | Table 18-1. P-Flash Memory Addressing The FPROT register, described in Section 18.3.2.9, can be set to protect regions in the Flash memory from accidental program or erase. Three separate memory regions, one growing upward from global address 0x7F\_8000 in the Flash memory (called the lower region), one growing downward from global address 0x7F\_FFFF in the Flash memory (called the higher region), and the remaining addresses in the Flash memory, can be activated for protection. The Flash memory addresses covered by these protectable regions are shown in the P-Flash memory map. The higher address region is mainly targeted to hold the boot loader code since it covers the vector space. Default protection settings as well as security information that allows the MCU to restrict access to the Flash module are stored in the Flash configuration field as described in Table 18-2. Table 18-2. Flash Configuration Field<sup>1</sup> | Global Address | Size<br>(Bytes) | Description | |------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x7F_FF00 – 0x7F_FF07 | 8 | Backdoor Comparison Key Refer to Section 18.4.2.11, "Verify Backdoor Access Key Command," and Section 18.5.1, "Unsecuring the MCU using Backdoor Key Access" | | 0x7F_FF08 - 0x7F_FF0B <sup>2</sup> | 4 | Reserved | | 0x7F_FF0C <sup>2</sup> | 1 | P-Flash Protection byte. Refer to Section 18.3.2.9, "P-Flash Protection Register (FPROT)" | | 0x7F_FF0D <sup>2</sup> | 1 | D-Flash Protection byte. Refer to Section 18.3.2.10, "D-Flash Protection Register (DFPROT)" | | 0x7F_FF0E <sup>2</sup> | 1 | Flash Nonvolatile byte<br>Refer to Section 18.3.2.15, "Flash Option Register (FOPT)" | MC9S12XHY-Family Reference Manual, Rev. 1.04 # Table 18-2. Flash Configuration Field<sup>1</sup> | Global Address | Size<br>(Bytes) | Description | |------------------------|-----------------|---------------------------------------------------------------------------------| | 0x7F_FF0F <sup>2</sup> | 1 | Flash Security byte Refer to Section 18.3.2.2, "Flash Security Register (FSEC)" | Older versions may have swapped protection byte addresses <sup>&</sup>lt;sup>2</sup> 0x7FF08 - 0x7F\_FF0F form a Flash phrase and must be programmed in a single command write sequence. Each byte in the 0x7F\_FF08 - 0x7F\_FF0B reserved field should be programmed to 0xFF. Figure 18-2. P-Flash Memory Map MC9S12XHY-Family Reference Manual, Rev. 1.04 572 Freescale Semiconductor #### Table 18-3. Program IFR Fields | Global Address<br>(PGMIFRON) | Size<br>(Bytes) | Field Description | |------------------------------|-----------------|----------------------------------------------------------------------| | 0x40_0000 - 0x40_0007 | 8 | Device ID | | 0x40_0008 - 0x40_00E7 | 224 | Reserved | | 0x40_00E8 - 0x40_00E9 | 2 | Version ID | | 0x40_00EA - 0x40_00FF | 22 | Reserved | | 0x40_0100 - 0x40_013F | 64 | Program Once Field Refer to Section 18.4.2.6, "Program Once Command" | | 0x40_0140 - 0x40_01FF | 192 | Reserved | Table 18-4. D-Flash and Memory Controller Resource Fields | Global Address | Size<br>(Bytes) | Description | |-----------------------|-----------------|---------------------------------------------------------------------| | 0x10_0000 - 0x10_1FFF | 8,192 | D-Flash Memory | | 0x10_2000 - 0x11_FFFF | 122,880 | Reserved | | 0x12_0000 - 0x12_007F | 128 | D-Flash Nonvolatile Information Register (DFIFRON <sup>1</sup> = 1) | | 0x12_0080 - 0x12_0FFF | 3,968 | Reserved | | 0x12_1000 - 0x12_1FFF | 4,096 | Reserved | | 0x12_2000 - 0x12_3CFF | 7,242 | Reserved | | 0x12_3D00 - 0x12_3FFF | 768 | Memory Controller Scratch RAM (MGRAMON <sup>1</sup> = 1) | | 0x12_4000 - 0x12_E7FF | 43,008 | Reserved | | 0x12_E800 - 0x12_FFFF | 6,144 | Reserved | | 0x13_0000 - 0x13_FFFF | 65,536 | Reserved | <sup>&</sup>lt;sup>1</sup> MMCCTL1 register bit Figure 18-3. D-Flash and Memory Controller Resource Memory Map #### 18.3.2 **Register Descriptions** The Flash module contains a set of 20 control and status registers located between Flash module base + 0x0000 and 0x0013. A summary of the Flash module registers is given in Figure 18-4 with detailed descriptions in the following subsections. #### **CAUTION** Writes to any Flash register must be avoided while a Flash command is active (CCIF=0) to prevent corruption of Flash register contents and Memory Controller behavior. Figure 18-4. FTMR256K1 Register Summary MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address<br>& Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------|--------|--------|--------|--------|--------|---------|---------|---------| | 0x0002<br>FCCOBIX | R<br>W | 0 | 0 | 0 | 0 | 0 | CCOBIX2 | CCOBIX1 | CCOBIX0 | | | ١٧٧ | | | | | | | | | | 0x0003<br>FECCRIX | R<br>W | 0 | 0 | 0 | 0 | 0 | ECCRIX2 | ECCRIX1 | ECCRIX0 | | | ١٧٧ | | | | | | | | | | 0x0004<br>FCNFG | R<br>W | CCIE | 0 | 0 | IGNSF | 0 | 0 | FDFD | FSFD | | 0x0005<br>FERCNFG | R<br>W | | | 0 | | | | DFDIE | SFDIE | | 0x0006<br>FSTAT | R<br>W | CCIF | 0 | ACCERR | FPVIOL | MGBUSY | RSVD | MGSTAT1 | MGSTAT0 | | 0x0007 | R | 0 | 0 | 0 | 0 | 0 | 0 | | | | FERSTAT | w | | | | | | | DFDIF | SFDIF | | 0x0008<br>FPROT | R<br>W | FPOPEN | RNV6 | FPHDIS | FPHS1 | FPHS0 | FPLDIS | FPLS1 | FPLS0 | | 0x0009<br>DFPROT | R<br>W | DPOPEN | 0 | 0 | DPS4 | DPS3 | DPS2 | DPS1 | DPS0 | | 0x000A<br>FCCOBHI | R<br>W | CCOB15 | CCOB14 | CCOB13 | CCOB12 | CCOB11 | CCOB10 | ССОВ9 | CCOB8 | | 0x000B<br>FCCOBLO | R<br>W | CCOB7 | CCOB6 | CCOB5 | CCOB4 | ССОВ3 | CCOB2 | CCOB1 | ССОВ0 | | 0x000C | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FRSV0 | w | | | | | | | | | | 0x000D | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FRSV1 | w | | | | | | | | | | 0x000E | R[ | ECCR15 | ECCR14 | ECCR13 | ECCR12 | ECCR11 | ECCR10 | ECCR9 | ECCR8 | | FECCRHI | w[ | | | | | | | | | | 0x000F | R | ECCR7 | ECCR6 | ECCR5 | ECCR4 | ECCR3 | ECCR2 | ECCR1 | ECCR0 | | FECCRLO | w[ | | | | | | | | | Figure 18-4. FTMR256K1 Register Summary (continued) MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address<br>& Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |-------------------|-----------------------------|-----|-----|-----|-----|-----|-----|-----|-----|--|--| | 0x0010 | R | NV7 | NV6 | NV5 | NV4 | NV3 | NV2 | NV1 | NV0 | | | | FOPT | W | | | | | | | | | | | | 0x0011 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | FRSV2 | W | | | | | | | | | | | | 0x0012 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | FRSV3 | W | | | | | | | | | | | | 0x0013 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | FRSV4 | W | | | | | | | | | | | | | = Unimplemented or Reserved | | | | | | | | | | | Figure 18-4. FTMR256K1 Register Summary (continued) # **18.3.2.1** Flash Clock Divider Register (FCLKDIV) The FCLKDIV register is used to control timed events in program and erase algorithms. Figure 18-5. Flash Clock Divider Register (FCLKDIV) All bits in the FCLKDIV register are readable, bits 6–0 are write once and bit 7 is not writable. **Table 18-5. FCLKDIV Field Descriptions** | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FDIVLD | Clock Divider Loaded 0 FCLKDIV register has not been written 1 FCLKDIV register has been written since the last reset | | 6–0<br>FDIV[6:0] | Clock Divider Bits — FDIV[6:0] must be set to effectively divide OSCCLK down to generate an internal Flash clock, FCLK, with a target frequency of 1 MHz for use by the Flash module to control timed events during program and erase algorithms. Table 18-6 shows recommended values for FDIV[6:0] based on OSCCLK frequency. Please refer to Section 18.4.1, "Flash Command Operations," for more information. | MC9S12XHY-Family Reference Manual, Rev. 1.04 576 Freescale Semiconductor 577 ### **CAUTION** The FCLKDIV register should never be written while a Flash command is executing (CCIF=0). The FCLKDIV register is writable during the Flash reset sequence even though CCIF is clear. Table 18-6. FDIV vs OSCCLK Frequency | OSCCLK Frequency<br>(MHz) | | FDIV[6:0] | OSCCLK Frequency<br>(MHz) | | FDIV[6:0] | |---------------------------|------------------|-----------|---------------------------|------------------|-----------| | MIN <sup>1</sup> | MAX <sup>2</sup> | ] | MIN <sup>1</sup> | MAX <sup>2</sup> | _ | | 1.60 | 2.10 | 0x01 | 33.60 | 34.65 | 0x20 | | 2.40 | 3.15 | 0x02 | 34.65 | 35.70 | 0x21 | | 3.20 | 4.20 | 0x03 | 35.70 | 36.75 | 0x22 | | 4.20 | 5.25 | 0x04 | 36.75 | 37.80 | 0x23 | | 5.25 | 6.30 | 0x05 | 37.80 | 38.85 | 0x24 | | 6.30 | 7.35 | 0x06 | 38.85 | 39.90 | 0x25 | | 7.35 | 8.40 | 0x07 | 39.90 | 40.95 | 0x26 | | 8.40 | 9.45 | 0x08 | 40.95 | 42.00 | 0x27 | | 9.45 | 10.50 | 0x09 | 42.00 | 43.05 | 0x28 | | 10.50 | 11.55 | 0x0A | 43.05 | 44.10 | 0x29 | | 11.55 | 12.60 | 0x0B | 44.10 | 45.15 | 0x2A | | 12.60 | 13.65 | 0x0C | 45.15 | 46.20 | 0x2B | | 13.65 | 14.70 | 0x0D | 46.20 | 47.25 | 0x2C | | 14.70 | 15.75 | 0x0E | 47.25 | 48.30 | 0x2D | | 15.75 | 16.80 | 0x0F | 48.30 | 49.35 | 0x2E | | 16.80 | 17.85 | 0x10 | 49.35 | 50.40 | 0x2F | | 17.85 | 18.90 | 0x11 | | | | | 18.90 | 19.95 | 0x12 | | | | | 19.95 | 21.00 | 0x13 | | | | | 21.00 | 22.05 | 0x14 | | | | | 22.05 | 23.10 | 0x15 | | | | | 23.10 | 24.15 | 0x16 | | | | | 24.15 | 25.20 | 0x17 | | | | | 25.20 | 26.25 | 0x18 | | | | | 26.25 | 27.30 | 0x19 | | | | | 27.30 | 28.35 | 0x1A | | | | | 28.35 | 29.40 | 0x1B | | | | | 29.40 | 30.45 | 0x1C | | | | | 30.45 | 31.50 | 0x1D | | | | | 31.50 | 32.55 | 0x1E | | | | | 32.55 | 33.60 | 0x1F | | | | <sup>&</sup>lt;sup>1</sup> FDIV shown generates an FCLK frequency of >0.8 MHz MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> FDIV shown generates an FCLK frequency of 1.05 MHz ### 18.3.2.2 Flash Security Register (FSEC) The FSEC register holds all bits associated with the security of the MCU and Flash module. Offset Module Base + 0x0001 Figure 18-6. Flash Security Register (FSEC) All bits in the FSEC register are readable but not writable. During the reset sequence, the FSEC register is loaded with the contents of the Flash security byte in the Flash configuration field at global address $0x7F_FF0F$ located in P-Flash memory (see Table 18-2) as indicated by reset condition F in Figure 18-6. If a double bit fault is detected while reading the P-Flash phrase containing the Flash security byte during the reset sequence, all bits in the FSEC register will be set to leave the Flash module in a secured state with backdoor key access disabled. **Table 18-7. FSEC Field Descriptions** | Field | Description | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7–6<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> — The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 18-8. | | | | 5–2<br>RNV[5:2} | Reserved Nonvolatile Bits — The RNV bits should remain in the erased state for future enhancements. | | | | 1–0<br>SEC[1:0] | Flash Security Bits — The SEC[1:0] bits define the security state of the MCU as shown in Table 18-9. If the Flash module is unsecured using backdoor key access, the SEC bits are forced to 10. | | | Table 18-8. Flash KEYEN States | KEYEN[1:0] Status of Backdoor Key Access | | |------------------------------------------|-----------------------| | 00 | DISABLED | | 01 | DISABLED <sup>1</sup> | | 10 | ENABLED | | 11 | DISABLED | <sup>&</sup>lt;sup>1</sup> Preferred KEYEN state to disable backdoor key access. Table 18-9. Flash Security States | SEC[1:0] | Status of Security | | |----------|----------------------|--| | 00 | SECURED | | | 01 | SECURED <sup>1</sup> | | | 10 | UNSECURED | | | 11 | SECURED | | MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>1</sup> Preferred SEC state to set MCU to secured state. The security function in the Flash module is described in Section 18.5. ### 18.3.2.3 Flash CCOB Index Register (FCCOBIX) The FCCOBIX register is used to index the FCCOB register for Flash memory operations. Offset Module Base + 0x0002 Figure 18-7. FCCOB Index Register (FCCOBIX) CCOBIX bits are readable and writable while remaining bits read 0 and are not writable. Table 18-10. FCCOBIX Field Descriptions | Field | Description | | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | Common Command Register Index— The CCOBIX bits are used to select which word of the FCCOB register array is being read or written to. See Section 18.3.2.11, "Flash Common Command Object Register (FCCOB)," for more details. | | ## 18.3.2.4 Flash ECCR Index Register (FECCRIX) The FECCRIX register is used to index the FECCR register for ECC fault reporting. Offset Module Base + 0x0003 Figure 18-8. FECCR Index Register (FECCRIX) ECCRIX bits are readable and writable while remaining bits read 0 and are not writable. Table 18-11. FECCRIX Field Descriptions | Field | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <b>ECC Error Register Index</b> — The ECCRIX bits are used to select which word of the FECCR register array is being read. See Section 18.3.2.14, "Flash ECC Error Results Register (FECCR)," for more details. | MC9S12XHY-Family Reference Manual, Rev. 1.04 ### 18.3.2.5 Flash Configuration Register (FCNFG) The FCNFG register enables the Flash command complete interrupt and forces ECC faults on Flash array read access from the CPU or XGATE. Offset Module Base + 0x0004 Figure 18-9. Flash Configuration Register (FCNFG) CCIE, IGNSF, FDFD, and FSFD bits are readable and writable while remaining bits read 0 and are not writable. Table 18-12. FCNFG Field Descriptions | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CCIE | Command Complete Interrupt Enable — The CCIE bit controls interrupt generation when a Flash command has completed. O Command complete interrupt disabled An interrupt will be requested whenever the CCIF flag in the FSTAT register is set (see Section 18.3.2.7) | | 4<br>IGNSF | Ignore Single Bit Fault — The IGNSF controls single bit fault reporting in the FERSTAT register (see Section 18.3.2.8). O All single bit faults detected during array reads are reported Single bit faults detected during array reads are not reported and the single bit fault interrupt will not be generated | | 1<br>FDFD | Force Double Bit Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. The FECCR registers will not be updated during the Flash array read operation with FDFD set unless an actual double bit fault is detected. O Flash array read operations will set the DFDIF flag in the FERSTAT register only if a double bit fault is detected 1 Any Flash array read operation will force the DFDIF flag in the FERSTAT register to be set (see Section 18.3.2.7) and an interrupt will be generated as long as the DFDIE interrupt enable in the FERCNFG register is set (see Section 18.3.2.6) | | 0<br>FSFD | Force Single Bit Fault Detect — The FSFD bit allows the user to simulate a single bit fault during Flash array read operations and check the associated interrupt routine. The FSFD bit is cleared by writing a 0 to FSFD. The FECCR registers will not be updated during the Flash array read operation with FSFD set unless an actual single bit fault is detected. 0 Flash array read operations will set the SFDIF flag in the FERSTAT register only if a single bit fault is detected. 1 Flash array read operation will force the SFDIF flag in the FERSTAT register to be set (see Section 18.3.2.7) and an interrupt will be generated as long as the SFDIE interrupt enable in the FERCNFG register is set (see Section 18.3.2.6) | # **18.3.2.6** Flash Error Configuration Register (FERCNFG) The FERCNFG register enables the Flash error interrupts for the FERSTAT flags. Offset Module Base + 0x0005 Figure 18-10. Flash Error Configuration Register (FERCNFG) All assigned bits in the FERCNFG register are readable and writable. **Table 18-13. FERCNFG Field Descriptions** | Field | Description | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1<br>DFDIE | Double Bit Fault Detect Interrupt Enable — The DFDIE bit controls interrupt generation when a double bit fault is detected during a Flash block read operation. 0 DFDIF interrupt disabled 1 An interrupt will be requested whenever the DFDIF flag is set (see Section 18.3.2.8) | | | | 0<br>SFDIE | Single Bit Fault Detect Interrupt Enable — The SFDIE bit controls interrupt generation when a single bit fault is detected during a Flash block read operation. O SFDIF interrupt disabled whenever the SFDIF flag is set (see Section 18.3.2.8) An interrupt will be requested whenever the SFDIF flag is set (see Section 18.3.2.8) | | | ### 18.3.2.7 Flash Status Register (FSTAT) The FSTAT register reports the operational status of the Flash module. Offset Module Base + 0x0006 Figure 18-11. Flash Status Register (FSTAT) CCIF, ACCERR, and FPVIOL bits are readable and writable, MGBUSY and MGSTAT bits are readable but not writable, while remaining bits read 0 and are not writable. 582 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>1</sup> Reset value can deviate from the value shown if a double bit fault is detected during the reset sequence (see Section 18.6). **Table 18-14. FSTAT Field Descriptions** | Field | Description | | | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7<br>CCIF | Command Complete Interrupt Flag — The CCIF flag indicates that a Flash command has completed. The CCIF flag is cleared by writing a 1 to CCIF to launch a command and CCIF will stay low until command completion or command violation. 0 Flash command in progress 1 Flash command has completed | | | | 5<br>ACCERR | Flash Access Error Flag — The ACCERR bit indicates an illegal access has occurred to the Flash memory caused by either a violation of the command write sequence (see Section 18.4.1.2) or issuing an illegal Flash command. While ACCERR is set, the CCIF flag cannot be cleared to launch a command. The ACCERR bit is cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR bit has no effect on ACCERR. 0 No access error detected 1 Access error detected | | | | 4<br>FPVIOL | Flash Protection Violation Flag —The FPVIOL bit indicates an attempt was made to program or erase an address in a protected area of P-Flash or D-Flash memory during a command write sequence. The FPVIOL bit is cleared by writing a 1 to FPVIOL. Writing a 0 to the FPVIOL bit has no effect on FPVIOL. While FPVIOL is set, it is not possible to launch a command or start a command write sequence. O No protection violation detected Protection violation detected | | | | 3<br>MGBUSY | Memory Controller Busy Flag — The MGBUSY flag reflects the active state of the Memory Controller. 0 Memory Controller is idle 1 Memory Controller is busy executing a Flash command (CCIF = 0) | | | | 2<br>RSVD | Reserved Bit — This bit is reserved and always reads 0. | | | | 1-0<br>MGSTAT[1:0] | <b>Memory Controller Command Completion Status Flag</b> — One or more MGSTAT flag bits are set if an error is detected during execution of a Flash command or during the Flash reset sequence. See Section 18.4.2, "Flash Command Description," and Section 18.6, "Initialization" for details. | | | ## 18.3.2.8 Flash Error Status Register (FERSTAT) The FERSTAT register reflects the error status of internal Flash operations. Offset Module Base + 0x0007 Figure 18-12. Flash Error Status Register (FERSTAT) All flags in the FERSTAT register are readable and only writable to clear the flag. | Table 18-15. | <b>FERSTAT</b> | Field [ | Descriptions | |--------------|----------------|---------|--------------| |--------------|----------------|---------|--------------| | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>DFDIF | Double Bit Fault Detect Interrupt Flag — The setting of the DFDIF flag indicates that a double bit fault was detected in the stored parity and data bits during a Flash array read operation or that a Flash array read operation was attempted on a Flash block that was under a Flash command operation. The DFDIF flag is cleared by writing a 1 to DFDIF. Writing a 0 to DFDIF has no effect on DFDIF. O No double bit fault detected Double bit fault detected or an invalid Flash array read operation attempted | | 0<br>SFDIF | Single Bit Fault Detect Interrupt Flag — With the IGNSF bit in the FCNFG register clear, the SFDIF flag indicates that a single bit fault was detected in the stored parity and data bits during a Flash array read operation or that a Flash array read operation was attempted on a Flash block that was under a Flash command operation. The SFDIF flag is cleared by writing a 1 to SFDIF. Writing a 0 to SFDIF has no effect on SFDIF. 0 No single bit fault detected 1 Single bit fault detected and corrected or an invalid Flash array read operation attempted | ### 18.3.2.9 P-Flash Protection Register (FPROT) The FPROT register defines which P-Flash sectors are protected against program and erase operations. Offset Module Base + 0x0008 Figure 18-13. Flash Protection Register (FPROT) The (unreserved) bits of the FPROT register are writable with the restriction that the size of the protected region can only be increased (see Section 18.3.2.9.1, "P-Flash Protection Restrictions," and Table 18-20). During the reset sequence, the FPROT register is loaded with the contents of the P-Flash protection byte in the Flash configuration field at global address $0x7F_FF0C$ located in P-Flash memory (see Table 18-2) as indicated by reset condition 'F' in Figure 18-13. To change the P-Flash protection that will be loaded during the reset sequence, the upper sector of the P-Flash memory must be unprotected, then the P-Flash protection byte must be reprogrammed. If a double bit fault is detected while reading the P-Flash phrase containing the P-Flash protection byte during the reset sequence, the FPOPEN bit will be cleared and remaining bits in the FPROT register will be set to leave the P-Flash memory fully protected. Trying to alter data in any protected area in the P-Flash memory will result in a protection violation error and the FPVIOL bit will be set in the FSTAT register. The block erase of a P-Flash block is not possible if any of the P-Flash sectors contained in the same P-Flash block are protected. ### **Table 18-16. FPROT Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FPOPEN | Flash Protection Operation Enable — The FPOPEN bit determines the protection function for program or erase operations as shown in Table 18-17 for the P-Flash block. 0 When FPOPEN is clear, the FPHDIS and FPLDIS bits define unprotected address ranges as specified by the corresponding FPHS and FPLS bits 1 When FPOPEN is set, the FPHDIS and FPLDIS bits enable protection for the address range specified by the corresponding FPHS and FPLS bits | | 6<br>RNV[6] | Reserved Nonvolatile Bit — The RNV bit should remain in the erased state for future enhancements. | | 5<br>FPHDIS | Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a protected/unprotected area in a specific region of the P-Flash memory ending with global address 0x7F_FFFF. 0 Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 4–3<br>FPHS[1:0] | Flash Protection Higher Address Size — The FPHS bits determine the size of the protected/unprotected area in P-Flash memory as shown in Table 18-18. The FPHS bits can only be written to while the FPHDIS bit is set. | | 2<br>FPLDIS | Flash Protection Lower Address Range Disable — The FPLDIS bit determines whether there is a protected/unprotected area in a specific region of the P-Flash memory beginning with global address 0x7F_8000. 0 Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 1–0<br>FPLS[1:0] | Flash Protection Lower Address Size — The FPLS bits determine the size of the protected/unprotected area in P-Flash memory as shown in Table 18-19. The FPLS bits can only be written to while the FPLDIS bit is set. | **Table 18-17. P-Flash Protection Function** | FPOPEN | FPHDIS | FPLDIS | Function <sup>1</sup> | |--------|--------|--------|---------------------------------| | 1 | 1 | 1 | No P-Flash Protection | | 1 | 1 | 0 | Protected Low Range | | 1 | 0 | 1 | Protected High Range | | 1 | 0 | 0 | Protected High and Low Ranges | | 0 | 1 | 1 | Full P-Flash Memory Protected | | 0 | 1 | 0 | Unprotected Low Range | | 0 | 0 | 1 | Unprotected High Range | | 0 | 0 | 0 | Unprotected High and Low Ranges | <sup>1</sup> For range sizes, refer to Table 18-18 and Table 18-19. Table 18-18. P-Flash Protection Higher Address Range | FPHS[1:0] | Global Address Range | Protected Size | |-----------|----------------------|----------------| | 00 | 0x7F_F800-0x7F_FFFF | 2 Kbytes | | 01 | 0x7F_F000-0x7F_FFFF | 4 Kbytes | | 10 | 0x7F_E000-0x7F_FFFF | 8 Kbytes | | 11 | 0x7F_C000-0x7F_FFFF | 16 Kbytes | MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 585 Table 18-19. P-Flash Protection Lower Address Range | FPLS[1:0] | Global Address Range | Protected Size | |-----------|----------------------|----------------| | 00 | 0x7F_8000-0x7F_83FF | 1 Kbyte | | 01 | 0x7F_8000-0x7F_87FF | 2 Kbytes | | 10 | 0x7F_8000-0x7F_8FFF | 4 Kbytes | | 11 | 0x7F_8000-0x7F_9FFF | 8 Kbytes | All possible P-Flash protection scenarios are shown in Figure 18-14. Although the protection scheme is loaded from the Flash memory at global address 0x7F\_FF0C during the reset sequence, it can be changed by the user. The P-Flash protection scheme can be used by applications requiring reprogramming in single chip mode while providing as much protection as possible if reprogramming is not required. Figure 18-14. P-Flash Protection Scenarios MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 18.3.2.9.1 P-Flash Protection Restrictions The general guideline is that P-Flash protection can only be added and not removed. Table 18-20 specifies all valid transitions between P-Flash protection scenarios. Any attempt to write an invalid scenario to the FPROT register will be ignored. The contents of the FPROT register reflect the active protection scenario. See the FPHS and FPLS bit descriptions for additional restrictions. | From<br>Protection<br>Scenario | To Protection Scenario <sup>1</sup> | | | | | | | | | |--------------------------------|-------------------------------------|---|---|---|---|---|---|---|--| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | 0 | Х | Х | Х | Х | | | | | | | 1 | | Х | | Х | | | | | | | 2 | | | Х | Х | | | | | | | 3 | | | | Х | | | | | | | 4 | | | | Х | Х | | | | | | 5 | | | Х | Х | Х | Х | | | | | 6 | | Х | | Х | Х | | Х | | | | 7 | Х | Х | Х | Х | Х | Х | Х | Х | | Table 18-20. P-Flash Protection Scenario Transitions ### 18.3.2.10 D-Flash Protection Register (DFPROT) The DFPROT register defines which D-Flash sectors are protected against program and erase operations. Figure 18-15. D-Flash Protection Register (DFPROT) The (unreserved) bits of the DFPROT register are writable with the restriction that protection can be added but not removed. Writes must increase the DPS value and the DPOEN bit can only be written from 1 (protection disabled) to 0 (protection enabled). If the DPOPEN bit is set, the state of the DPS bits is irrelevant. During the reset sequence, the DFPROT register is loaded with the contents of the D-Flash protection byte in the Flash configuration field at global address $0x7F_FF0D$ located in P-Flash memory (see Table 18-2) as indicated by reset condition F in Figure 18-15. To change the D-Flash protection that will be loaded during the reset sequence, the P-Flash sector containing the D-Flash protection byte must be unprotected, then the D-Flash protection byte must be programmed. If a double bit fault is detected while reading the Allowed transitions marked with X, see Figure 18-14 for a definition of the scenarios. P-Flash phrase containing the D-Flash protection byte during the reset sequence, the DPOPEN bit will be cleared and DPS bits will be set to leave the D-Flash memory fully protected. Trying to alter data in any protected area in the D-Flash memory will result in a protection violation error and the FPVIOL bit will be set in the FSTAT register. Block erase of the D-Flash memory is not possible if any of the D-Flash sectors are protected. Table 18-21. DFPROT Field Descriptions | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DPOPEN | D-Flash Protection Control Enables D-Flash memory protection from program and erase with protected address range defined by DPS bits Disables D-Flash memory protection from program and erase | | 4–0<br>DPS[4:0] | <b>D-Flash Protection Size</b> — The DPS[4:0] bits determine the size of the protected area in the D-Flash memory as shown in Table 18-22. | Table 18-22. D-Flash Protection Address Range | DPS[4:0] | Global Address Range | Protected Size | |----------|-----------------------|----------------| | 0_0000 | 0x10_0000 - 0x10_00FF | 256 bytes | | 0_0001 | 0x10_0000 - 0x10_01FF | 512 bytes | | 0_0010 | 0x10_0000 - 0x10_02FF | 768 bytes | | 0_0011 | 0x10_0000 - 0x10_03FF | 1024 bytes | | 0_0100 | 0x10_0000 - 0x10_04FF | 1280 bytes | | 0_0101 | 0x10_0000 - 0x10_05FF | 1536 bytes | | 0_0110 | 0x10_0000 - 0x10_06FF | 1792 bytes | | 0_0111 | 0x10_0000 - 0x10_07FF | 2048 bytes | | 0_1000 | 0x10_0000 - 0x10_08FF | 2304 bytes | | 0_1001 | 0x10_0000 - 0x10_09FF | 2560 bytes | | 0_1010 | 0x10_0000 - 0x10_0AFF | 2816 bytes | | 0_1011 | 0x10_0000 - 0x10_0BFF | 3072 bytes | | 0_1100 | 0x10_0000 - 0x10_0CFF | 3328 bytes | | 0_1101 | 0x10_0000 - 0x10_0DFF | 3584 bytes | | 0_1110 | 0x10_0000 - 0x10_0EFF | 3840 bytes | | 0_1111 | 0x10_0000 - 0x10_0FFF | 4096 bytes | | 1_0000 | 0x10_0000 - 0x10_10FF | 4352 bytes | | 1_0001 | 0x10_0000 - 0x10_11FF | 4608 bytes | | 1_0010 | 0x10_0000 - 0x10_12FF | 4864 bytes | | 1_0011 | 0x10_0000 - 0x10_13FF | 5120 bytes | | 1_0100 | 0x10_0000 - 0x10_14FF | 5376 bytes | | 1_0101 | 0x10_0000 - 0x10_15FF | 5632 bytes | MC9S12XHY-Family Reference Manual, Rev. 1.04 | | | J | |----------|-----------------------|----------------| | DPS[4:0] | Global Address Range | Protected Size | | 1_0110 | 0x10_0000 - 0x10_16FF | 5888 bytes | | 1_0111 | 0x10_0000 - 0x10_17FF | 6144 bytes | | 1_1000 | 0x10_0000 - 0x10_18FF | 6400 bytes | | 1_1001 | 0x10_0000 - 0x10_19FF | 6656 bytes | | 1_1010 | 0x10_0000 - 0x10_1AFF | 6912 bytes | | 1_1011 | 0x10_0000 - 0x10_1BFF | 7168 bytes | | 1_1100 | 0x10_0000 - 0x10_1CFF | 7424 bytes | | 1_1101 | 0x10_0000 - 0x10_1DFF | 7680 bytes | | 1_1110 | 0x10_0000 - 0x10_1EFF | 7936 bytes | | 1_1111 | 0x10_0000 - 0x10_1FFF | 8192 bytes | Table 18-22. D-Flash Protection Address Range ### 18.3.2.11 Flash Common Command Object Register (FCCOB) The FCCOB is an array of six words addressed via the CCOBIX index found in the FCCOBIX register. Byte wide reads and writes are allowed to the FCCOB register. Figure 18-17. Flash Common Command Object Low Register (FCCOBLO) #### 18.3.2.11.1 FCCOB - NVM Command Mode NVM command mode uses the indexed FCCOB register to provide a command code and its relevant parameters to the Memory Controller. The user first sets up all required FCCOB fields and then initiates the command's execution by writing a 1 to the CCIF bit in the FSTAT register (a 1 written by the user clears the CCIF command completion flag to 0). When the user clears the CCIF bit in the FSTAT register all FCCOB parameter fields are locked and cannot be changed by the user until the command completes (as evidenced by the Memory Controller returning CCIF to 1). Some commands return information to the FCCOB register array. The generic format for the FCCOB parameter fields in NVM command mode is shown in Table 18-23. The return values are available for reading after the CCIF flag in the FSTAT register has been returned to 1 by the Memory Controller. Writes to the unimplemented parameter fields (CCOBIX = 110 and CCOBIX = 111) are ignored with reads from these fields returning 0x0000. Table 18-23 shows the generic Flash command format. The high byte of the first word in the CCOB array contains the command code, followed by the parameters for this specific Flash command. For details on the FCCOB settings required by each command, see the Flash command descriptions in Section 18.4.2. | CCOBIX[2:0] | Byte | FCCOB Parameter Fields (NVM Command Mode) | |-------------|------|-------------------------------------------| | 000 | HI | FCMD[7:0] defining Flash command | | 000 | LO | 0, Global address [22:16] | | 001 | HI | Global address [15:8] | | 001 | LO | Global address [7:0] | | 010 | HI | Data 0 [15:8] | | 010 | LO | Data 0 [7:0] | | 011 | HI | Data 1 [15:8] | | 011 | LO | Data 1 [7:0] | | 100 | HI | Data 2 [15:8] | | 100 | LO | Data 2 [7:0] | | 101 | HI | Data 3 [15:8] | | 101 | LO | Data 3 [7:0] | Table 18-23. FCCOB - NVM Command Mode (Typical Usage) ## 18.3.2.12 Flash Reserved0 Register (FRSV0) This Flash register is reserved for factory testing. Offset Module Base + 0x000C 3 R 0 0 0 0 0 0 W Reset 0 0 0 Unimplemented or Reserved Figure 18-18. Flash Reserved0 Register (FRSV0) All bits in the FRSV0 register read 0 and are not writable. Freescale Semiconductor 591 MC9S12XHY-Family Reference Manual, Rev. 1.04 ### 18.3.2.13 Flash Reserved1 Register (FRSV1) This Flash register is reserved for factory testing. Figure 18-19. Flash Reserved1 Register (FRSV1) All bits in the FRSV1 register read 0 and are not writable. ## 18.3.2.14 Flash ECC Error Results Register (FECCR) The FECCR registers contain the result of a detected ECC fault for both single bit and double bit faults. The FECCR register provides access to several ECC related fields as defined by the ECCRIX index bits in the FECCRIX register (see Section 18.3.2.4). Once ECC fault information has been stored, no other fault information will be recorded until the specific ECC fault flag has been cleared. In the event of simultaneous ECC faults the priority for fault recording is double bit fault over single bit fault. Figure 18-20. Flash ECC Error Results High Register (FECCRHI) Figure 18-21. Flash ECC Error Results Low Register (FECCRLO) All FECCR bits are readable but not writable. MC9S12XHY-Family Reference Manual, Rev. 1.04 | ECCRIX[2:0] | FI | FECCR Register Content | | | | | | | |-------------|--------------------------------------|------------------------------------|---------------------------|--|--|--|--|--| | | Bits [15:8] | Bit[7] | Bits[6:0] | | | | | | | 000 | Parity bits read from<br>Flash block | 0 | Global address<br>[22:16] | | | | | | | 001 | | Global address [15:0] | | | | | | | | 010 | | Data 0 [15:0] | | | | | | | | 011 | Da | Data 1 [15:0] (P-Flash only) | | | | | | | | 100 | Da | Data 2 [15:0] (P-Flash only) | | | | | | | | 101 | Da | Data 3 [15:0] (P-Flash only) | | | | | | | | 110 | Not use | Not used, returns 0x0000 when read | | | | | | | | 111 | Not use | ed, returns 0x0000 whe | en read | | | | | | **Table 18-24. FECCR Index Settings** Table 18-25. FECCR Index=000 Bit Descriptions | Field | Description | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8<br>PAR[7:0] | <b>ECC Parity Bits</b> — Contains the 8 parity bits from the 72 bit wide P-Flash data word or the 6 parity bits, allocated to PAR[5:0], from the 22 bit wide D-Flash word with PAR[7:6]=00. | | 6–0<br>GADDR[22:16] | Global Address — The GADDR[22:16] field contains the upper seven bits of the global address having caused the error. | The P-Flash word addressed by ECCRIX = 001 contains the lower 16 bits of the global address. The following four words addressed by ECCRIX = 010 to 101 contain the 64-bit wide data phrase. The four data words and the parity byte are the uncorrected data read from the P-Flash block. The D-Flash word addressed by ECCRIX = 001 contains the lower 16 bits of the global address. The uncorrected 16-bit data word is addressed by ECCRIX = 010. # 18.3.2.15 Flash Option Register (FOPT) The FOPT register is the Flash option register. Figure 18-22. Flash Option Register (FOPT) All bits in the FOPT register are readable but are not writable. MC9S12XHY-Family Reference Manual, Rev. 1.04 During the reset sequence, the FOPT register is loaded from the Flash nonvolatile byte in the Flash configuration field at global address 0x7F\_FF0E located in P-Flash memory (see Table 18-2) as indicated by reset condition F in Figure 18-22. If a double bit fault is detected while reading the P-Flash phrase containing the Flash nonvolatile byte during the reset sequence, all bits in the FOPT register will be set. **Table 18-26. FOPT Field Descriptions** | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------| | | <b>Nonvolatile Bits</b> — The NV[7:0] bits are available as nonvolatile bits. Refer to the device user guide for proper use of the NV bits. | ### 18.3.2.16 Flash Reserved2 Register (FRSV2) This Flash register is reserved for factory testing. Figure 18-23. Flash Reserved2 Register (FRSV2) All bits in the FRSV2 register read 0 and are not writable. ## 18.3.2.17 Flash Reserved3 Register (FRSV3) This Flash register is reserved for factory testing. Offset Module Base + 0x0012 Figure 18-24. Flash Reserved3 Register (FRSV3) All bits in the FRSV3 register read 0 and are not writable. ## 18.3.2.18 Flash Reserved4 Register (FRSV4) This Flash register is reserved for factory testing. Offset Module Base + 0x0013 Figure 18-25. Flash Reserved4 Register (FRSV4) All bits in the FRSV4 register read 0 and are not writable. # 18.4 Functional Description ## **18.4.1 Flash Command Operations** Flash command operations are used to modify Flash memory contents. The next sections describe: - How to write the FCLKDIV register that is used to generate a time base (FCLK) derived from OSCCLK for Flash program and erase command operations - The command write sequence used to set Flash command parameters and launch execution - Valid Flash commands available for execution. # 18.4.1.1 Writing the FCLKDIV Register Prior to issuing any Flash program or erase command after a reset, the user is required to write the FCLKDIV register to divide OSCCLK down to a target FCLK of 1 MHz. Table 18-6 shows recommended values for the FDIV field based on OSCCLK frequency. #### NOTE Programming or erasing the Flash memory cannot be performed if the bus clock runs at less than 1 MHz. Setting FDIV too high can destroy the Flash memory due to overstress. Setting FDIV too low can result in incomplete programming or erasure of the Flash memory cells. When the FCLKDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. If the FCLKDIV register has not been written, any Flash program or erase command loaded during a command write sequence will not execute and the ACCERR bit in the FSTAT register will set. Freescale Semiconductor 595 MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 18.4.1.2 Command Write Sequence The Memory Controller will launch all valid Flash commands entered using a command write sequence. Before launching a command, the ACCERR and FPVIOL bits in the FSTAT register must be clear (see Section 18.3.2.7) and the CCIF flag should be tested to determine the status of the current command write sequence. If CCIF is 0, the previous command write sequence is still active, a new command write sequence cannot be started, and all writes to the FCCOB register are ignored. #### **CAUTION** Writes to any Flash register must be avoided while a Flash command is active (CCIF=0) to prevent corruption of Flash register contents and Memory Controller behavior. #### 18.4.1.2.1 Define FCCOB Contents The FCCOB parameter fields must be loaded with all required parameters for the Flash command being executed. Access to the FCCOB parameter fields is controlled via the CCOBIX bits in the FCCOBIX register (see Section 18.3.2.3). The contents of the FCCOB parameter fields are transferred to the Memory Controller when the user clears the CCIF command completion flag in the FSTAT register (writing 1 clears the CCIF to 0). The CCIF flag will remain clear until the Flash command has completed. Upon completion, the Memory Controller will return CCIF to 1 and the FCCOB register will be used to communicate any results. The flow for a generic command write sequence is shown in Figure 18-26. Figure 18-26. Generic Flash Command Write Sequence Flowchart ### 18.4.1.3 Valid Flash Module Commands Table 18-27. Flash Commands by Mode | FCMD | Command | | Unsecured | | | | Secured | | | | |--------|------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--| | PCIVID | | NS <sup>1</sup> | NX <sup>2</sup> | SS <sup>3</sup> | ST <sup>4</sup> | NS <sup>5</sup> | NX <sup>6</sup> | SS <sup>7</sup> | ST <sup>8</sup> | | | 0x01 | Erase Verify All Blocks | * | * | * | * | * | * | * | * | | | 0x02 | Erase Verify Block | * | * | * | * | * | * | * | * | | | 0x03 | Erase Verify P-Flash Section | * | * | * | * | * | | | | | | 0x04 | Read Once | * | * | * | * | * | | | | | | 0x06 | Program P-Flash | * | * | * | * | * | | | | | | 0x07 | Program Once | * | * | * | * | * | | | | | | 0x08 | Erase All Blocks | | | * | * | | | * | * | | | 0x09 | Erase Flash Block | * | * | * | * | * | | | | | | 0x0A | Erase P-Flash Sector | * | * | * | * | * | | | | | | 0x0B | Unsecure Flash | | | * | * | | | * | * | | | 0x0C | Verify Backdoor Access Key | * | | | | * | | | | | | 0x0D | Set User Margin Level | * | * | * | * | * | | | | | | 0x0E | Set Field Margin Level | | | * | * | | | | | | | 0x10 | Erase Verify D-Flash Section | * | * | * | * | * | | | | | | 0x11 | Program D-Flash | * | * | * | * | * | | | | | | 0x12 | Erase D-Flash Sector | * | * | * | * | * | | | | | <sup>&</sup>lt;sup>1</sup> Unsecured Normal Single Chip mode. ### 18.4.1.4 P-Flash Commands Table 18-28 summarizes the valid P-Flash commands along with the effects of the commands on the P-Flash block and other resources within the Flash module. <sup>&</sup>lt;sup>2</sup> Unsecured Normal Expanded mode. <sup>&</sup>lt;sup>3</sup> Unsecured Special Single Chip mode. <sup>&</sup>lt;sup>4</sup> Unsecured Special Mode. <sup>&</sup>lt;sup>5</sup> Secured Normal Single Chip mode. <sup>&</sup>lt;sup>6</sup> Secured Normal Expanded mode. <sup>&</sup>lt;sup>7</sup> Secured Special Single Chip mode. <sup>&</sup>lt;sup>8</sup> Secured Special Mode. Table 18-28. P-Flash Commands | FCMD | Command | Function on P-Flash Memory | |------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x01 | Erase Verify All<br>Blocks | Verify that all P-Flash (and D-Flash) blocks are erased. | | 0x02 | Erase Verify Block | Verify that a P-Flash block is erased. | | 0x03 | Erase Verify<br>P-Flash Section | Verify that a given number of words starting at the address provided are erased. | | 0x04 | Read Once | Read a dedicated 64 byte field in the nonvolatile information register in P-Flash block 0 that was previously programmed using the Program Once command. | | 0x06 | Program P-Flash | Program a phrase in a P-Flash block. | | 0x07 | Program Once | Program a dedicated 64 byte field in the nonvolatile information register in P-Flash block 0 that is allowed to be programmed only once. | | 0x08 | Erase All Blocks | Erase all P-Flash (and D-Flash) blocks. An erase of all Flash blocks is only possible when the FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register and the DPOPEN bit in the DFPROT register are set prior to launching the command. | | 0x09 | Erase Flash Block | Erase a P-Flash (or D-Flash) block. An erase of the full P-Flash block is only possible when FPLDIS, FPHDIS and FPOPEN bits in the FPROT register are set prior to launching the command. | | 0x0A | Erase P-Flash<br>Sector | Erase all bytes in a P-Flash sector. | | 0x0B | Unsecure Flash | Supports a method of releasing MCU security by erasing all P-Flash (and D-Flash) blocks and verifying that all P-Flash (and D-Flash) blocks are erased. | | 0x0C | Verify Backdoor<br>Access Key | Supports a method of releasing MCU security by verifying a set of security keys. | | 0x0D | Set User Margin<br>Level | Specifies a user margin read level for all P-Flash blocks. | | 0x0E | Set Field Margin<br>Level | Specifies a field margin read level for all P-Flash blocks (special modes only). | ## 18.4.1.5 D-Flash Commands Table 18-29 summarizes the valid D-Flash commands along with the effects of the commands on the D-Flash block. Table 18-29. D-Flash Commands | FCMD | Command | Function on D-Flash Memory | |------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x01 | Erase Verify All<br>Blocks | Verify that all D-Flash (and P-Flash) blocks are erased. | | 0x02 | Erase Verify Block | Verify that the D-Flash block is erased. | | 0x08 | Erase All Blocks | Erase all D-Flash (and P-Flash) blocks. An erase of all Flash blocks is only possible when the FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register and the DPOPEN bit in the DFPROT register are set prior to launching the command. | | 0x09 | Erase Flash Block | Erase a D-Flash (or P-Flash) block. An erase of the full D-Flash block is only possible when DPOPEN bit in the DFPROT register is set prior to launching the command. | | Table 1 | 18-29 | D-Flash | Commands | |---------|-------|---------|----------| | | | | | | FCMD | Command | Function on D-Flash Memory | |------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0B | Unsecure Flash | Supports a method of releasing MCU security by erasing all D-Flash (and P-Flash) blocks and verifying that all D-Flash (and P-Flash) blocks are erased. | | 0x0D | Set User Margin<br>Level | Specifies a user margin read level for the D-Flash block. | | 0x0E | Set Field Margin<br>Level | Specifies a field margin read level for the D-Flash block (special modes only). | | 0x10 | Erase Verify<br>D-Flash Section | Verify that a given number of words starting at the address provided are erased. | | 0x11 | Program D-Flash | Program up to four words in the D-Flash block. | | 0x12 | Erase D-Flash<br>Sector | Erase all bytes in a sector of the D-Flash block. | ## 18.4.2 Flash Command Description This section provides details of all available Flash commands launched by a command write sequence. The ACCERR bit in the FSTAT register will be set during the command write sequence if any of the following illegal steps are performed, causing the command not to be processed by the Memory Controller: - Starting any command write sequence that programs or erases Flash memory before initializing the FCLKDIV register - Writing an invalid command as part of the command write sequence - For additional possible errors, refer to the error handling table provided for each command If a Flash block is read during execution of an algorithm (CCIF = 0) on that same block, the read operation will return invalid data. If the SFDIF or DFDIF flags were not previously set when the invalid read operation occurred, both the SFDIF and DFDIF flags will be set and the FECCR registers will be loaded with the global address used in the invalid read operation with the data and parity fields set to all 0. If the ACCERR or FPVIOL bits are set in the FSTAT register, the user must clear these bits before starting any command write sequence (see Section 18.3.2.7). #### CAUTION A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed. # 18.4.2.1 Erase Verify All Blocks Command The Erase Verify All Blocks command will verify that all P-Flash and D-Flash blocks have been erased. Table 18-30. Erase Verify All Blocks Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x01 | Not required | MC9S12XHY-Family Reference Manual, Rev. 1.04 Upon clearing CCIF to launch the Erase Verify All Blocks command, the Memory Controller will verify that the entire Flash memory space is erased. The CCIF flag will set after the Erase Verify All Blocks operation has completed. Table 18-31. Erase Verify All Blocks Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------| | FSTAT | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | ### 18.4.2.2 Erase Verify Block Command The Erase Verify Block command allows the user to verify that an entire P-Flash or D-Flash block has been erased. The FCCOB upper global address bits determine which block must be verified. Table 18-32. Erase Verify Block Command FCCOB Requirements | CCOBIX[2:0] | FCCOB P | arameters | |-------------|---------|-----------------------------------------------------------| | 000 | 0x02 | Global address [22:16] of the Flash block to be verified. | Upon clearing CCIF to launch the Erase Verify Block command, the Memory Controller will verify that the selected P-Flash or D-Flash block is erased. The CCIF flag will set after the Erase Verify Block operation has completed. Table 18-33. Erase Verify Block Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | | Set if an invalid global address [22:16] is supplied | | FSTAT | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | # 18.4.2.3 Erase Verify P-Flash Section Command The Erase Verify P-Flash Section command will verify that a section of code in the P-Flash memory is erased. The Erase Verify P-Flash Section command defines the starting point of the code to be verified and the number of phrases. The section to be verified cannot cross a 256 Kbyte boundary in the P-Flash memory space. Freescale Semiconductor 601 MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 18-34. Erase Verify P-Flash Section Command FCCOB Requirements | CCOBIX[2:0] | FCCOB P | arameters | |-------------|-----------------------------|-------------------------------------------| | 000 | 0x03 | Global address [22:16] of a P-Flash block | | 001 | Global address [15:0] of th | e first phrase to be verified | | 010 | Number of phras | ses to be verified | Upon clearing CCIF to launch the Erase Verify P-Flash Section command, the Memory Controller will verify the selected section of Flash memory is erased. The CCIF flag will set after the Erase Verify P-Flash Section operation has completed. Table 18-35. Erase Verify P-Flash Section Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 010 at command launch | | | | Set if command not available in current mode (see Table 18-27) | | | | Set if an invalid global address [22:0] is supplied | | FOTAT | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | FSTAT | | Set if the requested section crosses a 256 Kbyte boundary | | | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | ### 18.4.2.4 Read Once Command The Read Once command provides read access to a reserved 64 byte field (8 phrases) located in the nonvolatile information register of P-Flash block 0. The Read Once field is programmed using the Program Once command described in Section 18.4.2.6. The Read Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway. **Table 18-36. Read Once Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------|--| | 000 | 0x04 Not Required | | | 001 | Read Once phrase index (0x0000 - 0x0007) | | | 010 | Read Once word 0 value | | | 011 | Read Once word 1 value | | | 100 | Read Once word 2 value | | | 101 | Read Once word 3 value | | Upon clearing CCIF to launch the Read Once command, a Read Once phrase is fetched and stored in the FCCOB indexed register. The CCIF flag will set after the Read Once operation has completed. Valid MC9S12XHY-Family Reference Manual, Rev. 1.04 phrase index values for the Read Once command range from 0x0000 to 0x0007. During execution of the Read Once command, any attempt to read addresses within P-Flash block will return invalid data. **Table 18-37. Read Once Command Error Handling** | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | Set if command not available in current mode (see Table 18-27) | | FSTAT | | Set if an invalid phrase index is supplied | | FSIAI | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | ## 18.4.2.5 Program P-Flash Command The Program P-Flash operation will program a previously erased phrase in the P-Flash memory using an embedded algorithm. #### **CAUTION** A P-Flash phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash phrase is not allowed. Table 18-38. Program P-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------------------------------------|--------------------------------------------------| | 000 | 0x06 | Global address [22:16] to identify P-Flash block | | 001 | Global address [15:0] of phrase location to be programmed <sup>1</sup> | | | 010 | Word 0 program value | | | 011 | Word 1 program value | | | 100 | Word 2 program value | | | 101 | Word 3 program value | | <sup>&</sup>lt;sup>1</sup> Global address [2:0] must be 000 Upon clearing CCIF to launch the Program P-Flash command, the Memory Controller will program the data words to the supplied global address and will then proceed to verify the data words read back as expected. The CCIF flag will set after the Program P-Flash operation has completed. | Register | Error Bit | Error Condition | |----------|------------------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 101 at command launch | | | ACCERD | Set if command not available in current mode (see Table 18-27) | | | ACCERR<br>FPVIOL | Set if an invalid global address [22:0] is supplied | | FSTAT | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | | | Set if the global address [22:0] points to a protected area | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | #### 18.4.2.6 **Program Once Command** The Program Once command restricts programming to a reserved 64 byte field (8 phrases) in the nonvolatile information register located in P-Flash block 0. The Program Once reserved field can be read using the Read Once command as described in Section 18.4.2.4. The Program Once command must only be issued once since the nonvolatile information register in P-Flash block 0 cannot be erased. The Program Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway. **Table 18-40. Program Once Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | |-------------|---------------------------------------------|--------------| | 000 | 0x07 | Not Required | | 001 | Program Once phrase index (0x0000 - 0x0007) | | | 010 | Program Once word 0 value | | | 011 | Program Once word 1 value | | | 100 | Program Once word 2 value | | | 101 | Program Once word 3 value | | Upon clearing CCIF to launch the Program Once command, the Memory Controller first verifies that the selected phrase is erased. If erased, then the selected phrase will be programmed and then verified with read back. The CCIF flag will remain clear, setting only after the Program Once operation has completed. The reserved nonvolatile information register accessed by the Program Once command cannot be erased and any attempt to program one of these phrases a second time will not be allowed. Valid phrase index values for the Program Once command range from 0x0000 to 0x0007. During execution of the Program Once command, any attempt to read addresses within P-Flash block 0 will return invalid data. MC9S12XHY-Family Reference Manual, Rev. 1.04 604 Freescale Semiconductor | Register | Error Bit | Error Condition | |----------|------------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 101 at command launch | | | 100555 | Set if command not available in current mode (see Table 18-27) | | | ACCERR | Set if an invalid phrase index is supplied | | FSTAT | TAT FPVIOL | Set if the requested phrase has already been programmed <sup>1</sup> | | 10.7.1 | | None | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | **Table 18-41. Program Once Command Error Handling** ### 18.4.2.7 Erase All Blocks Command The Erase All Blocks operation will erase the entire P-Flash and D-Flash memory space. Table 18-42. Erase All Blocks Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x08 | Not required | Upon clearing CCIF to launch the Erase All Blocks command, the Memory Controller will erase the entire Flash memory space and verify that it is erased. If the Memory Controller verifies that the entire Flash memory space was properly erased, security will be released. During the execution of this command (CCIF=0) the user must not write to any Flash module register. The CCIF flag will set after the Erase All Blocks operation has completed. Table 18-43. Erase All Blocks Command Error Handling | Register | Error Bit | Error Condition | |----------|--------------|-------------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | ACCERR | Set if command not available in current mode (see Table 18-27) | | FSTAT | FSTAT FPVIOL | Set if any area of the P-Flash or D-Flash memory is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | ### 18.4.2.8 Erase Flash Block Command The Erase Flash Block operation will erase all addresses in a P-Flash or D-Flash block. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>1</sup> If a Program Once phrase is initially programmed to 0xFFFF\_FFFF\_FFFF, the Program Once command will be allowed to execute again on that same phrase. Table 18-44. Erase Flash Block Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|---------------------------------------------------|------------------------------------------------| | 000 | 0x09 | Global address [22:16] to identify Flash block | | 001 | Global address [15:0] in Flash block to be erased | | Upon clearing CCIF to launch the Erase Flash Block command, the Memory Controller will erase the selected Flash block and verify that it is erased. The CCIF flag will set after the Erase Flash Block operation has completed. Table 18-45. Erase Flash Block Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|---------------------------------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | Set if command not available in current mode (see Table 18-27) | | | | Set if an invalid global address [22:16] is supplied | | FSTAT | | Set if the supplied P-Flash address is not phrase-aligned or if the D-Flash address is not word-aligned | | | FPVIOL | Set if an area of the selected Flash block is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | #### 18.4.2.9 Erase P-Flash Sector Command The Erase P-Flash Sector operation will erase all addresses in a P-Flash sector. Table 18-46. Erase P-Flash Sector Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 000 | 0x0A | Global address [22:16] to identify P-Flash block to be erased | | 001 | Global address [15:0] anywhere within the sector to be erased. Refer to Section 18.1.2.1 for the P-Flash sector size. | | Upon clearing CCIF to launch the Erase P-Flash Sector command, the Memory Controller will erase the selected Flash sector and then verify that it is erased. The CCIF flag will be set after the Erase P-Flash Sector operation has completed. | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 001 at command launch | | | ACCERR | Set if command not available in current mode (see Table 18-27) | | | | Set if an invalid global address [22:16] is supplied | | FSTAT | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | | FPVIOL | Set if the selected P-Flash sector is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | Table 18-47. Erase P-Flash Sector Command Error Handling #### 18.4.2.10 Unsecure Flash Command The Unsecure Flash command will erase the entire P-Flash and D-Flash memory space and, if the erase is successful, will release security. Table 18-48. Unsecure Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x0B | Not required | Upon clearing CCIF to launch the Unsecure Flash command, the Memory Controller will erase the entire P-Flash and D-Flash memory space and verify that it is erased. If the Memory Controller verifies that the entire Flash memory space was properly erased, security will be released. If the erase verify is not successful, the Unsecure Flash operation sets MGSTAT1 and terminates without changing the security state. During the execution of this command (CCIF=0) the user must not write to any Flash module register. The CCIF flag is set after the Unsecure Flash operation has completed. Table 18-49. Unsecure Flash Command Error Handling | Register | Error Bit | Error Condition | | |----------|-----------|-------------------------------------------------------------------------------------|--| | | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | | ACCERN | Set if command not available in current mode (see Table 18-27) | | | FSTAT | FPVIOL | Set if any area of the P-Flash or D-Flash memory is protected | | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | | ## 18.4.2.11 Verify Backdoor Access Key Command The Verify Backdoor Access Key command will only execute if it is enabled by the KEYEN bits in the FSEC register (see Table 18-8). The Verify Backdoor Access Key command releases security if user-supplied keys match those stored in the Flash security bytes of the Flash configuration field (see MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 18-2). The Verify Backdoor Access Key command must not be executed from the Flash block containing the backdoor comparison key to avoid code runaway. Table 18-50. Verify Backdoor Access Key Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x0C | Not required | | 001 | Ke | y 0 | | 010 | Ke | y 1 | | 011 | Ke | y 2 | | 100 | Ke | y 3 | Upon clearing CCIF to launch the Verify Backdoor Access Key command, the Memory Controller will check the FSEC KEYEN bits to verify that this command is enabled. If not enabled, the Memory Controller sets the ACCERR bit in the FSTAT register and terminates. If the command is enabled, the Memory Controller compares the key provided in FCCOB to the backdoor comparison key in the Flash configuration field with Key 0 compared to 0x7F\_FF00, etc. If the backdoor keys match, security will be released. If the backdoor keys do not match, security is not released and all future attempts to execute the Verify Backdoor Access Key command are aborted (set ACCERR) until a reset occurs. The CCIF flag is set after the Verify Backdoor Access Key operation has completed. Table 18-51. Verify Backdoor Access Key Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|------------------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 100 at command launch | | | | Set if an incorrect backdoor key is supplied | | | | Set if backdoor key access has not been enabled (KEYEN[1:0] != 10, see Section 18.3.2.2) | | FSTAT | | Set if the backdoor key has mismatched since the last reset | | | FPVIOL | None | | | MGSTAT1 | None | | | MGSTAT0 | None | # 18.4.2.12 Set User Margin Level Command The Set User Margin Level command causes the Memory Controller to set the margin level for future read operations of a specific P-Flash or D-Flash block. Table 18-52. Set User Margin Level Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------|----------------------------------------------------| | 000 | 0x0D | Global address [22:16] to identify the Flash block | | 001 | Margin level setting | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Upon clearing CCIF to launch the Set User Margin Level command, the Memory Controller will set the user margin level for the targeted block and then set the CCIF flag. Valid margin level settings for the Set User Margin Level command are defined in Table 18-53. Table 18-53. Valid Set User Margin Level Settings | CCOB (CCOBIX=001) Level Description | | | |-------------------------------------|----------------------------------|--| | 0x0000 | Return to Normal Level | | | 0x0001 | User Margin-1 Level <sup>1</sup> | | | 0x0002 | User Margin-0 Level <sup>2</sup> | | <sup>&</sup>lt;sup>1</sup> Read margin to the erased state Table 18-54. Set User Margin Level Command Error Handling | Register | Error Bit | Error Condition | | |----------|-----------|----------------------------------------------------------------|--| | | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | | Set if command not available in current mode (see Table 18-27) | | | | | Set if an invalid global address [22:16] is supplied | | | FSTAT | | Set if an invalid margin level setting is supplied | | | | FPVIOL | None | | | | MGSTAT1 | None | | | | MGSTAT0 | None | | #### **NOTE** User margin levels can be used to check that Flash memory contents have adequate margin for normal level read operations. If unexpected results are encountered when checking Flash memory contents at user margin levels, a potential loss of information has been detected. ## 18.4.2.13 Set Field Margin Level Command The Set Field Margin Level command, valid in special modes only, causes the Memory Controller to set the margin level specified for future read operations of a specific P-Flash or D-Flash block. Table 18-55. Set Field Margin Level Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------|----------------------------------------------------| | 000 | 0x0E | Global address [22:16] to identify the Flash block | | 001 | Margin level setting | | MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> Read margin to the programmed state Upon clearing CCIF to launch the Set Field Margin Level command, the Memory Controller will set the field margin level for the targeted block and then set the CCIF flag. Valid margin level settings for the Set Field Margin Level command are defined in Table 18-56. Table 18-56. Valid Set Field Margin Level Settings | CCOB (CCOBIX=001) Level Description | | | |-------------------------------------|-----------------------------------|--| | 0x0000 | Return to Normal Level | | | 0x0001 | User Margin-1 Level <sup>1</sup> | | | 0x0002 | User Margin-0 Level <sup>2</sup> | | | 0x0003 | Field Margin-1 Level <sup>1</sup> | | | 0x0004 | Field Margin-0 Level <sup>2</sup> | | <sup>&</sup>lt;sup>1</sup> Read margin to the erased state Table 18-57. Set Field Margin Level Command Error Handling | Register | Error Bit | Error Condition | | |----------|-----------|----------------------------------------------------------------|--| | | | Set if CCOBIX[2:0] != 001 at command launch | | | | ACCERR | Set if command not available in current mode (see Table 18-27) | | | FSTAT | FPVIOL | Set if an invalid global address [22:16] is supplied | | | | | Set if an invalid margin level setting is supplied | | | | | None | | | | MGSTAT1 | None | | | | MGSTAT0 | None | | #### **CAUTION** Field margin levels must only be used during verify of the initial factory programming. #### NOTE Field margin levels can be used to check that Flash memory contents have adequate margin for data retention at the normal level setting. If unexpected results are encountered when checking Flash memory contents at field margin levels, the Flash memory contents should be erased and reprogrammed. ## 18.4.2.14 Erase Verify D-Flash Section Command The Erase Verify D-Flash Section command will verify that a section of code in the D-Flash is erased. The Erase Verify D-Flash Section command defines the starting point of the data to be verified and the number of words. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> Read margin to the programmed state | Table 18-58. Erase Verify D-Flash Section Command FCCOB Requirement | |---------------------------------------------------------------------| |---------------------------------------------------------------------| | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------------|------------------------------------------------------| | 000 | 0x10 | Global address [22:16] to identify the D-Flash block | | 001 | Global address [15:0] of t | he first word to be verified | | 010 | Number of word | ds to be verified | Upon clearing CCIF to launch the Erase Verify D-Flash Section command, the Memory Controller will verify the selected section of D-Flash memory is erased. The CCIF flag will set after the Erase Verify D-Flash Section operation has completed. Table 18-59. Erase Verify D-Flash Section Command Error Handling | Register | Error Bit | Error Condition | | |----------|-----------|-------------------------------------------------------------------------|--| | | ACCERR | Set if CCOBIX[2:0] != 010 at command launch | | | | | Set if command not available in current mode (see Table 18-27) | | | | | Set if an invalid global address [22:0] is supplied | | | ГОТАТ | | Set if a misaligned word address is supplied (global address [0] != 0) | | | FSTAT | | Set if the requested section breaches the end of the D-Flash block | | | | FPVIOL | None | | | | MGSTAT1 | Set if any errors have been encountered during the read | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | | ### 18.4.2.15 Program D-Flash Command The Program D-Flash operation programs one to four previously erased words in the D-Flash block. The Program D-Flash operation will confirm that the targeted location(s) were successfully programmed upon completion. #### **CAUTION** A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed. Table 18-60. Program D-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|------------------------------------------------|------------------------------------------------------|--| | 000 | 0x11 | Global address [22:16] to identify the D-Flash block | | | 001 | Global address [15:0] of word to be programmed | | | | 010 | Word 0 program value | | | | 011 | Word 1 program value, if desired | | | | 100 | Word 2 program value, if desired | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 18-60. Program D-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------------------|--| | 101 | Word 3 program value, if desired | | Upon clearing CCIF to launch the Program D-Flash command, the user-supplied words will be transferred to the Memory Controller and be programmed if the area is unprotected. The CCOBIX index value at Program D-Flash command launch determines how many words will be programmed in the D-Flash block. The CCIF flag is set when the operation has completed. Table 18-61. Program D-Flash Command Error Handling | Register | Error Bit | Error Condition | |-------------------|-----------|-------------------------------------------------------------------------------------| | FSTAT FPVIO MGSTA | ACCERR | Set if CCOBIX[2:0] < 010 at command launch | | | | Set if CCOBIX[2:0] > 101 at command launch | | | | Set if command not available in current mode (see Table 18-27) | | | | Set if an invalid global address [22:0] is supplied | | | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | Set if the requested group of words breaches the end of the D-Flash block | | | FPVIOL | Set if the selected area of the D-Flash memory is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | ### 18.4.2.16 Erase D-Flash Sector Command The Erase D-Flash Sector operation will erase all addresses in a sector of the D-Flash block. **Table 18-62. Erase D-Flash Sector Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--| | 000 | 0x12 | Global address [22:16] to identify D-Flash block | | | 001 | Global address [15:0] anywhere within the sector to be erased.<br>See Section 18.1.2.2 for D-Flash sector size. | | | Upon clearing CCIF to launch the Erase D-Flash Sector command, the Memory Controller will erase the selected Flash sector and verify that it is erased. The CCIF flag will set after the Erase D-Flash Sector operation has completed. | Register | Error Bit | Error Condition | | | |----------|-----------|-------------------------------------------------------------------------------------|--|--| | FSTAT | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | | | Set if command not available in current mode (see Table 18-27) | | | | | | Set if an invalid global address [22:0] is supplied | | | | | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | | FPVIOL | Set if the selected area of the D-Flash memory is protected | | | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | | | Table 18-63. Erase D-Flash Sector Command Error Handling # 18.4.3 Interrupts The Flash module can generate an interrupt when a Flash command operation has completed or when a Flash command operation has detected an ECC fault. | Interrupt Source | Interrupt Flag | Local Enable | Global (CCR)<br>Mask | |------------------------------------|-----------------------------|-----------------------------|----------------------| | Flash Command Complete | CCIF<br>(FSTAT register) | CCIE<br>(FCNFG register) | l Bit | | ECC Double Bit Fault on Flash Read | DFDIF<br>(FERSTAT register) | DFDIE<br>(FERCNFG register) | I Bit | | ECC Single Bit Fault on Flash Read | SFDIF<br>(FERSTAT register) | SFDIE<br>(FERCNFG register) | I Bit | Table 18-64. Flash Interrupt Sources #### **NOTE** Vector addresses and their relative interrupt priority are determined at the MCU level. ## 18.4.3.1 Description of Flash Interrupt Operation The Flash module uses the CCIF flag in combination with the CCIE interrupt enable bit to generate the Flash command interrupt request. The Flash module uses the DFDIF and SFDIF flags in combination with the DFDIE and SFDIE interrupt enable bits to generate the Flash error interrupt request. For a detailed description of the register bits involved, refer to Section 18.3.2.5, "Flash Configuration Register (FCNFG)", Section 18.3.2.6, "Flash Error Configuration Register (FERCNFG)", Section 18.3.2.7, "Flash Status Register (FSTAT)", and Section 18.3.2.8, "Flash Error Status Register (FERSTAT)". The logic used for generating the Flash module interrupts is shown in Figure 18-27. Figure 18-27. Flash Module Interrupts Implementation #### **18.4.4** Wait Mode The Flash module is not affected if the MCU enters wait mode. The Flash module can recover the MCU from wait via the CCIF interrupt (see Section 18.4.3, "Interrupts"). ### **18.4.5** Stop Mode If a Flash command is active (CCIF = 0) when the MCU requests stop mode, the current Flash operation will be completed before the CPU is allowed to enter stop mode. # 18.5 Security The Flash module provides security information to the MCU. The Flash security state is defined by the SEC bits of the FSEC register (see Table 18-9). During reset, the Flash module initializes the FSEC register using data read from the security byte of the Flash configuration field at global address 0x7F\_FF0F. The security state out of reset can be permanently changed by programming the security byte of the Flash configuration field. This assumes that you are starting from a mode where the necessary P-Flash erase and program commands are available and that the upper region of the P-Flash is unprotected. If the Flash security byte is successfully programmed, its new value will take affect after the next MCU reset. The following subsections describe these security-related subjects: - Unsecuring the MCU using Backdoor Key Access - Unsecuring the MCU in Special Single Chip Mode using BDM - Mode and Security Effects on Flash Command Availability # 18.5.1 Unsecuring the MCU using Backdoor Key Access The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0x7F\_FF00-0x7F\_FF07). If the KEYEN[1:0] bits are in the enabled state (see Section 18.3.2.2), the Verify Backdoor Access Key command (see Section 18.4.2.11) allows the user to present four prospective keys for comparison to the MC9S12XHY-Family Reference Manual, Rev. 1.04 keys stored in the Flash memory via the Memory Controller. If the keys presented in the Verify Backdoor Access Key command match the backdoor keys stored in the Flash memory, the SEC bits in the FSEC register (see Table 18-9) will be changed to unsecure the MCU. Key values of 0x0000 and 0xFFFF are not permitted as backdoor keys. While the Verify Backdoor Access Key command is active, P-Flash block 0 will not be available for read access and will return invalid data. The user code stored in the P-Flash memory must have a method of receiving the backdoor keys from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports. If the KEYEN[1:0] bits are in the enabled state (see Section 18.3.2.2), the MCU can be unsecured by the backdoor key access sequence described below: - 1. Follow the command sequence for the Verify Backdoor Access Key command as explained in Section 18.4.2.11 - 2. If the Verify Backdoor Access Key command is successful, the MCU is unsecured and the SEC[1:0] bits in the FSEC register are forced to the unsecure state of 10 The Verify Backdoor Access Key command is monitored by the Memory Controller and an illegal key will prohibit future use of the Verify Backdoor Access Key command. A reset of the MCU is the only method to re-enable the Verify Backdoor Access Key command. After the backdoor keys have been correctly matched, the MCU will be unsecured. After the MCU is unsecured, the sector containing the Flash security byte can be erased and the Flash security byte can be reprogrammed to the unsecure state, if desired. In the unsecure state, the user has full control of the contents of the backdoor keys by programming addresses 0x7F FF00-0x7F FF07 in the Flash configuration field. The security as defined in the Flash security byte (0x7F FF0F) is not changed by using the Verify Backdoor Access Key command sequence. The backdoor keys stored in addresses 0x7F FF00–0x7F FF07 are unaffected by the Verify Backdoor Access Key command sequence. After the next reset of the MCU, the security state of the Flash module is determined by the Flash security byte (0x7F\_FF0F). The Verify Backdoor Access Key command sequence has no effect on the program and erase protections defined in the Flash protection register, FPROT. #### 18.5.2 Unsecuring the MCU in Special Single Chip Mode using BDM The MCU can be unsecured in special single chip mode by erasing the P-Flash and D-Flash memory by one of the following methods: - Reset the MCU into special single chip mode, delay while the erase test is performed by the BDM, send BDM commands to disable protection in the P-Flash and D-Flash memory, and execute the Erase All Blocks command write sequence to erase the P-Flash and D-Flash memory. - Reset the MCU into special expanded wide mode, disable protection in the P-Flash and D-Flash memory and run code from external memory to execute the Erase All Blocks command write sequence to erase the P-Flash and D-Flash memory. After the CCIF flag sets to indicate that the Erase All Blocks operation has completed, reset the MCU into special single chip mode. The BDM will execute the Erase Verify All Blocks command write sequence to verify that the P-Flash and D-Flash memory is erased. If the P-Flash and D-Flash memory are verified as Freescale Semiconductor 615 MC9S12XHY-Family Reference Manual, Rev. 1.04 erased the MCU will be unsecured. All BDM commands will be enabled and the Flash security byte may be programmed to the unsecure state by the following method: • Send BDM commands to execute a 'Program P-Flash' command sequence to program the Flash security byte to the unsecured state and reset the MCU. ## 18.5.3 Mode and Security Effects on Flash Command Availability The availability of Flash module commands depends on the MCU operating mode and security state as shown in Table 18-27. #### 18.6 Initialization On each system reset the Flash module executes a reset sequence which establishes initial values for the Flash Block Configuration Parameters, the FPROT and DFPROT protection registers, and the FOPT and FSEC registers. The Flash module reverts to built-in default values that leave the module in a fully protected and secured state if errors are encountered during execution of the reset sequence. If a double bit fault is detected during the reset sequence, both MGSTAT bits in the FSTAT register will be set. CCIF remains clear throughout the reset sequence. The Flash module holds off all CPU access for the initial portion of the reset sequence. While Flash reads are possible when the hold is removed, writes to the FCCOBIX, FCCOBHI, and FCCOBLO registers are ignored to prevent command activity while the Memory Controller remains busy. Completion of the reset sequence is marked by setting CCIF high which enables writes to the FCCOBIX, FCCOBHI, and FCCOBLO registers to launch any available Flash command. If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector/block being erased is not guaranteed. # Chapter 19 128 KByte Flash Module (S12XFTMR128K1V1) #### 19.1 Introduction The FTMR128K1 module implements the following: - 128 Kbytes of P-Flash (Program Flash) memory - 8 Kbytes of D-Flash (Data Flash) memory The Flash memory is ideal for single-supply applications allowing for field reprogramming without requiring external high voltage sources for program or erase operations. The Flash module includes a memory controller that executes commands to modify Flash memory contents. The user interface to the memory controller consists of the indexed Flash Common Command Object (FCCOB) register which is written to with the command, global address, data, and any required command parameters. The memory controller must complete the execution of a command before the FCCOB register can be written to with a new command. #### **CAUTION** A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed. The Flash memory may be read as bytes, aligned words, or misaligned words. Read access time is one bus cycle for bytes and aligned words, and two bus cycles for misaligned words. For Flash memory, an erased bit reads 1 and a programmed bit reads 0. It is not possible to read from a Flash block while any command is executing on that specific Flash block. It is possible to read from a Flash block while a command is executing on a different Flash block. Both P-Flash and D-Flash memories are implemented with Error Correction Codes (ECC) that can resolve single bit faults and detect double bit faults. For P-Flash memory, the ECC implementation requires that programming be done on an aligned 8 byte basis (a Flash phrase). Since P-Flash memory is always read by phrase, only one single bit fault in the phrase containing the byte or word accessed will be corrected. ## 19.1.1 Glossary **Command Write Sequence** — An MCU instruction sequence to execute built-in algorithms (including program and erase) on the Flash memory. **D-Flash Memory** — The D-Flash memory constitutes the nonvolatile memory store for data. MC9S12XHY-Family Reference Manual, Rev. 1.04 **D-Flash Sector** — The D-Flash sector is the smallest portion of the D-Flash memory that can be erased. The D-Flash sector consists of four 64 byte rows for a total of 256 bytes. **NVM Command Mode** — An NVM mode using the CPU to setup the FCCOB register to pass parameters required for Flash command execution. **Phrase** — An aligned group of four 16-bit words within the P-Flash memory. Each phrase includes eight ECC bits for single bit fault correction and double bit fault detection within the phrase. **P-Flash Memory** — The P-Flash memory constitutes the main nonvolatile memory store for applications. **P-Flash Sector** — The P-Flash sector is the smallest portion of the P-Flash memory that can be erased. Each P-Flash sector contains 1024 bytes. **Program IFR** — Nonvolatile information register located in the P-Flash block that contains the Device ID, Version ID, and the Program Once field. The Program IFR is visible in the global memory map by setting the PGMIFRON bit in the MMCCTL1 register. #### **19.1.2** Features #### 19.1.2.1 P-Flash Features - 128 Kbytes of P-Flash memory composed of one 128 Kbyte Flash block divided into 128 sectors of 1024 bytes - Single bit fault correction and double bit fault detection within a 64-bit phrase during read operations - Automated program and erase algorithm with verify and generation of ECC parity bits - Fast sector erase and phrase program operation - Flexible protection scheme to prevent accidental program or erase of P-Flash memory #### 19.1.2.2 D-Flash Features - 8 Kbytes of D-Flash memory composed of one 8 Kbyte Flash block divided into 32 sectors of 256 bytes - Single bit fault correction and double bit fault detection within a word during read operations - Automated program and erase algorithm with verify and generation of ECC parity bits - Fast sector erase and word program operation - Protection scheme to prevent accidental program or erase of D-Flash memory - Ability to program up to four words in a burst sequence #### 19.1.2.3 Other Flash Module Features - No external high-voltage power supply required for Flash memory program and erase operations - Interrupt generation on Flash command completion and Flash error detection - Security mechanism to prevent unauthorized access to the Flash memory ## 19.1.3 Block Diagram The block diagram of the Flash module is shown in Figure 19-1. Figure 19-1. FTMR128K1 Block Diagram MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 19.2 External Signal Description The Flash module contains no signals that connect off-chip. ## 19.3 Memory Map and Registers This section describes the memory map and registers for the Flash module. Read data from unimplemented memory space in the Flash module is undefined. Write access to unimplemented or reserved memory space in the Flash module will be ignored by the Flash module. ## 19.3.1 Module Memory Map The S12X architecture places the P-Flash memory between global addresses 0x7E\_0000 and 0x7F\_FFFF as shown in Table 19-1. The P-Flash memory map is shown in Figure 19-2. | Global Address | Size<br>(Bytes) | Description | |-----------------------|-----------------|---------------------------------------------------------------------------| | 0x7E_0000 - 0x7F_FFFF | 128 K | P-Flash Block 0<br>Contains Flash Configuration Field<br>(see Table 19-2) | Table 19-1. P-Flash Memory Addressing The FPROT register, described in Section 19.3.2.9, can be set to protect regions in the Flash memory from accidental program or erase. Three separate memory regions, one growing upward from global address $0x7F_8000$ in the Flash memory (called the lower region), one growing downward from global address $0x7F_FFFF$ in the Flash memory (called the higher region), and the remaining addresses in the Flash memory, can be activated for protection. The Flash memory addresses covered by these protectable regions are shown in the P-Flash memory map. The higher address region is mainly targeted to hold the boot loader code since it covers the vector space. Default protection settings as well as security information that allows the MCU to restrict access to the Flash module are stored in the Flash configuration field as described in Table 19-2. Table 19-2. Flash Configuration Field<sup>1</sup> | Global Address | Size<br>(Bytes) | Description | |------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x7F_FF00 - 0x7F_FF07 | 8 | Backdoor Comparison Key Refer to Section 19.4.2.11, "Verify Backdoor Access Key Command," and Section 19.5.1, "Unsecuring the MCU using Backdoor Key Access" | | 0x7F_FF08 - 0x7F_FF0B <sup>2</sup> | 4 | Reserved | | 0x7F_FF0C <sup>2</sup> | 1 | P-Flash Protection byte. Refer to Section 19.3.2.9, "P-Flash Protection Register (FPROT)" | | 0x7F_FF0D <sup>2</sup> | 1 | D-Flash Protection byte. Refer to Section 19.3.2.10, "D-Flash Protection Register (DFPROT)" | | 0x7F_FF0E <sup>2</sup> | 1 | Flash Nonvolatile byte<br>Refer to Section 19.3.2.15, "Flash Option Register (FOPT)" | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## Table 19-2. Flash Configuration Field<sup>1</sup> | Global Address | Size<br>(Bytes) | Description | |------------------------|-----------------|------------------------------------------------------------------------------------| | 0x7F_FF0F <sup>2</sup> | 1 | Flash Security byte<br>Refer to Section 19.3.2.2, "Flash Security Register (FSEC)" | Older versions may have swapped protection byte addresses <sup>&</sup>lt;sup>2</sup> 0x7FF08 - 0x7F\_FF0F form a Flash phrase and must be programmed in a single command write sequence. Each byte in the 0x7F\_FF08 - 0x7F\_FF0B reserved field should be programmed to 0xFF. Figure 19-2. P-Flash Memory Map MC9S12XHY-Family Reference Manual, Rev. 1.04 622 Freescale Semiconductor #### **Table 19-3. Program IFR Fields** | Global Address<br>(PGMIFRON) | Size<br>(Bytes) | Field Description | |------------------------------|-----------------|-------------------------------------------------------------------------| | 0x40_0000 - 0x40_0007 | 8 | Device ID | | 0x40_0008 - 0x40_00E7 | 224 | Reserved | | 0x40_00E8 - 0x40_00E9 | 2 | Version ID | | 0x40_00EA - 0x40_00FF | 22 | Reserved | | 0x40_0100 - 0x40_013F | 64 | Program Once Field<br>Refer to Section 19.4.2.6, "Program Once Command" | | 0x40_0140 - 0x40_01FF | 192 | Reserved | Table 19-4. D-Flash and Memory Controller Resource Fields | Global Address | Size<br>(Bytes) | Description | |-----------------------|-----------------|---------------------------------------------------------------------| | 0x10_0000 - 0x10_1FFF | 8,192 | D-Flash Memory | | 0x10_2000 - 0x11_FFFF | 122,880 | Reserved | | 0x12_0000 - 0x12_007F | 128 | D-Flash Nonvolatile Information Register (DFIFRON <sup>1</sup> = 1) | | 0x12_0080 - 0x12_0FFF | 3,968 | Reserved | | 0x12_1000 - 0x12_1FFF | 4,096 | Reserved | | 0x12_2000 - 0x12_3CFF | 7,242 | Reserved | | 0x12_3D00 - 0x12_3FFF | 768 | Memory Controller Scratch RAM (MGRAMON <sup>1</sup> = 1) | | 0x12_4000 - 0x12_E7FF | 43,008 | Reserved | | 0x12_E800 - 0x12_FFFF | 6,144 | Reserved | | 0x13_0000 - 0x13_FFFF | 65,536 | Reserved | <sup>&</sup>lt;sup>1</sup> MMCCTL1 register bit Figure 19-3. D-Flash and Memory Controller Resource Memory Map #### 19.3.2 **Register Descriptions** The Flash module contains a set of 20 control and status registers located between Flash module base + 0x0000 and 0x0013. A summary of the Flash module registers is given in Figure 19-4 with detailed descriptions in the following subsections. #### **CAUTION** Writes to any Flash register must be avoided while a Flash command is active (CCIF=0) to prevent corruption of Flash register contents and Memory Controller behavior. Figure 19-4. FTMR128K1 Register Summary MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address<br>& Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------|--------|--------|--------|--------|--------|---------|---------|---------| | 0x0002<br>FCCOBIX | R<br>W | 0 | 0 | 0 | 0 | 0 | CCOBIX2 | CCOBIX1 | CCOBIX0 | | 0x0003<br>FECCRIX | R<br>W | 0 | 0 | 0 | 0 | 0 | ECCRIX2 | ECCRIX1 | ECCRIX0 | | 0x0004<br>FCNFG | R<br>W | CCIE | 0 | 0 | IGNSF | 0 | 0 | FDFD | FSFD | | 0x0005<br>FERCNFG | R<br>W | | | 0 | | | | DFDIE | SFDIE | | 0x0006<br>FSTAT | R<br>W | CCIF | 0 | ACCERR | FPVIOL | MGBUSY | RSVD | MGSTAT1 | MGSTAT0 | | 0x0007<br>FERSTAT | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | DFDIF | SFDIF | | 0x0008<br>FPROT | R<br>W | FPOPEN | RNV6 | FPHDIS | FPHS1 | FPHS0 | FPLDIS | FPLS1 | FPLS0 | | 0x0009<br>DFPROT | R<br>W | DPOPEN | 0 | 0 | DPS4 | DPS3 | DPS2 | DPS1 | DPS0 | | 0x000A<br>FCCOBHI | R<br>W | CCOB15 | CCOB14 | CCOB13 | CCOB12 | CCOB11 | CCOB10 | ССОВ9 | CCOB8 | | 0x000B<br>FCCOBLO | R<br>W | ССОВ7 | CCOB6 | CCOB5 | CCOB4 | ССОВ3 | CCOB2 | CCOB1 | ССОВ0 | | 0x000C<br>FRSV0 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000D<br>FRSV1 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x000E<br>FECCRHI | R<br>W | ECCR15 | ECCR14 | ECCR13 | ECCR12 | ECCR11 | ECCR10 | ECCR9 | ECCR8 | | 0x000F<br>FECCRLO | R<br>W | ECCR7 | ECCR6 | ECCR5 | ECCR4 | ECCR3 | ECCR2 | ECCR1 | ECCR0 | Figure 19-4. FTMR128K1 Register Summary (continued) MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address<br>& Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|---|-----|-------------|---------------|-------|-----|-----|-----|-----| | 0x0010 | R | NV7 | NV6 | NV5 | NV4 | NV3 | NV2 | NV1 | NV0 | | FOPT | W | | | | | | | | | | 0x0011 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FRSV2 | w | | | | | | | | | | 0x0012 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FRSV3 | w | | | | | | | | | | 0x0013 | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | FRSV4 | w | | | | | | | | | | | | | = Unimpleme | ented or Rese | erved | | | | | Figure 19-4. FTMR128K1 Register Summary (continued) ## 19.3.2.1 Flash Clock Divider Register (FCLKDIV) The FCLKDIV register is used to control timed events in program and erase algorithms. Figure 19-5. Flash Clock Divider Register (FCLKDIV) All bits in the FCLKDIV register are readable, bits 6–0 are write once and bit 7 is not writable. **Table 19-5. FCLKDIV Field Descriptions** | Field | Description | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FDIVLD | Clock Divider Loaded 0 FCLKDIV register has not been written 1 FCLKDIV register has been written since the last reset | | 6–0<br>FDIV[6:0] | Clock Divider Bits — FDIV[6:0] must be set to effectively divide OSCCLK down to generate an internal Flash clock, FCLK, with a target frequency of 1 MHz for use by the Flash module to control timed events during program and erase algorithms. Table 19-6 shows recommended values for FDIV[6:0] based on OSCCLK frequency. Please refer to Section 19.4.1, "Flash Command Operations," for more information. | MC9S12XHY-Family Reference Manual, Rev. 1.04 626 Freescale Semiconductor #### **CAUTION** The FCLKDIV register should never be written while a Flash command is executing (CCIF=0). The FCLKDIV register is writable during the Flash reset sequence even though CCIF is clear. Table 19-6. FDIV vs OSCCLK Frequency | OSCCLK Frequency<br>(MHz) | | FDIV[6:0] | | OSCCLK Frequency<br>(MHz) | | | |---------------------------|------------------|-----------|------------------|---------------------------|-----------|--| | MIN <sup>1</sup> | MAX <sup>2</sup> | ] | MIN <sup>1</sup> | MAX <sup>2</sup> | FDIV[6:0] | | | 1.60 | 2.10 | 0x01 | 33.60 | 34.65 | 0x20 | | | 2.40 | 3.15 | 0x02 | 34.65 | 35.70 | 0x21 | | | 3.20 | 4.20 | 0x03 | 35.70 | 36.75 | 0x22 | | | 4.20 | 5.25 | 0x04 | 36.75 | 37.80 | 0x23 | | | 5.25 | 6.30 | 0x05 | 37.80 | 38.85 | 0x24 | | | 6.30 | 7.35 | 0x06 | 38.85 | 39.90 | 0x25 | | | 7.35 | 8.40 | 0x07 | 39.90 | 40.95 | 0x26 | | | 8.40 | 9.45 | 0x08 | 40.95 | 42.00 | 0x27 | | | 9.45 | 10.50 | 0x09 | 42.00 | 43.05 | 0x28 | | | 10.50 | 11.55 | 0x0A | 43.05 | 44.10 | 0x29 | | | 11.55 | 12.60 | 0x0B | 44.10 | 45.15 | 0x2A | | | 12.60 | 13.65 | 0x0C | 45.15 | 46.20 | 0x2B | | | 13.65 | 14.70 | 0x0D | 46.20 | 47.25 | 0x2C | | | 14.70 | 15.75 | 0x0E | 47.25 | 48.30 | 0x2D | | | 15.75 | 16.80 | 0x0F | 48.30 | 49.35 | 0x2E | | | 16.80 | 17.85 | 0x10 | 49.35 | 50.40 | 0x2F | | | 17.85 | 18.90 | 0x11 | | | | | | 18.90 | 19.95 | 0x12 | | | | | | 19.95 | 21.00 | 0x13 | | | | | | 21.00 | 22.05 | 0x14 | | | | | | 22.05 | 23.10 | 0x15 | | | | | | 23.10 | 24.15 | 0x16 | | | | | | 24.15 | 25.20 | 0x17 | | | | | | 25.20 | 26.25 | 0x18 | | | | | | 26.25 | 27.30 | 0x19 | | | | | | 27.30 | 28.35 | 0x1A | | | | | | 28.35 | 29.40 | 0x1B | | | | | | 29.40 | 30.45 | 0x1C | | | | | | 30.45 | 31.50 | 0x1D | | | | | | 31.50 | 32.55 | 0x1E | | | | | | 32.55 | 33.60 | 0x1F | | | | | <sup>1</sup> FDIV shown generates an FCLK frequency of >0.8 MHz MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> FDIV shown generates an FCLK frequency of 1.05 MHz ### 19.3.2.2 Flash Security Register (FSEC) The FSEC register holds all bits associated with the security of the MCU and Flash module. Offset Module Base + 0x0001 Figure 19-6. Flash Security Register (FSEC) All bits in the FSEC register are readable but not writable. During the reset sequence, the FSEC register is loaded with the contents of the Flash security byte in the Flash configuration field at global address $0x7F_FF0F$ located in P-Flash memory (see Table 19-2) as indicated by reset condition F in Figure 19-6. If a double bit fault is detected while reading the P-Flash phrase containing the Flash security byte during the reset sequence, all bits in the FSEC register will be set to leave the Flash module in a secured state with backdoor key access disabled. **Table 19-7. FSEC Field Descriptions** | Field | Description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–6<br>KEYEN[1:0] | <b>Backdoor Key Security Enable Bits</b> — The KEYEN[1:0] bits define the enabling of backdoor key access to the Flash module as shown in Table 19-8. | | 5–2<br>RNV[5:2} | Reserved Nonvolatile Bits — The RNV bits should remain in the erased state for future enhancements. | | 1–0<br>SEC[1:0] | Flash Security Bits — The SEC[1:0] bits define the security state of the MCU as shown in Table 19-9. If the Flash module is unsecured using backdoor key access, the SEC bits are forced to 10. | Table 19-8. Flash KEYEN States | KEYEN[1:0] | Status of Backdoor Key Access | |------------|-------------------------------| | 00 | DISABLED | | 01 | DISABLED <sup>1</sup> | | 10 | ENABLED | | 11 | DISABLED | <sup>&</sup>lt;sup>1</sup> Preferred KEYEN state to disable backdoor key access. Table 19-9. Flash Security States | SEC[1:0] | Status of Security | |----------|----------------------| | 00 | SECURED | | 01 | SECURED <sup>1</sup> | | 10 | UNSECURED | | 11 | SECURED | MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>1</sup> Preferred SEC state to set MCU to secured state. The security function in the Flash module is described in Section 19.5. ### 19.3.2.3 Flash CCOB Index Register (FCCOBIX) The FCCOBIX register is used to index the FCCOB register for Flash memory operations. Offset Module Base + 0x0002 Figure 19-7. FCCOB Index Register (FCCOBIX) CCOBIX bits are readable and writable while remaining bits read 0 and are not writable. **Table 19-10. FCCOBIX Field Descriptions** | Field | Description | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Common Command Register Index— The CCOBIX bits are used to select which word of the FCCOB register array is being read or written to. See Section 19.3.2.11, "Flash Common Command Object Register (FCCOB)," for more details. | ## 19.3.2.4 Flash ECCR Index Register (FECCRIX) The FECCRIX register is used to index the FECCR register for ECC fault reporting. Offset Module Base + 0x0003 Figure 19-8. FECCR Index Register (FECCRIX) ECCRIX bits are readable and writable while remaining bits read 0 and are not writable. Table 19-11. FECCRIX Field Descriptions | | Field | Description | |---|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <b>ECC Error Register Index</b> — The ECCRIX bits are used to select which word of the FECCR register array is being read. See Section 19.3.2.14, "Flash ECC Error Results Register (FECCR)," for more details. | | ı | 2001(1)([2.0] | being read: coe content release in the definition of definitio | MC9S12XHY-Family Reference Manual, Rev. 1.04 ### 19.3.2.5 Flash Configuration Register (FCNFG) The FCNFG register enables the Flash command complete interrupt and forces ECC faults on Flash array read access from the CPU or XGATE. Offset Module Base + 0x0004 Figure 19-9. Flash Configuration Register (FCNFG) CCIE, IGNSF, FDFD, and FSFD bits are readable and writable while remaining bits read 0 and are not writable. **Table 19-12. FCNFG Field Descriptions** | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CCIE | Command Complete Interrupt Enable — The CCIE bit controls interrupt generation when a Flash command has completed. 0 Command complete interrupt disabled 1 An interrupt will be requested whenever the CCIF flag in the FSTAT register is set (see Section 19.3.2.7) | | 4<br>IGNSF | Ignore Single Bit Fault — The IGNSF controls single bit fault reporting in the FERSTAT register (see Section 19.3.2.8). O All single bit faults detected during array reads are reported Single bit faults detected during array reads are not reported and the single bit fault interrupt will not be generated | | 1<br>FDFD | Force Double Bit Fault Detect — The FDFD bit allows the user to simulate a double bit fault during Flash array read operations and check the associated interrupt routine. The FDFD bit is cleared by writing a 0 to FDFD. The FECCR registers will not be updated during the Flash array read operation with FDFD set unless an actual double bit fault is detected. O Flash array read operations will set the DFDIF flag in the FERSTAT register only if a double bit fault is detected 1 Any Flash array read operation will force the DFDIF flag in the FERSTAT register to be set (see Section 19.3.2.7) and an interrupt will be generated as long as the DFDIE interrupt enable in the FERCNFG register is set (see Section 19.3.2.6) | | 0<br>FSFD | Force Single Bit Fault Detect — The FSFD bit allows the user to simulate a single bit fault during Flash array read operations and check the associated interrupt routine. The FSFD bit is cleared by writing a 0 to FSFD. The FECCR registers will not be updated during the Flash array read operation with FSFD set unless an actual single bit fault is detected. 0 Flash array read operations will set the SFDIF flag in the FERSTAT register only if a single bit fault is detected. 1 Flash array read operation will force the SFDIF flag in the FERSTAT register to be set (see Section 19.3.2.7) and an interrupt will be generated as long as the SFDIE interrupt enable in the FERCNFG register is set (see Section 19.3.2.6) | ## 19.3.2.6 Flash Error Configuration Register (FERCNFG) The FERCNFG register enables the Flash error interrupts for the FERSTAT flags. Offset Module Base + 0x0005 Figure 19-10. Flash Error Configuration Register (FERCNFG) All assigned bits in the FERCNFG register are readable and writable. **Table 19-13. FERCNFG Field Descriptions** | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>DFDIE | Double Bit Fault Detect Interrupt Enable — The DFDIE bit controls interrupt generation when a double bit fault is detected during a Flash block read operation. 0 DFDIF interrupt disabled 1 An interrupt will be requested whenever the DFDIF flag is set (see Section 19.3.2.8) | | 0<br>SFDIE | Single Bit Fault Detect Interrupt Enable — The SFDIE bit controls interrupt generation when a single bit fault is detected during a Flash block read operation. 0 SFDIF interrupt disabled whenever the SFDIF flag is set (see Section 19.3.2.8) 1 An interrupt will be requested whenever the SFDIF flag is set (see Section 19.3.2.8) | ### 19.3.2.7 Flash Status Register (FSTAT) The FSTAT register reports the operational status of the Flash module. Offset Module Base + 0x0006 Figure 19-11. Flash Status Register (FSTAT) CCIF, ACCERR, and FPVIOL bits are readable and writable, MGBUSY and MGSTAT bits are readable but not writable, while remaining bits read 0 and are not writable. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>1</sup> Reset value can deviate from the value shown if a double bit fault is detected during the reset sequence (see Section 19.6). **Table 19-14. FSTAT Field Descriptions** | Field | Description | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>CCIF | Command Complete Interrupt Flag — The CCIF flag indicates that a Flash command has completed. The CCIF flag is cleared by writing a 1 to CCIF to launch a command and CCIF will stay low until command completion or command violation. 0 Flash command in progress 1 Flash command has completed | | 5<br>ACCERR | Flash Access Error Flag — The ACCERR bit indicates an illegal access has occurred to the Flash memory caused by either a violation of the command write sequence (see Section 19.4.1.2) or issuing an illegal Flash command. While ACCERR is set, the CCIF flag cannot be cleared to launch a command. The ACCERR bit is cleared by writing a 1 to ACCERR. Writing a 0 to the ACCERR bit has no effect on ACCERR. 0 No access error detected 1 Access error detected | | 4<br>FPVIOL | Flash Protection Violation Flag —The FPVIOL bit indicates an attempt was made to program or erase an address in a protected area of P-Flash or D-Flash memory during a command write sequence. The FPVIOL bit is cleared by writing a 1 to FPVIOL. Writing a 0 to the FPVIOL bit has no effect on FPVIOL. While FPVIOL is set, it is not possible to launch a command or start a command write sequence. O No protection violation detected Protection violation detected | | 3<br>MGBUSY | Memory Controller Busy Flag — The MGBUSY flag reflects the active state of the Memory Controller. 0 Memory Controller is idle 1 Memory Controller is busy executing a Flash command (CCIF = 0) | | 2<br>RSVD | Reserved Bit — This bit is reserved and always reads 0. | | 1–0<br>MGSTAT[1:0] | <b>Memory Controller Command Completion Status Flag</b> — One or more MGSTAT flag bits are set if an error is detected during execution of a Flash command or during the Flash reset sequence. See Section 19.4.2, "Flash Command Description," and Section 19.6, "Initialization" for details. | ## 19.3.2.8 Flash Error Status Register (FERSTAT) The FERSTAT register reflects the error status of internal Flash operations. Offset Module Base + 0x0007 Figure 19-12. Flash Error Status Register (FERSTAT) All flags in the FERSTAT register are readable and only writable to clear the flag. | Table 19-15. FERSTAT | Field Desc | criptions | |----------------------|------------|-----------| |----------------------|------------|-----------| | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>DFDIF | Double Bit Fault Detect Interrupt Flag — The setting of the DFDIF flag indicates that a double bit fault was detected in the stored parity and data bits during a Flash array read operation or that a Flash array read operation was attempted on a Flash block that was under a Flash command operation. The DFDIF flag is cleared by writing a 1 to DFDIF. Writing a 0 to DFDIF has no effect on DFDIF. O No double bit fault detected Double bit fault detected or an invalid Flash array read operation attempted | | 0<br>SFDIF | Single Bit Fault Detect Interrupt Flag — With the IGNSF bit in the FCNFG register clear, the SFDIF flag indicates that a single bit fault was detected in the stored parity and data bits during a Flash array read operation or that a Flash array read operation was attempted on a Flash block that was under a Flash command operation. The SFDIF flag is cleared by writing a 1 to SFDIF. Writing a 0 to SFDIF has no effect on SFDIF. 0 No single bit fault detected 1 Single bit fault detected and corrected or an invalid Flash array read operation attempted | ## 19.3.2.9 P-Flash Protection Register (FPROT) The FPROT register defines which P-Flash sectors are protected against program and erase operations. Offset Module Base + 0x0008 Figure 19-13. Flash Protection Register (FPROT) The (unreserved) bits of the FPROT register are writable with the restriction that the size of the protected region can only be increased (see Section 19.3.2.9.1, "P-Flash Protection Restrictions," and Table 19-20). During the reset sequence, the FPROT register is loaded with the contents of the P-Flash protection byte in the Flash configuration field at global address $0x7F_FF0C$ located in P-Flash memory (see Table 19-2) as indicated by reset condition 'F' in Figure 19-13. To change the P-Flash protection that will be loaded during the reset sequence, the upper sector of the P-Flash memory must be unprotected, then the P-Flash protection byte must be reprogrammed. If a double bit fault is detected while reading the P-Flash phrase containing the P-Flash protection byte during the reset sequence, the FPOPEN bit will be cleared and remaining bits in the FPROT register will be set to leave the P-Flash memory fully protected. Trying to alter data in any protected area in the P-Flash memory will result in a protection violation error and the FPVIOL bit will be set in the FSTAT register. The block erase of a P-Flash block is not possible if any of the P-Flash sectors contained in the same P-Flash block are protected. ## **Table 19-16. FPROT Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FPOPEN | Flash Protection Operation Enable — The FPOPEN bit determines the protection function for program or erase operations as shown in Table 19-17 for the P-Flash block. 0 When FPOPEN is clear, the FPHDIS and FPLDIS bits define unprotected address ranges as specified by the corresponding FPHS and FPLS bits 1 When FPOPEN is set, the FPHDIS and FPLDIS bits enable protection for the address range specified by the corresponding FPHS and FPLS bits | | 6<br>RNV[6] | Reserved Nonvolatile Bit — The RNV bit should remain in the erased state for future enhancements. | | 5<br>FPHDIS | Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a protected/unprotected area in a specific region of the P-Flash memory ending with global address 0x7F_FFFF. 0 Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 4–3<br>FPHS[1:0] | Flash Protection Higher Address Size — The FPHS bits determine the size of the protected/unprotected area in P-Flash memory as shown inTable 19-18. The FPHS bits can only be written to while the FPHDIS bit is set. | | 2<br>FPLDIS | Flash Protection Lower Address Range Disable — The FPLDIS bit determines whether there is a protected/unprotected area in a specific region of the P-Flash memory beginning with global address 0x7F_8000. 0 Protection/Unprotection enabled 1 Protection/Unprotection disabled | | 1-0<br>FPLS[1:0] | Flash Protection Lower Address Size — The FPLS bits determine the size of the protected/unprotected area in P-Flash memory as shown in Table 19-19. The FPLS bits can only be written to while the FPLDIS bit is set. | **Table 19-17. P-Flash Protection Function** | FPOPEN | FPHDIS | FPLDIS | Function <sup>1</sup> | |--------|--------|--------|---------------------------------| | 1 | 1 | 1 | No P-Flash Protection | | 1 | 1 | 0 | Protected Low Range | | 1 | 0 | 1 | Protected High Range | | 1 | 0 | 0 | Protected High and Low Ranges | | 0 | 1 | 1 | Full P-Flash Memory Protected | | 0 | 1 | 0 | Unprotected Low Range | | 0 | 0 | 1 | Unprotected High Range | | 0 | 0 | 0 | Unprotected High and Low Ranges | <sup>1</sup> For range sizes, refer to Table 19-18 and Table 19-19. Table 19-18. P-Flash Protection Higher Address Range | FPHS[1:0] | Global Address Range | Protected Size | |-----------|----------------------|----------------| | 00 | 0x7F_F800-0x7F_FFFF | 2 Kbytes | | 01 | 0x7F_F000-0x7F_FFFF | 4 Kbytes | | 10 | 0x7F_E000-0x7F_FFFF | 8 Kbytes | | 11 | 0x7F_C000-0x7F_FFFF | 16 Kbytes | MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 635 Table 19-19. P-Flash Protection Lower Address Range | FPLS[1:0] | Global Address Range | Protected Size | |-----------|----------------------|----------------| | 00 | 0x7F_8000-0x7F_83FF | 1 Kbyte | | 01 | 0x7F_8000-0x7F_87FF | 2 Kbytes | | 10 | 0x7F_8000-0x7F_8FFF | 4 Kbytes | | 11 | 0x7F_8000-0x7F_9FFF | 8 Kbytes | All possible P-Flash protection scenarios are shown in Figure 19-14. Although the protection scheme is loaded from the Flash memory at global address 0x7F\_FF0C during the reset sequence, it can be changed by the user. The P-Flash protection scheme can be used by applications requiring reprogramming in single chip mode while providing as much protection as possible if reprogramming is not required. MC9S12XHY-Family Reference Manual, Rev. 1.04 636 Freescale Semiconductor Figure 19-14. P-Flash Protection Scenarios MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 19.3.2.9.1 P-Flash Protection Restrictions The general guideline is that P-Flash protection can only be added and not removed. Table 19-20 specifies all valid transitions between P-Flash protection scenarios. Any attempt to write an invalid scenario to the FPROT register will be ignored. The contents of the FPROT register reflect the active protection scenario. See the FPHS and FPLS bit descriptions for additional restrictions. | From | To Protection Scenario <sup>1</sup> | | | | | | | | |------------------------|-------------------------------------|---|---|---|---|---|---|---| | Protection<br>Scenario | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | Х | Х | Х | Х | | | | | | 1 | | Х | | Х | | | | | | 2 | | | Х | Х | | | | | | 3 | | | | Х | | | | | | 4 | | | | Х | Х | | | | | 5 | | | Х | Х | Х | Х | | | | 6 | | Х | | Х | Х | | Х | | | 7 | Х | Х | Х | Х | Х | Х | Х | Х | Table 19-20. P-Flash Protection Scenario Transitions ## 19.3.2.10 D-Flash Protection Register (DFPROT) The DFPROT register defines which D-Flash sectors are protected against program and erase operations. Figure 19-15. D-Flash Protection Register (DFPROT) The (unreserved) bits of the DFPROT register are writable with the restriction that protection can be added but not removed. Writes must increase the DPS value and the DPOEN bit can only be written from 1 (protection disabled) to 0 (protection enabled). If the DPOPEN bit is set, the state of the DPS bits is irrelevant. During the reset sequence, the DFPROT register is loaded with the contents of the D-Flash protection byte in the Flash configuration field at global address $0x7F_FF0D$ located in P-Flash memory (see Table 19-2) as indicated by reset condition F in Figure 19-15. To change the D-Flash protection that will be loaded during the reset sequence, the P-Flash sector containing the D-Flash protection byte must be unprotected, then the D-Flash protection byte must be programmed. If a double bit fault is detected while reading the MC9S12XHY-Family Reference Manual, Rev. 1.04 Allowed transitions marked with X, see Figure 19-14 for a definition of the scenarios. P-Flash phrase containing the D-Flash protection byte during the reset sequence, the DPOPEN bit will be cleared and DPS bits will be set to leave the D-Flash memory fully protected. Trying to alter data in any protected area in the D-Flash memory will result in a protection violation error and the FPVIOL bit will be set in the FSTAT register. Block erase of the D-Flash memory is not possible if any of the D-Flash sectors are protected. **Table 19-21. DFPROT Field Descriptions** | Field | Description | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DPOPEN | D-Flash Protection Control Enables D-Flash memory protection from program and erase with protected address range defined by DPS bits Disables D-Flash memory protection from program and erase | | 4–0<br>DPS[4:0] | <b>D-Flash Protection Size</b> — The DPS[4:0] bits determine the size of the protected area in the D-Flash memory as shown in Table 19-22. | Table 19-22. D-Flash Protection Address Range | DPS[4:0] | Global Address Range | Protected Size | |----------|-----------------------|----------------| | 0_0000 | 0x10_0000 - 0x10_00FF | 256 bytes | | 0_0001 | 0x10_0000 - 0x10_01FF | 512 bytes | | 0_0010 | 0x10_0000 - 0x10_02FF | 768 bytes | | 0_0011 | 0x10_0000 - 0x10_03FF | 1024 bytes | | 0_0100 | 0x10_0000 - 0x10_04FF | 1280 bytes | | 0_0101 | 0x10_0000 - 0x10_05FF | 1536 bytes | | 0_0110 | 0x10_0000 - 0x10_06FF | 1792 bytes | | 0_0111 | 0x10_0000 - 0x10_07FF | 2048 bytes | | 0_1000 | 0x10_0000 - 0x10_08FF | 2304 bytes | | 0_1001 | 0x10_0000 - 0x10_09FF | 2560 bytes | | 0_1010 | 0x10_0000 - 0x10_0AFF | 2816 bytes | | 0_1011 | 0x10_0000 - 0x10_0BFF | 3072 bytes | | 0_1100 | 0x10_0000 - 0x10_0CFF | 3328 bytes | | 0_1101 | 0x10_0000 - 0x10_0DFF | 3584 bytes | | 0_1110 | 0x10_0000 - 0x10_0EFF | 3840 bytes | | 0_1111 | 0x10_0000 - 0x10_0FFF | 4096 bytes | | 1_0000 | 0x10_0000 - 0x10_10FF | 4352 bytes | | 1_0001 | 0x10_0000 - 0x10_11FF | 4608 bytes | | 1_0010 | 0x10_0000 - 0x10_12FF | 4864 bytes | | 1_0011 | 0x10_0000 - 0x10_13FF | 5120 bytes | | 1_0100 | 0x10_0000 - 0x10_14FF | 5376 bytes | | 1_0101 | 0x10_0000 - 0x10_15FF | 5632 bytes | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Byte F | X | J | R | |--------|----------|---|---| | • | $\Delta$ | | | | Table 19-22. | D-Flash | <b>Protection</b> | Address | Range | |--------------|-----------|-------------------|---------|-------| | IUDIC IJ-ZZ. | D-i iasii | 1 1010011 | Audicoo | Nange | | DPS[4:0] | Global Address Range | Protected Size | |----------|-----------------------|----------------| | 1_0110 | 0x10_0000 - 0x10_16FF | 5888 bytes | | 1_0111 | 0x10_0000 - 0x10_17FF | 6144 bytes | | 1_1000 | 0x10_0000 - 0x10_18FF | 6400 bytes | | 1_1001 | 0x10_0000 - 0x10_19FF | 6656 bytes | | 1_1010 | 0x10_0000 - 0x10_1AFF | 6912 bytes | | 1_1011 | 0x10_0000 - 0x10_1BFF | 7168 bytes | | 1_1100 | 0x10_0000 - 0x10_1CFF | 7424 bytes | | 1_1101 | 0x10_0000 - 0x10_1DFF | 7680 bytes | | 1_1110 | 0x10_0000 - 0x10_1EFF | 7936 bytes | | 1_1111 | 0x10_0000 - 0x10_1FFF | 8192 bytes | ## 19.3.2.11 Flash Common Command Object Register (FCCOB) The FCCOB is an array of six words addressed via the CCOBIX index found in the FCCOBIX register. Byte wide reads and writes are allowed to the FCCOB register. Figure 19-16. Flash Common Command Object High Register (FCCOBHI) Figure 19-17. Flash Common Command Object Low Register (FCCOBLO) #### 19.3.2.11.1 **FCCOB - NVM Command Mode** NVM command mode uses the indexed FCCOB register to provide a command code and its relevant parameters to the Memory Controller. The user first sets up all required FCCOB fields and then initiates the command's execution by writing a 1 to the CCIF bit in the FSTAT register (a 1 written by the user clears the CCIF command completion flag to 0). When the user clears the CCIF bit in the FSTAT register all FCCOB parameter fields are locked and cannot be changed by the user until the command completes 640 Freescale Semiconductor (as evidenced by the Memory Controller returning CCIF to 1). Some commands return information to the FCCOB register array. The generic format for the FCCOB parameter fields in NVM command mode is shown in Table 19-23. The return values are available for reading after the CCIF flag in the FSTAT register has been returned to 1 by the Memory Controller. Writes to the unimplemented parameter fields (CCOBIX = 110 and CCOBIX = 111) are ignored with reads from these fields returning 0x0000. Table 19-23 shows the generic Flash command format. The high byte of the first word in the CCOB array contains the command code, followed by the parameters for this specific Flash command. For details on the FCCOB settings required by each command, see the Flash command descriptions in Section 19.4.2. | CCOBIX[2:0] | Byte | FCCOB Parameter Fields (NVM Command Mode) | | |-------------|------|-------------------------------------------|--| | 000 | HI | FCMD[7:0] defining Flash command | | | 000 | LO | 0, Global address [22:16] | | | 001 | HI | Global address [15:8] | | | 001 | LO | Global address [7:0] | | | 010 | HI | Data 0 [15:8] | | | 010 | LO | Data 0 [7:0] | | | 011 | HI | Data 1 [15:8] | | | 011 | LO | Data 1 [7:0] | | | 100 | HI | Data 2 [15:8] | | | 100 | LO | Data 2 [7:0] | | | 101 | HI | Data 3 [15:8] | | | 101 | LO | Data 3 [7:0] | | Table 19-23. FCCOB - NVM Command Mode (Typical Usage) # 19.3.2.12 Flash Reserved0 Register (FRSV0) This Flash register is reserved for factory testing. Offset Module Base + 0x000C Figure 19-18. Flash Reserved0 Register (FRSV0) All bits in the FRSV0 register read 0 and are not writable. Freescale Semiconductor 641 ## 19.3.2.13 Flash Reserved1 Register (FRSV1) This Flash register is reserved for factory testing. Figure 19-19. Flash Reserved1 Register (FRSV1) All bits in the FRSV1 register read 0 and are not writable. # 19.3.2.14 Flash ECC Error Results Register (FECCR) The FECCR registers contain the result of a detected ECC fault for both single bit and double bit faults. The FECCR register provides access to several ECC related fields as defined by the ECCRIX index bits in the FECCRIX register (see Section 19.3.2.4). Once ECC fault information has been stored, no other fault information will be recorded until the specific ECC fault flag has been cleared. In the event of simultaneous ECC faults the priority for fault recording is double bit fault over single bit fault. Figure 19-20. Flash ECC Error Results High Register (FECCRHI) Figure 19-21. Flash ECC Error Results Low Register (FECCRLO) All FECCR bits are readable but not writable. | ECCRIX[2:0] | FECCR Register Content | | | | |-------------|------------------------------------|--------|---------------------------|--| | | Bits [15:8] | Bit[7] | Bits[6:0] | | | 000 | Parity bits read from Flash block | 0 | Global address<br>[22:16] | | | 001 | Global address [15:0] | | | | | 010 | Data 0 [15:0] | | | | | 011 | Data 1 [15:0] (P-Flash only) | | | | | 100 | Data 2 [15:0] (P-Flash only) | | | | | 101 | Data 3 [15:0] (P-Flash only) | | | | | 110 | Not used, returns 0x0000 when read | | | | | 111 | Not used, returns 0x0000 when read | | | | Table 19-24. FECCR Index Settings Table 19-25. FECCR Index=000 Bit Descriptions | Field | Description | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8<br>PAR[7:0] | <b>ECC Parity Bits</b> — Contains the 8 parity bits from the 72 bit wide P-Flash data word or the 6 parity bits, allocated to PAR[5:0], from the 22 bit wide D-Flash word with PAR[7:6]=00. | | 6–0<br>GADDR[22:16] | Global Address — The GADDR[22:16] field contains the upper seven bits of the global address having caused the error. | The P-Flash word addressed by ECCRIX = 001 contains the lower 16 bits of the global address. The following four words addressed by ECCRIX = 010 to 101 contain the 64-bit wide data phrase. The four data words and the parity byte are the uncorrected data read from the P-Flash block. The D-Flash word addressed by ECCRIX = 001 contains the lower 16 bits of the global address. The uncorrected 16-bit data word is addressed by ECCRIX = 010. # 19.3.2.15 Flash Option Register (FOPT) The FOPT register is the Flash option register. Figure 19-22. Flash Option Register (FOPT) All bits in the FOPT register are readable but are not writable. MC9S12XHY-Family Reference Manual, Rev. 1.04 During the reset sequence, the FOPT register is loaded from the Flash nonvolatile byte in the Flash configuration field at global address 0x7F\_FF0E located in P-Flash memory (see Table 19-2) as indicated by reset condition F in Figure 19-22. If a double bit fault is detected while reading the P-Flash phrase containing the Flash nonvolatile byte during the reset sequence, all bits in the FOPT register will be set. #### **Table 19-26. FOPT Field Descriptions** | Field | Description | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>NV[7:0] | <b>Nonvolatile Bits</b> — The NV[7:0] bits are available as nonvolatile bits. Refer to the device user guide for proper use of the NV bits. | ## 19.3.2.16 Flash Reserved2 Register (FRSV2) This Flash register is reserved for factory testing. Figure 19-23. Flash Reserved2 Register (FRSV2) All bits in the FRSV2 register read 0 and are not writable. ## 19.3.2.17 Flash Reserved3 Register (FRSV3) This Flash register is reserved for factory testing. Offset Module Base + 0x0012 Figure 19-24. Flash Reserved3 Register (FRSV3) All bits in the FRSV3 register read 0 and are not writable. ## 19.3.2.18 Flash Reserved4 Register (FRSV4) This Flash register is reserved for factory testing. Offset Module Base + 0x0013 Figure 19-25. Flash Reserved4 Register (FRSV4) All bits in the FRSV4 register read 0 and are not writable. # 19.4 Functional Description ## 19.4.1 Flash Command Operations Flash command operations are used to modify Flash memory contents. The next sections describe: - How to write the FCLKDIV register that is used to generate a time base (FCLK) derived from OSCCLK for Flash program and erase command operations - The command write sequence used to set Flash command parameters and launch execution - Valid Flash commands available for execution. # 19.4.1.1 Writing the FCLKDIV Register Prior to issuing any Flash program or erase command after a reset, the user is required to write the FCLKDIV register to divide OSCCLK down to a target FCLK of 1 MHz. Table 19-6 shows recommended values for the FDIV field based on OSCCLK frequency. #### NOTE Programming or erasing the Flash memory cannot be performed if the bus clock runs at less than 1 MHz. Setting FDIV too high can destroy the Flash memory due to overstress. Setting FDIV too low can result in incomplete programming or erasure of the Flash memory cells. When the FCLKDIV register is written, the FDIVLD bit is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. If the FCLKDIV register has not been written, any Flash program or erase command loaded during a command write sequence will not execute and the ACCERR bit in the FSTAT register will set. ## 19.4.1.2 Command Write Sequence The Memory Controller will launch all valid Flash commands entered using a command write sequence. Before launching a command, the ACCERR and FPVIOL bits in the FSTAT register must be clear (see Section 19.3.2.7) and the CCIF flag should be tested to determine the status of the current command write sequence. If CCIF is 0, the previous command write sequence is still active, a new command write sequence cannot be started, and all writes to the FCCOB register are ignored. #### **CAUTION** Writes to any Flash register must be avoided while a Flash command is active (CCIF=0) to prevent corruption of Flash register contents and Memory Controller behavior. #### 19.4.1.2.1 Define FCCOB Contents The FCCOB parameter fields must be loaded with all required parameters for the Flash command being executed. Access to the FCCOB parameter fields is controlled via the CCOBIX bits in the FCCOBIX register (see Section 19.3.2.3). The contents of the FCCOB parameter fields are transferred to the Memory Controller when the user clears the CCIF command completion flag in the FSTAT register (writing 1 clears the CCIF to 0). The CCIF flag will remain clear until the Flash command has completed. Upon completion, the Memory Controller will return CCIF to 1 and the FCCOB register will be used to communicate any results. The flow for a generic command write sequence is shown in Figure 19-26. Figure 19-26. Generic Flash Command Write Sequence Flowchart ## 19.4.1.3 Valid Flash Module Commands Table 19-27. Flash Commands by Mode | FCMD | Command | Unsecured | | | Secured | | | | | |--------|------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | PCIVID | Command | NS <sup>1</sup> | NX <sup>2</sup> | SS <sup>3</sup> | ST <sup>4</sup> | NS <sup>5</sup> | NX <sup>6</sup> | SS <sup>7</sup> | ST <sup>8</sup> | | 0x01 | Erase Verify All Blocks | * | * | * | * | * | * | * | * | | 0x02 | Erase Verify Block | * | * | * | * | * | * | * | * | | 0x03 | Erase Verify P-Flash Section | * | * | * | * | * | | | | | 0x04 | Read Once | * | * | * | * | * | | | | | 0x06 | Program P-Flash | | * | * | * | * | | | | | 0x07 | Program Once | | * | * | * | * | | | | | 0x08 | Erase All Blocks | | | * | * | | | * | * | | 0x09 | Erase Flash Block | | * | * | * | * | | | | | 0x0A | Erase P-Flash Sector | | * | * | * | * | | | | | 0x0B | Unsecure Flash | | | * | * | | | * | * | | 0x0C | Verify Backdoor Access Key | * | | | | * | | | | | 0x0D | Set User Margin Level | | * | * | * | * | | | | | 0x0E | Set Field Margin Level | | | * | * | | | | | | 0x10 | Erase Verify D-Flash Section | | * | * | * | * | | | | | 0x11 | Program D-Flash | * | * | * | * | * | | | | | 0x12 | Erase D-Flash Sector | | * | * | * | * | | | | <sup>&</sup>lt;sup>1</sup> Unsecured Normal Single Chip mode. ## 19.4.1.4 P-Flash Commands Table 19-28 summarizes the valid P-Flash commands along with the effects of the commands on the P-Flash block and other resources within the Flash module. <sup>&</sup>lt;sup>2</sup> Unsecured Normal Expanded mode. <sup>&</sup>lt;sup>3</sup> Unsecured Special Single Chip mode. <sup>&</sup>lt;sup>4</sup> Unsecured Special Mode. <sup>&</sup>lt;sup>5</sup> Secured Normal Single Chip mode. <sup>&</sup>lt;sup>6</sup> Secured Normal Expanded mode. <sup>&</sup>lt;sup>7</sup> Secured Special Single Chip mode. <sup>&</sup>lt;sup>8</sup> Secured Special Mode. ## **Table 19-28. P-Flash Commands** | FCMD | Command | Function on P-Flash Memory | | |------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0x01 | Erase Verify All<br>Blocks | Verify that all P-Flash (and D-Flash) blocks are erased. | | | 0x02 | Erase Verify Block | Verify that a P-Flash block is erased. | | | 0x03 | Erase Verify<br>P-Flash Section | Verify that a given number of words starting at the address provided are erased. | | | 0x04 | Read Once | Read a dedicated 64 byte field in the nonvolatile information register in P-Flash block 0 that was previously programmed using the Program Once command. | | | 0x06 | Program P-Flash | Program a phrase in a P-Flash block. | | | 0x07 | Program Once | Program a dedicated 64 byte field in the nonvolatile information register in P-Flash block 0 that is allowed to be programmed only once. | | | 0x08 | Erase All Blocks | Erase all P-Flash (and D-Flash) blocks. An erase of all Flash blocks is only possible when the FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register and the DPOPEN bit in the DFPROT register are set prior to launching the command. | | | 0x09 | Erase Flash Block | Erase a P-Flash (or D-Flash) block. An erase of the full P-Flash block is only possible when FPLDIS, FPHDIS and FPOPEN bits in the FPROT register are set prior to launching the command. | | | 0x0A | Erase P-Flash<br>Sector | Erase all bytes in a P-Flash sector. | | | 0x0B | Unsecure Flash | Supports a method of releasing MCU security by erasing all P-Flash (and D-Flash) blocks and verifying that all P-Flash (and D-Flash) blocks are erased. | | | 0x0C | Verify Backdoor<br>Access Key | Supports a method of releasing MCU security by verifying a set of security keys. | | | 0x0D | Set User Margin<br>Level | Specifies a user margin read level for all P-Flash blocks. | | | 0x0E | Set Field Margin<br>Level | Specifies a field margin read level for all P-Flash blocks (special modes only). | | ## 19.4.1.5 D-Flash Commands Table 19-29 summarizes the valid D-Flash commands along with the effects of the commands on the D-Flash block. Table 19-29. D-Flash Commands | FCMD | Command | Function on D-Flash Memory | | |------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0x01 | Erase Verify All<br>Blocks | Verify that all D-Flash (and P-Flash) blocks are erased. | | | 0x02 | Erase Verify Block | Verify that the D-Flash block is erased. | | | 0x08 | Erase All Blocks | Erase all D-Flash (and P-Flash) blocks. An erase of all Flash blocks is only possible when the FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register and the DPOPEN bit in the DFPROT register are set prior to launching the command. | | | 0x09 | Erase Flash Block | Erase a D-Flash (or P-Flash) block. An erase of the full D-Flash block is only possible when DPOPEN bit in the DFPROT register is set prior to launching the command. | | MC9S12XHY-Family Reference Manual, Rev. 1.04 #### Table 19-29. D-Flash Commands | FCMD | Command | Function on D-Flash Memory | |------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0B | Unsecure Flash | Supports a method of releasing MCU security by erasing all D-Flash (and P-Flash) blocks and verifying that all D-Flash (and P-Flash) blocks are erased. | | 0x0D | Set User Margin<br>Level | Specifies a user margin read level for the D-Flash block. | | 0x0E | Set Field Margin<br>Level | Specifies a field margin read level for the D-Flash block (special modes only). | | 0x10 | Erase Verify<br>D-Flash Section | Verify that a given number of words starting at the address provided are erased. | | 0x11 | Program D-Flash | Program up to four words in the D-Flash block. | | 0x12 | Erase D-Flash<br>Sector | Erase all bytes in a sector of the D-Flash block. | ## 19.4.2 Flash Command Description This section provides details of all available Flash commands launched by a command write sequence. The ACCERR bit in the FSTAT register will be set during the command write sequence if any of the following illegal steps are performed, causing the command not to be processed by the Memory Controller: - Starting any command write sequence that programs or erases Flash memory before initializing the FCLKDIV register - Writing an invalid command as part of the command write sequence - For additional possible errors, refer to the error handling table provided for each command If a Flash block is read during execution of an algorithm (CCIF = 0) on that same block, the read operation will return invalid data. If the SFDIF or DFDIF flags were not previously set when the invalid read operation occurred, both the SFDIF and DFDIF flags will be set and the FECCR registers will be loaded with the global address used in the invalid read operation with the data and parity fields set to all 0. If the ACCERR or FPVIOL bits are set in the FSTAT register, the user must clear these bits before starting any command write sequence (see Section 19.3.2.7). #### **CAUTION** A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed. # 19.4.2.1 Erase Verify All Blocks Command The Erase Verify All Blocks command will verify that all P-Flash and D-Flash blocks have been erased. Table 19-30. Erase Verify All Blocks Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|------------------|--------------|--| | 000 | 0x01 | Not required | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Upon clearing CCIF to launch the Erase Verify All Blocks command, the Memory Controller will verify that the entire Flash memory space is erased. The CCIF flag will set after the Erase Verify All Blocks operation has completed. Table 19-31. Erase Verify All Blocks Command Error Handling | Register | Error Bit | Error Condition | | | |----------|-----------|-------------------------------------------------------------------------|--|--| | FSTAT _ | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | | | FPVIOL | None | | | | | MGSTAT1 | Set if any errors have been encountered during the read | | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | | | #### 19.4.2.2 **Erase Verify Block Command** The Erase Verify Block command allows the user to verify that an entire P-Flash or D-Flash block has been erased. The FCCOB upper global address bits determine which block must be verified. Table 19-32. Erase Verify Block Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|------------------|-----------------------------------------------------------|--| | 000 | 0x02 | Global address [22:16] of the Flash block to be verified. | | Upon clearing CCIF to launch the Erase Verify Block command, the Memory Controller will verify that the selected P-Flash or D-Flash block is erased. The CCIF flag will set after the Erase Verify Block operation has completed. Table 19-33. Erase Verify Block Command Error Handling | Register | Error Bit | Error Condition | | |----------|-----------|-------------------------------------------------------------------------|--| | | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | | ACCERR | Set if an invalid global address [22:16] is supplied | | | FSTAT | FPVIOL | None | | | | MGSTAT1 | Set if any errors have been encountered during the read | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | | #### 19.4.2.3 **Erase Verify P-Flash Section Command** The Erase Verify P-Flash Section command will verify that a section of code in the P-Flash memory is erased. The Erase Verify P-Flash Section command defines the starting point of the code to be verified and the number of phrases. The section to be verified cannot cross a 128 Kbyte boundary in the P-Flash memory space. Freescale Semiconductor 651 Table 19-34. Erase Verify P-Flash Section Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|-----------------------------|-------------------------------------------| | 000 | 0x03 | Global address [22:16] of a P-Flash block | | 001 | Global address [15:0] of th | e first phrase to be verified | | 010 | Number of phras | ses to be verified | Upon clearing CCIF to launch the Erase Verify P-Flash Section command, the Memory Controller will verify the selected section of Flash memory is erased. The CCIF flag will set after the Erase Verify P-Flash Section operation has completed. Table 19-35. Erase Verify P-Flash Section Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 010 at command launch | | | | Set if command not available in current mode (see Table 19-27) | | | ACCERR | Set if an invalid global address [22:0] is supplied | | ГСТАТ | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | FSTAT | | Set if the requested section crosses a 128 Kbyte boundary | | | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | ## 19.4.2.4 Read Once Command The Read Once command provides read access to a reserved 64 byte field (8 phrases) located in the nonvolatile information register of P-Flash block 0. The Read Once field is programmed using the Program Once command described in Section 19.4.2.6. The Read Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway. **Table 19-36. Read Once Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------|--| | 000 | 0x04 Not Required | | | 001 | Read Once phrase index (0x0000 - 0x0007) | | | 010 | Read Once word 0 value | | | 011 | Read Once word 1 value | | | 100 | Read Once word 2 value | | | 101 | Read Once word 3 value | | Upon clearing CCIF to launch the Read Once command, a Read Once phrase is fetched and stored in the FCCOB indexed register. The CCIF flag will set after the Read Once operation has completed. Valid MC9S12XHY-Family Reference Manual, Rev. 1.04 phrase index values for the Read Once command range from 0x0000 to 0x0007. During execution of the Read Once command, any attempt to read addresses within P-Flash block will return invalid data. **Table 19-37. Read Once Command Error Handling** | Register | Error Bit | Error Condition | |----------|--------------------------------------------|-------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 001 at command launch | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | FSTAT | Set if an invalid phrase index is supplied | | | FSIAI | FPVIOL | None | | | MGSTAT1 | Set if any errors have been encountered during the read | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the read | ## 19.4.2.5 Program P-Flash Command The Program P-Flash operation will program a previously erased phrase in the P-Flash memory using an embedded algorithm. #### **CAUTION** A P-Flash phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash phrase is not allowed. Table 19-38. Program P-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------------------------------------|--------------------------------------------------| | 000 | 0x06 | Global address [22:16] to identify P-Flash block | | 001 | Global address [15:0] of phrase location to be programmed <sup>1</sup> | | | 010 | Word 0 program value | | | 011 | Word 1 program value | | | 100 | Word 2 program value | | | 101 | Word 3 program value | | <sup>&</sup>lt;sup>1</sup> Global address [2:0] must be 000 Upon clearing CCIF to launch the Program P-Flash command, the Memory Controller will program the data words to the supplied global address and will then proceed to verify the data words read back as expected. The CCIF flag will set after the Program P-Flash operation has completed. Table 19-39. Program P-Flash Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 101 at command launch | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | | ACCERR | Set if an invalid global address [22:0] is supplied | | FSTAT | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | . • | FPVIOL | Set if the global address [22:0] points to a protected area | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | ## 19.4.2.6 Program Once Command The Program Once command restricts programming to a reserved 64 byte field (8 phrases) in the nonvolatile information register located in P-Flash block 0. The Program Once reserved field can be read using the Read Once command as described in Section 19.4.2.4. The Program Once command must only be issued once since the nonvolatile information register in P-Flash block 0 cannot be erased. The Program Once command must not be executed from the Flash block containing the Program Once reserved field to avoid code runaway. **Table 19-40. Program Once Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | |-------------|---------------------------------------------|--| | 000 | 0x07 Not Required | | | 001 | Program Once phrase index (0x0000 - 0x0007) | | | 010 | Program Once word 0 value | | | 011 | Program Once word 1 value | | | 100 | Program Once word 2 value | | | 101 | Program Once word 3 value | | Upon clearing CCIF to launch the Program Once command, the Memory Controller first verifies that the selected phrase is erased. If erased, then the selected phrase will be programmed and then verified with read back. The CCIF flag will remain clear, setting only after the Program Once operation has completed. The reserved nonvolatile information register accessed by the Program Once command cannot be erased and any attempt to program one of these phrases a second time will not be allowed. Valid phrase index values for the Program Once command range from 0x0000 to 0x0007. During execution of the Program Once command, any attempt to read addresses within P-Flash block 0 will return invalid data. | Register | Error Bit | Error Condition | |----------|--------------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 101 at command launch | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | | FSTAT FPVIOL | Set if an invalid phrase index is supplied | | FSTAT | | Set if the requested phrase has already been programmed <sup>1</sup> | | | | None | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | **Table 19-41. Program Once Command Error Handling** #### 19.4.2.7 Erase All Blocks Command The Erase All Blocks operation will erase the entire P-Flash and D-Flash memory space. Table 19-42. Erase All Blocks Command FCCOB Requirements | CCOBIX[2:0] | FCCOB P | arameters | |-------------|---------|--------------| | 000 | 0x08 | Not required | Upon clearing CCIF to launch the Erase All Blocks command, the Memory Controller will erase the entire Flash memory space and verify that it is erased. If the Memory Controller verifies that the entire Flash memory space was properly erased, security will be released. During the execution of this command (CCIF=0) the user must not write to any Flash module register. The CCIF flag will set after the Erase All Blocks operation has completed. Table 19-43. Erase All Blocks Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | FSTAT | FPVIOL | Set if any area of the P-Flash or D-Flash memory is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | #### 19.4.2.8 Erase Flash Block Command The Erase Flash Block operation will erase all addresses in a P-Flash or D-Flash block. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>1</sup> If a Program Once phrase is initially programmed to 0xFFFF\_FFFF\_FFFF, the Program Once command will be allowed to execute again on that same phrase. Table 19-44. Erase Flash Block Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|---------------------------------------------------|------------------------------------------------| | 000 | 0x09 | Global address [22:16] to identify Flash block | | 001 | Global address [15:0] in Flash block to be erased | | Upon clearing CCIF to launch the Erase Flash Block command, the Memory Controller will erase the selected Flash block and verify that it is erased. The CCIF flag will set after the Erase Flash Block operation has completed. Table 19-45. Erase Flash Block Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|---------------------------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 001 at command launch | | | | Set if command not available in current mode (see Table 19-27) | | | ACCERR | Set if an invalid global address [22:16] is supplied | | FSTAT | | Set if the supplied P-Flash address is not phrase-aligned or if the D-Flash address is not word-aligned | | | FPVIOL | Set if an area of the selected Flash block is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | #### 19.4.2.9 Erase P-Flash Sector Command The Erase P-Flash Sector operation will erase all addresses in a P-Flash sector. Table 19-46. Erase P-Flash Sector Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 000 | 0x0A | Global address [22:16] to identify P-Flash block to be erased | | 001 | Global address [15:0] anywhere within the sector to be erased. Refer to Section 19.1.2.1 for the P-Flash sector size. | | Upon clearing CCIF to launch the Erase P-Flash Sector command, the Memory Controller will erase the selected Flash sector and then verify that it is erased. The CCIF flag will be set after the Erase P-Flash Sector operation has completed. | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------------------| | | | Set if CCOBIX[2:0] != 001 at command launch | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | | ACCERR | Set if an invalid global address [22:16] is supplied | | FSTAT | | Set if a misaligned phrase address is supplied (global address [2:0] != 000) | | | FPVIOL | Set if the selected P-Flash sector is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | Table 19-47. Erase P-Flash Sector Command Error Handling #### 19.4.2.10 Unsecure Flash Command The Unsecure Flash command will erase the entire P-Flash and D-Flash memory space and, if the erase is successful, will release security. Table 19-48. Unsecure Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x0B | Not required | Upon clearing CCIF to launch the Unsecure Flash command, the Memory Controller will erase the entire P-Flash and D-Flash memory space and verify that it is erased. If the Memory Controller verifies that the entire Flash memory space was properly erased, security will be released. If the erase verify is not successful, the Unsecure Flash operation sets MGSTAT1 and terminates without changing the security state. During the execution of this command (CCIF=0) the user must not write to any Flash module register. The CCIF flag is set after the Unsecure Flash operation has completed. Table 19-49. Unsecure Flash Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|-------------------------------------------------------------------------------------| | FSTAT | ACCERR | Set if CCOBIX[2:0] != 000 at command launch | | | | Set if command not available in current mode (see Table 19-27) | | | FPVIOL | Set if any area of the P-Flash or D-Flash memory is protected | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | ## 19.4.2.11 Verify Backdoor Access Key Command The Verify Backdoor Access Key command will only execute if it is enabled by the KEYEN bits in the FSEC register (see Table 19-8). The Verify Backdoor Access Key command releases security if user-supplied keys match those stored in the Flash security bytes of the Flash configuration field (see Table 19-2). The Verify Backdoor Access Key command must not be executed from the Flash block containing the backdoor comparison key to avoid code runaway. Table 19-50. Verify Backdoor Access Key Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|------------------|--------------| | 000 | 0x0C | Not required | | 001 | Ke | y 0 | | 010 | Key 1 | | | 011 | Key 2 | | | 100 | Key 3 | | Upon clearing CCIF to launch the Verify Backdoor Access Key command, the Memory Controller will check the FSEC KEYEN bits to verify that this command is enabled. If not enabled, the Memory Controller sets the ACCERR bit in the FSTAT register and terminates. If the command is enabled, the Memory Controller compares the key provided in FCCOB to the backdoor comparison key in the Flash configuration field with Key 0 compared to 0x7F\_FF00, etc. If the backdoor keys match, security will be released. If the backdoor keys do not match, security is not released and all future attempts to execute the Verify Backdoor Access Key command are aborted (set ACCERR) until a reset occurs. The CCIF flag is set after the Verify Backdoor Access Key operation has completed. Table 19-51. Verify Backdoor Access Key Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|------------------------------------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 100 at command launch | | | | Set if an incorrect backdoor key is supplied | | | | Set if backdoor key access has not been enabled (KEYEN[1:0] != 10, see Section 19.3.2.2) | | FSTAT | | Set if the backdoor key has mismatched since the last reset | | | FPVIOL | None | | | MGSTAT1 | None | | | MGSTAT0 | None | # 19.4.2.12 Set User Margin Level Command The Set User Margin Level command causes the Memory Controller to set the margin level for future read operations of a specific P-Flash or D-Flash block. Table 19-52. Set User Margin Level Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------|----------------------------------------------------| | 000 | 0x0D | Global address [22:16] to identify the Flash block | | 001 | Margin level setting | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Upon clearing CCIF to launch the Set User Margin Level command, the Memory Controller will set the user margin level for the targeted block and then set the CCIF flag. Valid margin level settings for the Set User Margin Level command are defined in Table 19-53. Table 19-53. Valid Set User Margin Level Settings | CCOB<br>(CCOBIX=001) | Level Description | |----------------------|----------------------------------| | 0x0000 | Return to Normal Level | | 0x0001 | User Margin-1 Level <sup>1</sup> | | 0x0002 | User Margin-0 Level <sup>2</sup> | Read margin to the erased state Table 19-54. Set User Margin Level Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|----------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | Set if command not available in current mode (see Table 19-27) | | | | Set if an invalid global address [22:16] is supplied | | FSTAT | | Set if an invalid margin level setting is supplied | | | FPVIOL | None | | | MGSTAT1 | None | | | MGSTAT0 | None | #### **NOTE** User margin levels can be used to check that Flash memory contents have adequate margin for normal level read operations. If unexpected results are encountered when checking Flash memory contents at user margin levels, a potential loss of information has been detected. ## 19.4.2.13 Set Field Margin Level Command The Set Field Margin Level command, valid in special modes only, causes the Memory Controller to set the margin level specified for future read operations of a specific P-Flash or D-Flash block. Table 19-55. Set Field Margin Level Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------|----------------------------------------------------| | 000 | 0x0E | Global address [22:16] to identify the Flash block | | 001 | Margin level setting | | MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> Read margin to the programmed state Upon clearing CCIF to launch the Set Field Margin Level command, the Memory Controller will set the field margin level for the targeted block and then set the CCIF flag. Valid margin level settings for the Set Field Margin Level command are defined in Table 19-56. Table 19-56. Valid Set Field Margin Level Settings | CCOB<br>(CCOBIX=001) | Level Description | |----------------------|-----------------------------------| | 0x0000 | Return to Normal Level | | 0x0001 | User Margin-1 Level <sup>1</sup> | | 0x0002 | User Margin-0 Level <sup>2</sup> | | 0x0003 | Field Margin-1 Level <sup>1</sup> | | 0x0004 | Field Margin-0 Level <sup>2</sup> | Read margin to the erased state Table 19-57. Set Field Margin Level Command Error Handling | Register | Error Bit | Error Condition | |----------|-----------|----------------------------------------------------------------| | | ACCERR | Set if CCOBIX[2:0] != 001 at command launch | | | | Set if command not available in current mode (see Table 19-27) | | FSTAT | | Set if an invalid global address [22:16] is supplied | | | | Set if an invalid margin level setting is supplied | | | FPVIOL | None | | | MGSTAT1 | None | | | MGSTAT0 | None | #### CAUTION Field margin levels must only be used during verify of the initial factory programming. #### NOTE Field margin levels can be used to check that Flash memory contents have adequate margin for data retention at the normal level setting. If unexpected results are encountered when checking Flash memory contents at field margin levels, the Flash memory contents should be erased and reprogrammed. ## 19.4.2.14 Erase Verify D-Flash Section Command The Erase Verify D-Flash Section command will verify that a section of code in the D-Flash is erased. The Erase Verify D-Flash Section command defines the starting point of the data to be verified and the number of words. MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>&</sup>lt;sup>2</sup> Read margin to the programmed state | Table 19-58. Erase Verify D-Flash Section Command FCCOB Requireme | |-------------------------------------------------------------------| |-------------------------------------------------------------------| | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|--------------------------------------------------------|------------------------------------------------------|--| | 000 | 0x10 | Global address [22:16] to identify the D-Flash block | | | 001 | Global address [15:0] of the first word to be verified | | | | 010 | Number of words to be verified | | | Upon clearing CCIF to launch the Erase Verify D-Flash Section command, the Memory Controller will verify the selected section of D-Flash memory is erased. The CCIF flag will set after the Erase Verify D-Flash Section operation has completed. Table 19-59. Erase Verify D-Flash Section Command Error Handling | Register | Error Bit | Error Condition | | | |----------|-----------|-------------------------------------------------------------------------|--|--| | | | Set if CCOBIX[2:0] != 010 at command launch | | | | | | Set if command not available in current mode (see Table 19-27) | | | | | ACCERR | Set if an invalid global address [22:0] is supplied | | | | FOTAT | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | FSTAT | | Set if the requested section breaches the end of the D-Flash block | | | | | FPVIOL | None | | | | | MGSTAT1 | Set if any errors have been encountered during the read | | | | MGSTAT0 | | Set if any non-correctable errors have been encountered during the read | | | ## 19.4.2.15 Program D-Flash Command The Program D-Flash operation programs one to four previously erased words in the D-Flash block. The Program D-Flash operation will confirm that the targeted location(s) were successfully programmed upon completion. #### **CAUTION** A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed. Table 19-60. Program D-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|------------------------------------------------|--|--| | 000 | 0x11 Global address [22: identify the D-Flash | | | | 001 | Global address [15:0] of word to be programmed | | | | 010 | Word 0 program value | | | | 011 | Word 1 program value, if desired | | | | 100 | Word 2 program value, if desired | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 Table 19-60. Program D-Flash Command FCCOB Requirements | CCOBIX[2:0] | FCCOB Parameters | | |-------------|----------------------------------|--| | 101 | Word 3 program value, if desired | | Upon clearing CCIF to launch the Program D-Flash command, the user-supplied words will be transferred to the Memory Controller and be programmed if the area is unprotected. The CCOBIX index value at Program D-Flash command launch determines how many words will be programmed in the D-Flash block. The CCIF flag is set when the operation has completed. Table 19-61. Program D-Flash Command Error Handling | Register | Error Bit | Error Condition | | | |----------|-------------------|-------------------------------------------------------------------------------------|--|--| | | | Set if CCOBIX[2:0] < 010 at command launch | | | | | | Set if CCOBIX[2:0] > 101 at command launch | | | | | ACCERR | Set if command not available in current mode (see Table 19-27) | | | | | ACCERR | Set if an invalid global address [22:0] is supplied | | | | FSTAT | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | . • | | Set if the requested group of words breaches the end of the D-Flash block | | | | | FPVIOL<br>MGSTAT1 | Set if the selected area of the D-Flash memory is protected | | | | | | Set if any errors have been encountered during the verify operation | | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | | | #### 19.4.2.16 Erase D-Flash Sector Command The Erase D-Flash Sector operation will erase all addresses in a sector of the D-Flash block. **Table 19-62. Erase D-Flash Sector Command FCCOB Requirements** | CCOBIX[2:0] | FCCOB Parameters | | | |-------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--| | 000 | 0x12 | Global address [22:16] to identify D-Flash block | | | 001 | Global address [15:0] anywhere within the sector to be erased. See Section 19.1.2.2 for D-Flash sector size. | | | Upon clearing CCIF to launch the Erase D-Flash Sector command, the Memory Controller will erase the selected Flash sector and verify that it is erased. The CCIF flag will set after the Erase D-Flash Sector operation has completed. | Register | Error Bit | Error Condition | | | |----------|--------------------|-------------------------------------------------------------------------------------|--|--| | | ACCERR STAT FPVIOL | Set if CCOBIX[2:0] != 001 at command launch | | | | | | Set if command not available in current mode (see Table 19-27) | | | | | | Set if an invalid global address [22:0] is supplied | | | | FSTAT | | Set if a misaligned word address is supplied (global address [0] != 0) | | | | | | Set if the selected area of the D-Flash memory is protected | | | | | MGSTAT1 | Set if any errors have been encountered during the verify operation | | | | | MGSTAT0 | Set if any non-correctable errors have been encountered during the verify operation | | | Table 19-63. Erase D-Flash Sector Command Error Handling # 19.4.3 Interrupts The Flash module can generate an interrupt when a Flash command operation has completed or when a Flash command operation has detected an ECC fault. | Interrupt Source | Interrupt Flag | Local Enable | Global (CCR)<br>Mask | |------------------------------------|-----------------------------|-----------------------------|----------------------| | Flash Command Complete | CCIF<br>(FSTAT register) | CCIE<br>(FCNFG register) | l Bit | | ECC Double Bit Fault on Flash Read | DFDIF<br>(FERSTAT register) | DFDIE<br>(FERCNFG register) | I Bit | | ECC Single Bit Fault on Flash Read | SFDIF<br>(FERSTAT register) | SFDIE<br>(FERCNFG register) | I Bit | Table 19-64. Flash Interrupt Sources ## **NOTE** Vector addresses and their relative interrupt priority are determined at the MCU level. ## 19.4.3.1 Description of Flash Interrupt Operation The Flash module uses the CCIF flag in combination with the CCIE interrupt enable bit to generate the Flash command interrupt request. The Flash module uses the DFDIF and SFDIF flags in combination with the DFDIE and SFDIE interrupt enable bits to generate the Flash error interrupt request. For a detailed description of the register bits involved, refer to Section 19.3.2.5, "Flash Configuration Register (FCNFG)", Section 19.3.2.6, "Flash Error Configuration Register (FERCNFG)", Section 19.3.2.7, "Flash Status Register (FSTAT)", and Section 19.3.2.8, "Flash Error Status Register (FERSTAT)". The logic used for generating the Flash module interrupts is shown in Figure 19-27. Figure 19-27. Flash Module Interrupts Implementation #### 19.4.4 Wait Mode The Flash module is not affected if the MCU enters wait mode. The Flash module can recover the MCU from wait via the CCIF interrupt (see Section 19.4.3, "Interrupts"). ## 19.4.5 **Stop Mode** If a Flash command is active (CCIF = 0) when the MCU requests stop mode, the current Flash operation will be completed before the CPU is allowed to enter stop mode. ## 19.5 Security The Flash module provides security information to the MCU. The Flash security state is defined by the SEC bits of the FSEC register (see Table 19-9). During reset, the Flash module initializes the FSEC register using data read from the security byte of the Flash configuration field at global address 0x7F\_FF0F. The security state out of reset can be permanently changed by programming the security byte of the Flash configuration field. This assumes that you are starting from a mode where the necessary P-Flash erase and program commands are available and that the upper region of the P-Flash is unprotected. If the Flash security byte is successfully programmed, its new value will take affect after the next MCU reset. The following subsections describe these security-related subjects: - Unsecuring the MCU using Backdoor Key Access - Unsecuring the MCU in Special Single Chip Mode using BDM - Mode and Security Effects on Flash Command Availability # 19.5.1 Unsecuring the MCU using Backdoor Key Access The MCU may be unsecured by using the backdoor key access feature which requires knowledge of the contents of the backdoor keys (four 16-bit words programmed at addresses 0x7F\_FF00-0x7F\_FF07). If the KEYEN[1:0] bits are in the enabled state (see Section 19.3.2.2), the Verify Backdoor Access Key command (see Section 19.4.2.11) allows the user to present four prospective keys for comparison to the MC9S12XHY-Family Reference Manual, Rev. 1.04 keys stored in the Flash memory via the Memory Controller. If the keys presented in the Verify Backdoor Access Key command match the backdoor keys stored in the Flash memory, the SEC bits in the FSEC register (see Table 19-9) will be changed to unsecure the MCU. Key values of 0x0000 and 0xFFFF are not permitted as backdoor keys. While the Verify Backdoor Access Key command is active, P-Flash block 0 will not be available for read access and will return invalid data. The user code stored in the P-Flash memory must have a method of receiving the backdoor keys from an external stimulus. This external stimulus would typically be through one of the on-chip serial ports. If the KEYEN[1:0] bits are in the enabled state (see Section 19.3.2.2), the MCU can be unsecured by the backdoor key access sequence described below: - 1. Follow the command sequence for the Verify Backdoor Access Key command as explained in Section 19.4.2.11 - 2. If the Verify Backdoor Access Key command is successful, the MCU is unsecured and the SEC[1:0] bits in the FSEC register are forced to the unsecure state of 10 The Verify Backdoor Access Key command is monitored by the Memory Controller and an illegal key will prohibit future use of the Verify Backdoor Access Key command. A reset of the MCU is the only method to re-enable the Verify Backdoor Access Key command. After the backdoor keys have been correctly matched, the MCU will be unsecured. After the MCU is unsecured, the sector containing the Flash security byte can be erased and the Flash security byte can be reprogrammed to the unsecure state, if desired. In the unsecure state, the user has full control of the contents of the backdoor keys by programming addresses 0x7F\_FF00–0x7F\_FF07 in the Flash configuration field. The security as defined in the Flash security byte (0x7F\_FF0F) is not changed by using the Verify Backdoor Access Key command sequence. The backdoor keys stored in addresses 0x7F\_FF00-0x7F\_FF07 are unaffected by the Verify Backdoor Access Key command sequence. After the next reset of the MCU, the security state of the Flash module is determined by the Flash security byte (0x7F\_FF0F). The Verify Backdoor Access Key command sequence has no effect on the program and erase protections defined in the Flash protection register, FPROT. ## 19.5.2 Unsecuring the MCU in Special Single Chip Mode using BDM The MCU can be unsecured in special single chip mode by erasing the P-Flash and D-Flash memory by one of the following methods: - Reset the MCU into special single chip mode, delay while the erase test is performed by the BDM, send BDM commands to disable protection in the P-Flash and D-Flash memory, and execute the Erase All Blocks command write sequence to erase the P-Flash and D-Flash memory. - Reset the MCU into special expanded wide mode, disable protection in the P-Flash and D-Flash memory and run code from external memory to execute the Erase All Blocks command write sequence to erase the P-Flash and D-Flash memory. After the CCIF flag sets to indicate that the Erase All Blocks operation has completed, reset the MCU into special single chip mode. The BDM will execute the Erase Verify All Blocks command write sequence to verify that the P-Flash and D-Flash memory is erased. If the P-Flash and D-Flash memory are verified as erased the MCU will be unsecured. All BDM commands will be enabled and the Flash security byte may be programmed to the unsecure state by the following method: • Send BDM commands to execute a 'Program P-Flash' command sequence to program the Flash security byte to the unsecured state and reset the MCU. ## 19.5.3 Mode and Security Effects on Flash Command Availability The availability of Flash module commands depends on the MCU operating mode and security state as shown in Table 19-27. ## 19.6 Initialization On each system reset the Flash module executes a reset sequence which establishes initial values for the Flash Block Configuration Parameters, the FPROT and DFPROT protection registers, and the FOPT and FSEC registers. The Flash module reverts to built-in default values that leave the module in a fully protected and secured state if errors are encountered during execution of the reset sequence. If a double bit fault is detected during the reset sequence, both MGSTAT bits in the FSTAT register will be set. CCIF remains clear throughout the reset sequence. The Flash module holds off all CPU access for the initial portion of the reset sequence. While Flash reads are possible when the hold is removed, writes to the FCCOBIX, FCCOBHI, and FCCOBLO registers are ignored to prevent command activity while the Memory Controller remains busy. Completion of the reset sequence is marked by setting CCIF high which enables writes to the FCCOBIX, FCCOBHI, and FCCOBLO registers to launch any available Flash command. If a reset occurs while any Flash command is in progress, that command will be immediately aborted. The state of the word being programmed or the sector/block being erased is not guaranteed. # Chapter 20 Motor Controller (MC10B8CV1) Table 20-1. Revision History | Version<br>Number | Revision<br>Date | Author | Description of Changes | |-------------------|------------------|--------|----------------------------------------| | | 6-OCT-2009 | | Table 20-12 | | | | | - fixed 2nd content row : MnCyP := PWM | | | | | - fixed 4th content row : MnCyP := 0 | ## 20.1 Introduction The block MC10B8C is a PWM motor controller suitable to drive instruments in a cluster configuration or any other loads requiring a PWM signal. The motor controller has eight PWM channels associated with two pins each (16 pins in total). ## 20.1.1 Features The MC10B8C includes the following features: - 10/11-bit PWM counter - 11-bit resolution with selectable PWM dithering function - 7-bit resolution mode (fast mode): duty cycle can be changed by accessing only 1 byte/output - Left, right, or center aligned PWM - Output slew rate control - This module is suited for, but not limited to, driving small stepper and air core motors used in instrumentation applications. This module can be used for other motor control or PWM applications that match the frequency, resolution, and output drive capabilities of the module. # 20.1.2 Modes of Operation #### 20.1.2.1 Functional Modes ## **20.1.2.1.1 PWM Resolution** The motor controller can be configured to either 11- or 7-bits resolution mode by clearing or setting the FAST bit. This bit influences all PWM channels. For details, please refer to Section 20.3.2.5, "Motor Controller Duty Cycle Registers". #### 20.1.2.1.2 Dither Function Dither function can be selected or deselected by setting or clearing the DITH bit. This bit influences all PWM channels. For details, please refer to Section 20.4.1.3.5, "Dither Bit (DITH)". ## 20.1.2.2 PWM Channel Configuration Modes The eight PWM channels can operate in three functional modes. Those modes are, with some restrictions, selectable for each channel independently. ## 20.1.2.2.1 Dual Full H-Bridge Mode This mode is suitable to drive a stepper motor or a 360° air gauge instrument. For details, please refer to Section 20.4.1.1.1, "Dual Full H-Bridge Mode (MCOM = 11)". In this mode two adjacent PWM channels are combined, and two PWM channels drive four pins. ## 20.1.2.2.2 Full H-Bridge Mode This mode is suitable to drive any load requiring a PWM signal in a H-bridge configuration using two pins. For details please refer to Section 20.4.1.1.2, "Full H-Bridge Mode (MCOM = 10)". ## 20.1.2.2.3 Half H-Bridge Mode This mode is suitable to drive a $90^{\circ}$ instrument driven by one pin. For details, please refer to Section 20.4.1.1.3, "Half H-Bridge Mode (MCOM = 00 or 01)". ## 20.1.2.3 PWM Alignment Modes Each PWM channel can operate independently in three different alignment modes. For details, please refer to Section 20.4.1.3.1, "PWM Alignment Modes". ## 20.1.2.4 Low-Power Modes The behavior of the motor controller in low-power modes is programmable. For details, please refer to Section 20.4.5, "Operation in Wait Mode" and Section 20.4.6, "Operation in Stop and Pseudo-Stop Modes". ## 20.1.3 Block Diagram Figure 20-1. MC10B8C Block Diagram # 20.2 External Signal Description The motor controller is associated with 16 pins. Table 20-2 lists the relationship between the PWM channels and signal pins as well as PWM channel pair (motor number), coils, and nodes they are supposed to drive if all channels are set to dual full H-bridge configuration. | Pin Name | PWM Channel | PWM Channel Pair <sup>1</sup> | Coil | Node | |----------|-------------|-------------------------------|------|-------| | M0C0M | 0 | 0 | 0 | Minus | | M0C0P | | | | Plus | | M0C1M | 1 | 1 | 1 | Minus | | M0C1P | | | | Plus | | M1C0M | 2 | 1 | 0 | Minus | | M1C0P | | | | Plus | | M1C1M | 3 | 1 | 1 | Minus | | M1C1P | | | | Plus | | M2C0M | 4 | 2 | 0 | Minus | | M2C0P | | | | Plus | | M2C1M | 5 | | 1 | Minus | | M2C1P | | | | Plus | | M3C0M | 6 | 3 | 0 | Minus | | M3C0P | | | | Plus | | M3C1M | 7 | 7 | 1 | Minus | | M3C1P | | | | Plus | Table 20-2. PWM Channel and Pin Assignment # 20.2.1 M0C0M/M0C0P/M0C1M/M0C1P — PWM Output Pins for Motor 0 High current PWM output pins that can be used for motor drive. These pins interface to the coils of motor 0. PWM output on M0C0M results in a positive current flow through coil 0 when M0C0P is driven to a logic high state. PWM output on M0C1M results in a positive current flow through coil 1 when M0C1P is driven to a logic high state. # 20.2.2 M1C0M/M1C0P/M1C1M/M1C1P — PWM Output Pins for Motor 1 High current PWM output pins that can be used for motor drive. These pins interface to the coils of motor 1. PWM output on M1C0M results in a positive current flow through coil 0 when M1C0P is driven to a logic high state. PWM output on M1C1M results in a positive current flow through coil 1 when M1C1P is driven to a logic high state. # 20.2.3 M2C0M/M2C0P/M2C1M/M2C1P — PWM Output Pins for Motor 2 High current PWM output pins that can be used for motor drive. These pins interface to the coils of motor 2. PWM output on M2C0M results in a positive current flow through coil 0 when M2C0P is driven A PWM Channel Pair always consists of PWM channel x and PWM channel x+1 ( $x = 2 \cdot n$ ). The term "PWM Channel Pair" is equivalent to the term "Motor". E.g. Channel Pair 0 is equivalent to Motor 0 to a logic high state. PWM output on M2C1M results in a positive current flow through coil 1 when M2C1P is driven to a logic high state. # 20.2.4 M3C0M/M3C0P/M3C1M/M3C1P — PWM Output Pins for Motor 3 High current PWM output pins that can be used for motor drive. These pins interface to the coils of motor 3. PWM output on M3C0M results in a positive current flow through coil 0 when M3C0P is driven to a logic high state. PWM output on M3C1M results in a positive current flow through coil 1 when M3C1P is driven to a logic high state. # 20.3 Memory Map and Register Definition This section provides a detailed description of all registers of the 10-bit 8-channel motor controller module. # 20.3.1 Module Memory Map Figure 20-2 shows the memory map of the 10-bit 8-channel motor controller module. | Offset | Register | Access | |--------|-----------------------------------------------------|--------| | 0x0000 | Motor Controller Control Register 0 (MCCTL0) | RW | | 0x0001 | Motor Controller Control Register 1 (MCCTL1) | RW | | 0x0002 | Motor Controller Period Register (High Byte) | RW | | 0x0003 | Motor Controller Period Register (Low Byte) | RW | | 0x0004 | Reserved <sup>1</sup> | _ | | 0x0005 | Reserved | _ | | 0x0006 | Reserved | _ | | 0x0007 | Reserved | _ | | 0x0008 | Reserved | _ | | 0x0009 | Reserved | _ | | 0x000A | Reserved | _ | | 0x000B | Reserved | _ | | 0x000C | Reserved | _ | | 0x000D | Reserved | _ | | 0x000E | Reserved | _ | | 0x000F | Reserved | _ | | 0x0010 | Motor Controller Channel Control Register 0 (MCCC0) | RW | | 0x0011 | Motor Controller Channel Control Register 1 (MCCC1) | RW | | 0x0012 | Motor Controller Channel Control Register 2 (MCCC2) | RW | | 0x0013 | Motor Controller Channel Control Register 3 (MCCC3) | RW | | 0x0014 | Motor Controller Channel Control Register 4 (MCCC4) | RW | | 0x0015 | Motor Controller Channel Control Register 5 (MCCC5) | RW | Figure 20-2. MC10B8C Memory Map MC9S12XHY-Family Reference Manual, Rev. 1.04 # Figure 20-2. MC10B8C Memory Map (continued) | Offset | Register | Access | |--------|------------------------------------------------------------|--------| | 0x0016 | Motor Controller Channel Control Register 6 (MCCC6) | RW | | 0x0017 | Motor Controller Channel Control Register 7 (MCCC7) | RW | | 0x0018 | Reserved | _ | | 0x0019 | Reserved | _ | | 0x001A | Reserved | _ | | 0x001B | Reserved | _ | | 0x001C | Reserved | _ | | 0x001D | Reserved | _ | | 0x001E | Reserved | _ | | 0x001F | Reserved | _ | | 0x0020 | Motor Controller Duty Cycle Register 0 (MCDC0) — High Byte | RW | | 0x0021 | Motor Controller Duty Cycle Register 0 (MCDC0) — Low Byte | RW | | 0x0022 | Motor Controller Duty Cycle Register 1 (MCDC1) — High Byte | RW | | 0x0023 | Motor Controller Duty Cycle Register 1 (MCDC1) — Low Byte | RW | | 0x0024 | Motor Controller Duty Cycle Register 2 (MCDC2) — High Byte | RW | | 0x0025 | Motor Controller Duty Cycle Register 2 (MCDC2) — Low Byte | RW | | 0x0026 | Motor Controller Duty Cycle Register 3 (MCDC3) — High Byte | RW | | 0x0027 | Motor Controller Duty Cycle Register 3 (MCDC3) — Low Byte | RW | | 0x0028 | Motor Controller Duty Cycle Register 4 (MCDC4) — High Byte | RW | | 0x0029 | Motor Controller Duty Cycle Register 4 (MCDC4) — Low Byte | RW | | 0x002A | Motor Controller Duty Cycle Register 5 (MCDC5) — High Byte | RW | | 0x002B | Motor Controller Duty Cycle Register 5 (MCDC5) — Low Byte | RW | | 0x002C | Motor Controller Duty Cycle Register 6 (MCDC6) — High Byte | RW | | 0x002D | Motor Controller Duty Cycle Register 6 (MCDC6) — Low Byte | RW | | 0x002E | Motor Controller Duty Cycle Register 7 (MCDC7) — High Byte | RW | | 0x002F | Motor Controller Duty Cycle Register 7 (MCDC7) — Low Byte | RW | | 0x0030 | Reserved | _ | | 0x0031 | Reserved | _ | | 0x0032 | Reserved | _ | | 0x0033 | Reserved | _ | | 0x0034 | Reserved | _ | | 0x0035 | Reserved | _ | | 0x0036 | Reserved | _ | | 0x0037 | Reserved | _ | | 0x0038 | Reserved | _ | | 0x0039 | Reserved | _ | | 0x003A | Reserved | _ | | 0x003B | Reserved | | | 0x003C | Reserved | _ | | 0x003D | Reserved | _ | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Figure 20-2. | MC10B8C | Memory | / Man | (continued) | |----------------|---------|-----------|---------|-------------------------| | I IUUI E ZU-Z. | | INICITION | / IVIAP | (COHUHU <del>C</del> U) | | Offset | Register | Access | |--------|----------|--------| | 0x003E | Reserved | _ | | 0x003F | Reserved | _ | Write accesses to "Reserved" addresses have no effect. Read accesses to "Reserved" addresses provide invalid data (0x0000). # 20.3.2 Register Descriptions # 20.3.2.1 Motor Controller Control Register 0 This register controls the operating mode of the motor controller module. Figure 20-3. Motor Controller Control Register 0 (MCCTL0) Table 20-3. MCCTL0 Field Descriptions | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:5<br>MCPRE[1:0] | Motor Controller Prescaler Select — MCPRE1 and MCPRE0 determine the prescaler value that sets the motor controller timer counter clock frequency (f <sub>TC</sub> ). The clock source for the prescaler is the peripheral bus clock (f <sub>BUS</sub> ) as shown in Figure 20-22. Writes to MCPRE1 or MCPRE0 will not affect the timer counter clock frequency f <sub>TC</sub> until the start of the next PWM period. Table 20-4 shows the prescaler values that result from the possible combinations of MCPRE1 and MCPRE0 | | 4 | Motor Controller Module Stop in Wait Mode | | MCSWAI | <ul> <li>Entering wait mode has no effect on the motor controller module and the associated port pins maintain the functionality they had prior to entering wait mode both during wait mode and after exiting wait mode.</li> <li>Entering wait mode will stop the clock of the module and debias the analog circuitry. The module will release the pins.</li> </ul> | | 3 | Motor Controller PWM Resolution Mode | | FAST | <ul> <li>PWM operates in 11-bit resolution mode, duty cycle registers of all channels are switched to word mode.</li> <li>PWM operates in 7-bit resolution (fast) mode, duty cycle registers of all channels are switched to byte mode.</li> </ul> | | 2 | Motor Control/Driver Dither Feature Enable (refer to Section 20.4.1.3.5, "Dither Bit (DITH)") | | DITH | Dither feature is disabled. Dither feature is enabled. | | 0 | Motor Controller Timer Counter Overflow Interrupt Flag — This bit is set when a motor controller timer | | MCTOIF | counter overflow occurs. The bit is cleared by writing a 1 to the bit. O A motor controller timer counter overflow has not occurred since the last reset or since the bit was cleared. | | | A motor controller timer counter overflow has occurred. | | Table 20-4. | Dracala | . Valaa | |-------------|----------|---------| | 1401e 20-4. | Prescale | values | | MCPRE[1:0] | f <sub>TC</sub> | |------------|---------------------| | 00 | f <sub>Bus</sub> | | 01 | f <sub>Bus</sub> /2 | | 10 | f <sub>Bus</sub> /4 | | 11 | f <sub>Bus</sub> /8 | # 20.3.2.2 Motor Controller Control Register 1 This register controls the behavior of the analog section of the motor controller as well as the interrupt enables. Figure 20-4. Motor Controller Control Register 1 (MCCTL1) Table 20-5. MCCTL1 Field Descriptions | Field | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RECIRC | Recirculation in (Dual) Full H-Bridge Mode (refer to Section 20.4.1.3.3, "RECIRC Bit")— RECIRC only affects the outputs in (dual) full H-bridge modes. In half H-bridge mode, the PWM output is always active low. RECIRC = 1 will also invert the effect of the S bits (refer to Section 20.4.1.3.2, "Sign Bit (S)") in (dual) full H-bridge modes. RECIRC must be changed only while no PWM channel is operating in (dual) full H-bridge mode; otherwise, erroneous output pattern may occur. O Recirculation on the high side transistors. Active state for PWM output is logic low, the static channel will output logic high. Recirculation on the low side transistors. Active state for PWM output is logic high, the static channel will output logic low. | | 0<br>MCTOIE | Motor Controller Timer Counter Overflow Interrupt Enable 0 Interrupt disabled. 1 Interrupt enabled. An interrupt will be generated when the motor controller timer counter overflow interrupt flag (MCTOIF) is set. | #### 20.3.2.3 Motor Controller Period Register The period register defines PER, the number of motor controller timer counter clocks a PWM period lasts. The motor controller timer counter is clocked with the frequency $f_{TC}$ . If dither mode is enabled (DITH = 1, refer to Section 20.4.1.3.5, "Dither Bit (DITH)"), P0 is ignored and reads as a 0. In this case PER = 2 \* D[10:1]. Figure 20-5. Motor Controller Period Register (MCPER) with DITH = 0 Figure 20-6. Motor Controller Period Register (MCPER) with DITH = 1 For example, programming MCPER to 0x0022 (PER = 34 decimal) will result in 34 counts for each complete PWM period. Setting MCPER to 0 will shut off all PWM channels as if MCAM[1:0] is set to 0 in all channel control registers after the next period timer counter overflow. In this case, the motor controller releases all pins. #### **NOTE** Programming MCPER to 0x0001 and setting the DITH bit will be managed as if MCPER is programmed to 0x0000. All PWM channels will be shut off after the next period timer counter overflow. ## 20.3.2.4 Motor Controller Channel Control Registers Each PWM channel has one associated control register to control output delay, PWM alignment, and output mode. The registers are named MCCC0... MCCC7. In the following, MCCC0 is described as a reference for all eight registers. Offset Module Base + 0x0010 . . . 0x0017 4 3 2 1 0 R 0 0 MCOM1 MCOM0 MCAM1 MCAM0 CD1 C<sub>D</sub>0 W Reset 0 0 0 0 0 0 0 0 = Unimplemented or Reserved Figure 20-7. Motor Controller Control Register Channel 0-7 (MCCC0-MCCC7) #### Table 20-6. MCCC0-MCCC7 Field Descriptions | Field | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6<br>MCOM[1:0] | Output Mode — MCOM1, MCOM0 control the PWM channel's output mode. See Table 20-7. | | 5:4<br>MCAM[1:0] | <b>PWM Channel Alignment Mode</b> — MCAM1, MCAM0 control the PWM channel's PWM alignment mode and operation. See Table 20-8. | | | MCAM[1:0] and MCOM[1:0] are double buffered. The values used for the generation of the output waveform will be copied to the working registers either at once (if all PWM channels are disabled or MCPER is set to 0) or if a timer counter overflow occurs. Reads of the register return the most recent written value, which are not necessarily the currently active values. | | 1:0<br>CD[1:0] | <b>PWM Channel Delay</b> — Each PWM channel can be individually delayed by a programmable number of PWM timer counter clocks. The delay will be n/f <sub>TC</sub> . See Table 20-9. | Table 20-7. Output Mode | MCOM[1:0] | Output Mode | |-----------|-----------------------------------------------------| | 00 | Half H-bridge mode, PWM on MnCxM, MnCxP is released | | 01 | Half H-bridge mode, PWM on MnCxP, MnCxM is released | | 10 | Full H-bridge mode | | 11 | Dual full H-bridge mode | #### Table 20-8. PWM Alignment Mode | MCAM[1:0] | PWM Alignment Mode | |-----------|--------------------| | 00 | Channel disabled | | 01 | Left aligned | | 10 | Right aligned | | 11 | Center aligned | | CD[1:0] | n [# of PWM Clocks] | |---------|---------------------| | 00 | 0 | | 01 | 1 | | 10 | 2 | | 11 | 3 | #### NOTE The PWM motor controller will release the pins after the next PWM timer counter overflow without accommodating any channel delay if a single channel has been disabled or if the period register has been cleared or all channels have been disabled. Program one or more inactive PWM frames (duty cycle = 0) before writing a configuration that disables a single channel or the entire PWM motor controller. #### 20.3.2.5 Motor Controller Duty Cycle Registers Each duty cycle register sets the sign and duty functionality for the respective PWM channel. The contents of the duty cycle registers define DUTY, the number of motor controller timer counter clocks the corresponding output is driven low (RECIRC = 0) or is driven high (RECIRC = 1). Setting all bits to 0 will give a static high output in case of RECIRC = 0; otherwise, a static low output. Values greater than or equal to the contents of the period register will generate a static low output in case of RECIRC = 0, or a static high output if RECIRC = 1. The layout of the duty cycle registers differ dependent upon the state of the FAST bit in the control register 0. Figure 20-8. Motor Controller Duty Cycle Register x (MCDCx) with FAST = 0 Figure 20-9. Motor Controller Duty Cycle Register x (MCDCx) with FAST = 1 #### **Table 20-10. MCDCx Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SIGN — The SIGN bit is used to define which output will drive the PWM signal in (dual) full-H-bridge modes. The | | S | SIGN bit has no effect in half-bridge modes. See Section 20.4.1.3.2, "Sign Bit (S)", and table Table 20-12 for detailed information about the impact of RECIRC and SIGN bit on the PWM output. | Whenever FAST = 1, the bits D10, D9, D1, and D0 will be set to 0 if the duty cycle register is written. For example setting MCDCx = 0x0158 with FAST = 0 gives the same output waveform as setting MCDCx = 0x5600 with FAST = 1 (with FAST = 1, the low byte of MCDCx needs not to be written). The state of the FAST bit has impact only during write and read operations. A change of the FAST bit (set or clear) without writing a new value does not impact the internal interpretation of the duty cycle values. To prevent the output from inconsistent signals, the duty cycle registers are double buffered. The motor controller module will use working registers to generate the output signals. The working registers are copied from the bus accessible registers at the following conditions: - MCPER is set to 0 (all channels are disabled in this case) - MCAM[1:0] of the respective channel is set to 0 (channel is disabled) - A PWM timer counter overflow occurs while in half H-bridge or full H-bridge mode - A PWM channel pair is configured to work in Dual Full H-Bridge mode and a PWM timer counter overflow occurs after the odd<sup>6</sup> duty cycle register of the channel pair has been written. In this way, the output of the PWM will always be either the old PWM waveform or the new PWM waveform, not some variation in between. Reads of this register return the most recent value written. Reads do not necessarily return the value of the currently active sign, duty cycle, and dither functionality due to the double buffering scheme. <sup>6.</sup> Odd duty cycle register: MCDCx+1, x = 2·n # 20.4 Functional Description # 20.4.1 Modes of Operation #### 20.4.1.1 PWM Output Modes The motor controller is configurable between three output modes. - Dual full H-bridge mode can be used to control either a stepper motor or a 360° air core instrument. In this case two PWM channels are combined. - In full H-bridge mode, each PWM channel is updated independently. - In half H-bridge mode, one pin of the PWM channel can generate a PWM signal to control a 90° air core instrument (or other load requiring a PWM signal) and the other pin is unused. The mode of operation for each PWM channel is determined by the corresponding MCOM[1:0] bits in channel control registers. After a reset occurs, each PWM channel will be disabled, the corresponding pins are released. Each PWM channel consists of two pins. One output pin will generate a PWM signal. The other will operate as logic high or low output depending on the state of the RECIRC bit (refer to Section 20.4.1.3.3, "RECIRC Bit"), while in (dual) full H-bridge mode, or will be released, while in half H-bridge mode. The state of the S bit in the duty cycle register determines the pin where the PWM signal is driven in full H-bridge mode. While in half H-bridge mode, the state of the released pin is determined by other modules associated with this pin. Associated with each PWM channel pair n are two PWM channels, x and x + 1, where x = 2 \* n and n (0, 1, 2, 3) is the PWM channel pair number. Duty cycle register x controls the sign of the PWM signal (which pin drives the PWM signal) and the duty cycle of the PWM signal for motor controller channel x. The pins associated with PWM channel x are MnC0P and MnC0M. Similarly, duty cycle register x + 1 controls the sign of the PWM signal and the duty cycle of the PWM signal for channel x + 1. The pins associated with PWM channel x + 1 are MnC1P and MnC1M. This is summarized in Table 20-11. | PWM<br>Channel<br>Pair Number | PWM<br>Channel Control<br>Register | Duty Cycle<br>Register | Channel<br>Number | Pin<br>Names | |-------------------------------|------------------------------------|------------------------|----------------------------|--------------| | n | MCMCx | MCDCx | PWM Channel x, x = 2·n | MnC0M | | | | | | MnC0P | | | MCMCx + 1 | MCDCx + 1 | PWM Channel x + 1, x = 2·n | MnC1M | | | | | | MnC1P | | 0 | MCMC0 | MCDC0 | PWM Channel 0 | M0C0M | | | | | | M0C0P | | | MCMC1 | MCDC1 | PWM Channel 1 | M0C1M | | | | | | M0C1P | Table 20-11. Corresponding Registers and Pin Names for Each PWM Channel Pair (continued) | PWM<br>Channel<br>Pair Number | PWM<br>Channel Control<br>Register | Duty Cycle<br>Register | Channel<br>Number | Pin<br>Names | |-------------------------------|------------------------------------|------------------------|-------------------|--------------| | 1 | MCMC2 | MCDC2 | PWM Channel 2 | M1C0M | | | | | | M1C0P | | | MCMC3 | MCDC3 | PWM Channel 3 | M1C1M | | | | | | M1C1P | | 2 | MCMC4 | MCDC4 | PWM Channel 4 | M2C0M | | | | | | M2C0P | | | MCMC5 | MCDC5 | PWM Channel 5 | M2C1M | | | | | | M2C1P | | 3 | MCMC6 | MCDC6 | PWM Channel 6 | M3C0M | | | | | | M3C0P | | | MCMC7 | MCDC7 | PWM Channel 7 | M3C1M | | | | | | M3C1P | #### **20.4.1.1.1 Dual Full H-Bridge Mode (MCOM = 11)** PWM channel pairs x and x + 1 operate in dual full H-bridge mode if both channels have been enabled (MCAM[1:0]=01, 10, or 11) and both of the corresponding output mode bits MCOM[1:0] in both PWM channel control registers are set. A typical configuration in dual full H-bridge mode is shown in Figure 20-10. PWM channel x drives the PWM output signal on either MnC0P or MnC0M. If MnC0P drives the PWM signal, MnC0M will be output either high or low depending on the RECIRC bit. If MnC0M drives the PWM signal, MnC0P will be an output high or low. PWM channel x + 1 drives the PWM output signal on either MnC1P or MnC1M. If MnC1P drives the PWM signal, MnC1M will be an output high or low. If MnC1M drives the PWM signal, MnC1P will be an output high or low. This results in motor recirculation currents on the high side drivers (RECIRC = 0) while the PWM signal is at a logic high level, or motor recirculation currents on the low side drivers (RECIRC = 1) while the PWM signal is at a logic low level. The pin driving the PWM signal is determined by the S (sign) bit in the corresponding duty cycle register and the state of the RECIRC bit. The value of the PWM duty cycle is determined by the value of the D[10:0] or D[8:2] bits respectively in the duty cycle register depending on the state of the FAST bit. Figure 20-10. Typical Dual Full H-Bridge Mode Configuration Whenever FAST = 0 only 16-bit write accesses to the duty cycle registers are allowed, 8-bit write accesses can lead to unpredictable duty cycles. While fast mode is enabled (FAST = 1), 8-bit write accesses to the high byte of the duty cycle registers are allowed, because only the high byte of the duty cycle register is used to determine the duty cycle. The following sequence should be used to update the current magnitude and direction for coil 0 and coil 1 of the motor to achieve consistent PWM output: - 1. Write to duty cycle register x - 2. Write to duty cycle register x + 1. At the next timer counter overflow, the duty cycle registers will be copied to the working duty cycle registers. Sequential writes to the duty cycle register x will result in the previous data being overwritten. #### 20.4.1.1.2 Full H-Bridge Mode (MCOM = 10) In full H-bridge mode, the PWM channels x and x+1 operate independently. The duty cycle working registers are updated whenever a timer counter overflow occurs. ## 20.4.1.1.3 Half H-Bridge Mode (MCOM = 00 or 01) In half H-bridge mode, the PWM channels x and x + 1 operate independently. In this mode, each PWM channel can be configured such that one pin is released and the other pin is a PWM output. Figure 20-11 shows a typical configuration in half H-bridge mode. The two pins associated with each channel are switchable between released mode and PWM output dependent upon the state of the MCOM[1:0] bits in the MCCCx (channel control) register. See register description in Section 20.3.2.4, "Motor Controller Channel Control Registers". In half H-bridge mode, the state of the S bit has no effect. Figure 20-11. Typical Quad Half H-Bridge Mode Configuration #### 20.4.1.2 Relationship Between PWM Mode and PWM Channel Enable The pair of motor controller channels cannot be placed into dual full H-bridge mode unless both motor controller channels have been enabled (MCAM[1:0] not equal to 00) and dual full H-bridge mode is selected for both PWM channels (MCOM[1:0] = 11). If only one channel is set to dual full H-bridge mode, this channel will operate in full H-bridge mode, the other as programmed. # 20.4.1.3 Relationship Between Sign, Duty, Dither, RECIRC, Period, and PWM Mode Functions #### 20.4.1.3.1 PWM Alignment Modes Each PWM channel can be programmed individually to three different alignment modes. The mode is determined by the MCAM[1:0] bits in the corresponding channel control register. Left aligned (MCAM[1:0] = 01): The output will start active (low if RECIRC = 0 or high if RECIRC = 1) and will turn inactive (high if RECIRC = 0 or low if RECIRC = 1) after the number of counts specified by the corresponding duty cycle register. Right aligned (MCAM[1:0] = 10): The output will start inactive (high if RECIRC = 0 and low if RECIRC = 1) and will turn active after the number of counts specified by the difference of the contents of period register and the corresponding duty cycle register. Center aligned (MCAM[1:0] = 11): Even periods will be output left aligned, odd periods will be output right aligned. PWM operation starts with the even period after the channel has been enabled. PWM operation in center aligned mode might start with the odd period if the channel has not been disabled before changing the alignment mode to center aligned. MC9S12XHY-Family Reference Manual, Rev. 1.04 #### 20.4.1.3.2 Sign Bit (S) Assuming RECIRC = 0 (the active state of the PWM signal is low), when the S bit for the corresponding channel is cleared, MnC0P (if the PWM channel number is even, n = 0, 1, 2, 3, see Table 20-11) or MnC1P (if the PWM channel number is odd, n = 0, 1, 2, 3, see Table 20-11), outputs a logic high while in (dual) full H-bridge mode. In half H-bridge mode the state of the S bit has no effect. The PWM output signal is generated on MnC0M (if the PWM channel number is even, n = 0, 1, 2, 3, see Table 20-11) or MnC1M (if the PWM channel number is odd, n = 0, 1, 2, 3). Assuming RECIRC = 0 (the active state of the PWM signal is low), when the S bit for the corresponding channel is set, MnC0M (if the PWM channel number is even, n = 0, 1, 2, 3, see Table 20-11) or MnC1M (if the PWM channel number is odd, n = 0, 1, 2, 3, see Table 20-11), outputs a logic high while in (dual) full H-bridge mode. In half H-bridge mode the state of the S bit has no effect. The PWM output signal is generated on MnC0P (if the PWM channel number is even, n = 0, 1, 2, 3, see Table 20-11) or MnC1P (if the PWM channel number is odd, n = 0, 1, 2, 3). Setting RECIRC = 1 will also invert the effect of the S bit such that while S = 0, MnC0P or MnC1P will generate the PWM signal and MnC0M or MnC1M will be a static low output. While S = 1, MnC0M or MnC1M will generate the PWM signal and MnC0P or MnC1P will be a static low output. In this case the active state of the PWM signal will be high. See Table 20-12 for detailed information about the impact of SIGN and RECIRC bit on the PWM output. | Output Mode | RECIRC | SIGN | MnCyM | MnCyP | |-----------------------------|------------|------------|------------------|------------------| | (Dual) Full H-Bridge | 0 | 0 | PWM <sup>1</sup> | 1 | | (Dual) Full H-Bridge | 0 | 1 | 1 | PWM | | (Dual) Full H-Bridge | 1 | 0 | 0 | PWM <sup>2</sup> | | (Dual) Full H-Bridge | 1 | 1 | PWM | 0 | | Half H-Bridge: PWM on MnCyM | Don't care | Don't care | PWM | 3 | | Half H-Bridge: PWM on MnCyP | Don't care | Don't care | _ | PWM | Table 20-12. Impact of RECIRC and SIGN Bit on the PWM Output #### 20.4.1.3.3 RECIRC Bit The RECIRC bit controls the flow of the recirculation current of the load. Setting RECIRC = 0 will cause recirculation current to flow through the high side transistors, and RECIRC = 1 will cause the recirculation current to flow through the low side transistors. The RECIRC bit is only active in (dual) full H-bridge modes. Effectively, RECIRC = 0 will cause a static high output on the output terminal not driven by the PWM, RECIRC = 1 will cause a static low output on the output terminals not driven by the PWM. To achieve the same current direction, the S bit behavior is inverted if RECIRC = 1. Figure 20-12, Figure 20-13, Figure 20-14, and Figure 20-15 illustrate the effect of the RECIRC bit in (dual) full H-bridge modes. PWM: The PWM signal is low active. e.g., the waveform starts with 0 in left aligned mode. Output M generates the PWM signal. Output P is static high. PWM: The PWM signal is high active. e.g., the waveform starts with 1 in left aligned mode. output P generates the PWM signal. Output M is static low. <sup>&</sup>lt;sup>3</sup> The state of the output transistors is not controlled by the motor controller. RECIRC bit must be changed only while no PWM channel is operated in (dual) full H-bridge mode. Figure 20-12. PWM Active Phase, RECIRC = 0, S = 0 Figure 20-13. PWM Passive Phase, RECIRC = 0, S = 0 Figure 20-14. PWM Active Phase, RECIRC = 1, S = 0 Figure 20-15. PWM Passive Phase, RECIRC = 1, S = 0 # 20.4.1.3.4 Relationship Between RECIRC Bit, S Bit, MCOM Bits, PWM State, and Output Transistors Please refer to Figure 20-16 for the output transistor assignment. Figure 20-16. Output Transistor Assignment Table 20-13 illustrates the state of the output transistors in different states of the PWM motor controller module. '—' means that the state of the output transistor is not controlled by the motor controller. | Mode | MCOM[1:0] | PWM Duty | RECIRC | s | T1 | T2 | Т3 | T4 | |---------------|------------|----------|------------|------------|-----|-----|-----|-----| | Off | Don't care | _ | Don't care | Don't care | _ | _ | _ | _ | | Half H-Bridge | 00 | Active | Don't care | Don't care | _ | _ | OFF | ON | | Half H-Bridge | 00 | Passive | Don't care | Don't care | _ | _ | ON | OFF | | Half H-Bridge | 01 | Active | Don't care | Don't care | OFF | ON | _ | _ | | Half H-Bridge | 01 | Passive | Don't care | Don't care | ON | OFF | _ | _ | | (Dual) Full | 10 or 11 | Active | 0 | 0 | ON | OFF | OFF | ON | | (Dual) Full | 10 or 11 | Passive | 0 | 0 | ON | OFF | ON | OFF | | (Dual) Full | 10 or 11 | Active | 0 | 1 | OFF | ON | ON | OFF | | (Dual) Full | 10 or 11 | Passive | 0 | 1 | ON | OFF | ON | OFF | | (Dual) Full | 10 or 11 | Active | 1 | 0 | ON | OFF | OFF | ON | | (Dual) Full | 10 or 11 | Passive | 1 | 0 | OFF | ON | OFF | ON | | (Dual) Full | 10 or 11 | Active | 1 | 1 | OFF | ON | ON | OFF | | (Dual) Full | 10 or 11 | Passive | 1 | 1 | OFF | ON | OFF | ON | Table 20-13. State of Output Transistors in Various Modes #### 20.4.1.3.5 Dither Bit (DITH) The purpose of the dither mode is to increase the minimum length of output pulses without decreasing the PWM resolution, in order to limit the pulse distortion introduced by the slew rate control of the outputs. If dither mode is selected the output pattern will repeat after two timer counter overflows. For the same output frequency, the shortest output pulse will have twice the length while dither feature is selected. To achieve the same output frame frequency, the prescaler of the MC10B8C module has to be set to twice the division rate if dither mode is selected; e.g., with the same prescaler division rate the repeat rate of the output pattern is the same as well as the shortest output pulse with or without dither mode selected. The DITH bit in control register 0 enables or disables the dither function. DITH = 0: dither function is disabled. When DITH is cleared and assuming left aligned operation and RECIRC = 0, the PWM output will start at a logic low level at the beginning of the PWM period (motor controller timer counter = 0x000). The PWM output remains low until the motor controller timer counter matches the 11-bit PWM duty cycle value, DUTY, contained in D[10:0] in MCDCx. When a match (output compare between motor controller timer counter and DUTY) occurs, the PWM output will toggle to a logic high level and will remain at a logic high level until the motor controller timer counter overflows (reaches the contents of MCPER – 1). After the motor controller timer counter resets to 0x000, the PWM output will return to a logic low level. This completes one PWM period. The PWM period repeats every P counts (as defined by the bits P[10:0] in the motor controller period register) of the motor controller timer counter. If DUTY >= P, the output will be static low. If DUTY = 0x0000, the output will be continuously at a logic high level. The relationship between the motor controller timer counter clock, motor controller timer counter value, and PWM output while DITH = 0 is shown in Figure 20-17. Figure 20-17. PWM Output: DITH = 0, MCAM[1:0] = 01, MCDC = 100, MCPER = 200, RECIRC = 0 #### DITH = 1: dither function is enabled Please note if DITH = 1, the bit P0 in the motor controller period register will be internally forced to 0 and read always as 0. When DITH is set and assuming left aligned operation and RECIRC = 0, the PWM output will start at a logic low level at the beginning of the PWM period (when the motor controller timer counter = 0x000). The PWM output remains low until the motor controller timer counter matches the 10-bit PWM duty cycle MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor value, DUTY, contained in D[10:1] in MCDCx. When a match (output compare between motor controller timer counter and DUTY) occurs, the PWM output will toggle to a logic high level and will remain at a logic high level until the motor controller timer counter overflows (reaches the value defined by P[10:1] – 1 in MCPER). After the motor controller timer counter resets to 0x000, the PWM output will return to a logic low level. This completes the first half of the PWM period. During the second half of the PWM period, the PWM output will remain at a logic low level until either the motor controller timer counter matches the 10-bit PWM duty cycle value, DUTY, contained in D[10:1] in MCDCx if D0 = 0, or the motor controller timer counter matches the 10-bit PWM duty cycle value + 1 (the value of D[10:1] in MCDCx is increment by 1 and is compared with the motor controller timer counter value) if D0 = 1 in the corresponding duty cycle register. When a match occurs, the PWM output will toggle to a logic high level and will remain at a logic high level until the motor controller timer counter overflows (reaches the value defined by P[10:1] – 1 in MCPER). After the motor controller timer counter resets to 0x000, the PWM output will return to a logic low level. This process will repeat every number of counts of the motor controller timer counter defined by the period register contents (P[10:0]). If the output is neither set to 0% nor to 100% there will be four edges on the PWM output per PWM period in this case. Therefore, the PWM output compare function will alternate between DUTY and DUTY + 1 every half PWM period if D0 in the corresponding duty cycle register is set to 1. The relationship between the motor controller timer counter clock ( $f_{TC}$ ), motor controller timer counter value, and left aligned PWM output if DITH = 1 is shown in Figure 20-18 and Figure 20-19. Figure 20-20 and Figure 20-21 show right aligned and center aligned PWM operation respectively, with dither feature enabled and D0 = 1. Please note: In the following examples, the MCPER value is defined by the bits P[10:0], which is, if DITH = 1, always an even number. #### NOTE The DITH bit must be changed only if the motor controller is disabled (all channels disabled or period register cleared) to avoid erroneous waveforms. Figure 20-18. PWM Output: DITH = 1, MCAM[1:0] = 01, MCDC = 31, MCPER = 200, RECIRC = 0 Figure 20-19. PWM Output: DITH = 1, MCAM[1:0] = 01, MCDC = 30, MCPER = 200, RECIRC = 0 Figure 20-20. PWM Output: DITH = 1, MCAM[1:0] = 10, MCDC = 31, MCPER = 200, RECIRC = 0 Figure 20-21. PWM Output: DITH = 1, MCAM[1:0] = 11, MCDC = 31, MCPER = 200, RECIRC = 0 #### 20.4.2 PWM Duty Cycle The PWM duty cycle for the motor controller channel x can be determined by dividing the decimal representation of bits D[10:0] in MCDCx by the decimal representation of the bits P[10:0] in MCPER and multiplying the result by 100% as shown in the equation below: Effective PWM Channel X % Duty Cycle = $$\frac{DUTY}{MCPER} \cdot 100\%$$ #### **NOTE** x = PWM Channel Number = 0, 1, 2, 3 ... 8. This equation is only valid if DUTY $\leq$ MCPER and MCPER is not equal to 0. Whenever D[10:0] >= P[10:0], a constant low level (RECIRC = 0) or high level (RECIRC = 1) will be output. #### 20.4.3 Motor Controller Counter Clock Source Figure 20-22 shows how the PWM motor controller timer counter clock source is selected. Figure 20-22. Motor Controller Counter Clock Selection The peripheral bus clock is the source for the motor controller counter prescaler. The motor controller counter clock rate, $f_{TC}$ , is set by selecting the appropriate prescaler value. The prescaler is selected with the MCPRE[1:0] bits in motor controller control register 0 (MCCTL0). The motor controller channel frequency of operation can be calculated using the following formula if DITH = 0: $$\mbox{Motor Channel Frequency (Hz)} \ = \ \frac{f_{_{TC}}}{\mbox{MCPER} \cdot \mbox{M}}$$ MC9S12XHY-Family Reference Manual, Rev. 1.04 The motor controller channel frequency of operation can be calculated using the following formula if DITH = 1: $$Motor \ Channel \ Frequency \ (Hz) \ = \ \frac{f_{TC}}{MCPER \cdot M/2}$$ #### NOTE Both equations are only valid if MCPER is not equal to 0. M = 1 for left or right aligned mode, M = 2 for center aligned mode. Table 20-14 shows examples of the motor controller channel frequencies that can be generated based on different peripheral bus clock frequencies and the prescaler value. Table 20-14. Motor Controller Channel Frequencies (Hz), MCPER = 256, DITH = 0, MCAM = 10, 01 | Peripheral Bus Clock Frequency | | | | | | |--------------------------------|--------|--------|-------|-------|-------| | Prescaler | 16 MHz | 10 MHz | 8 MHz | 5 MHz | 4 MHz | | 1 | 62500 | 39063 | 31250 | 19531 | 15625 | | 1/2 | 31250 | 19531 | 15625 | 9766 | 7813 | | 1/4 | 15625 | 9766 | 7813 | 4883 | 3906 | | 1/8 | 7813 | 4883 | 3906 | 2441 | 1953 | #### NOTE Due to the selectable slew rate control of the outputs, clipping may occur on short output pulses. # 20.4.4 Output Switching Delay In order to prevent large peak current draw from the motor power supply, selectable delays can be used to stagger the high logic level to low logic level transitions on the motor controller outputs. The timing delay, $t_d$ , is determined by the CD[1:0] bits in the corresponding channel control register (MCMCx) and is selectable between 0, 1, 2, or 3 motor controller timer counter clock cycles. #### **NOTE** A PWM channel gets disabled at the next timer counter overflow without notice of the switching delay. # 20.4.5 Operation in Wait Mode During wait mode, the operation of the motor controller pins are selectable between the following two options: - 1. MCSWAI = 1: All module clocks are stopped and the associated port pins are set to their inactive state, which is defined by the state of the RECIRC bit during wait mode. The motor controller module registers stay the same as they were prior to entering wait mode. Therefore, after exiting from wait mode, the associated port pins will resume to the same functionality they had prior to entering wait mode. - 2. MCSWAI = 0: The PWM clocks continue to run and the associated port pins maintain the functionality they had prior to entering wait mode both during wait mode and after exiting wait mode. # 20.4.6 Operation in Stop and Pseudo-Stop Modes All module clocks are stopped and the associated port pins are set to their inactive state, which is defined by the state of the RECIRC bit. The motor controller module registers stay the same as they were prior to entering stop or pseudo-stop modes. Therefore, after exiting from stop or pseudo-stop modes, the associated port pins will resume to the same functionality they had prior to entering stop or pseudo-stop modes. #### 20.5 Reset The motor controller is reset by system reset. All associated ports are released, all registers of the motor controller module will switch to their reset state as defined in Section 20.3.2, "Register Descriptions". # 20.6 Interrupts The motor controller has one interrupt source. # 20.6.1 Timer Counter Overflow Interrupt An interrupt will be requested when the MCTOIE bit in the motor controller control register 1 is set and the running PWM frame is finished. The interrupt is cleared by either setting the MCTOIE bit to 0 or to write a 1 to the MCTOIF bit in the motor controller control register 0. # 20.7 Initialization/Application Information This section provides an example of how the PWM motor controller can be initialized and used by application software. The configuration parameters (e.g., timer settings, duty cycle values, etc.) are not guaranteed to be adequate for any real application. The example software is implemented in assembly language. ## 20.7.1 Code Example One way to use the motor controller is: - 1. Perform global initialization - a) Set the motor controller control registers MCCTL0 and MCCTL1 to appropriate values. - i) Prescaler disabled (MCPRE1 = 0, MCPRE0 = 0). - ii) Fast mode and dither disabled (FAST = 0, DITH = 0). - iii) Recirculation feature in dual full H-bridge mode disabled (RECIRC = 0). All other bits in MCCTL0 and MCCTL1 are set to 0. - b) Configure the channel control registers for the desired mode. - i) Dual full H-bridge mode (MCOM[1:0] = 11). - ii) Left aligned PWM (MCAM[1:0] = 01). - iii) No channel delay (MCCD[1:0] = 00). - 2. Perform the startup phase - a) Clear the duty cycle registers MCDC0 and MCDC1 - b) Initialize the period register MCPER, which is equivalent to enabling the motor controller. - c) Enable the timer which generates the timebase for the updates of the duty cycle registers. - 3. Main program - a) Check if pin PB0 is set to "1" and execute the sub program if a timer interrupt is pending. - b) Initiate the shutdown procedure if pin PB0 is set to "0". - 4. Sub program - a) Update the duty cycle registers Load the duty cycle registers MCDC0 and MCDC1 with new values from the table and clear the timer interrupt flag. The sub program will initiate the shutdown procedure if pin PB0 is set to "0". b) Shutdown procedure The timer is disabled and the duty cycle registers are cleared to drive an inactive value on the PWM output as long as the motor controller is enabled. The period register is cleared after a certain time, which disables the motor controller. The table address is restored and the timer interrupt flag is cleared. ``` ;----- ; Motor Controller (MC10B8C) setup example ;----- ; Timer defines T_START EQU $0040 EQU T_START+$06 TSCR1 EQU T_START+$0F TFLG2 ;------ ; Motor Controller defines MC_START EQU $0200 MCCTL0 EQU MC_START+$00 MCCTL1 EQU MC_START+$01 MCPER_HI EQU MC_START+$02 MCPER_LO EQU MC_START+$03 EOU MC START+$10 MCCC0 EQU MC_START+$11 MCCC1 MCCC2 EQU MC_START+$12 MCCC3 EQU MC_START+$13 MCDC0_HI EQU MC_START+$20 MCDC0_LO EQU MC_START+$21 MCDC1_HI EQU MC_START+$22 MCDC1_LO EQU MC_START+$23 MCDC2_HI EQU MC_START+$24 MCDC2_LO EQU MC_START+$25 MCDC3_HI EQU MC_START+$26 MCDC3_LO EQU MC_START+$27 ; Port defines DDRB EQU $0003 PORTB EQU $0001 ; Flash defines FLASH_START EQU $0100 FCMD EQU FLASH_START+$06 FCLKDIV EQU FLASH_START+$00 FSTAT EQU FLASH_START+$05 EQU FLASH_START+$02 FTSTMOD : Variables ; start of program code CODE_START EQU $1000 ; start of motor controller duty cycle data DTYDAT EQU $1500 TEMP_X EQU $1700 ; save location for IX reg in ISR ; number of config entries in the table TABLESIZE EQU $1704 ; motor controller period MCPERIOD EQU $0250 :----- ;------ ORG CODE_START ; start of code LDS #$1FFF ; set stack pointer #$000A,TABLESIZE ; number of configurations in the table MOVW TABLESIZE, TEMP_X ``` MC9S12XHY-Family Reference Manual, Rev. 1.04 Freescale Semiconductor 695 ``` ;------ ;global motor controller init ;------ GLB_INIT: MOVB #$0000,MCCTL0 ; fMC = fBUS, FAST=0, DITH=0 ; RECIRC=0, MCTOIE=0 #$0000,MCCTL1 MOVB MOVAN #$D0D0,MCCC0 ; dual full h-bridge mode, left aligned, ; no channel delay ; disable motor controller MOVW #$0000,MCPER_HI ;------ ; motor controller startup STARTUP: MOVAN #$0000,MCDC0_HI ; define startup duty cycles MOVW #$0000,MCDC1_HI WVOM #MCPERIOD, MCPER_HI ; define PWM period MOVB #$80,TSCR1 ; enable timer MAIN: PORTB ; if PB=0, activate shutdown LDAA ANDA #$01 MN0 BEO JSR TIM_SR MN0: TST TFLG2 ; poll for timer counter overflow flag BEQ MAIN ; TOF set? JSR TIM SR ; yes, go to TIM_SR BRA MAIN TIM_SR: TEMP_X ; restore index register X LDX LDAA PORTB ; if PB=0, enter shutdown routine ANDA #$01 BNE SHUTDOWN LDX TEMP X ; restore index register X BEO NEW_SEQ ; all mc configurations done? NEW_CFG: LDD DTYDAT, X ; load new config's STD MCDC0_HI DEX DEX LDD DTYDAT, X STD MCDC1_HI END_SR ; leave sub-routine BRA #$00,TSCR1 SHUTDOWN: MOVB ; disable timer WVOM #$0000,MCDC0_HI ; define startup duty cycle WVOM #$0000,MCDC1_HI ; define startup duty cycle LDAA #$0000 ; ensure that duty cycle registers are ; cleared for some time before disabling ; the motor controller LOOP DECA BNE LOOP ; define pwm period WVOM #$0000,MCPER_HI NEW_SEQ: MOVW TABLESIZE, TEMP_X ; start new tx loop TEMP_X LDX END_SR: TEMP_X ; save byte counter STX MOVB #$80,TFLG2 ; clear TOF RTS ; wait for new timer overflow ``` ; motor controller duty cycles ;------DTYDAT org \$02, \$FF<sup>7</sup>; MCDC1\_HI, MCDC1\_LO DC.B \$02, \$D0; MCDC0\_HI, MCDC0\_LO DC.B \$02, \$A0 ; MCDC1\_HI, MCDC1\_LO DC.B DC.B \$02, \$90; MCDC0\_HI, MCDC0\_LO DC.B \$02, \$60; MCDC1\_HI, MCDC1\_LO DC.B \$02, \$25; MCDC0\_HI, MCDC0\_LO MC9S12XHY-Family Reference Manual, Rev. 1.04 <sup>7.</sup> The values for the duty cycle table have to be defined for the needs of the target application. # Chapter 21 Stepper Stall Detector (SSDV1) Block Description #### 21.1 Introduction The stepper stall detector (SSD) block provides a circuit to measure and integrate the induced voltage on the non-driven coil of a stepper motor using full steps when the gauge pointer is returning to zero (RTZ). During the RTZ event, the pointer is returned to zero using full steps in either clockwise or counter clockwise direction, where only one coil is driven at any point in time. The back electromotive force (EMF) signal present on the non-driven coil is integrated after a blanking time, and its results stored in a 16-bit accumulator. The 16-bit modulus down counter can be used to monitor the blanking time and the integration time. The value in the accumulator represents the change in linked flux (magnetic flux times the number of turns in the coil) and can be compared to a stored threshold. Values above the threshold indicate a moving motor, in which case the pointer can be advanced another full step in the same direction and integration be repeated. Values below the threshold indicate a stalled motor, thereby marking the cessation of the RTZ event. The SSD is capable of multiplexing two stepper motors. # 21.1.1 Modes of Operation - Return to zero modes - Blanking with no drive - Blanking with drive - Conversion - Integration - Low-power modes #### 21.1.2 Features - Programmable full step state - Programmable integration polarity - Blanking (recirculation) state - 16-bit integration accumulator register - 16-bit modulus down counter with interrupt - Multiplex two stepper motors # 21.1.3 Block Diagram Figure 21-1. SSD Block Diagram # 21.2 External Signal Description Each SSD signal is the output pin of a half bridge, designed to source or sink current. The H-bridge pins drive the sine and cosine coils of a stepper motor to provide four-quadrant operation. The SSD is capable of multiplexing between stepper motor A and stepper motor B if two motors are connected. Table 21-1. Pin Table<sup>1</sup> | Pin Name | Node | Coil | |----------|-------|------| | COSxM | Minus | COSx | | COSxP | Plus | | | SINxM | Minus | SINx | | SINxP | Plus | | $<sup>\</sup>frac{1}{1}$ x = A or B indicating motor A or motor B #### 21.2.1 COSxM/COSxP — Cosine Coil Pins for Motor x These pins interface to the cosine coils of a stepper motor to measure the back EMF for calibration of the pointer reset position. #### 21.2.2 SINxM/SINxP — Sine Coil Pins for Motor x These pins interface to the sine coils of a stepper motor to measure the back EMF for calibration of the pointer reset position. # 21.3 Memory Map and Register Definition This section provides a detailed description of all registers of the stepper stall detector (SSD) block. # 21.3.1 Module Memory Map Table 21-2 gives an overview of all registers in the SSDV1 memory map. The SSDV1 occupies eight bytes in the memory space. The register address results from the addition of *base address* and *address offset*. The *base address* is determined at the MCU level and is given in the Device Overview chapter. The *address offset* is defined at the block level and is given here. **Address** Use Access Offset 0x0000 **RTZCTL** R/W 0x0001 **MDCCTL** R/W **SSDCTL** R/W 0x0002 0x0003 **SSDFLG** R/W R/W 0x0004 MDCCNT (High) 0x0005 MDCCNT (Low) R/W R R Table 21-2. SSDV1 Memory Map # 21.3.2 Register Descriptions 0x0006 0x0007 ITGACC (High) ITGACC (Low) This section describes in detail all the registers and register bits in the SSDV1 block. Each description includes a standard register diagram with an associated figure number. Details of register bit and field function follow the register diagrams, in bit order. MC9S12XHY-Family Reference Manual, Rev. 1.04 # 21.3.2.1 Return-to-Zero Control Register (RTZCTL) Module Base + 0x0000 Figure 21-2. Return-to-Zero Control Register (RTZCTL) Read: anytime Write: anytime **Table 21-3. RTZCTL Field Descriptions** | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ITG | Integration — During return to zero (RTZE = 1), one of the coils must be recirculated or non-driven determined by the STEP field. If the ITG bit is set, the coil is non-driven, and if the ITG bit is clear, the coil is being recirculated. Table 21-4 shows the condition state of each transistor from Figure 21-1 based on the STEP, ITG, DCOIL and RCIR bits. | | | Regardless of the RTZE bit value, if the ITG bit is set, one end of the non-driven coil connects to the (non-zero) reference input and the other end connects to the integrator input of the sigma-delta converter. Regardless of the RTZE bit value, if the ITG bit is clear, the non-driven coil is in a blanking state, the converter is in a reset state, and the accumulator is initialized to zero. Table 21-5 shows the condition state of each switch from Figure 21-1 based on the ITG, STEP and POL bits. O Blanking Integration | | 6<br>DCOIL | Drive Coil — During return to zero (RTZE=1), one of the coils must be driven determined by the STEP field. If the DCOIL bit is set, this coil is driven. If the DCOIL bit is clear, this coil is disconnected or drivers turned off. Table 21-4 shows the condition state of each transistor from Figure 21-1 based on the STEP, ITG, DCOIL and RCIR bits. 0 Disconnect Coil 1 Drive Coil | | 5<br>RCIR | Recirculation in Blanking Mode — During return to zero (RTZE = 1), one of the coils is recirculated prior to integration during the blanking period. This bit determines if the coil is recirculated via VDDM or via VSSM. Table 21-4 shows the condition state of each transistor from Figure 21-1 based on the STEP, ITG, DCOIL and RCIR bits. 0 Recirculation on the high side transistors 1 Recirculation on the low side transistors | | 4<br>POL | <b>Polarity</b> — This bit determines which end of the non-driven coil is routed to the sigma-delta converter during conversion or integration mode. Table 21-5 shows the condition state of each switch from Figure 21-1 based on the ITG, STEP and POL bits. | # Table 21-3. RTZCTL Field Descriptions (continued) | Field | Description | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 2 SMS Stepper Motor Select — This bit selects one of two possible stepper motors to be used for stall d top level chip description for the stepper motor assignments to the SSD. 0 Stepper Motor A is selected for stall detection 1 Stepper Motor B is selected for stall detection | | | | | | | 1:0<br>STEP | <b>Full Step State</b> — This field indicates one of the four possible full step states. Step 0 is considered the east pole or 0° angle, step 1 is the north Pole or 90° angle, step 2 is the west pole or 180° angle, and step 3 is the south pole or 270° angle. For each full step state, Table 21-6 shows the current through each of the two coils, and the coil nodes that are multiplexed to the sigma-delta converter during conversion or integration mode. | | | | | Table 21-4. Transistor Condition States (RTZE = 1) | STEP | ITG | DCOIL | RCIR | T1 | T2 | Т3 | T4 | Т5 | Т6 | <b>T7</b> | Т8 | |------|-----|-------|------|-----|-----|-----|-----|-----|-----|-----------|-----| | XX | 1 | 0 | х | OFF | 00 | 0 | 0 | 0 | OFF | OFF | OFF | OFF | ON | OFF | ON | OFF | | 00 | 0 | 0 | 1 | OFF | OFF | OFF | OFF | OFF | ON | OFF | ON | | 00 | 0 | 1 | 0 | ON | OFF | OFF | ON | ON | OFF | ON | OFF | | 00 | 0 | 1 | 1 | ON | OFF | OFF | ON | OFF | ON | OFF | ON | | 00 | 1 | 1 | х | ON | OFF | OFF | ON | OFF | OFF | OFF | OFF | | 01 | 0 | 0 | 0 | ON | OFF | ON | OFF | OFF | OFF | OFF | OFF | | 01 | 0 | 0 | 1 | OFF | ON | OFF | ON | OFF | OFF | OFF | OFF | | 01 | 0 | 1 | 0 | ON | OFF | ON | OFF | ON | OFF | OFF | ON | | 01 | 0 | 1 | 1 | OFF | ON | OFF | ON | ON | OFF | OFF | ON | | 01 | 1 | 1 | х | OFF | OFF | OFF | OFF | ON | OFF | OFF | ON | | 10 | 0 | 0 | 0 | OFF | OFF | OFF | OFF | ON | OFF | ON | OFF | | 10 | 0 | 0 | 1 | OFF | OFF | OFF | OFF | OFF | ON | OFF | ON | | 10 | 0 | 1 | 0 | OFF | ON | ON | OFF | ON | OFF | ON | OFF | | 10 | 0 | 1 | 1 | OFF | ON | ON | OFF | OFF | ON | OFF | ON | | 10 | 1 | 1 | х | OFF | ON | ON | OFF | OFF | OFF | OFF | OFF | | 11 | 0 | 0 | 0 | ON | OFF | ON | OFF | OFF | OFF | OFF | OFF | | 11 | 0 | 0 | 1 | OFF | ON | OFF | ON | OFF | OFF | OFF | OFF | | 11 | 0 | 1 | 0 | ON | OFF | ON | OFF | OFF | ON | ON | OFF | | 11 | 0 | 1 | 1 | OFF | ON | OFF | ON | OFF | ON | ON | OFF | | 11 | 1 | 1 | х | OFF | OFF | OFF | OFF | OFF | ON | ON | OFF | Open Open Close Open Open Open Open Open Close Open Open Open S8 Open Close Open Open Open Open Close Open Open 1 1 1 1 1 1 01 01 10 10 11 11 0 1 0 1 0 1 | ITG | STEP | POL | S1 | S2 | S3 | S4 | S5 | S6 | <b>S</b> 7 | |-----|------|-----|------|------|------|------|-------|-------|------------| | 0 | xx | х | Open | 1 | 00 | 0 | Open | Open | Open | Open | Close | Open | Open | | 1 | 00 | 1 | Open | Open | Open | Open | Open | Close | Close | Close Open Open Open Open Close Open Close Open Open Close Open Table 21-5. Switch Condition States (RTZE = 1 or 0) Close Open Open Open Open Close Open Close Open Open Close Open Open Open Open Close Open Open | | | | _ | _ | |-------|-------|------|------|--------| | Table | 21-6. | Full | Step | States | | STEP | Pole | Angle | COSINE<br>Coil Current | | | SINE<br>Coil Current | | Coil Node to<br>Integrator input<br>(Close Switch) | | Coil Node to<br>Reference input<br>(Close Switch) | | |------|-------|-------|------------------------|-----------|-----------|----------------------|--------------------|----------------------------------------------------|--------------------|---------------------------------------------------|--| | | | | DCOIL = 0 | DCOIL = 1 | DCOIL = 0 | DCOIL = 1 | ITG = 1<br>POL = 0 | ITG = 1<br>POL = 1 | ITG = 1<br>POL = 0 | ITG = 1<br>POL = 1 | | | 0 | East | 0° | 0 | + I max | 0 | 0 | SINxM (S8) | SINxP (S6) | SINxP (S5) | SINxM (S7) | | | 1 | North | 90° | 0 | 0 | 0 | + I max | COSxP (S2) | COSxM (S4) | COSxM (S3) | COSxP (S1) | | | 2 | West | 180° | 0 | – I max | 0 | 0 | SINxP (S6) | SINxM (S8) | SINxM (S7) | SINxP (S5) | | | 3 | South | 270° | 0 | 0 | 0 | – I max | COSxM (S4) | COSxP (S2) | COSxP (S1) | COSxM (S3) | | # 21.3.2.2 Modulus Down Counter Control Register (MDCCTL) Module Base + 0x0001 Figure 21-3. Modulus Down Counter Control Register (MDCCTL) Read: anytime Write: anytime. MC9S12XHY-Family Reference Manual, Rev. 1.04 ### **Table 21-7. MDCCTL Field Descriptions** | Field | Description | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>MCZIE | Modulus Counter Underflow Interrupt Enable 0 Interrupt disabled. 1 Interrupt enabled. An interrupt will be generated when the modulus counter underflow interrupt flag (MCZIF) is set. | | 6<br>MODMC | Modulus Mode Enable The modulus counter counts down from the value in the counter register and will stop at 0x0000. Modulus mode is enabled. When the counter reaches 0x0000, the counter is loaded with the latest value written to the modulus counter register. Note: For proper operation, the MCEN bit should be cleared before modifying the MODMC bit in order to reset the modulus counter to 0xFFFF. | | 5<br>RDMCL | Read Modulus Down-Counter Load O Reads of the modulus count register (MDCCNT) will return the present value of the count register. Reads of the modulus count register (MDCCNT) will return the contents of the load register. | | 4<br>PRE | Prescaler 0 The modulus down counter clock frequency is the bus frequency divided by 64. 1 The modulus down counter clock frequency is the bus frequency divided by 512. Note: A change in the prescaler division rate will not be effective until a load of the load register into the modulus counter count register occurs. | | 3<br>FLMC | Force Load Register into the Modulus Counter Count Register — This bit always reads zero. 0 Write zero to this bit has no effect. 1 Write one into this bit loads the load register into the modulus counter count register. | | 2<br>MCEN | <ul> <li>Modulus Down-Counter Enable</li> <li>Modulus down-counter is disabled. The modulus counter (MDCCNT) is preset to 0xFFFF. This will prevent an early interrupt flag when the modulus down-counter is enabled.</li> <li>Modulus down-counter is enabled.</li> </ul> | | 0<br>AOVIE | Accumulator Overflow Interrupt Enable 0 Interrupt disabled. 1 Interrupt enabled. An interrupt will be generated when the accumulator overflow interrupt flag (AOVIF) is set. | # 21.3.2.3 Stepper Stall Detector Control Register (SSDCTL) Module Base + 0x0002 Figure 21-4. Stepper Stall Detector Control Register (SSDCTL) Read: anytime Write: anytime ### Table 21-8. SSDCTL Field Descriptions | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>RTZE | Return to Zero Enable — If this bit is set, the coils are controlled by the SSD and are configured into one of the four full step states as shown in Table 21-6. If this bit is cleared, the coils are not controlled by the SSD. 0 RTZ is disabled. 1 RTZ is enabled. | | 6<br>SDCPU | Sigma-Delta Converter Power Up — This bit provides on/off control for the sigma-delta converter allowing reduced MCU power consumption. Because the analog circuit is turned off when powered down, the sigma-delta converter requires a recovery time after it is powered up. 0 Sigma-delta converter is powered down. 1 Sigma-delta converter is powered up. | | 5<br>SSDWAI | SSD Disabled during Wait Mode — When entering Wait Mode, this bit provides on/off control over the SSD allowing reduced MCU power consumption. Because the analog circuit is turned off when powered down, the sigma-delta converter requires a recovery time after exit from Wait Mode. 0 SSD continues to run in WAIT mode. 1 Entering WAIT mode freezes the clock to the prescaler divider, powers down the sigma-delta converter, and if RTZE bit is set, the sine and cosine coils are recirculated via VSSM. | | 4<br>FTST | Factory Test — This bit is reserved for factory test and reads zero in user mode. | | 1:0<br>ACLKS | Accumulator Sample Frequency Select — This field sets the accumulator sample frequency by pre-scaling the bus frequency by a factor of 8, 16, 32, or 64. A faster sample frequency can provide more accurate results but cause the accumulator to overflow. Best results are achieved with a frequency between 500 kHz and 2 MHz. Accumulator Sample Frequency = f <sub>BUS</sub> / (8 x 2 <sup>ACLKS</sup> ) | **Table 21-9. Accumulator Sample Frequency** | ACLKS | Frequency | f <sub>BUS</sub> = 40<br>MHz | f <sub>BUS</sub> = 25<br>MHz | f <sub>BUS</sub> = 16<br>MHz | |-------|-----------------------|------------------------------|------------------------------|------------------------------| | 0 | f <sub>BUS</sub> / 8 | 5.00 MHz | 3.12 MHz | 2.00 MHz | | 1 | f <sub>BUS</sub> / 16 | 2.50 MHz | 1.56 MHz | 1.00 MHz | | 2 | f <sub>BUS</sub> / 32 | 1.25 MHz | 781 kHz | 500 kHz | | 3 | f <sub>BUS</sub> / 64 | 625 kHz | 391 kHz | 250 kHz | ## **NOTE** A change in the accumulator sample frequency will not be effective until the ITG bit is cleared. ### 21.3.2.4 Stepper Stall Detector Flag Register (SSDFLG) Module Base + 0x0003 Figure 21-5. Stepper Stall Detector Flag Register (SSDFLG) Read: anytime Write: anytime. Table 21-10. SSDFLG Field Descriptions | Field | Description | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>MCZIF | <b>Modulus Counter Underflow Interrupt Flag</b> — This flag is set when the modulus down-counter reaches 0x0000. If not masked (MCZIE = 1), a modulus counter underflow interrupt is pending while this flag is set. This flag is cleared by writing a '1' to the bit. A write of '0' has no effect. | | 0<br>AOVIF | Accumulator Overflow Interrupt Flag — This flag is set when the Integration Accumulator has a positive or negative overflow. If not masked (AOVIE = 1), an accumulator overflow interrupt is pending while this flag is set. This flag is cleared by writing a '1' to the bit. A write of '0' has no effect. | ## 21.3.2.5 Modulus Down-Counter Count Register (MDCCNT) Module Base + 0x0004 Figure 21-6. Modulus Down-Counter Count Register High (MDCCNT) Module Base + 0x0005 Figure 21-7. Modulus Down-Counter Count Register Low (MDCCNT) Read: anytime Write: anytime. #### **NOTE** A separate read/write for high byte and low byte gives a different result than accessing the register as a word. If the RDMCL bit in the MDCCTL register is cleared, reads of the MDCCNT register will return the present value of the count register. If the RDMCL bit is set, reads of the MDCCNT register will return the contents of the load register. With a 0x0000 write to the MDCCNT register, the modulus counter stays at zero and does not set the MCZIF flag in the SSDFLG register. If modulus mode is not enabled (MODMC = 0), a write to the MDCCNT register immediately updates the load register and the counter register with the value written to it. The modulus counter will count down from this value and will stop at 0x0000. If modulus mode is enabled (MODMC = 1), a write to the MDCCNT register updates the load register with the value written to it. The count register will not be updated with the new value until the next counter underflow. The FLMC bit in the MDCCTL register can be used to immediately update the count register with the new value if an immediate load is desired. The modulus down counter clock frequency is the bus frequency divided by 64 or 512. ### 21.3.2.6 Integration Accumulator Register (ITGACC) Module Base + 0x0006 Figure 21-8. Integration Accumulator Register High (ITGACC) Module Base + 0x0007 Figure 21-9. Integration Accumulator Register Low (ITGACC) Read: anytime. Write: Never. NOTE A separate read for high byte and low byte gives a different result than accessing the register as a word. This 16-bit field is signed and is represented in two's complement. It indicates the change in flux while integrating the back EMF present in the non-driven coil during a return to zero event. When ITG is zero, the accumulator is initialized to 0x0000 and the sigma-delta converter is in a reset state. When ITG is one, the accumulator increments or decrements depending on the sigma-delta conversion sample. The accumulator sample frequency is determined by the ACLKS field. The accumulator freezes at 0x7FFF on a positive overflow and freezes at 0x8000 on a negative overflow. ## 21.4 Functional Description The stepper stall detector (SSD) has a simple control block to configure the H-bridge drivers of a stepper motor in four different full step states with four available modes during a return to zero event. The SSD has a detect circuit using a sigma-delta converter to measure and integrate changes in flux of the de-energized winding in the stepping motor and the conversion result is accumulated in a 16-bit signed register. The SSD also has a 16-bit modulus down counter to monitor blanking and integration times. DC offset compensation is implemented when using the modulus down counter to monitor integration times. #### 21.4.1 Return to Zero Modes There are four return to zero modes as shown in Table 21-11. | ITG | DCOIL | Mode | |-----|-------|------------------------| | 0 | 0 | Blanking with no drive | | 0 | 1 | Blanking with drive | | 1 | 0 | Conversion | | 1 | 1 | Integration | Table 21-11. Return to Zero Modes ## 21.4.1.1 Blanking with No Drive In blanking mode with no drive, one of the coils is masked from the sigma-delta converter, and if RTZ is enabled (RTZE = 1), it is set up to recirculate its current. If RTZ is enabled (RTZE = 1), the other coil is disconnected to prevent any loss of flux change that would occur when the motor starts moving before the end of recirculation and start of integration. In blanking mode with no drive, the accumulator is initialized to 0x0000 and the converter is in a reset state. ## 21.4.1.2 Blanking with Drive In blanking mode with drive, one of the coils is masked from the sigma-delta converter, and if RTZ is enabled (RTZE = 1), it is set up to recirculate its current. If RTZ is enabled (RTZE = 1), the other coil is driven. In blanking mode with drive, the accumulator is initialized to 0x0000 and the converter is in a reset state. #### **21.4.1.3** Conversion In conversion mode, one of the coils is routed for integration with one end connected to the (non-zero) reference input and the other end connected to the integrator input of the sigma-delta converter. If RTZ is enabled (RTZE=1), both coils are disconnected. This mode is not useful for stall detection. ### 21.4.1.4 Integration In integration mode, one of the coils is routed for integration with one end connected to the (non-zero) reference input and the other end connected to the integrator input of the sigma-delta converter. If RTZ is enabled (RTZE = 1), the other coil is driven. This mode is used to rectify and integrate the back EMF produced by the coils to detect stepped rotary motion. DC offset compensation is implemented when using the modulus down counter to monitor integration time. ## 21.4.2 Full Step States During a return to zero (RTZ) event, the stepper motor pointer requires a 90° full motor electrical step with full amplitude pulses applied to each phase in turn. For counter clockwise rotation (CCW), the STEP value is incremented 0, 1, 2, 3, 0 and so on, and for a clockwise rotation the STEP value is decremented 3, 2, 1, 0 and so on. Figure 21-10 shows the current level through each coil for each full step in CCW rotation when DCOIL is set. Figure 21-11 shows the current flow in the SINx and COSx H-bridges when STEP = 0, DCOIL = 1, ITG = 0 and RCIR = 0. Figure 21-11. Current Flow when STEP = 0, DCOIL = 1, ITG = 0, RCIR = 0 Figure 21-12 shows the current flow in the SINx and COSx H-bridges when STEP = 1, DCOIL = 1, ITG = 0 and RCIR = 1. Figure 21-12. Current Flow when STEP = 1, DCOIL = 1, ITG = 0, RCIR = 1 Figure 21-13 shows the current flow in the SINx and COSx H-bridges when STEP = 2, DCOIL = 1 and ITG = 1. Figure 21-13. Current flow when STEP = 2, DCOIL = 1, ITG = 1 Figure 21-14 shows the current flow in the SINx and COSx H-bridges when STEP = 3, DCOIL = 1 and ITG = 1. Figure 21-14. Current flow when STEP = 3, DCOIL = 1, ITG = 1 ## 21.4.3 Operation in Low Power Modes The SSD block can be configured for lower MCU power consumption in three different ways. - Stop mode powers down the sigma-delta converter and halts clock to the modulus counter. Exit from Stop enables the sigma-delta converter and the clock to the modulus counter but due to the converter recovery time, the integration result should be ignored. - Wait mode with SSDWAI bit set powers down the sigma-delta converter and halts the clock to the modulus counter. Exit from Wait enables the sigma-delta converter and clock to the modulus counter but due to the converter recovery time, the integration result should be ignored. - Clearing SDCPU bit powers down the sigma-delta converter. #### 21.4.4 Stall Detection Flow Figure 21-15 shows a flowchart and software setup for stall detection of a stepper motor. To control a second stepper motor, the SMS bit must be toggled during the SSD initialization. Figure 21-15. Return-to-Zero Flowchart # Appendix A Electrical Characteristics ### A.1 General #### **NOTE** The electrical characteristics given in this section should be used as a guide only. Values cannot be guaranteed by Freescale and are subject to change without notice. Data are currently based on characterization data of MC9S12XHYmaterial only unless marked differently. This supplement contains the most accurate electrical information for the 9S12XHY family microcontroller available at the time of publication. This introduction is intended to give an overview on several common topics like power supply, current injection etc. ### A.1.1 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate. #### **NOTE** This classification is shown in the column labeled "C" in the parameter tables where appropriate. - P: Those parameters are guaranteed during production testing on each individual device. - C: Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. - T: Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. - D: Those parameters are derived mainly from simulations. # A.1.2 Power Supply The 9S12XHY family utilizes several pins to supply power to the I/O ports, A/D converter, oscillator, and PLL as well as the digital core. The VDDA, VSSA pin pairs supply the A/D converter and parts of the internal voltage regulator. The VDDX, VSSX pin pairs [2:1] supply the I/O pins. The VDDM, VSSM pin pairs [2:1] supply the PU/PV I/O pins. VDDR supplies the internal voltage regulator. VDDPLL, VSSPLL pin pair supply the oscillator and the PLL. VSS1, VSS2 and VSS3 are internally connected by metal. All VDDX pins are internally connected by metal. All VSSX pins are internally connected by metal. VDDA is connected to all VDDX pins by diodes for ESD protection. VDDX must not exceed VDDA by more than a diode voltage drop. VDDA must not exceed VDDX by more than a diode drop. VSSA and VSSX are connected by anti-parallel diodes for ESD protection. #### NOTE In the following context $V_{DD35}$ is used for either VDDA, VDDR, and VDDX; $V_{SS35}$ is used for either VSSA and VSSX unless otherwise noted. $I_{DD35}$ denotes the sum of the currents flowing into the VDDA and VDDR pins. The Run mode current in the VDDX domain is external load dependent. V<sub>DD</sub> is used for VDD, V<sub>SS</sub> is used for VSS1, VSS2 and VSS3. V<sub>DDPLL</sub> is used for VDDPLL, V<sub>SSPLL</sub> is used for VSSPLL I<sub>DD</sub> is used for the sum of the currents flowing into VDD, VDDF and VDDPLL. #### A.1.3 Pins There are four groups of functional pins. #### A.1.3.1 I/O Pins The I/O pins have a level in the range of 4.5V to 5.5V. This class of pins is comprised of all port I/O pins, the analog inputs, BKGD and the $\overline{RESET}$ pins. Some functionality may be disabled. For example the BKGD pin pull up is always enabled. ## A.1.3.2 Analog Reference This group is made up by the VDDA/V<sub>RH</sub> and VSSA/V<sub>RL</sub> pins. #### A.1.3.3 Oscillator The pins EXTAL, XTAL dedicated to the oscillator have a nominal 1.8V level. They are supplied by VDDPLL. ### A.1.3.4 TEST This pin is used for production testing only. The TEST pin must be tied to $V_{SS}$ in all applications. ### A.1.4 Current Injection Power supply must maintain regulation within operating $V_{DD35}$ or $V_{DD}$ range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{in} > V_{DD35}$ ) is greater than $I_{DD35}$ , the injection current may flow out of $V_{DD35}$ and could result in external power supply going out of regulation. Ensure external $V_{DD35}$ load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power; e.g., if no system clock is present, or if clock rate is very low which would reduce overall power consumption. ## A.1.5 Absolute Maximum Ratings Absolute maximum ratings are stress ratings only. A functional operation under or outside those maxima is not guaranteed. Stress beyond those limits may affect the reliability or cause permanent damage of the device. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either $V_{SS35}$ or $V_{DD35}$ ). Table A-1. Absolute Maximum Ratings<sup>1</sup> | Num | Rating | Symbol | Min | Max | Unit | |-----|--------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|------|------| | 1 | I/O, regulator and analog supply voltage | V <sub>DD35</sub> | -0.3 | 6.0 | V | | 2 | Digital logic supply voltage <sup>2</sup> | V <sub>DD</sub> | -0.3 | 2.16 | V | | 3 | PLL supply voltage <sup>2</sup> | V <sub>DDPLL</sub> | -0.3 | 2.16 | V | | 4 | NVM supply voltage <sup>2</sup> | V <sub>DDF</sub> | -0.3 | 3.6 | V | | 5 | Voltage difference V <sub>DDX</sub> to V <sub>DDA</sub> | $\Delta_{VDDX}$ | -0.3 | 0.3 | V | | 6 | Voltage difference V <sub>SSX</sub> to V <sub>SSA</sub> | $\Delta_{VSSX}$ | -0.3 | 0.3 | V | | 5 | Voltage difference V <sub>DDM1,2</sub> to V <sub>DDA</sub> | $\Delta_{ extsf{VDDMA}}$ | -0.3 | 0.3 | V | | 6 | Voltage difference V <sub>SSM1,2</sub> to V <sub>SSA</sub> | $\Delta_{ extsf{VSSMA}}$ | -0.3 | 0.3 | V | | 7 | Digital I/O input voltage | V <sub>IN</sub> | -0.3 | 6.0 | V | | 8 | Analog reference | V <sub>RH</sub> , V <sub>RL</sub> | -0.3 | 6.0 | V | | 9 | EXTAL, XTAL | V <sub>ILV</sub> | -0.3 | 2.16 | V | | 10 | Instantaneous maximum current Single pin limit for all digital I/O pins <sup>3</sup> except port U and port V | I <sub>DX</sub> | -25 | +25 | mA | | 11 | Instantaneous maximum current Single pin limit for port U and port V | I <sub>DM</sub> | <b>–</b> 55 | +55 | mA | | 12 | Instantaneous maximum current Single pin limit for all pins which are used as LCD function | I <sub>DC</sub> | -2.5 | +2.5 | mA | | 13 | Instantaneous maximum current Single pin limit for all the power pins except V <sub>DDM</sub> and V <sub>SSM</sub> | I <sub>DVX</sub> | -100 | +100 | mA | | 14 | Instantaneous maximum current Single pin limit for VDDM | I <sub>DVM</sub> | -220 | +220 | mA | | 15 | Instantaneous maximum current Single pin limit for EXTAL, XTAL <sup>4</sup> | I <sub>DL</sub> | -25 | +25 | mA | | 16 | Storage temperature range | T <sub>stg</sub> | -65 | 155 | °C | #### **ESD Protection and Latch-up Immunity** A.1.6 All ESD testing is in conformity with CDF-AEC-Q100 stress test qualification for automotive grade integrated circuits. During the device qualification ESD stresses were performed for the Human Body Model (HBM) and the Charge Device Model. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device Beyond absolute maximum ratings device might be damaged. The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The absolute maximum ratings apply when the device is powered from an external source. All digital I/O pins are internally clamped to V<sub>SSX</sub> and V<sub>DDX</sub>, or V<sub>SSA</sub> and V<sub>DDA</sub>, or V<sub>SSM</sub> and V<sub>DDM</sub>. Those pins are internally clamped to V<sub>SSPLL</sub> and V<sub>DDPLL</sub>. specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table A-2. ESD and Latch-up Test Conditions | Model | Description | Symbol | Value | Unit | |----------------|-------------------------------------------|--------|--------|------| | Human Body | Series resistance | R1 | 1500 | Ohm | | | Storage capacitance | С | 100 | pF | | | Number of pulse per pin Positive Negative | | 1 | | | Charged Device | Number of pulse per pin Positive Negative | | 3<br>3 | | | Latch-up | Minimum input voltage limit | _ | -2.5 | V | | | Maximum input voltage limit | _ | 7.5 | V | Table A-3. ESD and Latch-Up Protection Characteristics | Num | С | Rating | Symbol | Min | Max | Unit | |-----|---|------------------------------------------------------------------------------|------------------|--------------|--------|------| | 1 | С | Human Body Model (HBM) | V <sub>HBM</sub> | 2000 | _ | V | | 2 | С | Charge Device Model (CDM) corner pins<br>Charge Device Model (CDM) edge pins | V <sub>CDM</sub> | 750<br>500 | _<br>_ | V | | 3 | С | Latch-up current at T <sub>A</sub> = 125°C Positive Negative | I <sub>LAT</sub> | +100<br>-100 | _<br>_ | mA | | 4 | С | Latch-up current at T <sub>A</sub> = 27°C Positive Negative | I <sub>LAT</sub> | +200<br>-200 | _<br>_ | mA | # A.1.7 Operating Conditions This section describes the operating conditions of the device. Unless otherwise noted those conditions apply to all the following data. #### **NOTE** Please refer to the temperature rating of the device (C, V, M) with regards to the ambient temperature $T_A$ and the junction temperature $T_J$ . For power dissipation calculations refer to Section A.1.8, "Power Dissipation and Thermal Characteristics". **Table A-4. Operating Conditions** | Rating | Symbol | Min | Тур | Max | Unit | |------------------------------------------|-------------------|-------------------|-----|-----|------| | I/O, regulator and analog supply voltage | V <sub>DD35</sub> | 3.13 <sup>1</sup> | 5 | 5.5 | V | MC9S12XHY-Family Reference Manual, Rev. 1.04 **Table A-4. Operating Conditions** | NVM logic supply voltage <sup>2</sup> | V <sub>DDF</sub> | 2.7 | 2.8 | 2.9 | V | |-------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|--------------|------------|-----| | Voltage difference V <sub>DDX</sub> to V <sub>DDA</sub> to V <sub>DDM</sub> | $\Delta_{VDDX}$ | | refer to Tab | le A-12 | | | Voltage difference V <sub>DDR</sub> to V <sub>DDX</sub> | $\Delta_{ extsf{VDDR}}$ | -0.1 | 0 | 0.1 | V | | Voltage difference V <sub>LCD</sub> to V <sub>DDX</sub> | $\Delta_{ m VLCDVDDR}$ | - | - | 0.25 | V | | Voltage difference V <sub>LCD</sub> to V <sub>SSX</sub> | $\Delta_{ m VLCDVSSX}$ | -0.25 | - | - | V | | Voltage difference V <sub>SSX</sub> to V <sub>SSA</sub> | $\Delta_{VSSX}$ | | refer to Tab | le A-12 | | | Voltage difference $V_{SS1}$ , $V_{SS2}$ , $V_{SS3}$ , $V_{SSPLL}$ to $V_{SSX}$ | $\Delta_{VSS}$ | -0.1 | 0 | 0.1 | V | | Digital logic supply voltage <sup>2</sup> | V <sub>DD</sub> | 1.72 | 1.8 | 1.98 | V | | PLL supply voltage | V <sub>DDPLL</sub> | 1.72 | 1.8 | 1.98 | V | | Oscillator <sup>3</sup> (Loop Controlled Pierce) | f <sub>osc</sub> | 4 | _ | 16 | MHz | | Bus frequency <sup>4</sup> | f <sub>bus</sub> | 0.5 | _ | 40 | MHz | | Temperature Option <b>C</b> Operating junction temperature range Operating ambient temperature range <sup>5</sup> | T <sub>J</sub><br>T <sub>A</sub> | -40<br>-40 | _<br>27 | 85 | °C | | Temperature Option <b>V</b> Operating junction temperature range Operating ambient temperature range <sup>5</sup> | T <sub>J</sub><br>T <sub>A</sub> | -40<br>-40 | <br>27 | 105 | °C | | Temperature Option <b>M</b> Operating junction temperature range Operating ambient temperature range <sup>5</sup> | T <sub>J</sub><br>T <sub>A</sub> | -40<br>-40 | _<br>27 | 150<br>125 | °C | LCD/Motor Driver pad can only be work under >4.5V #### NOTE Using the internal voltage regulator, operation is guaranteed in a power down until a low voltage reset assertion. #### A.1.8 **Power Dissipation and Thermal Characteristics** Power dissipation and thermal characteristics are closely related. The user must assure that the maximum operating junction temperature is not exceeded. The average chip-junction temperature (T<sub>I</sub>) in °C can be obtained from: $$\mathsf{T}_\mathsf{J} = \mathsf{T}_\mathsf{A} + (\mathsf{P}_\mathsf{D} \bullet \Theta_\mathsf{JA})$$ $T_{I}$ = Junction Temperature, [°C] $T_{\Delta}$ = Ambient Temperature, [°C] P<sub>D</sub> = Total Chip Power Dissipation, [W] The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. This refers to the oscillator base frequency. Typical crystal & resonator tolerances are supported. Please refer to Table A-22 for maximum bus frequency limits with frequency modulation enabled Please refer to Section A.1.8, "Power Dissipation and Thermal Characteristics" for more details about the relation between ambient temperature T<sub>A</sub> and device junction temperature T<sub>J</sub>. $\Theta_{JA}$ = Package Thermal Resistance, [°C/W] The total power dissipation can be calculated from: $$P_D = P_{INT} + P_{IO}$$ P<sub>INT</sub> = Chip Internal Power Dissipation, [W] $$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_i}^2$$ P<sub>IO</sub> is the sum of all output currents on I/O ports associated with V<sub>DDX</sub>, whereby $$R_{DSON} = \frac{V_{OL}}{I_{OL}}$$ ; for outputs driven low $$R_{DSON} = \frac{V_{DD35} - V_{OH}}{I_{OH}}; for outputs driven high$$ Two cases with internal voltage regulator enabled and disabled must be considered: 1. Internal voltage regulator disabled $$P_{INT} = I_{DD} \cdot V_{DD} + I_{DDPLL} \cdot V_{DDPLL} + I_{DDA} \cdot V_{DDA}$$ 2. Internal voltage regulator enabled $$P_{INT} = I_{DDR} \cdot V_{DDR} + I_{DDA} \cdot V_{DDA}$$ Table A-5. Thermal Package Characteristics (MC9S12XHY)<sup>1</sup> | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|------------------------------------------------------------------------------|------------------|-----|-----|-----|------| | | | LQFP 112 | | | | | | | 1 | D | Junction to Ambient <sup>2</sup> , Natural Convection Single layer board(1s) | $\theta_{JA}$ | _ | _ | 59 | °C/W | | 2 | D | Junction to Ambient, Natural Convection<br>Four layer board (2s2p) | $\theta_{JA}$ | _ | _ | 49 | °C/W | | 3 | D | Junction to Ambient,(@200 ft/min) Single layer board(1s) | $\theta_{JMA}$ | _ | _ | 50 | °C/W | | 4 | D | Junction to Ambient, (@200 ft/min) Four layer board (2s2p) | $\theta_{JMA}$ | _ | _ | 43 | °C/W | | 5 | D | Junction to Board <sup>3</sup> | $\theta_{JB}$ | _ | _ | 37 | °C/W | | 6 | D | Junction to Case <sup>4</sup> | $\theta_{JCtop}$ | _ | _ | 14 | °C/W | | 7 | D | Junction to Package Top <sup>5</sup> | $\Psi_{JT}$ | _ | _ | 2 | °C/W | | | | LQFP 100 | | | | | | | 8 | D | Junction to Ambient, Natural Convection Single layer board(1s) | $\theta_{JA}$ | _ | 1 | 60 | °C/W | | 9 | D | Junction to Ambient, Natural Convection<br>Four layer board (2s2p) | $\theta_{JA}$ | _ | | 47 | °C/W | | 10 | D | Junction to Ambient,(@200 ft/min) Single layer board(1s) | $\theta_{JMA}$ | _ | _ | 50 | °C/W | | 11 | D | Junction to Ambient, (@200 ft/min) Four layer board (2s2p) | $\theta_{JMA}$ | _ | _ | 41 | °C/W | | 12 | D | Junction to Board | $\theta_{JB}$ | _ | _ | 33 | °C/W | | 13 | D | Junction to Case | $\theta_{JCtop}$ | _ | _ | 14 | °C/W | | 14 | D | Junction to Package Top | $\Psi_{JT}$ | _ | _ | 2 | °C/W | <sup>1</sup> The values for thermal resistance are achieved by package simulations #### A.1.9 I/O Characteristics This section describes the characteristics of all I/O pins except EXTAL, XTAL, TEST and supply pins. Junction-to-Ambient Thermal Resistance determined per JEDEC JESD51-2 and JESD51-6. Thermal test board meets JEDEC specification for this package. <sup>3</sup> Junction-to-Board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. Junction-to-Case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT #### Table A-6. 5-V I/O Characteristics Conditions are 4.5 V < $V_{DD35}$ < 5.5 V junction temperature from $-40^{\circ}$ C to +150°C, unless otherwise noted I/O Characteristics for all I/O pins except EXTAL, XTAL, TEST and supply pins. | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|-------------------|-------------------------|----------| | 1 | Р | Input high voltage | V <sub>IH</sub> | 0.65*V <sub>DD35</sub> | _ | _ | V | | | Т | Input high voltage | V <sub>IH</sub> | - | _ | V <sub>DD35</sub> + 0.3 | V | | 2 | Р | Input low voltage | V <sub>IL</sub> | | _ | 0.35*V <sub>DD35</sub> | V | | | Т | Input low voltage | V <sub>IL</sub> | V <sub>SS35</sub> - 0.3 | _ | _ | V | | 3 | Т | Input hysteresis | VHYS | _ | 250 | _ | mV | | 4a | Р | Input leakage current (pins in high impedance input mode) <sup>1</sup> all except PU/PV Vin = VDD35 or VSS35 M Temperature range -40°C to 150°C | l<br>in | -1 | _ | 1 | μΑ | | | Р | Input leakage current (pins in high impedance input mode) <sup>2</sup> . PU/PV V <sub>in</sub> = V <sub>DD35</sub> or V <sub>SS35</sub> <b>M</b> Temperature range -40°C to 150°C | l <sub>in</sub> | -2.5 | _ | 2.5 | μΑ | | 4b | С | Input leakage current (pins in high impedance input mode) all except PU/PV Vin = VDD35 or VSS35 25°C 150°C | l <sub>in</sub> | _ | ±1<br>±26 | _ | nA | | | С | Input leakage current (pins in high impedance input mode) PU/PV Vin = VDD35 or VSS35 25°C 150°C | l<br>in | _ | ±1<br>±270 | _ | nA | | 6 | Р | Output high voltage (pins in output mode) all except PU/PV Full drive I <sub>OH</sub> = -4mA | V <sub>OH</sub> | V <sub>DD35</sub> – 0.8 | _ | _ | V | | | Р | Output high voltage (pins in output mode) PU/PV Full drive I <sub>OH</sub> = -20 mA | V <sub>OH</sub> | V <sub>DDM</sub> - 0.4 | _ | _ | V | | 8 | Р | Output low voltage (pins in output mode) all except PU/PV Full drive I <sub>OL</sub> = +4 mA | V <sub>OL</sub> | _ | _ | 0.8 | V | | | Р | Output low voltage (pins in output mode) PU/PV Full drive I <sub>OL</sub> = +20 mA | V <sub>OL</sub> | _ | _ | 0.4 | V | | 9 | С | Port U, V Output Rise Time $V_{DD5}$ =5V, 10% to 90% of $V_{OH}$ Cload 4.7nF connected to GND, slew disabled Rload=1K $\Omega$ connected to GND, slew enabled Rload=1K $\Omega$ connected to VDD, slew enabled | t <sub>r</sub> | _ | 126<br>149<br>134 | _ | ns | | 10 | С | Port U, V Output Fall Time $V_{DD5}$ =5V, 10% to 90% of $V_{OH}$ Cload 4.7nF connected to GND, slew disabled Rload=1K $\Omega$ connected to GND, slew enabled Rload=1K $\Omega$ connected to VDD,, slew enabled | t <sub>f</sub> | - | 102<br>131<br>146 | _ | ns<br>ns | #### Table A-6. 5-V I/O Characteristics | | | s are 4.5 V $<$ V <sub>DD35</sub> $<$ 5.5 V junction temperature from cteristics for all I/O pins except EXTAL, XTAL,TEST an | | | otherwise note | ed | | |----|---|------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|----------------|-----------|------| | 11 | Р | Internal pull up device resistance all except PU/PV $V_{\mathrm{IH}}$ min > input voltage > $V_{\mathrm{IL}}$ max | R <sub>PUL</sub> | 25 | _ | 90 | ΚΩ | | | Р | Internal pull up device current PU/PV V <sub>IH</sub> min > input voltage > V <sub>IL</sub> max | I <sub>PUL</sub> | -10 | _ | -130 | μА | | 12 | Р | Internal pull down device resistance all except PU/PV V <sub>IH</sub> min > input voltage > V <sub>IL</sub> max | R <sub>PDH</sub> | 25 | _ | 90 | ΚΩ | | | Р | Internal pull down device current PU/PV $V_{IH}$ min > input voltage > $V_{IL}$ max | I <sub>PDH</sub> | 10 | _ | 130 | μΑ | | 13 | D | Input capacitance | C <sub>in</sub> | _ | 7 | _ | pF | | 14 | Т | Injection current <sup>3</sup> Single pin limit Total device Limit, sum of all injected currents | I <sub>ICS</sub> | -2.5<br>-25 | _ | 2.5<br>25 | mA | | 15 | Р | Port T, S, R,AD interrupt input pulse filtered (STOP) <sup>4</sup> | t <sub>PULSE</sub> | _ | _ | 3 | μs | | 16 | Р | Port T, S, ADinterrupt input pulse passed (STOP) <sup>3</sup> | t <sub>PULSE</sub> | 10 | _ | _ | μs | | 17 | Р | Port T, S, R,AD interrupt input pulse filtered (STOP) <sup>5</sup> | t <sub>PULSE</sub> | _ | _ | 3 | tcyc | | 18 | Р | Port T, S, ADinterrupt input pulse passed (STOP) <sup>3</sup> | t <sub>PULSE</sub> | 4 | _ | _ | tcyc | | 19 | D | IRQ pulse width, edge-sensitive mode (STOP) | PW <sub>IRQ</sub> | 1 | | | tcyc | | 20 | D | XIRQ pulse width with X-bit set (STOP) | PW <sub>XIRQ</sub> | 4 | _ | | tosc | <sup>1</sup> Maximum leakage current occurs at maximum operating temperature. # A.1.10 Supply Currents This section describes the current consumption characteristics of the device as well as the conditions for the measurements. ## A.1.10.1 Typical Run Current Measurement Conditions Run current is measured on VDDR and VDDA pin. It does not include the current to drive external loads. Since the current consumption of the output drivers is load dependent, all measurements are without output loads and with minimum I/O activity. The currents are measured in single chip mode, S12XCPU code is executed from Flash. $V_{DD35}$ =5V, internal voltage regulator is enabled and the bus frequency is 40 MHz using a 4 MHz oscillator in loop controlled Pierce mode. Since the DBG and BDM modules are typically not used in the end application, the supply current values for these modules is not specified. An overhead of current consumption exists independent of the listed modules, due to voltage regulation and clock logic that is not dedicated to a specific module. This is listed in the table row named "overhead". <sup>2</sup> Maximum leakage current occurs at maximum operating temperature. Refer to Section A.1.4, "Current Injection" for more details Parameter only applies in stop or pseudo stop mode. <sup>5</sup> Parameter only applies in stop or pseudo stop mode. Table A-7 shows the configuration of the peripherals for typical run current. Table A-7. Module Configurations for Typical Run Supply (VDDR+VDDA) Current V<sub>DD35</sub>=5V | Peripheral | Configuration | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S12XCPU | 420 cycle loop: 384 DBNE cycles plus subroutine entry to stimulate stacking (RAM access) | | COP & RTI | enabled. COP running at the rate 224, RTI control register(RTICTL) set to \$7F | | PLL | enabled and configured to supply the part with the maximum specified bus frequency (80 MHz). | | DBG | the module is enabled and the comparators are configured to trigger in outside range. The range covers all the code executed by the core, the tracing is disabled | | CAN0,CAN1 | Configured to loop-back mode using a bit rate of 500kbit/s | | SPI | Configured to master mode, continuously transmit data (0x55 or 0xAA) at 1 Mbit/s | | SCI0,SCI1 | Configured into loop mode, with the break detection and collision detection features enabled, continuously transmit data (0x55) at speed of 19200 baud | | PWM | Configured to toggle its pins at the rate of 1 kHz | | IIC | operate in master mode and continuously transimit data(0x55 or 0xAA) at 100Kbits/s | | LCD | configured to 244Hz frame frequency, 1/4 Duty, 1/3 Bias with all FP/BP enabled and all segment on | | MC | configured to full H-bridge mode MCPER=0x3FF, 1/2fbus motor controller timer counter clock, MCDC=0x20 | | SSD | disabled | | TIM0,TIM1 | The peripheral shall be configured in output compare mode. Pulse accumulator and modulus counter enabled. | | ATD | The peripheral is configured to operate at its maximum specified frequency and to continuously convert voltages on all input channels in sequence. | | Overhead | VREG supplying 1.8V from a 5V input voltage, PLL on | #### A.1.10.2 Maximum Run Current Measurement Conditions Run current is measured on VDDR and VDDA pin. It does not include the current to drive external loads. Currents are measured in single chip mode, S12XCPU with $V_{DD35}$ =5.5V, internal voltage regulator enabled and a 40 MHz bus frequency from a 4 MHz input. Characterized parameters are derived using a 4 MHz loop controlled Pierce oscillator. Production test parameters are tested with a 4MHz square wave oscillator. #### Table A-8 shows the configuration of the peripherals for maximum run current Table A-8. Module Configurations for Maximum Run Supply (VDDR+VDDA) Current VDD35=5.5V | Peripheral | Configuration | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S12XCPU | 420 cycle loop: 384 DBNE cycles plus subroutine entry to stimulate stacking (RAM access) | | COP & RTI | enabled. COP running at the rate 224, RTI control register(RTICTL) set to \$7F | | PLL | enabled and configured to supply the part with the maximum specified bus frequency (80 MHz). | | DBG | the module is enabled and the comparators are configured to trigger in outside range. The range covers all the code executed by the core, the tracing is disabled | | CAN0,CAN1 | Configured to loop-back mode using a bit rate of 1 Mbit/s | | SPI | Configured to master mode, continuously transmit data (0x55 or 0xAA) at 1Mbit/s | | SCI0,SCI1 | Configured into loop mode, with the break detection and collision detection features enabled, continuously transmit data (0x55) at speed of 57600 baud | | PWM | Configured to toggle its pins at the rate of 40 kHz | | IIC | operate in master mode and continuously transimit data(0x55 or 0xAA) at 100Kbits/s | | LCD | configured to 976Hz frame frequency, 1/4 Duty, 1/3 Bias with all FP/BP enabled and all segment on | | MC | configured to full H-bridge mode MCPER=0x3FF, 1/2fbus motor controller timer counter clock, MCDC=0x20 | | SSD | disabled | | TIM0,TIM1 | The peripheral shall be configured in output compare mode. Pulse accumulator and modulus counter enabled. | | ATD | The peripheral is configured to operate at its maximum specified frequency and to continuously convert voltages on all input channels in sequence. | | Overhead | VREG supplying 1.8V from a 5V input voltage, PLL on | ## A.1.10.3 Stop Current Conditions Unbonded ports must be correctly initialized to prevent current consumption due to floating inputs. Typical Stop current is measured with $V_{DD35}$ =5V, maximum Stop current is measured with $V_{DD35}$ =5.5V. Pseudo Stop currents are measured with the oscillator configured for 4 MHz LCP mode. Production test parameters are tested with a 4 MHz square wave oscillator. #### A.1.10.4 Measurement Results 728 Freescale Semiconductor MC9S12XHY-Family Reference Manual, Rev. 1.04 ### **Table A-9. Module Run Supply Currents** | Condit | Conditions are shown in Table A-7 at ambient temperature unless otherwise noted | | | | | | | | | |--------|---------------------------------------------------------------------------------|----------|-----|------|-----|------|--|--|--| | Num | С | Rating | Min | Тур | Max | Unit | | | | | 1 | Т | S12XCPU | _ | 5.9 | _ | mA | | | | | 2 | Т | MSCAN | _ | 0.7 | _ | | | | | | 3 | Т | SPI | _ | 0.3 | _ | | | | | | 4 | Т | SCI | _ | 0.1 | _ | | | | | | 5 | Т | PWM | _ | 0.4 | _ | | | | | | 6 | Т | IIC | _ | 0.2 | _ | | | | | | 7 | Т | LCD | _ | 0.3 | _ | | | | | | 8 | Т | MC | _ | 0.4 | _ | | | | | | 9 | Т | SSD | _ | 0.7 | | | | | | | 10 | Т | TIM | _ | 0.3 | _ | | | | | | 11 | Т | ATD | _ | 0.7 | _ | | | | | | 12 | Т | Overhead | _ | 10.7 | _ | | | | | ### **Table A-10. Run and Wait Current Characteristics** | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | |--------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------|-----|-------|------|------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | Run supply current (No external load, Peripheral Configuration see Table A-8.) | | | | | | | | | | 1 | Р | Peripheral Set <sup>1</sup><br>f <sub>osc</sub> =4 MHz, f <sub>bus</sub> =40 MHz | I <sub>DD35</sub> | _ | 24.9 | 31.9 | mA | | | | | Wait supply current | | | | | | | | | | 2 | Р | Peripheral Set <sup>1</sup> ,PLL on | I <sub>DDW</sub> | | 16.35 | 19.9 | mA | | | Table A-11. Pseudo Stop and Full Stop Current | Num | С | Rating | Symbol | Min | Тур | Max | Unit | |------|---|-----------------------------------------|--------------------------|---------------|--------------|-----|------| | | | Pseudo stop current (API, R | TI, COP, and LCD disable | d) PLL off, I | LCP mode | | | | 10a | С | -40°C | I <sub>DDPS</sub> | _ | 170 | _ | μА | | | С | 25°C | DDF3 | _ | 200 | _ | | | | С | 150°C | | _ | 460 | _ | | | | | Pseudo stop current (API, R | TI, COP, and LCD disable | d) PLL off, I | FSP mode | | | | 10b | Р | –40°C | I <sub>DDPS</sub> | _ | 32 | 50 | μΑ | | | Р | 25°C | | _ | 35 | 62 | | | | Р | 150°C | | _ | 287 | 480 | | | | | Pseudo stop current (API, RTI, ar | nd COP enabled , LCD dis | abled) PLL | ,<br> | de | | | 11a | C | -40°C | I <sub>DDPS</sub> | _ | 180 | _ | μΑ | | | C | 25°C<br>150°C | | _ | 220<br>500 | _ | | | | C | | 1000 | | | _ | | | 4.41 | | Pseudo stop current (API, RTI, a | | abled) PLL | | ae | T . | | 11b | С | -40°C | I <sub>DDPS</sub> | _ | 460 | _ | μΑ | | | C | 25°C | | _ | 530 | _ | | | | | 150°C Pseudo stop current (API, RTI, a | and COD anabled I CD and | — | 910 | | | | 12a | С | -40°C | | abled) PLL | 210 | ue | μΑ | | 12a | C | 25°C | I <sub>DDPS</sub> | | 240 | | μΑ | | | C | 150°C | | _ | 530 | _ | | | | | Pseudo stop current (API, RTI, a | and COP enabled, LCD ena | abled) PLL | off, FSP mod | de | | | 12b | Р | -40°C | I <sub>DDPS</sub> | _ | 74 | 110 | μΑ | | | Р | 25°C | | _ | 83 | 115 | ' | | | Р | 150°C | | _ | 349 | 550 | | | | | | Stop Current | | | | | | 13 | Р | −40°C | I <sub>DDS</sub> | _ | 16 | 30 | μΑ | | | P | 25°C | | _ | 19 | 32 | | | | Р | 150°C | | _ | 205 | 360 | | | | | Sto | p Current (API active) | | | | | | 14 | Т | −40°C | I <sub>DDS</sub> | _ | 17 | _ | μΑ | | | T | 25°C | | _ | 22 | _ | | | | Т | 150°C | | _ | 250 | | | | - | | | p Current (ATD active) | | | | | | 15 | T | -40°C | I <sub>DDS</sub> | _ | 230 | _ | μΑ | | | T | 25°C | | _ | 256 | _ | | | | T | 150°C | | I — | 520 | | 1 | ### A.2 ATD Characteristics This section describes the characteristics of the analog-to-digital converter. ## A.2.1 ATD Operating Characteristics The Table A-12 and Table A-13 show conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: $$V_{SSA} \le V_{RL} \le V_{IN} \le V_{RH} \le V_{DDA}$$ . This constraint exists since the sample buffer amplifier can not drive beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively be clipped. **Table A-12. ATD Operating Characteristics** | Condit | Conditions are shown in Table A-4 unless otherwise noted, supply voltage 3.13 V < V <sub>DDA</sub> < 5.5 V | | | | | | | | | |--------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------|-----|-----------------------------------------|------------------------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | D | Reference potential<br>Low<br>High | V <sub>RL</sub><br>V <sub>RH</sub> | V <sub>SSA</sub><br>V <sub>DDA</sub> /2 | _ | V <sub>DDA</sub> /2<br>V <sub>DDA</sub> | V<br>V | | | | 2 | D | Voltage difference $V_{DDX}$ to $V_{DDA}$ | $\Delta_{VDDX}$ | -0.1 | 0 | 0.1 | V | | | | 3 | D | Voltage difference $V_{SSX}$ to $V_{SSA}$ | $\Delta_{VSSX}$ | -0.1 | 0 | 0.1 | V | | | | 4 | С | Differential reference voltage <sup>1</sup> | $V_{RH}-V_{RL}$ | 3.13 | 5.0 | 5.5 | V | | | | 5 | С | ATD Clock Frequency (derived from bus clock via the prescaler bus) | f <sub>ATDCLk</sub> | 0.25 | _ | 8.3 | MHz | | | | 6 | Р | ATD Clock Frequency in Stop mode (internal generated temperature and voltage dependent clock, ICLK) | | 0.6 | 1 | 1.7 | MHz | | | | 7 | D | ADC conversion in stop, recovery time <sup>2</sup> | t <sub>ATDSTPRCV</sub> | _ | _ | 1.5 | μs | | | | 8 | D | ATD Conversion Period <sup>3</sup> 10 bit resolution: 8 bit resolution: | N <sub>CONV10</sub><br>N <sub>CONV8</sub> | 19<br>17 | | 41<br>39 | ATD<br>clock<br>cycles | | | Full accuracy is not guaranteed when differential voltage is less than 4.50 V ## A.2.2 Factors Influencing Accuracy Source resistance, source capacitance and current injection have an influence on the accuracy of the ATD. A further factor is that PortAD pins that are configured as output drivers switching. ## A.2.2.1 Port AD Output Drivers Switching PortAD output drivers switching can adversely affect the ATD accuracy whilst converting the analog voltage on other PortAD pins because the output drivers are supplied from the VDDA/VSSA ATD supply pins. Although internal design measures are implemented to minimize the affect of output driver noise, it When converting in Štop Mode (ICLKSTP=1) an ATD Stop Recovery time tATDSTPRCV is required to switch back to bus clock based ATDCLK when leaving Stop Mode. Do not access ATD registers during this time. The minimum time assumes a sample time of 4 ATD clock cycles. The maximum time assumes a sample time of 24 ATD clock cycles and the discharge feature (SMP\_DIS) enabled, which adds 2 ATD clock cycles. is recommended to configure PortAD pins as outputs only for low frequency, low load outputs. The impact on ATD accuracy is load dependent and not specified. The values specified are valid under condition that no PortAD output drivers switch during conversion. #### A.2.2.2 Source Resistance Due to the input pin leakage current as specified in Table A-7 and Table A-6 in conjunction with the source resistance there will be a voltage drop from the signal source to the ATD input. The maximum source resistance $R_S$ specifies results in an error (10-bit resolution) of less than 1/2 LSB (2.5 mV) at the maximum leakage current. If device or operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source resistance of up to 10Kohm are allowed. ## A.2.2.3 Source Capacitance When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external and the pin capacitance. For a maximum sampling error of the input voltage $\leq$ 1LSB (10-bit resilution), then the external filter capacitor, $C_f \geq 1024 * (C_{INS}-C_{INN})$ . ### A.2.2.4 Current Injection There are two cases to consider. - 1. A current is injected into the channel being converted. The channel being stressed has conversion values of \$3FF (in 10-bit mode) for analog inputs greater than $V_{RH}$ and \$000 for values less than $V_{RL}$ unless the current is higher than specified as disruptive condition. - 2. Current is injected into pins in the neighborhood of the channel being converted. A portion of this current is picked up by the channel (coupling ratio K), This additional current impacts the accuracy of the conversion depending on the source resistance. The additional input voltage error on the converted channel can be calculated as: $$V_{ERR} = K * R_S * I_{INJ}$$ with $I_{INI}$ being the sum of the currents injected into the two pins adjacent to the converted channel. **Table A-13. ATD Electrical Characteristics** | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | |--------|----------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------|--------|-----|----------|------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | С | Max input source resistance <sup>1</sup> | R <sub>S</sub> | _ | _ | 1 | ΚΩ | | | | 2 | D | Total input capacitance Non sampling Total input capacitance Sampling | C <sub>INN</sub><br>C <sub>INS</sub> | _<br>_ | _ | 10<br>16 | pF | | | | 3 | D | Input internal Resistance | R <sub>INA</sub> | _ | 5 | 15 | kΩ | | | | 4 | С | Disruptive analog input current | I <sub>NA</sub> | -2.5 | _ | 2.5 | mA | | | | 5 | С | Coupling ratio positive current injection | K <sub>p</sub> | _ | _ | 1E-4 | A/A | | | | 6 | С | Coupling ratio negative current injection | K <sub>n</sub> | _ | _ | 3E-3 | A/A | | | <sup>1</sup> Refer to A.2.2.2 for further information concerning source resistance # A.2.3 ATD Accuracy Table A-14 and Table A-15 specifies the ATD conversion performance excluding any errors due to current injection, input capacitance and source resistance. ## A.2.3.1 ATD Accuracy Definitions For the following definitions see also Figure A-1. Differential non-linearity (DNL) is defined as the difference between two adjacent switching steps. $$DNL(i) = \frac{V_i - V_{i-1}}{1LSB} - 1$$ The integral non-linearity (INL) is defined as the sum of all DNLs: $$INL(n) = \sum_{i=1}^{n} DNL(i) = \frac{V_n - V_0}{1LSB} - n$$ Figure A-1. ATD Accuracy Definitions #### **NOTE** Figure A-1 shows only definitions, for specification values refer to Table A-14 and Table A-15. #### Table A-14. ATD Conversion Performance 5V range Conditions are shown in Table A-4. unless otherwise noted. $V_{REF} = V_{RH} - V_{RL} = 5.12V$ . $f_{ATDCLK} = 8.0$ MHz The values are tested to be valid with no PortAD output drivers switching simultaneous with conversions. | Num | С | Rating <sup>1,2</sup> | | Symbol | Min | Тур | Max | Unit | |-----|---|-----------------------------|--------|--------|------|------|-----|--------| | 1 | Р | Resolution | 10-Bit | LSB | _ | 5 | _ | mV | | 2 | Р | Differential Nonlinearity | 10-Bit | DNL | -1 | ±0.5 | 1 | counts | | 3 | Р | Integral Nonlinearity | 10-Bit | INL | -2 | ±1 | 2 | counts | | 4 | Р | Absolute Error <sup>3</sup> | 10-Bit | AE | -3 | ±2 | 3 | counts | | 5 | С | Resolution | 8-Bit | LSB | _ | 20 | _ | mV | | 6 | С | Differential Nonlinearity | 8-Bit | DNL | -0.5 | ±0.3 | 0.5 | counts | | 7 | С | Integral Nonlinearity | 8-Bit | INL | -1 | ±0.5 | 1 | counts | | 8 | С | Absolute Error <sup>3</sup> | 8-Bit | AE | -1.5 | ±1 | 1.5 | counts | <sup>1</sup> The 8-bit and 10-bit mode operation is structurally tested in production test. Absolute values are tested in 12-bit mode. Table A-15. ATD Conversion Performance 3.3V range Conditions are shown in Table A-4. unless otherwise noted. $V_{REF} = V_{RH} - V_{RL} = 3.3V$ . $f_{ATDCLK} = 8.0$ MHz The values are tested to be valid with no PortAD output drivers switching simultaneous with conversions. | Num | С | Rating <sup>1,2</sup> | | Symbol | Min | Тур | Max | Unit | |-----|---|-----------------------------|--------|--------|------|-------|-----|--------| | 1 | Р | Resolution | 10-Bit | LSB | _ | 3.22 | _ | mV | | 2 | Р | Differential Nonlinearity | 10-Bit | DNL | -1.5 | ±1 | 1.5 | counts | | 3 | Р | Integral Nonlinearity | 10-Bit | INL | -2 | ±1 | 2 | counts | | 4 | Р | Absolute Error <sup>3</sup> | 10-Bit | AE | -3 | ±2 | 3 | counts | | 5 | С | Resolution | 8-Bit | LSB | _ | 12.89 | _ | mV | | 6 | С | Differential Nonlinearity | 8-Bit | DNL | -0.5 | ±0.3 | 0.5 | counts | | 7 | С | Integral Nonlinearity | 8-Bit | INL | -1 | ±0.5 | 1 | counts | | 8 | С | Absolute Error <sup>3</sup> | 8-Bit | AE | -1.5 | ±1 | 1.5 | counts | $_{ m 1}$ The 8-bit and 10-bit mode operation is structurally tested in production test. Absolute values are tested in 12-bit mode. ## A.3 NVM, Flash ## A.3.1 Timing Parameters The time base for all NVM program or erase operations is derived from the oscillator. A minimum oscillator frequency $f_{\text{NVMOSC}}$ is required for performing program or erase operations. The NVM modules do not have any means to monitor the frequency and will not prevent program or erase operation at frequencies above or below the specified minimum. When attempting to program or erase the NVM modules at a lower frequency, a full program or erase transition is not assured. The program and erase operations are timed using a clock derived from the oscillator using the FCLKDIV register. The frequency of this clock must be set within the limits specified as $f_{NVMOP}$ . MC9S12XHY-Family Reference Manual, Rev. 1.04 better performance is possible using specially designed multi-layer PCBs or averaging techniques. Better performance is possible using specially designed multi-layer PCBs or averaging techniques. The minimum program and erase times shown in Table A-16 are calculated for maximum $f_{NVMOP}$ and maximum $f_{NVMBUS}$ unless otherwise shown. The maximum times are calculated for minimum $f_{NVMOP}$ ### A.3.1.1 Erase Verify All Blocks (Blank Check) (FCMD=0x01) The time it takes to perform a blank check is dependent on the location of the first non-blank word starting at relative address zero. It takes one bus cycle per phrase to verify plus a setup of the command. Assuming that no non blank location is found, then the erase verify all blocks is given by. $$t_{check} \, = \, 33500 \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.2 Erase Verify Block (Blank Check) (FCMD=0x02) The time it takes to perform a blank check is dependent on the location of the first non-blank word starting at relative address zero. It takes one bus cycle per phrase to verify plus a setup of the command. Assuming that no non blank location is found, then the erase verify time for a single 256K NVM array is given by $$t_{check} = 33500 \cdot \frac{1}{f_{NVMBUS}}$$ For a 128K NVM or D-Flash array the erase verify time is given by $$t_{\rm check} = 17200 \cdot \frac{1}{f_{\rm NVMBUS}}$$ ## A.3.1.3 Erase Verify P-Flash Section (FCMD=0x03) The maximum time depends on the number of phrases being verified (N<sub>VP</sub>) $$t_{check} = (752 + N_{VP}) \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.4 Read Once (FCMD=0x04) The maximum read once time is given by $$t = (400) \cdot \frac{1}{f_{\text{NVMBUS}}}$$ ## A.3.1.5 Program P-Flash (FCMD=0x06) The programming time for a single phrase of four P-Flash words + associated eight ECC bits is dependant on the bus frequency as a well as on the frequency $f_{NVMOP}$ and can be calculated according to the following formulas. The typical phrase programming time can be calculated using the following equation $$t_{bwpgm} = 128 \cdot \frac{1}{f_{NVMOP}} + 1725 \cdot \frac{1}{f_{NVMBUS}}$$ The maximum phrase programming time can be calculated using the following equation $$t_{bwpgm} = 130 \cdot \frac{1}{f_{NVMOP}} + 2125 \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.6 P-Flash Program Once (FCMD=0x07) The maximum P-Flash Program Once time is given by $$t_{bwpgm} \approx 162 \cdot \frac{1}{f_{NVMOP}} + 2400 \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.7 Erase All Blocks (FCMD=0x08) Erasing all blocks takes: $$t_{\text{mass}} \approx 100100 \cdot \frac{1}{f_{\text{NVMOP}}} + 35000 \cdot \frac{1}{f_{\text{NVMBUS}}}$$ ### A.3.1.8 Erase P-Flash Block (FCMD=0x09) Erasing a 256K NVM block takes $$t_{\text{mass}} \approx 100100 \cdot \frac{1}{f_{\text{NVMOP}}} + 70000 \cdot \frac{1}{f_{\text{NVMBUS}}}$$ Erasing a 128K NVM block takes $$t_{\text{mass}} \approx 100100 \cdot \frac{1}{f_{\text{NVMOP}}} + 35000 \cdot \frac{1}{f_{\text{NVMBUS}}}$$ ## A.3.1.9 Erase P-Flash Sector (FCMD=0x0A) The typical time to erase a1024-byte P-Flash sector can be calculated using $$t_{era} = \left(20020 \cdot \frac{1}{f_{NVMOP}}\right) + \left(700 \cdot \frac{1}{f_{NVMBUS}}\right)$$ The maximum time to erase a1024-byte P-Flash sector can be calculated using $$t_{era} = \left(20020 \cdot \frac{1}{f_{NVMOP}}\right) + \left(1100 \cdot \frac{1}{f_{NVMBUS}}\right)$$ ### A.3.1.10 Unsecure Flash (FCMD=0x0B) The maximum time for unsecuring the flash is given by $$t_{uns} = \left(100100 \cdot \frac{1}{f_{NVMOP}} + 70000 \cdot \frac{1}{f_{NVMBUS}}\right)$$ ## A.3.1.11 Verify Backdoor Access Key (FCMD=0x0C) The maximum verify backdoor access key time is given by $$t = 400 \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.12 Set User Margin Level (FCMD=0x0D) The maximum set user margin level time is given by $$t = 350 \cdot \frac{1}{f_{\text{NVMBUS}}}$$ ## A.3.1.13 Set Field Margin Level (FCMD=0x0E) The maximum set field margin level time is given by $$t = 350 \cdot \frac{1}{f_{\text{NVMBUS}}}$$ ## A.3.1.14 Erase Verify D-Flash Section (FCMD=0x10) Erase Verify D-Flash for a given number of words N<sub>W</sub> is given by . $$t_{check} \approx (840 + N_W) \cdot \frac{1}{f_{NVMBUS}}$$ ## A.3.1.15 D-Flash Programming (FCMD=0x11) D-Flash programming time is dependent on the number of words being programmed and their location with respect to a row boundary, because programming across a row boundary requires extra steps. The D-Flash programming time is specified for different cases (1,2,3,4 words and 4 words across a row boundary) at a 40 MHz bus frequency. The typical programming time can be calculated using the following equation, whereby $N_{\rm W}$ denotes the number of words; BC=0 if no boundary is crossed and BC=1 if a boundary is crossed. $$t_{dpgm} = \left( (15 + (54 \cdot N_w) + (16 \cdot BC)) \cdot \frac{1}{f_{NVMOP}} \right) + \left( (460 + (640 \cdot N_W) + (500 \cdot BC)) \cdot \frac{1}{f_{NVMBUS}} \right)$$ The maximum programming time can be calculated using the following equation $$t_{dpgm} = \left( (15 + (56 \cdot N_w) + (16 \cdot BC)) \cdot \frac{1}{f_{NVMOP}} \right) + \left( (460 + (840 \cdot N_W) + (500 \cdot BC)) \cdot \frac{1}{f_{NVMBUS}} \right)$$ ## A.3.1.16 Erase D-Flash Sector (FCMD=0x12) Typical D-Flash sector erase times are those expected on a new device, where no margin verify fails occur. They can be calculated using the following equation. $$t_{eradf} \approx 5025 \cdot \frac{1}{f_{NVMOP}} + 700 \cdot \frac{1}{f_{NVMBUS}}$$ Maximum D-Fash sector erase times can be calculated using the following equation. $$t_{eradf} \approx 20100 \cdot \frac{1}{f_{NVMOP}} + 3300 \cdot \frac{1}{f_{NVMBUS}}$$ The D-Flash sector erase time on a new device is ~5ms and can extend to 20ms as the flash is cycled. **Table A-16. NVM Timing Characteristics** | Condit | Conditions are as shown in Table A-4, with 40 MHz bus and f <sub>NVMOP</sub> = 1 MHz unless otherwise noted. | | | | | | | | | | |--------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------|-----|------------------|--------------------|------------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | D | External oscillator clock | f <sub>NVMOSC</sub> | 2 | _ | 40 <sup>1</sup> | MHz | | | | | 2 | D | Bus frequency for programming or erase operations | f <sub>NVMBUS</sub> | 1 | _ | 40 | MHz | | | | | 3 | D | Operating frequency | f <sub>NVMOP</sub> | 800 | _ | 1050 | kHz | | | | | 4 | D | P-Flash phrase programming | t <sub>bwpgm</sub> | _ | 171 | 183 | μs | | | | | 6 | Р | P-Flash sector erase time | t <sub>era</sub> | _ | 20 | 21 | ms | | | | | 7 | Р | Erase All Blocks (Mass erase) time | t <sub>mass</sub> | _ | 101 | 102 | ms | | | | | 7a | D | Unsecure Flash | t <sub>uns</sub> | _ | 101 | 102 | ms | | | | | 8 | D | P-Flash erase verify (blank check) time <sup>2</sup> | t <sub>check</sub> | _ | _ | 33500 <sup>2</sup> | t <sub>cyc</sub> | | | | | 9a | D | D-Flash word programming 1 word | t <sub>dpgm</sub> | _ | 97 | 104 | μs | | | | | 9b | D | D-Flash word programming 2 words | t <sub>dpgm</sub> | _ | 167 | 181 | μs | | | | | 9с | D | D-Flash word programming 3 words | t <sub>dpgm</sub> | _ | 237 | 258 | μs | | | | | 9d | D | D-Flash word programming 4 words | t <sub>dpgm</sub> | _ | 307 | 335 | μs | | | | | 9e | D | D-Flash word programming 4 words crossing row boundary | t <sub>dpgm</sub> | _ | 335 | 363 | μs | | | | | 10 | D | D-Flash sector erase time | t <sub>eradf</sub> | _ | 5.2 <sup>3</sup> | 21 | ms | | | | | 11 | D | D-Flash erase verify (blank check) time | t <sub>check</sub> | _ | _ | 17500 | t <sub>cyc</sub> | | | | #### **NVM Reliability Parameters** A.3.2 The reliability of the NVM blocks is guaranteed by stress test during qualification, constant process monitors and burn-in to screen early life failures. The data retention and program/erase cycling failure rates are specified at the operating conditions noted. The program/erase cycle count on the sector is incremented every time a sector or mass erase event is executed. The standard shipping condition for both the D-Flash and P-Flash memory is erased with security disabled. However it is recommended that each block or sector is erased before factory programming to ensure that the full data retention capability is achieved. Data retention time is measured from the last erase operation. Restrictions for oscillator in crystal mode apply. Valid for both "Erase verify all" or "Erase verify block" on 256K block without failing locations This is a typical value for a new device #### **Table A-17. NVM Reliability Characteristics** | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | | |--------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-------------------|-----|--------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | | P-Flash Array | | | | | | | | | | | 1 | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C <sup>1</sup> after up to 10,000 program/erase cycles | t <sub>PNVMRET</sub> | 15 | 100 <sup>2</sup> | _ | Years | | | | | 2 | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C <sup>3</sup> after less than 100 program/erase cycles | t <sub>PNVMRET</sub> | 20 | 100 <sup>2</sup> | _ | Years | | | | | 3 | С | P-Flash number of program/erase cycles $(-40^{\circ}C \le tj \le 150^{\circ}C)$ | | 10K | 100K <sup>3</sup> | _ | Cycles | | | | | | | D-Flash Array | | | | | | | | | | 4 | С | Data retention at an average junction temperature of $T_{Javg} = 85^{\circ}C^{3}$ after up to 50,000 program/erase cycles | t <sub>DNVMRET</sub> | 5 | 100 <sup>2</sup> | _ | Years | | | | | 5 | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C <sup>3</sup> after less than 10,000 program/erase cycles | t <sub>DNVMRET</sub> | 10 | 100 <sup>2</sup> | _ | Years | | | | | 6 | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C <sup>3</sup> after less than 100 program/erase cycles | t <sub>DNVMRET</sub> | 20 | 100 <sup>2</sup> | _ | Years | | | | | 7 | С | D-Flash number of program/erase cycles (-40°C $\leq$ tj $\leq$ 150°C) | n <sub>DFLPE</sub> | 50K | 500K <sup>3</sup> | _ | Cycles | | | | T<sub>Javg</sub> does not exceed 85°C in a typical temperature profile over the lifetime of a consumer, industrial or automotive application. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines Typical Data Retention, please refer to Engineering Bulletin EB618 T<sub>Javg</sub> does not exceed 85°C in a typical temperature profile over the lifetime of a consumer, industrial or automotive application. #### **Voltage Regulator A.4** **Table A-18. Voltage Regulator Electrical Characteristics** | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | | |----------------------------------------------------------|---|------------------------------------------------------------------------------------------------|------------------------------------------|--------------|--------------|--------------|-------|--|--| | Num | С | Characteristic | Symbol | Min | Typical | Max | Unit | | | | 1 | Р | Input Voltages | V <sub>VDDR,A</sub> | 3.13 | _ | 5.50 | V | | | | 2 | Р | Output Voltage Core<br>Full Performance Mode<br>Reduced Power Mode (MCU STOP mode) | V <sub>DD</sub> | 1.72<br>— | 1.84<br>1.60 | 1.98<br>— | V | | | | 3 | Р | Output Voltage Flash Full Performance Mode Reduced Power Mode (MCU STOP mode) | V <sub>DDF</sub> | 2.60<br>— | 2.82<br>2.20 | 2.90<br>— | V | | | | 4 | Р | Output Voltage PLL Full Performance Mode Reduced Power Mode (MCU STOP mode) | V <sub>DDPLL</sub> | 1.72<br>— | 1.84<br>1.60 | 1.98<br>— | V | | | | 5 | Р | Low Voltage Interrupt <sup>1</sup> Assert Level Deassert Level | V <sub>LVIA</sub><br>V <sub>LVID</sub> | 4.04<br>4.19 | 4.23<br>4.38 | 4.40<br>4.49 | V | | | | 6 | Р | VDDX Low Voltage Reset <sup>2 3</sup> Assert Level Deassert Level | V <sub>LVRXA</sub><br>V <sub>LVRXD</sub> | _ | 3.02 | <br>3.13 | V | | | | 7 | С | Trimmed API internal clock <sup>4</sup> Δf / f <sub>nominal</sub> | df <sub>API</sub> | -5 | _ | +5 | % | | | | 8 | D | The first period after enabling the counter by APIFE might be reduced by API start up delay | t <sub>sdel</sub> | _ | _ | 100 | μs | | | | 9 | Т | Temperature Sensor Slope | dV <sub>TS</sub> | 5.05 | 5.25 | 5.45 | mV/°C | | | | 10 | Т | High Temperature Interrupt Assert <sup>5</sup> Assert (VREGHTTR=\$88) Deassert (VREGHTTR=\$88) | T <sub>HTIA</sub><br>T <sub>HTID</sub> | 120<br>110 | 132<br>122 | 144<br>134 | °C | | | | 11 | Р | Bandgap Reference Voltage | V <sub>BG</sub> | 1.13 | 1.21 | 1.32 | V | | | Monitors VDDA, active only in Full Performance Mode. Indicates I/O & ADC performance degradation due to low supply Device functionality is guaranteed on power down to the LVR assert level Monitors VDDX, active only in Full Performance Mode. MCU is monitored by the POR in RPM (see Figure A-2) The API Trimming bits must be set that the minimum period equals to 0.2 ms. A hysteresis is guaranteed by design # A.5 Output Loads ### A.5.1 Resistive Loads The voltage regulator is intended to supply the internal logic and oscillator. It allows no external DC loads. # A.5.2 Capacitive Loads The capacitive loads are specified in Table A-19. Ceramic capacitors with X7R dielectricum are required. Table A-19. 9S12XHY family - Capacitive Loads | Num | Characteristic | Symbol | Min | Recommended | Max | Unit | |-----|-----------------------------------|-----------------------|-----|-------------|-----|------| | 1 | VDD/VDDF external capacitive load | C <sub>DDext</sub> | 176 | 220 | 264 | nF | | 3 | VDDPLL external capacitive load | C <sub>DDPLLext</sub> | 80 | 220 | 264 | nF | ## A.5.3 Chip Power-up and Voltage Drops LVI (low voltage interrupt), POR (power-on reset) and LVRs (low voltage reset) handle chip power-up or drops of the supply voltage. Their function is shown in Figure A-2. Figure A-2. 9S12XHY family - Chip Power-up and Voltage Drops (not scaled) MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure A-3. 9S12XHY family Power Sequencing During power sequencing $V_{DDA}$ can be powered up before $V_{DDR}$ , $V_{DDX}$ . $V_{DDR}$ and $V_{DDX}$ must be powered up together adhering to the operating conditions differential. $V_{RH}$ power up must follow $V_{DDA}$ to avoid current injection. ## A.6 Reset, Oscillator and PLL This section summarizes the electrical characteristics of the various startup scenarios for oscillator and phase-locked loop (PLL). ## A.6.1 Startup Table A-20 summarizes several startup characteristics explained in this section. Detailed description of the startup behavior can be found in the Clock and Reset Generator (CRG) block description **Table A-20. Startup Characteristics** | Condit | Conditions are shown in Table A-4unless otherwise noted | | | | | | | | | | |--------|---------------------------------------------------------|---------------------------------------------|--------------------|-----|-----|-----|------------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | D | Reset input pulse width, minimum input time | PW <sub>RSTL</sub> | 2 | _ | _ | t <sub>osc</sub> | | | | | 2 | D | Startup from reset | n <sub>RST</sub> | 192 | | 196 | n <sub>osc</sub> | | | | | 3 | D | Wait recovery startup time | t <sub>WRS</sub> | _ | _ | 14 | t <sub>cyc</sub> | | | | | 4 | D | Fast wakeup from STOP <sup>1</sup> | t <sub>fws</sub> | | 50 | 100 | μs | | | | Including voltage regulator startup; $V_{DD}/V_{DDF}$ filter capacitors 220 nF, $V_{DD35} = 5$ V, T= 25°C #### A.6.1.1 POR The release level $V_{PORR}$ and the assert level $V_{PORA}$ are derived from the $V_{DD}$ supply. They are also valid if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check are started. If after a time $t_{CQOUT}$ no valid oscillation is detected, the MCU will start using the internal self clock. The fastest startup time possible is given by $n_{uposc}$ . #### A.6.1.2 SRAM Data Retention Provided an appropriate external reset signal is applied to the MCU, preventing the CPU from executing code when $V_{DD35}$ is out of specification limits, the SRAM contents integrity is guaranteed if after the reset the PORF bit in the CRG flags register has not been set. #### A.6.1.3 External Reset When external reset is asserted for a time greater than $PW_{RSTL}$ the CRG module generates an internal reset, and the CPU starts fetching the reset vector without doing a clock quality check, if there was an oscillation before reset. # A.6.1.4 Stop Recovery Out of stop the controller can be woken up by an external interrupt. A clock quality check as after POR is performed before releasing the clocks to the system. If the MCU is woken-up by an interrupt and the fast wake-up feature is enabled (FSTWKP = 1 and SCME = 1), the system will resume operation in self-clock mode after $t_{fws}$ . # A.6.1.5 Pseudo Stop and Wait Recovery The recovery from pseudo stop and wait is essentially the same since the oscillator is not stopped in both modes. The controller can be woken up by internal or external interrupts. After $t_{wrs}$ the CPU starts fetching the interrupt vector. #### **Oscillator** A.6.2 **Table A-21. Oscillator Characteristics** | Condit | | s are shown in Table A-4. unless otherwise noted | | , , | | , | | |--------|---|----------------------------------------------------------|------------------------|--------------------------|------|--------------------------|------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1a | С | Crystal oscillator range (loop controlled Pierce) | fosc | 4.0 | _ | 16 | MHz | | 2 | Р | Startup Current | iosc | 100 | _ | _ | μΑ | | 3a | С | Oscillator start-up time (LCP, 4 MHz) <sup>1</sup> | t <sub>UPOSC</sub> | _ | 2.2 | 10 | ms | | 3b | С | Oscillator start-up time (LCP, 8 MHz) <sup>1</sup> | t <sub>UPOSC</sub> | _ | 1.1 | 8 | ms | | 3c | С | Oscillator start-up time (LCP, 16 MHz) <sup>1</sup> | t <sub>UPOSC</sub> | _ | 0.75 | 5 | ms | | 5 | D | Clock Quality check time-out | t <sub>CQOUT</sub> | 0.45 | _ | 2.5 | S | | 6 | Р | Clock Monitor Failure Assert Frequency | f <sub>CMFA</sub> | 200 | 400 | 800 | kHz | | 7 | Р | External square wave input frequency | f <sub>EXT</sub> | 2.0 | _ | 50 | MHz | | 8 | D | External square wave pulse width low | t <sub>EXTL</sub> | 9.5 | _ | _ | ns | | 9 | D | External square wave pulse width high | t <sub>EXTH</sub> | 9.5 | _ | _ | ns | | 10 | D | External square wave rise time | t <sub>EXTR</sub> | _ | _ | 1 | ns | | 11 | D | External square wave fall time | t <sub>EXTF</sub> | _ | _ | 1 | ns | | 12 | D | Input Capacitance (EXTAL, XTAL pins) | C <sub>IN</sub> | _ | 7 | _ | pF | | 13 | Р | EXTAL Pin Input High Voltage | V <sub>IH,EXTAL</sub> | 0.75*V <sub>DDPLL</sub> | _ | _ | V | | | Т | EXTAL Pin Input High Voltage <sup>2</sup> | V <sub>IH,EXTAL</sub> | _ | _ | V <sub>DDPLL</sub> + 0.3 | V | | 14 | Р | EXTAL Pin Input Low Voltage | V <sub>IL,EXTAL</sub> | _ | _ | 0.25*V <sub>DDPLL</sub> | V | | | Т | EXTAL Pin Input Low Voltage,2 | V <sub>IL,EXTAL</sub> | V <sub>SSPLL</sub> - 0.3 | _ | _ | V | | 15 | С | EXTAL Pin Input Hysteresis | V <sub>HYS,EXTAL</sub> | _ | 180 | _ | mV | | 16 | С | EXTAL Pin oscillation amplitude (loop controlled Pierce) | V <sub>PP,EXTAL</sub> | _ | 0.9 | _ | V | These values apply for carefully designed PCB layouts with capacitors that match the crystal/resonator requirements.. Only applies if EXTAL is externally driven #### **Phase Locked Loop** A.6.3 #### A.6.3.1 **Jitter Information** With each transition of the clock $f_{cmp}$ , the deviation from the reference clock $f_{ref}$ is measured and input voltage to the VCO is adjusted accordingly. The adjustment is done continuously with no abrupt changes in the clock output frequency. Noise, voltage, temperature and other factors cause slight variations in the control loop resulting in a clock jitter. This jitter affects the real minimum and maximum clock periods as illustrated in Figure A-4. Figure A-4. Jitter Definitions The relative deviation of $t_{nom}$ is at its maximum for one clock period, and decreases towards zero for larger number of clock periods (N). Defining the jitter as: $$J(N) = \max \left( \left| 1 - \frac{t_{max}(N)}{N \cdot t_{nom}} \right|, \left| 1 - \frac{t_{min}(N)}{N \cdot t_{nom}} \right| \right)$$ For N < 1000, the following equation is a good fit for the maximum jitter: $$J(N) = \frac{j_1}{\sqrt{N}} + j_2$$ Figure A-5. Maximum bus clock jitter approximation MC9S12XHY-Family Reference Manual, Rev. 1.04 #### **NOTE** On timers and serial modules a prescaler will eliminate the effect of the jitter to a large extent. Table A-22. IPLL Characteristics | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | | |--------|----------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|-----|-----|-------------------------------|----------------|--|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | | 1 | Р | Self Clock Mode frequency <sup>1</sup> | f <sub>SCM</sub> | 1 | _ | 4 | MHz | | | | | 2 | Т | VCO locking range | f <sub>VCO</sub> | 32 | _ | 120 | MHz | | | | | 3 | Т | Reference Clock | f <sub>REF</sub> | 1 | _ | 40 | MHz | | | | | 4 | D | Lock Detection | $ \Delta_{Lock} $ | 0 | _ | 1.5 | % <sup>2</sup> | | | | | 5 | D | Un-Lock Detection | $ \Delta_{unl} $ | 0.5 | _ | 2.5 | % <sup>2</sup> | | | | | 7 | С | Time to lock | t <sub>lock</sub> | _ | 214 | 150 +<br>256/f <sub>REF</sub> | μs | | | | | 8 | С | Jitter fit parameter 1 <sup>3</sup> | j <sub>1</sub> | _ | _ | 1.2 | % | | | | | 9 | С | Jitter fit parameter 2 <sup>3</sup> | j <sub>2</sub> | _ | _ | 0 | % | | | | | 10 | С | Bus Frequency for FM1=1, FM0=1 (frequency modulation in PLLCTL register of s12xe_crg) | f <sub>bus</sub> | _ | _ | 38 | MHz | | | | | 11 | С | Bus Frequency for FM1=1, FM0=0 (frequency modulation in PLLCTL register of s12xe_crg) | f <sub>bus</sub> | _ | _ | 39 | MHz | | | | | 12 | С | Bus Frequency for FM1=0, FM0=1 (frequency modulation in PLLCTL register of s12xe_crg) | f <sub>bus</sub> | _ | _ | 39 | MHz | | | | #### **A.7 LCD Driver** Table A-23. LCD40F4BV1 Driver Electrical Characteristics | Characteristic | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------------------------------------------------|--------------------|------|------|------|------| | LCD Output Impedance(BP[3:0],FP[39:0]) for outputs to charge to higher voltage level or to GND 1) | Z <sub>BP/FP</sub> | - | - | 5.0 | kΩ | | LCD Output Current (BP[3:0],FP[39:0]) for outputs to discharge to lower voltage level except GND 1) | I <sub>BP/FP</sub> | 50 | - | 1 | uA | <sup>1)</sup> Outputs measured one at a time, low impedance voltage source connected to the VLCD pin. Bus frequency is equivalent to f<sub>SCM</sub>/2 % deviation from target frequency fosc=4 MHz, f<sub>BUS</sub>=40 MHz equivalent f<sub>PLL</sub>=80 MHz: REFDIV=\$00, REFRQ=01, SYNDIV=\$09, VCOFRQ=01, POSTDIV=\$00 The 1/3, 1/2 and 2/3 VLCD voltage levels are buffered internally with an asymmetric output stage, as shown in **Figure A-6.** Figure A-6. Buffer configuration (left) and buffer output stage (right) The switching matrix applies a capacitive load (LCD elements) to the buffer output. The charge excites the buffer output voltage $V_{Buf}$ from the target output voltage which can be 1/3, 1/2 or 2/3 VLCD. After a positive spike on $V_{Buf}$ a frontplane or backplane is discharged by an active load with a constant current. After a negative spike on $V_{Buf}$ the output is charged through a transistor which is switched on and which behaves like a resistor. Simplified output voltage transients are shown in **Figure A-7.** The shown transients emphasize the spikes and the voltage recovery. They are not to scale. The buffer output characteristic is shown in **Figure A-8.** The resistive output characteristic is also valid if an output is forced to GND or VLCD. Figure A-7. V<sub>Buf</sub> transients (not to scale) Figure A-8. buffer output characteristic MC9S12XHY-Family Reference Manual, Rev. 1.04 # A.8 MSCAN ### Table A-24. MSCAN Wake-up Pulse Characteristics | Condit | Conditions are shown in Table A-4 unless otherwise noted | | | | | | | | | |--------|----------------------------------------------------------|--------------------------------------|------------------|-----|-----|-----|------|--|--| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | | | 1 | Р | MSCAN wakeup dominant pulse filtered | t <sub>WUP</sub> | _ | | 1.5 | μs | | | | 2 | Р | MSCAN wakeup dominant pulse pass | t <sub>WUP</sub> | 5 | 1 | 1 | μs | | | # A.9 SPI Timing This section provides electrical parametrics and ratings for the SPI. In Table A-25 the measurement conditions are listed. **Table A-25. Measurement Conditions** | Description | Value | Unit | |------------------------------------------------------------------|------------------------------|------| | Drive mode | Full drive mode | _ | | Load capacitance C <sub>LOAD</sub> <sup>1</sup> , on all outputs | 50 | pF | | Thresholds for delay measurement points | (20% / 80%) V <sub>DDX</sub> | V | | Thresholds for delay measurement points on Motor pad | (20% / 80%) V <sub>DDM</sub> | V | Timing specified for equal load on all SPI output pins. Avoid asymmetric load. #### A.9.1 Master Mode In Figure A-9 the timing diagram for master mode with transmission format CPHA = 0 is depicted. - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, bit 2... MSB. Figure A-9. SPI Master Timing (CPHA = 0) 755 In Figure A-10 the timing diagram for master mode with transmission format CPHA=1 is depicted. - 1.If configured as output - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1,bit 2... MSB. Figure A-10. SPI Master Timing (CPHA = 1) In Table A-26 the timing characteristics for master mode are listed. Table A-26. SPI Master Mode Timing Characteristics | Num | С | Characteristic | Sym<br>bol | Min | Тур | Max | Unit | |-----|---|-------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------|------------------| | 1 | D | SCK frequency | f <sub>sck</sub> | f <sub>bus</sub> /2048 | _ | MIN(16, $f_{bus}/2$ ) <sup>1</sup> MIN(10, $f_{bus}/2$ ) <sup>2</sup> MIN(0.8, $f_{bus}/2$ ) <sup>3</sup> | MHz | | 1 | D | SCK period | t <sub>sck</sub> | MAX(62.5, 2*t <sub>bus</sub> ) <sup>1</sup> MAX(100, 2*t <sub>bus</sub> ) <sup>2</sup> MAX(1250, 2*t <sub>bus</sub> ) <sup>3</sup> | _ | 2048 * t <sub>bus</sub> | ns | | 2 | D | Enable lead time | t <sub>lead</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 3 | D | Enable lag time | t <sub>lag</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 4 | D | Clock (SCK) high or low time | t <sub>wsck</sub> | _ | 1/2 | _ | t <sub>sck</sub> | | 5 | D | Data setup time (inputs) | t <sub>su</sub> | 8 | _ | _ | ns | | 6 | D | Data hold time (inputs) | t <sub>hi</sub> | 8 | _ | _ | ns | | 9 | D | Data valid after SCK edge | t <sub>vsck</sub> | _ | _ | 29 | ns | | 10 | D | Data valid after SS fall (CPHA = 0) | t <sub>vss</sub> | _ | _ | 15 | ns | | 11 | D | Data hold time (outputs) | t <sub>ho</sub> | 20 | _ | _ | ns | | 12 | D | Rise and fall time inputs | t <sub>rfi</sub> | _ | _ | 8 | ns | | 13 | D | Rise and fall time outputs | t <sub>rfo</sub> | _ | _ | 8 | ns | <sup>1</sup>SPI on non-motor pad ports (Port S or Port H) <sup>2</sup>SPI on Port V with slew rate control disable. All the SPI pins slew rate control should be disabled. <sup>&</sup>lt;sup>-</sup><sub>3</sub>SPI on Port V with slew rate control enabled. All the SPI pins slew rate control should be enabled. $<sup>\</sup>overset{4}{4}$ . MIN(16, $f_{bus}/2$ ) means select minimum frequency value from 16 MHz and $f_{bus}/2$ MHz. same for the other MIN(X,Y) 5. MAX(62.5, $2^*t_{bus}$ ) means select the maximum period value from 62.5ns and $2^*t_{bus}$ ns. same for the other MAX(X,Y) ## A.9.2 Slave Mode In Figure A-11 the timing diagram for slave mode with transmission format CPHA = 0 is depicted. Figure A-11. SPI Slave Timing (CPHA = 0) In Figure A-12 the timing diagram for slave mode with transmission format CPHA = 1 is depicted. Figure A-12. SPI Slave Timing (CPHA = 1) In Table A-27 the timing characteristics for slave mode are listed. **Table A-27. SPI Slave Mode Timing Characteristics** | Num | С | Characteristic | Sy<br>mb<br>ol | Min | Тур | Max | Unit | |-----|---|-----------------------------------------|-------------------|---------------------------------------------------------------------|-----|-----------------------------------------------------------------------|------------------| | 1 | D | SCK frequency | f <sub>sck</sub> | DC | _ | MIN(8, $f_{bus}/4$ ) <sup>1</sup> MIN(0.8, $f_{bus}/4$ ) <sup>2</sup> | MHZ | | 1 | D | SCK period | t <sub>sck</sub> | 4*t <sub>bus</sub> 1<br>MAX(1250, 4*t <sub>bus</sub> ) <sup>2</sup> | _ | ∞ | ns | | 2 | D | Enable lead time | t <sub>lead</sub> | 4 | _ | _ | t <sub>bus</sub> | | 3 | D | Enable lag time | t <sub>lag</sub> | 4 | _ | _ | t <sub>bus</sub> | | 4 | D | Clock (SCK) high or low time | t <sub>wsc</sub> | 4 | _ | _ | t <sub>bus</sub> | | 5 | D | Data setup time (inputs) | t <sub>su</sub> | 8 | _ | _ | ns | | 6 | D | Data hold time (inputs) | t <sub>hi</sub> | 8 | _ | _ | ns | | 7 | D | Slave access time (time to data active) | ta | _ | _ | 20 | ns | | 8 | D | Slave MISO disable time | t <sub>dis</sub> | _ | _ | 22 | ns | | 9 | D | Data valid after SCK edge | t <sub>vsc</sub> | | | 29 + 0.5 · t <sub>bus</sub> <sup>3</sup> | ns | | 10 | D | Data valid after SS fall | t <sub>vss</sub> | _ | _ | 29 + 0.5 · t <sub>bus</sub> <sup>1</sup> | ns | | 11 | D | Data hold time (outputs) | t <sub>ho</sub> | 20 | _ | _ | ns | | 12 | D | Rise and fall time inputs | t <sub>rfi</sub> | _ | | 8 | ns | | 13 | D | Rise and fall time outputs | t <sub>rfo</sub> | _ | _ | 8 | ns | <sup>1</sup>SPI on non-motor pad ports (Port S or Port H), or SPI on motor pad ports with all Slew Rate control disable 2SPI on Port V with slew rate control enabled. All the SPI pins slew rate control should be enabled 3 0.5 t<sub>bus</sub> added due to internal synchronization delay # **Appendix B Package and Die Information** This section provides the physical dimensions of the 9S12XHY family packages information. # **B.1** 112-pin LQFP Mechanical Dimensions Figure B-1. 112-pin LQFP (case no. 987) - page 1 MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure B-2. 112-pin LQFP (case no. 987) - page 2 MC9S12XHY-Family Reference Manual, Rev. 1.04 #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. - 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. A. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT, MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.254 MM PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. A EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP. TITLE: 112LD LQFP, 20 X 20 X 1. 4 PKG, 5TANDARD: JEDEC MS-026 BFA 0. 65 PITCH PACKAGE CODE: 8255 SHEET: 3 0F 4 Figure B-3. 112-pin LQFP (case no. 987) - page 3 MC9S12XHY-Family Reference Manual, Rev. 1.04 # **B.2** 100-Pin LQFP Mechanical Dimensions Figure B-4. 100-pin LQFP(case no.983) -page 1 Figure B-5. 100-pin LQFP(case no.983) - page 2 MC9S12XHY-Family Reference Manual, Rev. 1.04 Figure B-6. 100-pin LQFP(case no.983) - page 3 765 # **Appendix C PCB Layout Guidelines** ### C.1 General The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the MCU itself. The following rules must be observed: - Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the corresponding pins. - Central point of the ground star should be the VSS3 pin. - Use low ohmic low inductance connections between VSS1, VSS2 and VSS3. - VSSPLL must be directly connected to VSS3. - Keep traces of VSSPLL, EXTAL, and XTAL as short as possible and occupied board area for C12,C11, and Q1 as small as possible. - Do not place other signals or supplies underneath area occupied by C12,C11, and Q1 and the connection area to the MCU. - Central power input should be fed in at the VDDA/VSSA pins. Example layouts are illustrated on the following pages. **Table C-1. Recommended Decoupling Capacitor Choice** | Component | Purpose | Туре | Value | |-----------|----------------------------------------|---------------------------|----------| | C1 | V <sub>DDX1</sub> filter capacitor | X7R/tantalum | >=100 nF | | C2 | V <sub>DDM1</sub> filter capacitor | X7R/tantalum | >=47 uF | | C3 | V <sub>DDM2</sub> filter capacitor | X7R/tantalum | >=47 uF | | C4 | C4 V <sub>DDPLL</sub> filter capacitor | | 220 nF | | C5 | V <sub>LCD</sub> filter capacitor | Ceramic X7R | >=100 nF | | C6 | V <sub>DDX2</sub> filter capacitor | X7R/tantalum | >=100 nF | | C7 | V <sub>DDA</sub> filter capacitor | Ceramic X7R | >=100 nF | | C8 | V <sub>DDR</sub> filter capacitor | X7R/tantalum | >=100 nF | | C9 | V <sub>DD</sub> filter capacitor | Ceramic X7R | 220 nF | | C10 | V <sub>DDF</sub> filter capacitor | Ceramic X7R | 220 nF | | C11 | OSC load capacitor | From crystal manufacturer | | | C12 | OSC load capacitor | | | | Q1 | Quartz | _ | _ | MC9S12XHY-Family Reference Manual, Rev. 1.04 # C.1.1 112-Pin LQFP Recommended PCB Layout Figure C-1. 112-Pin LQFP Recommended PCB Layout (Loop Controlled Pierce Oscillator) # C.1.2 100-Pin QFP Recommended PCB Layout Figure C-2. 100-Pin QFP Recommended PCB Layout (Loop Controlled Pierce Oscillator) # Appendix D Derivative Differences # D.1 Memory Sizes and Package Options 9S12XHY family Table D-1. Package and Memory Options of 9S12XHY family | Device | Package | Flash | RAM | Data Flash | |------------|----------|-------|-----|------------| | 9S12XHY256 | 112 LQFP | 256K | 12K | 8K | | | 100 QFP | | | | | 9S12XHY128 | 112 LQFP | 128K | 8K | 8K | | | 100 QFP | | | | Table D-2. Peripheral Options of 9S12XHY family Members | Device | Package | CAN | SCI | SPI | TIM | IIC | LCD | MC | A/D | PWM | |------------|----------|-----|-----|-----|-------|-----|------|----|------|-----| | 9S12XHY256 | 112 LQFP | 2 | 2 | 1 | 2x8ch | 1 | 40x4 | 4 | 12ch | 8ch | | | 100 QFP | 2 | 2 | 1 | 2x8ch | 1 | 38x4 | 4 | 8ch | 8ch | | 9S12XHY128 | 112 LQFP | 2 | 2 | 1 | 2x8ch | 1 | 40x4 | 4 | 12ch | 8ch | | | 100 QFP | 2 | 2 | 1 | 2x8ch | 1 | 38x4 | 4 | 8ch | 8ch | #### NOTE For the 112LQFP and 100LQFP package options, several peripheral functions can be routed under software control to different pins. Not all functions are available simultaneously. For details see Table 1-6. # Appendix E Detailed Register Address Map # E.1 Detailed Register Map The following tables show the detailed register map of the 9S12XHY family ## 0x0000-0x0009 Port Integration Module (PIM) Map 1 of 4 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0000 | PORTA | R<br>W | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA 0 | | 0x0001 | PORTB | R<br>W | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | 0x0002 | DDRA | R<br>W | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | 0x0003 | DDRB | R<br>W | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | 0x0004 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0004 | reserved | W | | | | | | | | | # 0x0000-0x0009 Port Integration Module (PIM) Map 1 of 4 | 0x0005 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |--------|-----------------|---|---|---|---|---|---|---|---|---| | 0.0000 | reserved | W | | | | | | | | | | 0x0006 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00000 | Reserved | W | | | | | | | | | | 0x0007 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0007 | reserved | W | | | | | | | | | | 0x0008 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0000 | reserved | W | | | | | | | | | | 0×0000 | Posorvod | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0003 | 0x0009 Reserved | W | | | | | | | | | # 0x000A-0x000B Module Mapping Control (S12XMMC) Map 1 of 2 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|----------|------|-------|-------|-------|-------|-------|-------|-------|-------|---| | 0x000A | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | UXUUUA | Reserved | W | | | | | | | | | | | 0x000B | MODE | MODE | R | MODC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0000 | WODL | W | MODC | | | | | | | | | ## 0x000C-0x000D Port Integration Module (PIM) Map 2 of 4 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|----|-------|---------|-------|-------|-------|-------|-------|-------| | 0x000C | PUCR | R[ | 0 | BKPUR | 0 | 0 | 0 | 0 | PUPBE | PUPAE | | 0,0000 | 1 0010 | W | | DIG OIL | | | | | TOTAL | TOTAL | | 0x000D | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOOOD | Reserved | W | | | | | | | | | # 0x000E-0x000F Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x000E | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUUL | Reserved | W | | | | | | | | | | 0x000F | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0001 | ixeserveu | W | | | | | | | | | # 0x0010-0x0017 Module Mapping Control (S12XMMC) Map 2 of 2 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0010 | GPAGE | R<br>W | 0 | GP6 | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | | 0x0011 | DIRECT | R<br>W | DP15 | DP14 | DP13 | DP12 | DP11 | DP10 | DP9 | DP8 | MC9S12XHY-Family Reference Manual, Rev. 1.04 # 0x0010-0x0017 Module Mapping Control (S12XMMC) Map 2 of 2 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|---|----------|-------|------------|---------|-------|-------|-------|-------| | 0x0012 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0012 | Reserved | W | | | | | | | | | | 0x0013 | MMCCTL1 | R | MGRAMO | 0 | DFIFRON | PGMIFRO | 0 | 0 | 0 | 0 | | 0,0010 | WWWOOTET | W | N | | Di ii Noiv | N | | | | | | 0x0014 | Reserved | R | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | . 1000. 100 | W | | | | | | | | | | 0x0015 | PPAGE | R | I PIX7 I | PIX6 | PIX5 | PIX4 | PIX3 | PIX2 | PIX1 | PIX0 | | | | W | | | | | | | | | | 0x0016 | RPAGE | R | l RP7 l | RP6 | RP5 | RP4 | RP3 | RP2 | RP1 | RP0 | | | | W | | | | | | | | | | 0x0017 | EPAGE | R | I FP7 I | EP6 | EP5 | EP4 | EP3 | EP2 | EP1 | EP0 | | | | W | | | | | | | | | # 0x0018-0x0019 Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------------|----|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0018 | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0010 | Reserved | W | | | | | | | | | | 0x0019 | 0010 Pasaryad | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0019 | 9 Reserved | W | | | | | | | | | ## 0x001A-0x001B Device ID register | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|------------------|-------|-------|-------|-------| | 0x001A | PARTIDH | R | | | | PAR <sup>-</sup> | TIDH | | | | | 0,0017 | TAKTIDIT | W | | | | | | | | | | 0x001B | PARTIDL | R | | | | PAR | TIDL | | | | | 0,0010 | TAKTIDE | W | | | | | | | | | # 0x001C-0x001F Port Integration Module (PIM) Map 3 of 4 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|---------|--------|-------|-------|-------|-------|-------| | 0x001C | ECLKCTL | R<br>W | NECLK | 0 | DIV16 | EDIV4 | EDIV3 | EDIV2 | EDIV1 | EDIV0 | | 0x001D | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00001D | Reserved | W | | | | | | | | | | 0x001E | IRQCR R | IRQE | IRQEN | XIRQEN | 0 | 0 | 0 | 0 | 0 | | | UXUUTL | INQUIN | W | IIVQL | IINQLIN | AINQLN | | | | | | | 0×001E | Peserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x001F | Reserved | W | | | | | | | | | # 0x0020-0x002F Debug Module (S12XDBG) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|----------------------|--------|----------|-----------|----------|--------|--------|----------|----------|--------| | 0x0020 | DBGC1 | R<br>W | ARM | 0<br>TRIG | reserved | BDM | DBGBRK | reserved | COM | MRV | | 0x0021 | DBGSR | R | TBF | 0 | 0 | 0 | 0 | SSF2 | SSF1 | SSF0 | | 0,100=1 | 2200 | W | | | | | | | | | | 0x0022 | DBGTCR | R<br>W | reserved | TSOURCE | TRA | NGE | TRCI | MOD | TAL | IGN | | 0x0023 | DBGC2 | R<br>W | 0 | 0 | 0 | 0 | CD | СМ | AB | СМ | | 0x0024 | DBGTBH | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0025 | DBGTBL | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | R | 0 | | | | CNT | | | | | 0x0026 | DBGCNT | W | | | | | _ | | | | | 0x0027 | DBGSCRX | R<br>W | 0 | 0 | 0 | 0 | SC3 | SC2 | SC1 | SC0 | | | | R | 0 | 0 | 0 | 0 | MC3 | MC2 | MC1 | MC0 | | 0x0027 | DBGMFR | W | | | | | | | | | | 0x0028 <sup>1</sup> | DBGXCTL<br>(COMPA/C) | R<br>W | 0 | NDB | TAG | BRK | RW | RWE | reserved | COMPE | | 0x0028 <sup>2</sup> | DBGXCTL<br>(COMPB/D) | R<br>W | SZE | SZ | TAG | BRK | RW | RWE | reserved | COMPE | | 0x0029 | DBGXAH | R<br>W | 0 | Bit 22 | 21 | 20 | 19 | 18 | 17 | Bit 16 | | 0x002A | DBGXAM | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002B | DBGXAL | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x002C | DBGXDH | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002D | DBGXDL | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x002E | DBGXDHM | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x002F | DBGXDLM | R<br>W | | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | This represents the contents if the Comparator A or C control register is blended into this address. This represents the contents if the Comparator B or D control register is blended into this address. # 0x0030-0x0031 Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0030 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Reserved | W | | | | | | | | | | 0x0031 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Keservea | W | | | | | | | | | # 0x0032-0x0033 Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0032 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Reserved | W | | | | | | | | | | 0x0033 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Reserved | W | | | | | | | | | # 0x0034-0x003F Clock and Reset Generator (CRG) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |---------|---------|--------|--------|---------|-------------|-------------|---------------|------------|--------|------------------------------------|--|--| | 0x0034 | SYNR | R<br>W | VCOFF | RQ[1:0] | | SYNDIV[5:0] | | | | | | | | 0x0035 | REFDV | R<br>W | REFFF | RQ[1:0] | | | REFD | IV[5:0] | | | | | | 0x0036 | POSTDIV | R<br>W | 0 | 0 | 0 | | F | OSTDIV[4:0 | )] | | | | | 0x0037 | CRGFLG | R<br>W | RTIF | PORF | LVRF | LOCKIF | LOCK | ILAF | SCMIF | SCM | | | | 0x0038 | CRGINT | R<br>W | RTIE | 0 | 0 | LOCKIE | 0 | 0 | SCMIE | 0 | | | | 0x0039 | CLKSEL | R<br>W | PLLSEL | PSTP | XCLKS | 0 | PLLWAI | 0 | RTIWAI | COPWAI | | | | 0x003A | PLLCTL | R<br>W | CME | PLLON | FM1 | FM0 | FSTWKP | PRE | PCE | SCME | | | | 0x003B | RTICTL | R<br>W | RTDEC | RTR6 | RTR5 | RTR4 | RTR3 | RTR2 | RTR1 | RTR0 | | | | | | R | | | 0 | 0 | 0 | | | | | | | 0x003C | COPCTL | W | WCOP | RSBCK | WRTMAS<br>K | | | CR2 | CR1 | CR0 | | | | 0x003D | FORBYP | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0,0000 | TONDIT | W | | | F | Reserved Fo | r Factory Tes | st | | | | | | 0x003E | CTCTL | R | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | | | | 3,000L | 01012 | W | | | 1 | | r Factory Tes | | | | | | | 0x003F | ARMCOP | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0x003F | | W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | SCM 0 COPWAI SCME RTR0 CR0 0 | | | # 0x0040-0x006F Timer Module (TIM0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|--------|---------|--------|--------|--------|--------|--------|-------|-------| | 0x0040 | TIOS | R<br>W | 1 1/15/ | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | 0x0041 | CFORC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 00041 | CFORC | W | FOC7 | FOC6 | FOC5 | FOC4 | FOC3 | FOC2 | FOC1 | FOC0 | | 0x0042 | OC7M | R<br>W | ОС7М7 | ОС7М6 | OC7M5 | OC7M4 | ОС7М3 | OC7M2 | OC7M1 | ОС7М0 | | 0x0043 | OC7D | R<br>W | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | 0x0044 | TCNTH | R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 00045 | TONT | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x0045 | TCNTL | W | | | | | | | | | | 0x0046 | TSCR1 | R<br>W | TEN | TSWAI | TSFRZ | TFFCA | PRNT | 0 | 0 | 0 | | 0x0047 | TTOV | R<br>W | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | 0x0048 | TCTL1 | R<br>W | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | 0x0049 | TCTL2 | R<br>W | ОМЗ | OL3 | OM2 | OL2 | OM1 | OL1 | ОМО | OL0 | | 0x004A | TCTL3 | R<br>W | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | 0x004B | TCTL4 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | 0x004C | TIE | R<br>W | C7I | C6I | C5I | C4I | C3I | C2I | C1I | COI | | 0x004D | TSCR2 | R<br>W | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | 0x004E | TFLG1 | R<br>W | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | 0x004F | TFLG2 | R<br>W | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0050 | TC0H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0051 | TC0L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0052 | TC1H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0053 | TC1L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0054 | TC2H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0055 | TC2L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | # 0x0040-0x006F Timer Module (TIM0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|--------|---------|---------|---------|---------|---------|---------|--------|--------| | 0x0056 | ТС3Н | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0057 | TC3L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0058 | TC4H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0059 | TC4L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x005A | TC5H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x005B | TC5L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x005C | TC6H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x005D | TC6L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x005E | TC7H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x005F | TC7L | R<br>W | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x0060 | PACTL | R<br>W | 0 | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | 0x0061 | PAFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | 0x0062 | PACNTH | R<br>W | PACNT15 | PACNT14 | PACNT13 | PACNT12 | PACNT11 | PACNT10 | PACNT9 | PACNT8 | | 0x0063 | PACNTL | R<br>W | PACNT7 | PACNT6 | PACNT5 | PACNT4 | PACNT3 | PACNT2 | PACNT1 | PACNT0 | | 0x0064-<br>0x006B | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x006C | OCPD | R<br>W | OCPD7 | OCPD6 | OCPD5 | OCPD4 | OCPD3 | OCPD2 | OCPD1 | OCPD0 | | 0x006D | Reserved | R<br>W | | | | | | | | | | 0x006E | PTPSR | R<br>W | PTPS7 | PTPS6 | PTPS5 | PTPS4 | PTPS3 | PTPS2 | PTPS1 | PTPS0 | | 0x006F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 0x0070-0x09F Analog to Digital Converter (ATD) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |---------|-----------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|--------------|--------------|--|--| | 0x0070 | ATDCTL0 | R<br>W | Reserved | 0 | 0 | 0 | WRAP3 | WRAP2 | WRAP1 | WRAP0 | | | | 0x0071 | ATDCTL1 | R<br>W | ETRIGSEL | SRES1 | SRES0 | SMP_DIS | ETRIGCH<br>3 | ETRIGCH 2 | ETRIGCH<br>1 | ETRIGCH<br>0 | | | | 0x0072 | ATDCTL2 | R<br>W | 0 | AFFC | ICLKSTP | ETRIGLE | ETRIGP | ETRIGE | ASCIE | ACMPIE | | | | 0x0073 | ATDCTL3 | R<br>W | DJM | S8C | S4C | S2C | S1C | FIFO | FRZ1 | FRZ0 | | | | 0x0074 | ATDCTL4 | R<br>W | SMP2 | SMP1 | SMP0 | | | PRS[4:0] | | | | | | 0x0075 | ATDCTL5 | R<br>W | 0 | sc | SCAN | MULT | CD | СС | СВ | CA | | | | 0x0076 | ATDSTAT0 | R<br>W | SCF | 0 | ETORF | FIFOR | CC3 | CC2 | CC1 | CC0 | | | | 0x0077 | Unimple- | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | onoo!! | mented | W | | | | | | | | | | | | 0x0078 | ATDCMPEH | R<br>W | 0 | 0 | 0 | 0 | | CMPE | [11:8] | | | | | 0x0079 | ATDCMPEL | R<br>W | | | | CMP | E[7:0] | | | | | | | 0x007A | ATDSTAT2H | R<br>W | 0 | 0 | 0 | 0 | | CCF | [11:8] | | | | | | | R | | | | CCF | [7:0] | | | | | | | 0x007B | ATDSTAT2L | W | | | | | | | | | | | | 0x007C | ATDDIENH | R<br>W | 0 | 0 | 0 | 0 | | IEN[ | 11:8] | | | | | 0x007D | ATDDIENL | R<br>W | | | | IEN | [7:0] | | | | | | | 0x007E | ATDCMPHTH | R<br>W | 0 | 0 | 0 | 0 | | СМРН | T[11:8] | | | | | 0x007F | ATDCMPHTL | R<br>W | | | | CMPF | НТ[7:0] | | | | | | | 0x0080 | ATDDR0 | R<br>W | | | | | Justified Res | | | | | | | 0x0082 | ATDDR1 | R<br>W | | | | | Justified Res | * | , | | | | | 0x084 | ATDDR2 | R<br>W | | and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | 0x0086 | ATDDR3 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | 0x0088 | ATDDR4 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | 0x008A | ATDDR5 | R<br>W | | See S | ection 10.3.2 | 2.12.1, "Left | Justified Res | sult Data (D. | JM=0)" | | | | # 0x0070-0x09F Analog to Digital Converter (ATD) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | |---------|----------|--------|-------|------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------|-------|-------|-------|-------|--|--|--| | 0x008C | ATDDR6 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | | 0x008E | ATDDR7 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | | 0x0090 | ATDDR8 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | | 0x0092 | ATDDR9 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | | 0x0094 | ATDDR10 | R<br>W | | | | 2.12.1, "Left<br>.12.2, "Right | | * | | | | | | | 0x0096 | ATDDR11 | R<br>W | | See Section 10.3.2.12.1, "Left Justified Result Data (DJM=0)" and Section 10.3.2.12.2, "Right Justified Result Data (DJM=1)" | | | | | | | | | | | 0x0098- | Unimple- | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 0x009F | mented | W | | | | | | | | | | | | # 0x00A0-0x00C7 Pulse-Width Modulator 8 channels(PWM) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00A0 | PWME | R<br>W | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 | | 0x00A1 | PWMPOL | R<br>W | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 | | 0x00A2 | PWMCLK | R<br>W | PCLK7 | PCLK6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 | | 0x00A3 | PWMPRCLK | R<br>W | 0 | PCKB2 | PCKB1 | PCKB0 | 0 | PCKA2 | PCKA1 | PCKA0 | | 0x00A4 | PWMCAE | R<br>W | CAE7 | CAE6 | CAE5 | CAE4 | CAE3 | CAE2 | CAE1 | CAE0 | | 0x00A5 | PWMCTL | R<br>W | CON67 | CON45 | CON23 | CON01 | PSWAI | PFRZ | 0 | 0 | | 0x00A6 | PWMTST | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOOAO | Test Only | W | | | | | | | | | | 0x00A7 | PWMPRSC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOO7 (7 | · www.rcc | W | | | | | | | | | | 0x00A8 | PWMSCLA | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00A9 | PWMSCLB | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00AA | PWMSCNTA | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUAA | TWWGGNIA | W | | | | | | | | | | 0x00AB | PWMSCNTB | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | OXOONE | 1 WINIOON IB | W | | | | | | | | | | 0x00AC | PWMCNT0 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0,100,10 | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00AD | PWMCNT1 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00AE | PWMCNT2 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00AF | PWMCNT3 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00B0 | PWMCNT4 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00B1 | PWMCNT5 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00B2 | PWMCNT6 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00B3 | PWMCNT7 | R | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00B4 | PWMPER0 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00B5 | PWMPER1 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00B6 | PWMPER2 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00B7 | PWMPER3 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00B8 | PWMPER4 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00B9 | PWMPER5 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00BA | PWMPER6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00BB | PWMPER7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00BC | PWMDTY0 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00BD | PWMDTY1 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|--------|-------|-------|--------------|--------|-------|--------|---------|-------| | 0x00BE | PWMDTY2 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00BF | PWMDTY3 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00C0 | PWMDTY4 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00C1 | PWMDTY5 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00C2 | PWMDTY6 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x00C3 | PWMDTY7 | R<br>W | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | R | | | 0 | | 0 | PWM7IN | | PWM7 | | 0x00C4 | PWMSDN | W | PWMIF | PWMIE | PWM<br>RSTRT | PWMLVL | | | PWM7INL | ENA | | 0x00C5 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUCS | Reserved | W | | | | | | | | | | 0,0000 | Decembed | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00C6 | Reserved | W | | | | | | | | | | 0x00C7 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUC1 | 1/6961 460 | W | | | | | | | | | # 0x00C8-0x00CF Asynchronous Serial Interface (SCI0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------------|--------|----------|---------|-------|-------|-------|----------|----------|--------| | 0x00C8 | SCI0BDH <sup>1</sup> | R<br>W | IREN | TNP1 | TNP0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | 0x00C9 | SCI0BDL <sup>1</sup> | R<br>W | SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | 0x00CA | SCI0CR1 <sup>1</sup> | R<br>W | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | 0x00C8 | SCI0ASR1 <sup>2</sup> | R | RXEDGIF | 0 | 0 | 0 | 0 | BERRV | BERRIF | BKDIF | | | | W | | | | | | | | | | 0x00C9 | SCI0ACR1 <sup>2</sup> | R | RXEDGIE | 0 | 0 | 0 | 0 | 0 | BERRIE | BKDIE | | 0,0003 | GOIDACITI | W | IXXEDGIL | | | | | | DEIXIXIE | DINDIL | | 0x00CA | SCI0ACR2 <sup>2</sup> | R | 0 | 0 | 0 | 0 | 0 | BERRM1 | BERRM0 | BKDFE | | UXUUCA | SCIUACKZ | W | | | | | | DEKKIVII | BERRIVIO | BRDFE | | 0x00CB | SCI0CR2 | R<br>W | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 00000 | CCIOCD4 | R | TDRE | TC | RDRF | IDLE | OR | NF | FE | PF | | 0x00CC | SCI0SR1 | W | | | | | | | | | #### (continued)0x00C8-0x00CF Asynchronous Serial Interface (SCI0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|------------|-------|-------|---------|-------|---------|-------|-------| | 0x00CD | SCI0SR2 | R | AMAP | 0 | 0 | TXPOL | RXPOL | BRK13 | TXDIR | RAF | | OXOGOD | 00100112 | W | 7 (17)7 (1 | | | 1741 02 | 10000 | Dititio | IXBII | | | 0,000 | CCIODDH | R | R8 | то | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00CE | SCI0DRH | W | | T8 | | | | | | | | 0x00CF | SCI0DRL | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | UXUUCI | SCIODRE | W | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | Those registers are accessible if the AMAP bit in the SCI0SR2 register is set to zero Those registers are accessible if the AMAP bit in the SCI0SR2 register is set to one #### 0x00D0-0x00D7 Asynchronous Serial Interface (SCI1) Map | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCI1BDH <sup>1</sup> | | I IRFN | TNP1 | TNP0 | SBR12 | SBR11 | SBR10 | SBR9 | SBR8 | | SCI1BDL <sup>1</sup> | R<br>W | I SBR7 | SBR6 | SBR5 | SBR4 | SBR3 | SBR2 | SBR1 | SBR0 | | SCI1CR1 <sup>1</sup> | R<br>W | LOOPS | SCISWAI | RSRC | М | WAKE | ILT | PE | PT | | SCI1ASR1 <sup>2</sup> | R<br>W | RXEDGIF | 0 | 0 | 0 | 0 | BERRV | BERRIF | BKDIF | | SCI1ACR1 <sup>2</sup> | R<br>W | RXEDGIE | 0 | 0 | 0 | 0 | 0 | BERRIE | BKDIE | | SCI1ACR2 <sup>2</sup> | R<br>W | 0 | 0 | 0 | 0 | 0 | BERRM1 | BERRM0 | BKDFE | | SCI1CR2 | R<br>W | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | SCI1SR1 | R | | TC | RDRF | IDLE | OR | NF | FE | PF | | SCI1SR2 | R | AMAP | 0 | 0 | TXPOL | RXPOL | BRK13 | TXDIR | RAF | | SCI1DRH | R | R8 | Т8 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | SCI1DRL | | | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | SCI1BDH <sup>1</sup> SCI1BDL <sup>1</sup> SCI1CR1 <sup>1</sup> SCI1ASR1 <sup>2</sup> SCI1ACR1 <sup>2</sup> SCI1ACR2 <sup>2</sup> SCI1CR2 SCI1SR1 SCI1SR2 SCI1DRH SCI1DRL | SCI1BDH1 R W SCI1BDL1 R W SCI1CR11 R W SCI1ACR12 R SCI1ACR22 R SCI1CR2 R SCI1CR2 R SCI1SR1 R SCI1SR2 R SCI1DRH R SCI1DRH R SCI1DRL R W SCI1DRL R W | SCI1BDH1 R W IREN SCI1BDL1 R SBR7 SCI1CR11 W LOOPS SCI1ASR12 R RXEDGIF SCI1ACR12 R O SCI1CR2 R TIE SCI1SR1 R TDRE SCI1SR1 R TDRE SCI1SR2 R AMAP SCI1DRH R R8 SCI1DRH R R7 T7 | SCI1BDH1 R W IREN TNP1 SCI1BDL1 R W SBR7 SBR6 SCI1CR11 R LOOPS SCISWAI SCI1ASR12 R RXEDGIF 0 SCI1ACR12 R RXEDGIE 0 SCI1ACR22 R O O 0 SCI1CR2 R TIE TCIE SCI1SR1 R TDRE TC SCI1SR2 R AMAP O SCI1DRH R R8 T8 SCI1DRL R R7 R6 T7 T6 | SCI1BDH1 R IREN TNP1 TNP0 SCI1BDL1 R SBR7 SBR6 SBR5 SCI1CR11 R LOOPS SCISWAI RSRC SCI1ASR12 R RXEDGIF O O SCI1ACR12 R RXEDGIE O O SCI1ACR22 R O O O SCI1CR2 W TIE TCIE RIE SCI1SR1 R TDRE TC RDRF SCI1SR2 W AMAP O O SCI1DRH R R8 T8 O SCI1DRL R R7 R6 R5 T7 T6 T5 | SCI1BDH1 R W IREN TNP1 TNP0 SBR12 SCI1BDL1 R SBR7 SBR6 SBR5 SBR4 SCI1CR11 R LOOPS SCISWAI RSRC M SCI1ASR12 R RXEDGIF 0 0 0 SCI1ACR12 R RXEDGIE 0 0 0 SCI1ACR22 R O O O O O O 0 0 SCI1CR2 W TIE TCIE RIE ILIE SCI1SR1 R TDRE TC RDRF IDLE SCI1SR2 W AMAP O O TXPOL SCI1DRH R R8 T8 O O O SCI1DRL R R7 R6 R5 R4 TT T6 T5 T4 | SCI1BDH1 R W IREN TNP1 TNP0 SBR12 SBR11 SCI1BDL1 R SBR7 SBR6 SBR5 SBR4 SBR3 SCI1CR11 R LOOPS SCISWAI RSRC M WAKE SCI1ASR12 R RXEDGIF O O O O O O O SCI1ACR12 R RXEDGIE O O O O O O O O SCI1ACR22 R O O O O O O O O O O SCI1CR2 W TIE TCIE RIE ILIE TE SCI1SR1 R TDRE TC RDRF IDLE OR OR SCI1SR2 W AMAP O O TXPOL RXPOL SCI1DRI R R8 T8 O O O O O SCI1DRI R R7 R6 R5 R4 R3 | SCI1BDH1 R<br>W IREN TNP1 TNP0 SBR12 SBR11 SBR10 SCI1BDL1 R<br>W SBR7 SBR6 SBR5 SBR4 SBR3 SBR2 SCI1CR11 R<br>W LOOPS SCISWAI RSRC M WAKE ILT SCI1ASR12 R<br>W RXEDGIF O O O O O BERRV SCI1ACR12 R<br>W RXEDGIE O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O O NF ILIE RE RE RE SCI1CR2 W AMAP TYPOL RXPOL <t< td=""><td>SCI1BDH¹ R W IREN TNP1 TNP0 SBR12 SBR11 SBR10 SBR9 SCI1BDL¹ R SBR7 SBR6 SBR5 SBR4 SBR3 SBR2 SBR1 SCI1CR1¹ R LOOPS SCISWAI RSRC M WAKE ILT PE SCI1ASR1² R RXEDGIF O O O O O O BERRY BERRIF SCI1ACR1² R RXEDGIE O O O O O O BERRIE SCI1ACR2² R O O O O O O BERRM1 BERRM0 SCI1CR2 R TIE TCIE RIE ILIE TE RE RWU SCI1SR1 R TDRE TC RDRF IDLE OR NF FE SCI1SR2 R AMAP O O TXPOL RXPOL BRK13 TXDIR SCI1DRH R R8 T8 O O O O O O O O O O O O SCI1DRL R R7 R6 R5 R4 R3 R2 R1 SCI1DRL R R7 R6 R5 R4 R3 R2 R1 </td></t<> | SCI1BDH¹ R W IREN TNP1 TNP0 SBR12 SBR11 SBR10 SBR9 SCI1BDL¹ R SBR7 SBR6 SBR5 SBR4 SBR3 SBR2 SBR1 SCI1CR1¹ R LOOPS SCISWAI RSRC M WAKE ILT PE SCI1ASR1² R RXEDGIF O O O O O O BERRY BERRIF SCI1ACR1² R RXEDGIE O O O O O O BERRIE SCI1ACR2² R O O O O O O BERRM1 BERRM0 SCI1CR2 R TIE TCIE RIE ILIE TE RE RWU SCI1SR1 R TDRE TC RDRF IDLE OR NF FE SCI1SR2 R AMAP O O TXPOL RXPOL BRK13 TXDIR SCI1DRH R R8 T8 O O O O O O O O O O O O SCI1DRL R R7 R6 R5 R4 R3 R2 R1 SCI1DRL R R7 R6 R5 R4 R3 R2 R1 | Those registers are accessible if the AMAP bit in the SCI1SR2 register is set to zero. Those registers are accessible if the AMAP bit in the SCI1SR2 register is set to one # 0x00D8-0x00DF Serial Peripheral Interface (SPI) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|---------|-------|----------|---------|-------|-----------|-------| | 0x00D8 | SPICR1 | R<br>W | SPIE | SPE | SPTIE | MSTR | CPOL | СРНА | SSOE | LSBFE | | 0x00D9 | SPICR2 | R | 0 | XFRW | 0 | MODFEN | BIDIROE | 0 | SPISWAI | SPC0 | | OXOODS | OF ICINZ | W | | XI IXVV | | WODI LIV | DIDINOL | | OF IOVIAL | 31 00 | ## 0x00D8-0x00DF Serial Peripheral Interface (SPI) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|---|-------|-------|-------|-------|-------|--------|-------|--------| | 0x00DA | SPIBR | R | 0 | SPPR2 | SPPR1 | SPPR0 | 0 | SPR2 | SPR1 | SPR0 | | 0,000,1 | 01 1211 | W | | 0 | 0 | 0 | | 0. 1.2 | 0 | 0. 1.0 | | 0x00DB | SPISR | R | SPIF | 0 | SPTEF | MODF | 0 | 0 | 0 | 0 | | OXOODD | SI ISIX | W | | | | | | | | | | 0x00DC | SPIDRH | R | R15 | R14 | R13 | R12 | R11 | R10 | R9 | R8 | | UXUUDO | SHIDINI | W | T15 | T14 | T13 | T12 | T11 | T10 | T9 | T8 | | 0x00DD | SPIDRL | R | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | UXUUDD | 31 IDIL | W | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | 0x00DE | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UXUUDL | ixeserveu | W | | | | | | | | | | 0x00DF | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | UNUUDF | iveselven | W | | | | | | | | | ## 0x00E0-0x00E7 Inter IC Bus (IIC) Map | 0x00E2 IBCR R W IBEN IBIE MS/SL TX/RX TXAK 0 0 IBSW 0x00E3 IBSR R TCF IAAS IBB IBAL 0 SRW IBIF RXA 0x00E4 IBDR R W D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R W GCEN ADTYPE 0 0 0 0 0 0 0 0x00E6 Reserved R 0 0 0 0 0 0 0 0 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|---|-------|--------|---------|-------|-------|-------|-------|----------| | 0x00E1 IBFD W IBC7 IBC6 IBC5 IBC4 IBC3 IBC2 IBC1 IBC 0x00E2 IBCR R IBEN IBIE MS/SL TX/RX TXAK 0 0 0 IBSW 0x00E3 IBSR R TCF IAAS IBB IBAL 0 SRW IBIF RXA 0x00E4 IBDR R D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R GCEN ADTYPE 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved R 0 0 0 0 0 0 0 0 | 0x00E0 | IBAD | | ADR7 | ADR6 | ADR5 | ADR4 | ADR3 | ADR2 | ADR1 | 0 | | 0x00E2 IBCR W IBEN IBIE MS/SL TX/RX TXAK RSTA IBSW 0x00E3 IBSR R TCF IAAS IBB IBAL 0 SRW IBIF RXA 0x00E4 IBDR R D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R GCEN ADTYPE 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved R 0 0 0 0 0 0 0 | 0x00E1 | IBFD | | IBC7 | IBC6 | IBC5 | IBC4 | IBC3 | IBC2 | IBC1 | IBC0 | | 0x00E3 IBSR R TCF IAAS IBB IBAL 0 SRW IBIF RXA 0x00E4 IBDR R D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R GCEN ADTYPE 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved R 0 0 0 0 0 0 0 | 0v00E2 | IRCR | R | IREN | IRIE | MS/SI | TY/RY | TΥΔΚ | 0 | 0 | ΙΒς\//ΔΙ | | 0x00E3 IBSR W IBAL IBIF 0x00E4 IBDR R D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R GCEN ADTYPE 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved R 0 0 0 0 0 0 0 0 | UXUULZ | IDON | W | IDLIN | IDIL | IVIO/OL | IA/IX | IAAR | RSTA | | IDOWAI | | 0x00E4 IBDR R W D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R W GCEN ADTYPE 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved | 0×00E3 | IRSD | R | TCF | IAAS | IBB | IRΛΙ | 0 | SRW | IRIE | RXAK | | 0x00E4 IBDR W D7 D6 D5 D4 D3 D2 D1 D0 0x00E5 IBCR2 R GCEN ADTYPE 0 0 0 0 ADR10 ADR9 ADR 0x00E6 Reserved R 0 0 0 0 0 0 0 0 | UXUUES | IDON | W | | | | IDAL | | | IDIF | | | 0x00E5 BCR2 W GCEN ADTYPE ADR10 ADR9 ADR Ox00E6 Reserved R O O O O O O O O O | 0x00E4 | IBDR | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D 0 | | 0x00E6 Reserved R 0 0 0 0 0 0 0 0 0 | 0.0055 | IDCD2 | R | CCEN | ADTVDE | 0 | 0 | 0 | ADD40 | ADDO | ADDO | | 0x00E6 Reserved | UXUUES | IDURZ | W | GCEN | ADITPE | | | | ADRIU | ADR9 | ADRO | | 0X00E0 Reserved W | 0,0056 | Dogoryod | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | · · | UXUUE | Reserved | W | | | | | | | | | | 0v00E7 Becarved R 0 0 0 0 0 0 0 0 0 | 0.0057 | Decembed | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00E7 Reserved W | UXUUE / | Reserved | W | | | | | | | | | # 0x00E8-0x00FF Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x00E8- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x00FF | Neserveu | W | | | | | | | | | ## 0x0100-0x0113 NVM Control Register (FTMR) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|--------|--------|--------|--------|--------|--------|---------|---------|---------| | 0x0100 | FCLKDIV | R<br>W | FDIVLD | FDIV6 | FDIV5 | FDIV4 | FDIV3 | FDIV2 | FDIV1 | FDIV0 | | 0x0101 | FSEC | R | KEYEN1 | KEYEN0 | RNV5 | RNV4 | RNV3 | RNV2 | SEC1 | SEC0 | | 0.0101 | TOLO | W | | | | | | | | | | 0x0102 | FCCOBIX | R<br>W | 0 | 0 | 0 | 0 | 0 | CCOBIX2 | CCOBIX1 | ССОВІХ0 | | 0x0103 | FECCRIX | R<br>W | 0 | 0 | 0 | 0 | 0 | ECCRIX2 | ECCRIX1 | ECCRIX0 | | 0x0104 | FCNFG | R<br>W | CCIE | 0 | 0 | IGNSF | 0 | 0 | FDFD | FSFD | | 0x0105 | FERCNFG | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | DFDIE | SFDIE | | 0x0106 | FSTAT | R<br>W | CCIE | 0 | ACCERR | FPVIOL | MGBUSY | RSVD | MGSTAT1 | MGSTAT0 | | 0x0107 | FERSTAT | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | DFDIF | SFDIF | | 0x0108 | FPROT | R<br>W | FPOPEN | RNV6 | FPHDIS | FPHS1 | FPHS0 | FPLDIS | FPLS1 | FPLS0 | | 0x0109 | DFPROT | R<br>W | DPOPEN | 0 | 0 | DPS4 | DPS3 | DPS2 | DPS1 | DPS0 | | 0x010A | FCCOBHI | R<br>W | CCOB15 | CCOB14 | CCOB13 | CCOB12 | CCOB11 | CCOB10 | ССОВ9 | CCOB8 | | 0x010B | FCCOBLO | R<br>W | CCOB7 | CCOB6 | CCOB5 | CCOB4 | ССОВ3 | CCOB2 | CCOB1 | ССОВ0 | | 0x010C | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x010D | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x010E | FECCRHI | R<br>W | ECCR15 | ECCR14 | ECCR13 | ECCR12 | ECCR11 | ECCR10 | ECCR9 | ECCR8 | | 0x010F | FECCRLO | R<br>W | ECCR7 | ECCR6 | ECCR5 | ECCR4 | ECCR3 | ECCR2 | ECCR1 | ECCR0 | | 0x0110 | FOPT | R<br>W | NV7 | NV6 | NV5 | NV4 | NV3 | NV2 | NV1 | NV0 | | | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0111 | Reserved | W | | | | | | | | | | 0x0112 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0113 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.0113 | 116961160 | W | | | | | | | | | ## 0x0114-0x011F Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0114- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x011F | Reserved | W | | | | | | | | | ## 0x0120-0x012F Interrupt Module (S12XINT) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|-------------|--------|-------|---------|----------|--------|---------|---------------|-------------|------------|--| | 0x0120 | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0.0120 | Reserved | W | | | | | | | | | | | 0x0121 | IVBR | R<br>W | | | | IVB_AD | DR[7:0] | | | | | | 0x0122 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x0123 | Reserved | W | U | U | U | U | 0 | U | U | 0 | | | 0.0404 | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x0124 | Reserved | W | | | | | | | | | | | 0x0125 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0,10.20 | 110001100 | W | | • | • | | | | | | | | 0x0126 | INT_XGPRIO | R<br>W | 0 | 0 | 0 | 0 | 0 | XILVL[2:0] | | | | | | | R | | | | | 0 | 0 0 0 | | | | | 0x0127 | INT_CFADDR | W | | INT_CFA | DDR[7:4] | | | 0 0 | | | | | 0x0128 | INT_CFDATA0 | R<br>W | RQST | 0 | 0 | 0 | 0 | PRIOLVL[2:0] | | | | | 0.0400 | INT OFDATA | R | RQST | 0 | 0 | 0 | 0 | | | | | | 0x0129 | INT_CFDATA1 | W | RQSI | | | | | | PRIOLVL[2:0 | ' <u>'</u> | | | 0x012A | INT_CFDATA2 | R<br>W | RQST | 0 | 0 | 0 | 0 | l | PRIOLVL[2:0 | ] | | | | | R | | 0 | 0 | 0 | 0 | | | | | | 0x012B | INT_CFDATA3 | W | RQST | | J | | | I | PRIOLVL[2:0 | ] | | | 0v012C | INT_CFDATA4 | R | RQST | 0 | 0 | 0 | 0 | DDIOLVI [3:0] | | | | | 0.0120 | INT_CFDAIA4 | W | NQSI | | | | | PRIOLVL[2:0] | | | | | 0x012D | INT_CFDATA5 | R<br>W | RQST | 0 | 0 | 0 | 0 | PRIOLVL[2:0] | | | | | 0x012E | INT_CFDATA6 | R<br>W | RQST | 0 | 0 | 0 | 0 | PRIOLVL[2:0] | | | | | 0x012F | INT_CFDATA7 | R<br>W | RQST | 0 | 0 | 0 | 0 | PRIOLVL[2:0] | | | | ## 0x00130-0x013F Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0130- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x013F | Reserved | W | | | | | | | | | ## 0x0140-0x017F MSCAN (CAN0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------------------------|-------------|--------|--------|---------|---------|---------|---------|--------|--------| | 0x0140 | CAN0CTL0 | R<br>W | RXFRM | RXACT | CSWAI | SYNCH | TIME | WUPE | SLPRQ | INITRQ | | 0x0141 | CAN0CTL1 | R<br>W | CANE | CLKSRC | LOOPB | LISTEN | BORM | WUPM | SLPAK | INITAK | | 0x0142 | CAN0BTR0 | R<br>W | SJW1 | SJW0 | BRP5 | BRP4 | BRP3 | BRP2 | BRP1 | BRP0 | | 0x0143 | CAN0BTR1 | R<br>W | SAMP | TSEG22 | TSEG21 | TSEG20 | TSEG13 | TSEG12 | TSEG11 | TSEG10 | | 0x0144 | CAN0RFLG | R<br>W | WUPIF | CSCIF | RSTAT1 | RSTAT0 | TSTAT1 | TSTAT0 | OVRIF | RXF | | 0x0145 | CAN0RIER | R<br>W | WUPIE | CSCIE | RSTATE1 | RSTATE0 | TSTATE1 | TSTATE0 | OVRIE | RXFIE | | 0x0146 | CAN0TFLG | R<br>W | 0 | 0 | 0 | 0 | 0 | TXE2 | TXE1 | TXE0 | | 0x0147 | CAN0TIER | R<br>W | 0 | 0 | 0 | 0 | 0 | TXEIE2 | TXEIE1 | TXEIE0 | | 0x0148 | CAN0TARQ | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTRQ2 | ABTRQ1 | ABTRQ0 | | 0x0149 | CAN0TAAK | R<br>W | 0 | 0 | 0 | 0 | 0 | ABTAK2 | ABTAK1 | ABTAK0 | | 0x014A | CAN0TBSEL | R<br>W | 0 | 0 | 0 | 0 | 0 | TX2 | TX1 | TX0 | | 0x014B | CANOIDAC | R<br>W | 0 | 0 | IDAM1 | IDAM0 | 0 | IDHIT2 | IDHIT1 | IDHIT0 | | 0x014C | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x014D | CANOMISC | W<br>R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BOHOLD | | 0x014E | CAN0RXERR | W<br>R<br>W | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | 0x014F | CAN0TXERR | R<br>W | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | 0x0150-<br>0x0153 | CANOIDARO-<br>CANOIDAR3 | R | ΔC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0154-<br>0x0157 | CANOIDMR0-<br>CANOIDMR3 | - 1 | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AMO | | 0x0158-<br>0x015B | CANOIDAR4-<br>CANOIDAR7 | R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | ## 0x0140-0x017F MSCAN (CAN0) Map (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------------------------|--------|-------|-------------|-------|-------|--------------------------|-------|---------------|-------| | 0x015C-<br>0x015F | CANOIDMR4-<br>CANOIDMR7 | R<br>W | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AM0 | | 0x0160-<br>0x016F | CAN0RXFG | R | | (See Detail | | | ECEIVE BU<br>Receive and | | iffer Layout) | | | | | W | | | | | | | | | | 0x0170-<br>0x017F | CAN0TXFG | R<br>W | | (See Detail | | | RANSMIT BURECEIVE and | | iffer Layout) | | ## **Detailed MSCAN Foreground Receive and Transmit Buffer Layout** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | | Extended ID | R | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0xXXX0 | Standard ID | R | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | | CANxRIDR0 | W | | | | | | | | | | | Extended ID | R | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | 0xXXX1 | Standard ID | R | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | | | CANxRIDR1 | W | | | | | | | | | | | Extended ID | R | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | 0xXXX2 | Standard ID | R | | | | | | | | | | | CANxRIDR2 | W | | | | | | | | | | | Extended ID | R | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | 0xXXX3 | Standard ID | R | | | | | | | | | | | CANxRIDR3 | W | | | | | | | | | | | CANxRDSR0- | | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0xXXXB | CANxRDSR7 | W | | | | | | | | | | 0xXXXC | CANRxDLR | R | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | 0,000 | O/ II II O/DEIX | W | | | | | | | | | | 0xXXXD | Reserved | R | | | | | | | | | | 0,00000 | 110001100 | W | | | | | | | | | | 0xXXXE | CANxRTSRH | R | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | - | | W | | | | | | | | | | 0xXXXF | CANxRTSRL | R | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | | | | W | | | | | | | | | | | Extended ID | R | ID28 | ID27 | ID26 | ID25 | ID24 | ID23 | ID22 | ID21 | | 0xXX10 | CANxTIDR0 | W | | | | | | | | | | | Standard ID | R | ID10 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | | | <b>.</b> | W | | | | | | | | | | | Extended ID | R | ID20 | ID19 | ID18 | SRR=1 | IDE=1 | ID17 | ID16 | ID15 | | 0xXX0x | CANxTIDR1 | W | | | | | | | | | | XX10 | Standard ID | R | ID2 | ID1 | ID0 | RTR | IDE=0 | | | | | | Forter de d ID | W | | | | | | | | | | | Extended ID | R | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 | | 0xXX12 | CANxTIDR2 | W | | | | | | | | | | | Standard ID | R<br>W | | | | | | | | | | | | ٧٧ | | | | | | | | | ## **Detailed MSCAN Foreground Receive and Transmit Buffer Layout (continued)** | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|-------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0xXX13 | Extended ID CANxTIDR3 | R<br>W | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | RTR | | UXXXIS | Standard ID | R<br>W | | | | | | | | | | 0xXX14-<br>0xXX1B | CANxTDSR0-<br>CANxTDSR7 | R<br>W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0xXX1C | CANxTDLR | R<br>W | | | | | DLC3 | DLC2 | DLC1 | DLC0 | | 0xXX1D | CANxTTBPR | R<br>W | PRIO7 | PRIO6 | PRIO5 | PRIO4 | PRIO3 | PRIO2 | PRIO1 | PRIO0 | | 0xXX1E | CANxTTSRH | R | TSR15 | TSR14 | TSR13 | TSR12 | TSR11 | TSR10 | TSR9 | TSR8 | | | | W | | | | | | | | | | 0xXX1F | CANxTTSRL | R | TSR7 | TSR6 | TSR5 | TSR4 | TSR3 | TSR2 | TSR1 | TSR0 | | V//// 11 | C, III TOILE | W | | | | | | | | | ## 0x0180-0x01BF MSCAN (CAN1) Map | 0x0181 CAN1CTL1 R W CANE CLKSRC LOOPB LISTEN BORM WUPM SLPAK I 0x0182 CAN1BTR0 R W SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 0x0183 CAN1BTR1 R SAMP TSEG22 TSEG21 TSEG20 TSEG12 TSEG11 T 0x0184 CAN1RFLG W WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTATE0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE1 TSTATE1 TSTATE0 OVRIE F 0x0186 CAN1TFLG R 0 0 0 0 0 TXE2 TXE1 | INITRQ INITAK BRP0 TSEG10 RXF | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | 0x0181 CAN1CTL1 R W CANE CLKSRC LOOPB LISTEN BORM WUPM SLPAK I 0x0182 CAN1BTR0 R W SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 0x0183 CAN1BTR1 R SAMP TSEG22 TSEG21 TSEG20 TSEG12 TSEG11 T 0x0184 CAN1RFLG W WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTATE0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE1 TSTATE1 TSTATE0 OVRIE F 0x0186 CAN1TFLG R 0 0 0 0 0 TXE2 TXE1 | BRP0 TSEG10 | | 0x0181 CAN1CTL1 W CANE CLKSRC LOOPB LISTEN BORM WUPM 0x0182 CAN1BTR0 R SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 0x0183 CAN1BTR1 R SAMP TSEG22 TSEG21 TSEG20 TSEG13 TSEG12 TSEG11 T 0x0184 CAN1RFLG W WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE ISTATE1 0x0186 CAN1TFLG W O O O O TXE2 TXE1 | BRP0<br>TSEG10 | | 0x0182 CAN1BTR0 R VW SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 0x0183 CAN1BTR1 R VW SAMP TSEG22 TSEG21 TSEG20 TSEG12 TSEG11 T 0x0184 CAN1RFLG R WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE ISTATE1 0x0186 CAN1TFLG R O O O O O O O O O TXE2 TXE1 | TSEG10 | | 0x0182 CAN1BTR0 W SJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 0x0183 CAN1BTR1 R SAMP TSEG22 TSEG21 TSEG20 TSEG13 TSEG12 TSEG11 T 0x0184 CAN1RFLG W WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE F 0x0186 CAN1TFLG W R 0 0 0 0 0 TXE2 TXE1 | TSEG10 | | 0x0183 CAN1BTR1 R W SAMP TSEG22 TSEG21 TSEG20 TSEG13 TSEG12 TSEG11 T 0x0184 CAN1RFLG R WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE ISTATE0 0x0186 CAN1TFLG R O O O O O O O TXE2 TXE1 | | | 0x0183 CAN1BTR1 W SAMP TSEG22 TSEG21 TSEG13 TSEG12 TSEG11 T 0x0184 CAN1RFLG W WUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE F 0x0186 CAN1TFLG W R 0 0 0 0 0 TXE2 TXE1 | | | 0x0184 CAN1RFLG WUPIF CSCIF OVRIF 0x0185 CAN1RIER R WUPIE CSCIE RSTATE1 RSTATE1 TSTATE1 TSTATE0 OVRIE I 0x0186 CAN1TFLG R 0 0 0 0 0 TXE2 TXE1 | RXF | | 0x0185 CAN1RIER W WUPIE CSCIE RSTATE1 RSTATE1 TSTATE1 TSTATE0 OVRIE F 0x0186 CAN1TFLG R 0 0 0 0 0 TXE2 TXE1 | IVAI | | 0x0186 CAN1TFLG W WOPIE CSCIE RSTATE1 RSTATE0 TSTATE0 OVRIE F | | | 0x0186 CAN1TFLG R 0 0 0 0 0 TXE2 TXE1 | RXFIE | | 0x0186 CAN1TFLG W R 0 0 0 0 0 | | | R 0 0 0 0 | TXE0 | | | | | 0x0187 CAN1TIER W TXEIE2 TXEIE1 T | TXEIE0 | | | | | 0x0188 CAN1TARQ W ABTRQ1 ABTRQ1 A | ABTRQ0 | | 0x0189 CAN1TAAK R 0 0 0 0 0 ABTAK2 ABTAK1 A | ABTAK0 | | W | | | 0x018A CAN1TBSEL R 0 0 0 0 0 TX2 TX1 | TX0 | | W | IDIUTO | | 0x018B CAN1IDAC R 0 0 IDAM1 IDAM0 0 IDHIT2 IDHIT1 I | IDHIT0 | | R 0 0 0 0 0 0 | | | 0x018C Reserved W | 0 | ## 0x0180-0x01BF MSCAN (CAN1) Map (continued) | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------------|---|---------|-------------|------------|--------------|-------------|-------------|--------------|--------| | 0x018D | CAN1MISC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BOHOLD | | 000100 | CANTINISC | W | | | | | | | | BOHOLD | | 0x018E | CAN1RXERR | R | RXERR7 | RXERR6 | RXERR5 | RXERR4 | RXERR3 | RXERR2 | RXERR1 | RXERR0 | | OXOTOL | CANTIXALIKI | W | | | | | | | | | | 0x018F | CAN1TXERR | R | TXERR7 | TXERR6 | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 | | 0.00101 | OANTIALKIK | W | | | | | | | | | | 0x0190- | CAN1IDAR0- | R | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x0193 | CAN1IDAR3 | W | 7.07 | 7.00 | 7.00 | 7.01 | 7.00 | 7.02 | 7.01 | 7.00 | | 0x0194- | CAN1IDMR0- | R | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AMO | | 0x0197 | CAN1IDMR3 | W | 7 ((V)) | 7 (1710 | 7 (1710 | 7 (17) | 7 (1710 | 7 (1712 | 7 (1711 | 71110 | | 0x0198- | CAN1IDAR4- | R | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | | 0x019B | CAN1IDAR7 | W | | 7.00 | | 7.01 | | | | 7.00 | | 0x019C- | CAN1IDMR4- | R | AM7 | AM6 | AM5 | AM4 | AM3 | AM2 | AM1 | AMO | | 0x019F | CAN1IDMR7 | W | , | 70 | _ | | _ | | 7 | 7 | | 0x01A0- | | R | | (O D : 11 | _ | GROUND R | | | " | | | 0x01AF | CAN1RXFG | | | (See Detail | ed MSCAN I | -oreground I | Receive and | Iransmit Bu | ffer Layout) | | | | | W | | | | | | | | | | 0x01B0- | CAN1TXFG | R | | (O D-: " | _ | GROUND TE | _ | _ | # ( ( ) | | | 0x01BF | | W | | (See Detail | ed MSCAN I | -oreground I | Receive and | Iransmit Bu | rrer Layout) | | ## 0x01C0-0x01FF Motor Controller 10-bit 8-channels(MC) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------------|---|--------|--------|------------|--------|-------|-------|-------|---------| | 0x01C0 | MCCTL0 | R | 0 | MCPRE1 | MCPRE0 | MCSWAI | FAST | DITH | 0 | MCTOIF | | 0,0100 | WOOTE | W | | WOIKEI | WOI KEO | WOOWAI | 1701 | Dilli | | WICTOII | | 0x01C1 | MCCTL1 | R | RECIRC | 0 | 0 | 0 | 0 | 0 | 0 | MCTOIE | | 0,0101 | WOOTET | W | REGIRO | | | | | | | WIOTOIL | | 0x01C2 | MCPER (hi) | R | 0 | 0 | 0 | 0 | 0 | P10 | P9 | P8 | | 000102 | MOI LIV (III) | W | | | | | | 1 10 | 1 0 | | | 0x01C3 | MCPER (lo) | R | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | | 0,0100 | MOI LIT (IO) | W | . , | 1 0 | 10 | | 10 | | | | | 0x01C4- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x01CF | | W | | | | | | | | | | 0x01D0 | MCCC0 | R | MCOM1 | мсомо | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0.0120 | | W | | | 11107 1111 | | | | | | | 0x01D1 | MCCC1 | R | MCOM1 | МСОМ0 | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0.0.2. | | W | | | | | | | | | | 0x01D2 | MCCC2 | R | MCOM1 | МСОМ0 | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0.0.22 | | W | | | | | | | | | | 0x01D3 | MCCC3 | R | MCOM1 | МСОМ0 | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 2 | | W | | | | | | | | | | 0x01D4 | MCCC4 | R | MCOM1 | мсомо | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | | | W | | | | | | | | | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|------------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x01D5 | MCCC5 | R<br>W | MCOM1 | МСОМ0 | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0x01D6 | MCCC6 | R<br>W | MCOM1 | мсомо | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0x01D7 | MCCC7 | R<br>W | MCOM1 | МСОМ0 | MCAM1 | MCAM0 | 0 | 0 | CD1 | CD0 | | 0x01D8–<br>0x01DF | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x01E0 | MCDC0 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01E1 | MCDC0 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01E2 | MCDC1 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01E3 | MCDC1 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01E4 | MCDC2 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01E5 | MCDC2 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01E6 | MCDC3 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01E7 | MCDC3 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01E8 | MCDC4 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01E9 | MCDC4 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01EA | MCDC5 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01EB | MCDC5 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01EC | MCDC6 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01ED | MCDC6 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0x01EE | MCDC7 (hi) | R<br>W | S | S | S | S | S | D10 | D9 | D8 | | 0x01EF | MCDC7 (lo) | R<br>W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x01F0- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x01FF | Reserved | W | | | | | | | | | # 0x0200-0x021F Liquid Crystal Display 40x4(LCD) Map | Address | Name | qu. | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|---------|---------|---------|---------|---------|---------|---------|--------------| | 0x0200 | LCDCR0 | R<br>W | LCDEN | 0 | LCLK2 | LCLK1 | LCLK0 | BIAS | DUTY1 | DUTY0 | | 0x0201 | LCDCR1 | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | LCDSWAI | LCDRPST<br>P | | 0x0202 | FPENR0 | R<br>W | FP7EN | FP6EN | FP5EN | FP4EN | FP3EN | FP2EN | FP1EN | FP0EN | | 0x0203 | FPENR1 | R<br>W | FP15EN | FP14EN | FP13EN | FP12EN | FP11EN | FP10EN | FP9EN | FP8EN | | 0x0204 | FPENR2 | R<br>W | FP23EN | FP22EN | FP21EN | FP20EN | FP19EN | FP18EN | FP17EN | FP16EN | | 0x0205 | FPENR3 | R<br>W | FP31EN | FP30EN | FP29EN | FP28EN | FP27EN | FP26EN | FP25EN | FP24EN | | 0x0206 | FPENR4 | R<br>W | FP39EN | FP38EN | FP37EN | FP36EN | FP35EN | FP34EN | FP33EN | FP32EN | | 0x0207 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0208 | LCDRAM0 | R<br>W | FP1BP3 | FP1BP2 | FP1BP1 | FP1BP0 | FP0BP3 | FP0BP2 | FP0BP1 | FP0BP0 | | 0x0209 | LCDRAM1 | R<br>W | FP3BP3 | FP3BP2 | FP3BP1 | FP3BP0 | FP2BP3 | FP2BP2 | FP2BP1 | FP2BP0 | | 0x020A | LCDRAM2 | R<br>W | FP5BP3 | FP5BP2 | FP5BP1 | FP5BP0 | FP4BP3 | FP4BP2 | FP4BP1 | FP4BP0 | | 0x020B | LCDRAM3 | R<br>W | FP7BP3 | FP7BP2 | FP7BP1 | FP7BP0 | FP6BP3 | FP6BP2 | FP6BP1 | FP6BP0 | | 0x020C | LCDRAM4 | R<br>W | FP9BP3 | FP9BP2 | FP9BP1 | FP9BP0 | FP8BP3 | FP8BP2 | FP8BP1 | FP8BP0 | | 0x020D | LCDRAM5 | R<br>W | FP11BP3 | FP11BP2 | FP11BP1 | FP11BP0 | FP10BP3 | FP10BP2 | FP10BP1 | FP10BP0 | | 0x020E | LCDRAM6 | R<br>W | FP13BP3 | FP13BP2 | FP13BP1 | FP13BP0 | FP12BP3 | FP12BP2 | FP12BP1 | FP12BP0 | | 0x020F | LCDRAM7 | R<br>W | FP15BP3 | FP15BP2 | FP15BP1 | FP15BP0 | FP14BP3 | FP14BP2 | FP14BP1 | FP14BP0 | | 0x0210 | LCDRAM8 | R<br>W | FP17BP3 | FP17BP2 | FP17BP1 | FP17BP0 | FP16BP3 | FP16BP2 | FP16BP1 | FP16BP0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|--------|---------|---------|---------|---------|---------|---------|---------|---------| | 0x0211 | LCDRAM9 | R<br>W | FP19BP3 | FP19BP2 | FP19BP1 | FP19BP0 | FP18BP3 | FP18BP2 | FP18BP1 | FP18BP0 | | 0x0212 | LCDRAM10 | R<br>W | FP21BP3 | FP21BP2 | FP21BP1 | FP21BP0 | FP20BP3 | FP20BP2 | FP20BP1 | FP20BP0 | | 0x0213 | LCDRAM11 | R<br>W | FP23BP3 | FP23BP2 | FP23BP1 | FP23BP0 | FP22BP3 | FP22BP2 | FP22BP1 | FP22BP0 | | 0x0214 | LCDRAM12 | R<br>W | FP25BP3 | FP25BP2 | FP25BP1 | FP25BP0 | FP24BP3 | FP24BP2 | FP24BP1 | FP24BP0 | | 0x0215 | LCDRAM13 | R<br>W | FP27BP3 | FP27BP2 | FP27BP1 | FP27BP0 | FP26BP3 | FP26BP2 | FP26BP1 | FP26BP0 | | 0x0216 | LCDRAM14 | R<br>W | FP29BP3 | FP29BP2 | FP29BP1 | FP29BP0 | FP28BP3 | FP28BP2 | FP28BP1 | FP28BP0 | | 0x0217 | LCDRAM15 | R<br>W | FP31BP3 | FP31BP2 | FP31BP1 | FP31BP0 | FP30BP3 | FP30BP2 | FP30BP1 | FP30BP0 | | 0x0218 | LCDRAM16 | R<br>W | FP33BP3 | FP33BP2 | FP33BP1 | FP33BP0 | FP32BP3 | FP32BP2 | FP32BP1 | FP32BP0 | | 0x0219 | LCDRAM17 | R<br>W | FP35BP3 | FP35BP2 | FP35BP1 | FP35BP0 | FP34BP3 | FP34BP2 | FP34BP1 | FP34BP0 | | 0x021A | LCDRAM18 | R<br>W | FP37BP3 | FP37BP2 | FP37BP1 | FP37BP0 | FP36BP3 | FP36BP2 | FP36BP1 | FP36BP0 | | 0x021B | LCDRAM19 | R<br>W | FP39BP3 | FP39BP2 | FP39BP1 | FP39BP0 | FP38BP3 | FP38BP2 | FP38BP1 | FP38BP0 | | 0x021C-<br>0x021F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 0x0220-0x0227 Stepper Stall Detector 0 (SSD0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|--------|-------|-----------|-------|-------|-------| | 0x0220 | RTZ0CTL | R<br>W | ITG | DCOIL | RCIR | POL | 0 | SMS | ST | EP | | 0x0221 | MDC0CTL | R<br>W | MCZIE | MODMC | RDMCL | PRE | 0<br>FLMC | MCEN | 0 | AOVIE | | 0x0222 | SSD0CTL | R<br>W | RTZE | SDCPU | SSDWAI | FTST | 0 | 0 | ACI | _KS | | 0x0223 | SSD0FLG | R<br>W | MCZIF | 0 | 0 | 0 | 0 | 0 | 0 | AOVIF | | 0x0224 | MDC0CNTH | R<br>W | | | | MDCCN | NT[15:8] | | | | ## 0x0220-0x0227 Stepper Stall Detector 0 (SSD0) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|-------|-------|---------|-------|-------|-------| | 0x0225 | MDC0CNTL | R<br>W | | | | MDCC | NT[7:0] | | | | | 0x0226 | ITG0ACCH | R | | | | ITGAC | C[15:8] | | | | | 0x0226 | HGUACCH | W | | | | | | | | | | 0x0227 | ITG0ACCL | R | | | | ITGAC | C[7:0] | | | | | UNUZZI | HOUACCE | W | | | | | | | | | ## 0x0228-0x022F Stepper Stall Detector 1 (SSD1) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|--------|-------|-------|--------|-------|-----------|-------|-------|-------| | 0x0228 | RTZ1CTL | R<br>W | ITG | DCOIL | RCIR | POL | 0 | SMS | ST | EP | | 0x0229 | MDC1CTL | R<br>W | MCZIE | MODMC | RDMCL | PRE | 0<br>FLMC | MCEN | 0 | AOVIE | | 0x022A | SSD1CTL | R<br>W | RTZE | SDCPU | SSDWAI | FTST | 0 | 0 | ACI | _KS | | 0x022B | SSD1FLG | R<br>W | MCZIF | 0 | 0 | 0 | 0 | 0 | 0 | AOVIF | | 0x022C | MDC1CNTH | R<br>W | | | | MDCCN | NT[15:8] | | | | | 0x022D | MDC1CNTL | R<br>W | | | | MDCC | NT[7:0] | | | | | 0x022E | ITG1ACCH | R | | | | ITGAC | C[15:8] | | | | | 0,10=== | | W | | | | | | | | | | 0x022F | ITG1ACCL | R | | | | ITGAC | C[7:0] | | | | | J | <del>-</del> | W | | | | | | | | | ## 0x0230-0x0237 Stepper Stall Detector 2 (SSD2) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------------|----------|--------|-------|---------|---------|---------|----------|-------|-------|-------| | 0x0230 | RTZ2CTL | R<br>W | ITG | DCOIL | RCIR | POL | 0 | SMS | ST | EP | | 0x0231 | MDC2CTL | R | MCZIE | MODMC | RDMCL | PRE | 0 | MCEN | 0 | AOVIE | | 0.0201 | WIDOZOTE | W | WOZIL | WODIVIO | RDIVIOL | 111 | FLMC | WOLIV | | NOVIL | | 0x0232 | SSD2CTL | R | RTZE | SDCPU | SSDWAI | FTST | 0 | 0 | ACI | KS | | 0x0232 | 33D2C1L | W | INIZL | 30010 | SSDWAI | 1 101 | | | ACI | INO | | 0x0233 | SSD2FLG | R | MCZIF | 0 | 0 | 0 | 0 | 0 | 0 | AOVIF | | 0x0233 | 33DZI LG | W | MCZII | | | | | | | AOVII | | 0x0234 | MDC2CNTH | R | | | | MDCCN | NT[15:8] | | | | | UXUZ3 <del>4</del> | MDC2CN1H | W | | | | IVIDCCI | 11[10.0] | | | | #### 0x0230-0x0237 Stepper Stall Detector 2 (SSD2) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|-------|-------|---------|-------|-------|-------| | 0x0235 | MDC2CNTL | R<br>W | | | | MDCCI | NT[7:0] | | | | | 0x0236 | ITG2ACCH | R | | | | ITGAC | C[15:8] | | | | | 0x0236 | IIG2ACCH | W | | | | | | | | | | 0x0237 | ITG2ACCL | R | | | | ITGAC | C[7:0] | | | | | 0x0237 | HGZACCL | W | | | | | | | | | #### 0x0238-0x023F Stepper Stall Detector 3 (SSD3) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|--------|----------|-----------|-------|-------|-------| | 0x0238 | RTZ3CTL | R<br>W | ITG | DCOIL | RCIR | POL | 0 | SMS | ST | EP | | 0x0239 | MDC3CTL | R<br>W | MCZIE | MODMC | RDMCL | PRE | 0<br>FLMC | MCEN | 0 | AOVIE | | 0x023A | SSD3CTL | R<br>W | RTZE | SDCPU | SSDWAI | FTST | 0 | 0 | ACI | _KS | | 0x023B | SSD3FLG | R<br>W | MCZIF | 0 | 0 | 0 | 0 | 0 | 0 | AOVIF | | 0x023C | MDC3CNTH | R<br>W | | | | MDCCN | NT[15:8] | | | | | 0x023D | MDC3CNTL | R<br>W | | | | MDCC | NT[7:0] | | | | | 0x023E | ITG3ACCH | R | | | | ITGAC | C[15:8] | | | | | | | W<br>R | | | | ITGAC | C[7:0] | | | | | 0x023F | ITG3ACCL | W | | | | 71 07 10 | .0[, .0] | | | | ## 0x0240-0x029F Port Integration Module (PIM) Map 4 of 4 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0240 | PTT | R<br>W | PTT7 | PTT6 | PTT5 | PTT4 | PTT3 | PTT2 | PTT1 | PTT0 | | 0x0241 | PTIT | R | PTIT7 | PTIT6 | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 | | 0.0211 | | W | | | | | | | | | | 0x0242 | DDRT | R<br>W | DDRT7 | DDRT6 | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 | | 0x0243 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0,0240 | reserved | W | | | | | | | | | | 0x0244 | PERT | R<br>W | PERT7 | PERT6 | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 | | 0x0245 | PPST | R<br>W | PPST7 | PPST6 | PPST5 | PPST4 | PPST3 | PPST2 | PPST1 | PPST0 | | 0x0246 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0240 | Neserveu | W | | | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------------|---------|---------|---------|---------|---------|---------|---------|---------| | 0x0247 | PTTRR | R<br>W | PTTRR7 | PTTRR6 | PTTRR5 | PTTRR4 | PTTRR3 | PTTRR2 | PTTRR1 | PTTRR0 | | 0x0248 | PTS | R<br>W | PTS7 | PTS6 | PTS5 | PTS4 | PTS3 | PTS2 | PTS1 | PTS0 | | 0x0249 | PTIS | R<br>W | PTIS7 | PTIS6 | PTIS5 | PTIS4 | PTIS3 | PTIS2 | PTIS1 | PTIS0 | | 0x024A | DDRS | R<br>W | DDRS7 | DDRS6 | DDRS5 | DDRS4 | DDRS3 | DDRS2 | DDRS1 | DDRS0 | | 0x024B | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x024C | PERS | R<br>W | PERS7 | PERS6 | PERS5 | PERS4 | PERS3 | PERS2 | PERS1 | PERS0 | | 0x024D | PPSS | R<br>W | PPSS7 | PPSS6 | PPSS5 | PPSS4 | PPSS3 | PPSS2 | PPSS1 | PPSS0 | | 0x024E | WOMS | R<br>W | WOMS7 | WOMS6 | WOMS5 | WOMS4 | WOMS3 | WOMS2 | WOMS1 | WOMS0 | | 0x024F | PTSRR | R<br>W | 0 | 0 | PTSRR5 | PTSRR4 | 0 | 0 | PTSRR1 | PTSRR0 | | 0x0250 | PTM | R<br>W | 0 | 0 | 0 | 0 | PTM3 | PTM2 | PTM1 | PTM0 | | 0x0251 | PTIM | R<br>W | 0 | 0 | 0 | 0 | PTIM3 | PTIM2 | PTIM1 | PTIM0 | | 0x0252 | DDRM | R<br>W | 0 | 0 | 0 | 0 | DDRM3 | DDRM2 | DDRM1 | DDRM0 | | 0x0253 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0254 | PERM | W<br>R<br>W | 0 | 0 | 0 | 0 | PERM3 | PERM2 | PERM1 | PERM0 | | 0x0255 | PPSM | R<br>W | 0 | 0 | 0 | 0 | PPSM3 | PPSM2 | PPSM1 | PPSM0 | | 0x0256 | WOMM | R | 0 | 0 | 0 | 0 | 0 | 0 | WOMM1 | WOMM0 | | 0x0257 | Reserved | W<br>R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0258 | PTP | R | PTP7 | PTP6 | PTP5 | PTP4 | PTP3 | PTP2 | PTP1 | PTP0 | | 0x0259 | PTIP | W<br>R<br>W | PTIP7 | PTIP6 | PTIP5 | PTIP4 | PTIP3 | PTIP2 | PTIP1 | PTIP0 | | 0x025A | DDRP | R<br>W | DDRP7 | DDRP6 | DDRP5 | DDRP4 | DDRP3 | DDRP2 | DDRP1 | DDRP0 | | 0x025C | PERP | R<br>W | PERP7 | PERP6 | PERP5 | PERP4 | PERP3 | PERP2 | PERP1 | PERP0 | | 0x025D | PPSP | R<br>W | PPSP7 | PPSP6 | PPSP5 | PPSP4 | PPSP3 | PPSP2 | PPSP1 | PPSS0 | | 0x025E | PTPRRH | R<br>W | PTPRRH7 | PTPRRH6 | PTPRRH5 | PTPRRH4 | PTPRRH3 | PTPRRH2 | PTPRRH1 | PTPRRH0 | | 0x025F | PTPRRL | R<br>W | 0 | 0 | 0 | 0 | PTPRRL3 | PTPRRL2 | PTPRRL1 | PTPRRL0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | 0x0260 | PTH | R<br>W | I PIH/ | PTH6 | PTH5 | PTH4 | PTH3 | PTH2 | PTH1 | PTH0 | | 0x0261 | PTIH | R<br>W | PTIH7 | PTIH6 | PTIH5 | PTIH4 | PTIH3 | PTIH2 | PTIH1 | PTIH0 | | 0x0262 | DDRH | R<br>W | DDRH7 | DDRH6 | DDRH5 | DDRH4 | DDRH3 | DDRH2 | DDRH1 | DDRH0 | | 0x0263 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0264 | PERH | W<br>R<br>W | PERH7 | PERH6 | PERH5 | PERH4 | PERH3 | PERH2 | PERH1 | PERH0 | | 0x0265 | PPSH | R<br>W | PPSH7 | PPSH6 | PPSH5 | PPSH4 | PPSH3 | PPSH2 | PPSH1 | PPSH0 | | 0x0266 | WOMH | R<br>W | WOMH7 | WOMH6 | WOMH5 | WOMH4 | WOMH3 | WOMH2 | WOMH1 | WOMH0 | | 0x0267 | PTHRR | R<br>W | | 0 | 0 | 0 | 0 | 0 | 0 | PTHRR0 | | 0x0268-<br>0x26F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0270 | PT0AD | R<br>W | 0 | 0 | 0 | 0 | PT0AD | PT0AD | PT0AD | PT0AD<br>0 | | 0x0271 | PT1AD | R<br>W | PT1AD | PT1AD<br>6 | PT1AD<br>5 | PT1AD<br>4 | PT1AD<br>3 | PT1AD<br>2 | PT1AD<br>1 | PT1AD<br>0 | | 0x0272 | DDR0AD | R<br>W | 0 | 0 | 0 | 0 | DDR0AD | DDR0AD | DDR0AD<br>1 | DDR0AD<br>0 | | 0x0273 | DDR1AD | R<br>W | DDR1AD<br>7 | DDR1AD<br>6 | DDR1AD<br>5 | DDR1AD<br>4 | DDR1AD<br>3 | DDR1AD<br>2 | DDR1AD<br>1 | DDR1AD<br>0 | | 0x0274 | Reserved | R<br>W | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0275 | Reerved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0276 | PER0AD | R<br>W | 0 | 0 | 0 | 0 | PER0AD | PER0AD | PER0AD | PER0AD<br>0 | | 0x0277 | PER1AD | R<br>W | PER1AD | PER1AD<br>6 | PER1AD<br>5 | PER1AD<br>4 | PER1AD<br>3 | PER1AD<br>2 | PER1AD<br>1 | PER1AD<br>0 | | 0x0278-<br>0x027F | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0280 | PTR | R<br>W | PTR7 | PTR6 | PTR5 | PTR4 | PTR3 | PTR2 | PTR1 | PTR0 | | 0x0281 | PTIR | R<br>W | PTIR7 | PTIR6 | PTIR5 | PTIR4 | PTIR3 | PTIR2 | PTIR1 | PTIR0 | | 0x0282 | DDRR | R<br>W | DDRR7 | DDRR6 | DDRR5 | DDRR4 | DDRR3 | DDRR2 | DDRR1 | DDRR0 | | 0x0283 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0284 | PERR | R<br>W | PERR7 | PERR6 | PERR5 | PERR4 | PERR3 | PERR2 | PERR1 | PERR0 | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|--------|---------|---------|---------|---------|---------|---------|---------|---------| | 0x0285 | PPSR | R<br>W | PPSR7 | PPSR6 | PPSR5 | PPSR4 | PPSR3 | PPSR2 | PPSR1 | PPSR0 | | 0x0286 | WOMR | R<br>W | WOMR7 | WOMR6 | WOMR5 | WOMR4 | WOMR3 | WOMR2 | WOMR1 | WOMR0 | | 0x0287 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0288 | PIET | R<br>W | DIFT7 | PIET6 | PIET5 | PIET4 | PIET3 | PIET2 | PIET1 | PIET0 | | 0x0289 | PIFT | R<br>W | PIFT7 | PIFT6 | PIFT5 | PIFT4 | PIFT3 | PIFT2 | PIFT1 | PIFT0 | | 0x028A | PIES | R<br>W | 0 | PIES6 | PIES5 | 0 | PIES3 | PIES2 | 0 | 0 | | 0x028B | PIFS | R<br>W | 0 | PIFS6 | PIFS5 | 0 | PIFS3 | PIFS2 | 0 | 0 | | 0x028C | PIE1AD | R<br>W | PIE1AD7 | PIE1AD6 | PIE1AD5 | PIE1AD4 | PIE1AD3 | PIE1AD2 | PIE1AD1 | PIE1AD0 | | 0x028D | PIF1AD | R<br>W | PIF1AD7 | PIF1AD6 | PIF1AD5 | PIF1AD4 | PIF1AD3 | PIF1AD2 | PIF1AD1 | PIF1AD0 | | 0x028E | PIER | R<br>W | 0 | 0 | 0 | PIER4 | PIER3 | PIER2 | PIER1 | PIER0 | | 0x028F | PIFR | R<br>W | 0 | 0 | 0 | PIFR4 | PIFR3 | PIFR2 | PIFR1 | PIFR0 | | 0x0290 | PTU | R<br>W | PTU7 | PTU6 | PTU5 | PTU4 | PTU3 | PTU2 | PTU1 | PTU0 | | 0x0291 | PTIU | R<br>W | PTIU7 | PTIU6 | PTIU5 | PTIU4 | PTIU3 | PTIU2 | PTIU1 | PTIU0 | | 0x0292 | DDRU | R<br>W | DDRI 17 | DDRU6 | DDRU5 | DDRU4 | DDRU3 | DDRU2 | DDRU1 | DDRU0 | | 0x0293 | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x0294 | PERU | R<br>W | PFRU7 | PERU6 | PERU5 | PERU4 | PERU3 | PERU2 | PERU1 | PERU0 | | 0x0295 | PPSU | R<br>W | PPSU7 | PPSU6 | PPSU5 | PPSU4 | PPSU3 | PPSU2 | PPSU1 | PPSU0 | | 0x0296 | SRRU | R<br>W | SRRI I7 | SRRU6 | SRRU5 | SRRU4 | SRRU3 | SRRU2 | SRRU1 | SRRU0 | | 0x0297 | PTURR | R<br>W | 0 | 0 | 0 | 0 | PTURR3 | PTURR2 | 0 | 0 | | 0x0298 | PTV | R<br>W | PTV7 | PTV6 | PTV5 | PTV4 | PTV3 | PTV2 | PTV1 | PTV0 | | 0x0299 | PTIV | R<br>W | PTIV7 | PTIV6 | PTIV5 | PTIV4 | PTIV3 | PTIV2 | PTIV1 | PTIV0 | | 0x029A | DDRV | R<br>W | DDR\/7 | DDRV6 | DDRV5 | DDRV4 | DDRV3 | DDRV2 | DDRV1 | DDRV0 | | 0x029B | Reserved | R<br>W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 1 COOI VOU | ٧V | | | | | | | | | | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|--------|-------|-------|-------|-------|--------|--------|-------|-------| | 0x029C | PERV | R<br>W | PERV7 | PERV6 | PERV5 | PERV4 | PERV3 | PERV2 | PERV1 | PERV0 | | 0x029D | PPSV | R<br>W | PPSV7 | PPSV6 | PPSV5 | PPSV4 | PPSV3 | PPSV2 | PPSV1 | PPSV0 | | 0x029E | SRRV | R<br>W | SRRV7 | SRRV6 | SRRV5 | SRRV4 | SRRV3 | SRRV2 | SRRV1 | SRRV0 | | 0x029F | | R | 0 | 0 | 0 | 0 | PTVRR3 | PTVRR2 | 0 | 0 | | 0.0291 | PTVRR | W | | | | | FIVENS | FIVNNZ | | | ## 0x02A0-0x02CF Timer Module (TIM1) Map | | | | | , | • | | | | | | |------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------| | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x02A0 | TIOS | R<br>W | IOS7 | IOS6 | IOS5 | IOS4 | IOS3 | IOS2 | IOS1 | IOS0 | | 0x02A1 | CFORC | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | FOC7 | FOC6 | FOC5 | FOC4 | FOC3 | FOC2 | FOC1 | FOC0 | | 0x02A2 | OC7M | R<br>W | OC7M7 | OC7M6 | OC7M5 | OC7M4 | OC7M3 | OC7M2 | OC7M1 | OC7M0 | | 0x02A3 | OC7D | R<br>W | OC7D7 | OC7D6 | OC7D5 | OC7D4 | OC7D3 | OC7D2 | OC7D1 | OC7D0 | | 0x02A4 | TCNTH | R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11 | TCNT10 | TCNT9 | TCNT8 | | 0x02A5 | TCNTL | R<br>W | TCNT7 | TCNT6 | TCNT5 | TCNT4 | TCNT3 | TCNT2 | TCNT1 | TCNT0 | | 0x02A6 | TSCR1 | R | TEN | TSWAI | TSFRZ | TFFCA | PRNT | 0 | 0 | 0 | | | | W | | | | | | | | | | 0x02A7 | TTOV | R<br>W | TOV7 | TOV6 | TOV5 | TOV4 | TOV3 | TOV2 | TOV1 | TOV0 | | 0x02A8 | TCTL1 | R<br>W | OM7 | OL7 | OM6 | OL6 | OM5 | OL5 | OM4 | OL4 | | 0x02A9 | TCTL2 | R<br>W | ОМЗ | OL3 | OM2 | OL2 | OM1 | OL1 | ОМО | OL0 | | 0x02AA | TCTL3 | R<br>W | EDG7B | EDG7A | EDG6B | EDG6A | EDG5B | EDG5A | EDG4B | EDG4A | | 0x02AB | TCTL4 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | 0x02AC | TIE | R<br>W | C7I | C6I | C5I | C4I | C3I | C2I | C1I | COI | | 0x02AD | TSCR2 | R | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | UNUZAD | IJUNZ | W | 101 | | | | TORE | FINZ | FIXI | 1 1/0 | | 0x02AE | TFLG1 | R<br>W | C7F | C6F | C5F | C4F | C3F | C2F | C1F | C0F | | 0x02AF | TFLG2 | R | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0A02/ \(\) | 11 202 | W | 101 | | | | | | | | ## 0x02A0-0x02CF Timer Module (TIM1) Map | Ox02B0 | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|--------|--------|---------|---------|---------|---------|---------|--------|--------| | December | 0x02B0 | TC0H | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | December 2015 201 | 0x02B1 | TC0L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Ox02B4 | 0x02B2 | TC1H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x0284 CZH W Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02B6 TC2L R W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02B6 TC3H R Bit 15 Bit 6 Bit 5 Bit 4 Bit 11 Bit 10 Bit 9 Bit 8 0x02B7 TC3L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02B8 TC4H R Bit 15 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02B9 TC4L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02BA TC5H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BB TC5L W Bit 7 Bit 6 Bit 5 Bit 4 Bi | 0x02B3 | TC1L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Date | 0x02B4 | TC2H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02B8 TC3H W Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02B8 TC4H R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02B8 TC4L R Bit 15 Bit 6 Bit 5 Bit 4 Bit 31 Bit 2 Bit 1 Bit 8 0x02B9 TC4L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BA TC5H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 8 0x02BB TC5L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BC TC6H R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 <td< td=""><td>0x02B5</td><td>TC2L</td><td></td><td>Bit 7</td><td>Bit 6</td><td>Bit 5</td><td>Bit 4</td><td>Bit 3</td><td>Bit 2</td><td>Bit 1</td><td>Bit 0</td></td<> | 0x02B5 | TC2L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | OX02B7 TC3L W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 OX02B8 TC4H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 OX02BA TC5H R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 OX02BB TC5L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 OX02BC TC6H R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 OX02BD TC6L R Bit 15 Bit 14 Bit 3 Bit 2 Bit 1 Bit 0 OX02BE TC7H W Bit 15 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 OX02BF TC7L R Bit 15 Bit 13 Bit 12 Bit 11 Bit 10 <td< td=""><td>0x02B6</td><td>TC3H</td><td></td><td>Bit 15</td><td>Bit 14</td><td>Bit 13</td><td>Bit 12</td><td>Bit 11</td><td>Bit 10</td><td>Bit 9</td><td>Bit 8</td></td<> | 0x02B6 | TC3H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02B8 TC4H W Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02B9 TC4L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BA TC5H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BB TC5L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BC TC6H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 1 Bit 0 0x02BE TC7H R Bit 15 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02BF TC7L R Bit 6 Bit 5 Bit 4 Bit 3 | 0x02B7 | TC3L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x02BA TC5H W Bit 15 Bit 6 Bit 3 Bit 2 Bit 1 Bit 0 0x02BA TC5H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BB TC5L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BC TC6H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BE TC7H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 0 Bit 8 0x02BF TC7L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02C0 PACTL R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 | 0x02B8 | TC4H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02BA TC5H W Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BB TC5L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BC TC6H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 10 0x02BE TC7H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BF TC7L R Bit 15 Bit 4 Bit 3 Bit 2 Bit 1 Bit 10 0x02C0 PACTL R 0 PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0x02C1 PAFLG R 0 0 0 0 0 0 | 0x02B9 | TC4L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x02BB TCSL W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BC TC6H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BE TC7H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BE TC7L R Bit 15 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 8 0x02BE TC7L W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02C0 PACTL W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 1 0x02C1 PAFLG R 0 0 0 0 | 0x02BA | TC5H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02BC TC6H W Bit 13 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BD TC6L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02BE TC7H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BF TC7L R Bit 15 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02C0 PACTL W Bit 15 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02C0 PACTL R Bit 15 Bit 13 Bit 12 Bit 11 Bit 10 Bit 8 0x02C1 PACTL R O PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0x02C2 PACNTH PACNT15 PACNT14 PACNT13 PACNT11 PACNT10 PACNT2 PACNT3 PACNT2 < | 0x02BB | TC5L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0X02BD TC6L W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0X02BE TC7H R Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0X02BF TC7L R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0X02C0 PACTL R 0 PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0X02C1 PAFLG R 0 0 0 0 0 0 PAOVF PAIF 0X02C2 PACNTH R PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10 PACNT2 PACNT1 PACNT3 PACNT2 PACNT1 PACNT0 0X02C3 PACNTL R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0x02BC | TC6H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02BE TC7H W Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 0x02BF TC7L R R Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02C0 PACTL R O PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0x02C1 PAFLG W O O O O O PAOVF PAIF 0x02C2 PACNTH R PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10 PACNT9 PACNT8 0x02C3 PACNTL R PACNT7 PACNT6 PACNT5 PACNT4 PACNT3 PACNT2 PACNT1 PACNT0 0x02C4 R O O O O O O O O O O O O O O O O O O O O | 0x02BD | TC6L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x02C0 PACTL W Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0x02C0 PACTL R 0 PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0x02C1 PAFLG W 0 0 0 0 0 0 PAOVF PAIF 0x02C2 PACNTH R PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10 PACNT9 PACNT8 0x02C3 PACNTL R PACNT7 PACNT6 PACNT5 PACNT4 PACNT3 PACNT2 PACNT1 PACNT0 0x02C4 R 0 0 0 0 0 0 0 0 0x02CB R 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0x02BE | TC7H | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | 0x02C0 PACTL W PAEN PAMOD PEDGE CLK1 CLK0 PAOVI PAI 0x02C1 PAFLG R 0 0 0 0 0 0 PAOVF PAIF 0x02C2 PACNTH R PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10 PACNT9 PACNT8 0x02C3 PACNTL R PACNT7 PACNT6 PACNT5 PACNT4 PACNT3 PACNT2 PACNT1 PACNT0 0x02C4 R 0 0 0 0 0 0 0 0x02CB R 0CRD7 CCRD5 CC | 0x02BF | TC7L | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | 0x02C1 PAFLG 0x02C2 PACNTH R<br>W PACNT15 PACNT14 PACNT13 PACNT12 PACNT11 PACNT10 PACNT9 PACNT8 0x02C3 PACNTL R<br>W PACNT6 PACNT5 PACNT4 PACNT3 PACNT2 PACNT1 PACNT0 0x02C4 R<br>0x02CB Reserved<br>W R 0 0 0 0 0 0 0 0 | 0x02C0 | PACTL | | | PAEN | PAMOD | PEDGE | CLK1 | CLK0 | PAOVI | PAI | | 0x02C2 PACNTH | 0x02C1 | PAFLG | | | 0 | 0 | 0 | 0 | 0 | PAOVF | PAIF | | 0x02C3 PACNTL R<br>W PACNT7 PACNT6 PACNT5 PACNT4 PACNT3 PACNT2 PACNT1 PACNT0 0x02C4<br>-<br>0x02CB R 0 0 0 0 0 0 0 0 0 0x02CB R 0CRDZ <td>0x02C2</td> <td>PACNTH</td> <td>R</td> <td></td> <td>PACNT14</td> <td>PACNT13</td> <td>PACNT12</td> <td>PACNT11</td> <td>PACNT10</td> <td>PACNT9</td> <td>PACNT8</td> | 0x02C2 | PACNTH | R | | PACNT14 | PACNT13 | PACNT12 | PACNT11 | PACNT10 | PACNT9 | PACNT8 | | 0x02C4 Reserved W 0x02CB Reser | 0x02C3 | PACNTL | | PACNT7 | PACNT6 | PACNT5 | PACNT4 | PACNT3 | PACNT2 | PACNT1 | PACNT0 | | 0x02CB R OCRDZ OCRDZ OCRDZ OCRDZ OCRDZ OCRDZ OCRDZ | 0x02C4 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | _<br>0x02СВ | Reserved | W | | | | | | | | | | | 0x02CC | OCPD | | OCPD7 | OCPD6 | OCPD5 | OCPD4 | OCPD3 | OCPD2 | OCPD1 | OCPD0 | ## 0x02A0-0x02CF Timer Module (TIM1) Map 0x02CD Reserved 0x02CE PTPSR 0x02CF Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------|--------| | W | | | | | | | | | | R<br>W | PTPSR7 | PTPSR6 | PTPSR5 | PTPSR4 | PTPSR3 | PTPSR2 | PTPSR1 | PTPSR0 | | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | W | | | | | | | | | ## 0x02D0-0x02EF Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |-------------------|----------|----|-------|-------|-------|-------|-------|-------|-------|-------|---| | 0x02D0-<br>0x02EF | Reserved | R[ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | W | | | | | | | | | 1 | ## 0x02F0-0x02F7 Voltage Regulator (VREG\_3V3) Map | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|--------------------|----------|---------|--------|--------|-----------|---------|--------|-------|-------|-------| | 0x02F0 | VREGHTCL | R | 0 | 0 | 0 VSEL | VAE | HTEN | HTDS | HTIE | HTIF | | | 0.021 0 | VICEGITICE | W | | | VOLL | VAL | IIILIN | | 11111 | | | | 0x02F1 | VREGCTRL | R | 0 | 0 | 0 | 0 | 0 | LVDS | LVIE | LVIF | | | 0.021 1 | VILOUTILE | W | | | | | | | LVIL | EV II | | | 0x02F2 | VREGAPICL | R<br>W | APICLK | 0 | 0 | APIFES | APIEA | APIFE | APIE | APIF | | | 0,021.2 | OXOZI Z VINEOALIOL | | 7 10 LT | | | , <u></u> | 7111271 | , | | 7 | | | 0x02F3 | VREGAPITR | R | APITR5 | APITR4 | APITR3 | APITR2 | APITR1 | APITR0 | 0 | 0 | | | | | W | | | | | | | | | | | 0x02F4 | VREGAPIRH | R | APIR15 | APIR14 | APIR13 | APIR12 | APIR11 | APIR10 | APIR9 | APIR8 | | | | | W | | | | | | | | | | | 0x02F5 | VREGAPIRL | R | APIR7 | APIR6 | APIR5 | APIR4 | APIR3 | APIR2 | APIR1 | APIR0 | | | | | W | | | | | | | | | | | 0x02F6 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | . 1000. 100 | W | | | | | | | | | | | 0x02F7 | VREGHTTR | VREGHTTR | R | HTOEN | 0 | 0 | 0 | HTTR3 | HTTR2 | HTTR1 | HTTR0 | | | | W | | | | | | | | | | #### 0x02F8-0x02FF Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x02F8-<br>0x02FF | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | W | | | | | | | | | #### 0x0300-0x03FF Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0300 | PWME | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.0000 | I VVIVIL | W | | | | | | | | | MC9S12XHY-Family Reference Manual, Rev. 1.04 ## 0x0400-0x07FF Reserved | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------|---| | 0x0400- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0x07FF | | W | | | | | | | | | l | # Appendix F Ordering Information ## F.1 Ordering Information The following figure provides an ordering part number example for the devices covered by this data book. There are two options when ordering a device. Customers must choose between ordering either the mask-specific part number or the generic / mask-independent part number. Ordering the mask-specific part number enables the customer to specify which particular maskset they will receive whereas ordering the generic maskset means that FSL will ship the currently preferred maskset (which may change over time). In either case, the marking on the device will always show the generic / mask-independent peritoneums and the mask set number. #### **NOTE** The mask identifier suffix and the Tape & Reel suffix are always both omitted from the part number which is actually marked on the device. For specific part numbers to order, please contact your local sales office. The below figure illustrates the structure of a typical mask-specific ordering number for the MC9S12XHY-Family devices. Figure F-1. Order Part Number Example MC9S12XHY-Family Reference Manual, Rev. 1.04 How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. © 2011, 2013 Freescale Semiconductor, Inc. Document Number: MC9S12XHY256RMV1 06/2013 OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru