# L99PM72PXP # Advanced power management system IC with embedded LIN and high speed CAN transceiver supporting CAN Partial Networking Datasheet - production data #### **Features** - Two 5 V voltage regulators for microcontroller and peripheral supply - No electrolytic capacitor required on regulator outputs - Ultra low quiescent current in standby modes - Programmable reset generator for power-on and undervoltage - Configurable window watchdog and fail safe output - LIN 2.1 compliant (SAEJ2602 compatible) transceiver - Advanced high speed CAN transceiver (ISO 11898-2/-5 and SAE J2284 compliant) with local failure and bus failure diagnosis and selective wake-up functionality according to ISO 11898-6 - Complete 3 channel contact monitoring interface with programmable cyclic sense functionality - Programmable periodic system wake-up feature - ST SPI interface for mode control and diagnosis - 5 fully protected high-side drivers with internal 4-channel PWM generator - 2 low-side drivers with active Zener clamping - 4 Internal PWM timers - 2 operational amplifiers with rail-to-rail outputs (V<sub>S</sub>) and low voltage inputs - Temperature warning and thermal shutdown ## **Applications** Automotive ECU's such as door zone and body control modules description ## **Description** The L99PM72PXP is a power management system IC providing electronic control units with enhanced system power supply functionality including various standby modes as well as LIN and HS CAN physical communication layers. It contains two low drop voltage regulators to supply the system microcontroller and external peripheral loads such as sensors and provides enhanced system standby functionality with programmable local and remote wake up capability. In addition, five high-side drivers, two low-side drivers and two operational amplifiers increase the system integration level. The ST standard SPI Interface (3.0) allows control and diagnosis of the device and enables generic software development. Table 1. Device summary | Package | Order code | | |-------------|------------|---------------| | rackage | Tube | Tape and reel | | PowerSSO-36 | L99PM72PXP | L99PM72PXPTR | September 2013 Doc ID 023553 Rev 3 1/128 Contents L99PM72PXP # **Contents** | 1 | Bloc | k diagra | am and pin description | 10 | |---|------|----------|------------------------------------------------------------------------------|----| | 2 | Deta | iled des | scription | 13 | | | 2.1 | Voltage | e regulators | 13 | | | | 2.1.1 | Voltage regulator: V <sub>1</sub> | 13 | | | | 2.1.2 | Voltage regulator: V <sub>2</sub> | 13 | | | | 2.1.3 | Increased output current capability for voltage regulator $V_2 \ \ldots \ .$ | 14 | | | | 2.1.4 | Voltage regulator failure | 16 | | | | 2.1.5 | Voltage regulator behavior | 17 | | | 2.2 | Operat | ting modes | 17 | | | | 2.2.1 | Active Mode | 17 | | | | 2.2.2 | Flash Mode | 17 | | | | 2.2.3 | SW-Debug Mode | 18 | | | | 2.2.4 | V <sub>1_standby</sub> mode | 18 | | | | 2.2.5 | Interrupt | 19 | | | | 2.2.6 | V <sub>Bat_standby</sub> mode | 20 | | | | 2.2.7 | Wake up from Standby Modes | 20 | | | | 2.2.8 | Wake up inputs | 21 | | | | 2.2.9 | Cyclic contact supply | 22 | | | | 2.2.10 | Timer interrupt / wake-up of microcontroller by timer | 22 | | | 2.3 | Function | onal overview (truth table) | 22 | | | 2.4 | Config | urable window watchdog | 24 | | | | 2.4.1 | Change watchdog timing | 26 | | | 2.5 | Fail Sa | fe Mode | 28 | | | | 2.5.1 | Single failures | 28 | | | | 2.5.2 | Multiple failures – entering forced V <sub>Bat standby</sub> Mode | 30 | | | 2.6 | Reset | output (NRESET) | 31 | | | 2.7 | Operat | tional amplifiers | 31 | | | 2.8 | LIN Bu | ıs Interface | 32 | | | | 2.8.1 | Error handling | 32 | | | | 2.8.2 | Wake up (from LIN) | 33 | | | | 2.8.3 | LIN Pull-Up | | | | 2.9 | High s | peed CAN bus transceiver | 34 | | | | | | | **47/** | | | 2.9.1 | CAN transceiver operating modes | 35 | |---|-------|----------|--------------------------------------------|------| | | | 2.9.2 | Sequence for enabling selective wakeup | 37 | | | | 2.9.3 | CAN error handling | 37 | | | | 2.9.4 | Wake up by CAN | 38 | | | | 2.9.5 | CAN receive only mode | 40 | | | | 2.9.6 | CAN looping mode | 40 | | | 2.10 | Serial | Peripheral Interface (ST SPI Standard 3.0) | 40 | | 3 | Prote | ection a | nd diagnosis | . 42 | | | 3.1 | Power | supply fail | 42 | | | | 3.1.1 | V <sub>S</sub> overvoltage | 42 | | | | 3.1.2 | V <sub>S</sub> undervoltage | 42 | | | 3.2 | Tempe | rature warning and thermal shut-down | 44 | | | 3.3 | High si | ide driver outputs | 45 | | | 3.4 | Low sid | de driver outputs REL1, REL2 | 46 | | | 3.5 | SPI dia | agnosis | 47 | | 4 | Туріс | al appl | ication | 48 | | 5 | Elect | rical sp | pecifications | 49 | | | 5.1 | - | ite maximum ratings | | | | 5.2 | ESD p | rotection | 50 | | | 5.3 | • | al data | | | | 5.4 | Packad | ge and PCB thermal data | 52 | | | | 5.4.1 | PowerSSO-36 thermal data | | | | 5.5 | | cal characteristics | | | | 0.0 | 5.5.1 | Supply and supply monitoring | | | | | 5.5.2 | Oscillator | | | | | 5.5.3 | Power-on reset (V <sub>S</sub> ) | | | | | 5.5.4 | Voltage regulator V <sub>1</sub> | | | | | 5.5.5 | Voltage regulator V <sub>2</sub> | | | | | 5.5.6 | Reset output | | | | | 5.5.7 | Watchdog | | | | | 5.5.8 | High side outputs | | | | | 5.5.9 | Relay drivers | | | | | 5.5.10 | Wake up inputs (WU1 WU3) | | **Contents** | | | 5.5.11 | High speed CAN transceiver | 62 | |---|-------|---------|------------------------------------------------------|-------| | | | 5.5.12 | LIN transceiver | 66 | | | | 5.5.13 | Operational amplifier | 69 | | | | 5.5.14 | SPI | 70 | | | | 5.5.15 | Inputs TxDC and TxDL for Flash Mode | 72 | | 6 | ST SI | PI | | . 76 | | | 6.1 | SPI con | nmunication flow | . 76 | | | | 6.1.1 | General description | 76 | | | | 6.1.2 | Operating code definition | 77 | | | | 6.1.3 | Global Status Register | 77 | | | | 6.1.4 | Configuration register | 77 | | | | 6.1.5 | Address mapping | 79 | | | | 6.1.6 | Write operation | 79 | | | | 6.1.7 | Format of data shifted out at SDO during Write cycle | 80 | | | | 6.1.8 | Read operation | 81 | | | | 6.1.9 | Format of data shifted out at SDO during Read cycle | 82 | | | | 6.1.10 | Read and Clear Status Operation | 83 | | | | 6.1.11 | Read device information | 84 | | | 6.2 | SPI reg | isters | . 86 | | | | 6.2.1 | Overview command byte | 86 | | | | 6.2.2 | Overview control register | 87 | | | | 6.2.3 | Control Register 1 | 91 | | | | 6.2.4 | Control Register 2 | 95 | | | | 6.2.5 | Control Register 3 | 96 | | | | 6.2.6 | Control Register 4 | 98 | | | | 6.2.7 | Control Register 5 | . 100 | | | | 6.2.8 | Control Register 6 | . 102 | | | | 6.2.9 | Control Register 7 | . 104 | | | | 6.2.10 | Control Register 8 | . 105 | | | | 6.2.11 | Control Register 9 | . 106 | | | | 6.2.12 | Control Register 10 | . 107 | | | | 6.2.13 | Control Register 11 | . 107 | | | | 6.2.14 | Control Register 12 | . 108 | | | | 6.2.15 | Control Register 13 | . 108 | | | | 6.2.16 | Control Register 14 | . 109 | | | | 6.2.17 | Control Register 15 | . 110 | | | | | | | | 8 | Revi | sion his | tory | |---|------|----------|-------------------------------| | | 7.2 | PowerS | SSO-36 mechanical data | | | 7.1 | ECOPA | CK <sup>®</sup> 125 | | 7 | Pack | _ | ormation | | | | | - | | | | 6.2.27 | Status Register 5 124 | | | | 6.2.26 | Status Register 4 | | | | 6.2.25 | Status Register 3 | | | | 6.2.24 | Status Register 2 | | | | 6.2.23 | Status Register 1 | | | | 6.2.22 | Global status register | | | | 6.2.21 | Overview status register115 | | | | 6.2.20 | Control Register 35 | | | | 6.2.19 | Control Register 34 | | | | 6.2.18 | Control Register 16 | | | | | | List of tables L99PM72PXP # List of tables | Table 1. | Device summary | | |------------------------|--------------------------------------------------|----| | Table 2. | Pin definitions and functions | | | Table 3. | CAN wake-up signalization | 19 | | Table 4. | Wake up from Standby Modes | 20 | | Table 5. | Functional overview (truth table) | 22 | | Table 6. | Fail-Safe conditions and exit modes | | | Table 7. | Persisting fail safe conditions and exit modes | | | Table 8. | PWM configuration for high-side outputs | | | Table 9. | Absolute maximum ratings | | | Table 10. | ESD protection | | | Table 11. | Operating junction temperature | | | Table 12. | Temperature warning and thermal shutdown | | | Table 13. | Thermal parameter | | | Table 14. | Supply and supply monitoring | | | Table 15. | Oscillator | | | Table 16. | Power-on reset (V <sub>S</sub> ) | | | Table 17. | Voltage regulator V <sub>1</sub> | | | Table 18. | Voltage regulator V <sub>2</sub> | | | Table 19. | Reset output | | | Table 20. | Watchdog | | | Table 21. | Output (OUT_HS) | | | Table 22. | Outputs (OUT14) | | | Table 23. | Relay drivers | | | Table 24. | Wake-up inputs | | | Table 25. | CAN communication operating range | | | Table 25. | CAN transmit data input: pin TxDC | | | Table 27. | CAN receive data output: pin RxDC | | | Table 27. | CAN transmitter and receiver: pins CANH and CANL | | | Table 29. | CAN transceiver timing | | | Table 30. | LIN transmit data input: pin TxD | | | Table 31. | LIN receive data output: pin RxD | | | Table 31. | LIN transmitter and receiver: pin LIN | | | Table 32. | LIN transceiver timing | | | Table 33. | LIN pull-up: pin LINPU | | | Table 34. | Operational amplifier | | | Table 35. | Input: CSN | | | Table 30. | Inputs: CLK, DI | | | Table 37. | DI timing | | | Table 36. | Output: DO | | | Table 39. | DO timing | | | Table 40. | CSN timing | | | Table 41. | RXDL/NINT, RXDC/NINT timing | | | Table 42. | | | | | Inputs: TxDC and TxDL for Flash Mode | | | Table 44. | Command Byte | | | Table 45.<br>Table 46. | Operating code definition | | | Table 46.<br>Table 47. | Global status register | | | | Configuration register | | | Table 48. | Address mapping | 79 | **47/** L99PM72PXP List of tables | Table 49. | Write command format: command byte | | |------------|----------------------------------------------------------------------------------------|----| | Table 50. | Write command format: data byte 1 | 80 | | Table 51. | Write command format: data byte 2 | 80 | | Table 52. | Format of data shifted out at SDO during write cycle: global status register | 80 | | Table 53. | Format of data shifted out at SDO during write cycle: data byte 1 | | | Table 54. | Format of data shifted out at SDO during write cycle: data byte 2 | 80 | | Table 55. | Read command format: command byte | 81 | | Table 56. | Read command format: data byte 1 | 81 | | Table 57. | Read command format: data byte 2 | 81 | | Table 58. | Format of data shifted out at SDO during read cycle: global status register | 82 | | Table 59. | Format of data shifted out at SDO during read cycle: data byte 1 | | | Table 60. | Format of data shifted out at SDO during read cycle: data byte 2 | | | Table 61. | Read and clear status command format: command byte | 83 | | Table 62. | Read and clear status command format: data byte 1 | | | Table 63. | Read and clear status command format: data byte 2 | | | Table 64. | Format of data shifted out at SDO during read and clear status: global status register | | | Table 65. | Format of data shifted out at SDO during read and clear status: data byte 1 | 83 | | Table 66. | Format of data shifted out at SDO during read and clear status: data byte 2 | 84 | | Table 67. | Read device information | 84 | | Table 68. | ID-header | 85 | | Table 69. | Family identifier | 85 | | Table 70. | Silicon version identifier | 85 | | Table 71. | SPI-frame-ID | 86 | | Table 72. | SPI register: command byte | 86 | | Table 73. | SPI register: mode selection | 86 | | Table 74. | SPI register: CTRL register selection | 86 | | Table 75. | SPI register: STAT register selection | 87 | | Table 76. | Overview of control register data bytes | 87 | | Table 77. | Control register 1: command and data bytes | 91 | | Table 78. | Control register 1, data bytes | 91 | | Table 79. | Control register 1, bits | 92 | | Table 80. | Control register 2: command and data bytes | 95 | | Table 81. | Control register 2, data bytes | 95 | | Table 82. | Control register 2, bits | 95 | | Table 83. | Control register 3: command and data bytes | | | Table 84. | Control register 3, data bytes | | | Table 85. | Control register 3, bits | | | Table 86. | Control register 4: command and data bytes | 98 | | Table 87. | Control register 4, data bytes | | | Table 88. | Control register 4, bits | | | Table 89. | Control register 5: command and data bytes | | | Table 90. | Control register 5, data bytes | | | Table 91. | Control register 5, bits 1 | | | Table 92. | Control register 6: command and data bytes | | | Table 93. | Control register 6, data bytes | | | Table 94. | Control register 6, bits | | | Table 95. | Control register 7: command and data bytes | | | Table 96. | Control register 7, data bytes | | | Table 97. | Control register 7, bits | | | Table 98. | Control register 8: command and data bytes | | | Table 99. | Control register 8, data bytes | | | Table 100. | Control register 8, bits | 05 | List of tables L99PM72PXP | Table 101. | Control register 9: command and data bytes | 106 | |--------------------------|---------------------------------------------|-----| | Table 102. | Control register 9, data bytes | 106 | | Table 103. | Control register 9, bits | 106 | | Table 104. | Control register 10: command and data bytes | 107 | | Table 105. | Control register 10, data bytes | | | Table 106. | Control register 10, bits | 107 | | Table 107. | Control register 11: command and data bytes | | | Table 108. | Control register 11, data bytes | | | Table 109. | Control register 11, bits | | | Table 110. | Control register 12: command and data bytes | | | Table 111. | Control register 12, data bytes | | | Table 112. | Control register 12, bits | | | Table 113. | Control register 13: command and data bytes | | | Table 114. | Control register 13, data bytes | | | Table 115. | Control register 13, bits | | | Table 116. | Control register 14: command and data bytes | | | Table 117. | Control register 14, data bytes | | | Table 118. | Control register 14, bits | | | Table 119. | Control register 15: command and data bytes | | | Table 120. | Control register 15, data bytes | | | Table 121. | Control register 15, bits | | | Table 122. | Control register 16: command and data bytes | | | Table 123. | Control register 16, data bytes | | | Table 124. | Control register 16, bits | | | Table 125. | Control register 34: command and data bytes | | | Table 126.<br>Table 127. | Control register 34, data bytes | | | Table 127. | Control register 35: command and data bytes | | | Table 120. | Control register 35, data bytes | | | Table 130. | Control register 35, bits | | | Table 131. | Overview of status register data bytes | | | Table 132. | Global status register | | | Table 133. | Status register 1: command and data bytes | | | Table 134. | Control register 1, data bytes | | | Table 135. | Status register 1, bits | | | Table 136. | Status register 2: command and data bytes | | | Table 137. | Control register 2, data bytes | | | Table 138. | Status register 2, bits | | | Table 139. | Status register 3: command and data bytes | | | Table 140. | Control register 3, data bytes | | | Table 141. | Status register 3, bits | | | Table 142. | Status register 4: command and data bytes | | | Table 143. | Control register 4, data bytes | | | Table 144. | Status register 4, bits | 122 | | Table 145. | Status register 5: command and data bytes | | | Table 146. | Control register 5, data bytes | | | Table 147. | Status register 5, bits | 124 | | Table 148. | PowerSSO-36 mechanical data | 126 | | Table 149. | Document revision history | 127 | L99PM72PXP List of figures # **List of figures** | Figure 1. | Block diagram | . 10 | |------------|-------------------------------------------------------------------------------------------|------| | Figure 2. | Pin connection (top view) | | | Figure 3. | Voltage source with external PNP | | | Figure 4. | Voltage source with external PNP and current limitation | . 14 | | Figure 5. | Voltage source with external NPN | . 15 | | Figure 6. | Voltage source with external NPN and current limitation | | | Figure 7. | Voltage regulator behaviour and diagnosis during supply voltage ramp-up / ramp-down | | | Ü | conditions | . 17 | | Figure 8. | Sequence to enter and exit SW Debug Mode | . 18 | | Figure 9. | Main operating modes | . 24 | | Figure 10. | Watchdog in normal operating mode (no errors) | . 25 | | Figure 11. | Watchdog with error conditions | | | Figure 12. | Watchdog in FLASH Mode | | | Figure 13. | Change watchdog timing within long open window | . 27 | | Figure 14. | Change watchdog timing within window mode | | | Figure 15. | General procedure to change watchdog timing out of Fail safe mode | . 28 | | Figure 16. | Change watchdog timing out of Fail safe mode (Watchdog failure) | | | Figure 17. | Example: exit Fail-Safe mode from Watchdog failure | | | Figure 18. | Master node configuration using LIN_PU (optional) | . 33 | | Figure 19. | Transceiver state diagram if selective wake-up is disabled (CR16 SW_EN = 0) | | | Figure 20. | CAN transceiver state diagram if selective wake-up is enabled (CR16 SW_EN = 1) | . 36 | | Figure 21. | CAN wake up capabilities | | | Figure 22. | Overvoltage and undervoltage protection and diagnosis | | | Figure 23. | Thermal shutdown protection and diagnosis | | | Figure 24. | Phase shifted PWM | . 46 | | Figure 25. | Typical application diagram | . 48 | | Figure 26. | Thermal data of PowerSSO-36 | . 51 | | Figure 27. | PowerSSO-36 PC board | . 52 | | Figure 28. | PowerSSO-36 thermal resistance junction to ambient vs PCB copper area (V <sub>1</sub> ON) | . 53 | | Figure 29. | PowerSSO-36 thermal impedance junction to ambient vs PCB copper area (single pulse | ) | | _ | with $V_1$ ON) | . 53 | | Figure 30. | PowerSSO-36 thermal fitting model (V <sub>1</sub> ON) | . 54 | | Figure 31. | Watchdog timing (long, early, late and safe window) | . 59 | | Figure 32. | Watchdog early, late and safe windows | . 60 | | Figure 33. | LIN transmit, receive timing | . 69 | | Figure 34. | SPI - transfer timing diagram | . 72 | | Figure 35. | SPI input timing | | | Figure 36. | SPI output timing (part 1) | . 74 | | Figure 37. | SPI CSN - output timing | . 75 | | Figure 38. | SPI - CSN low to high transition and global status bit access | . 75 | | Figure 39. | Read configuration register | . 78 | | Figure 40. | Write configuration register | | | Figure 41. | Format of data shifted out at SDO during write cycle | | | Figure 42. | Format of data shifted out at SDO during read cycle | | | Figure 43. | Format of data shifted out at SDO during read and clear status operation | | | Figure 44. | PowerSSO-36 package dimensions | 125 | # 1 Block diagram and pin description Figure 1. Block diagram Table 2. Pin definitions and functions | Pin | Symbol | Function | |------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Analog ground | | 2 | RxDC/NINT | RxDC -> CAN receive data output NINT -> indicates remote CAN wake-up events in Active Mode (transceiver in TRX_STBY; CAN_ACT = 0) | | 3 | TxDC | CAN transmit data Input | | 4 | CANH | CAN high level voltage I/O | | 5 | CANL | CAN low level voltage I/O | | 6 | N.C. | TBC | | 7 | CANSUP | CAN supply input; to allow external CAN supply from V <sub>1</sub> or V <sub>2</sub> regulator. | | 8 | NRESET | $N_{reset}$ output to microcontroller; Internal pull-up of typ. 100 K $\Omega$ (reset state = LOW) | | 9 | V1 | Voltage regulator 1 output: 5 V supply e.g. micro controller, CAN transceiver | | 10 | V2 | Voltage regulator 2 output: 5 V supply for external loads (IR receiver, potentiometer, sensors) or CAN transceiver. V <sub>2</sub> is protected against reverse supply. | | 11 | TxDL | LIN transmit data input | | 12 | RxDL/NINT | RxDL -> LIN receive data output NINT -> indicates local/remote wake-up events except CAN wake-up in Active Mode provides a programmable timer interrupt signal | | 13 | OP2+ | Non inverting input of operational amplifier 2 | | 14 | OP2- | Inverting input of operational amplifier 2 | | 15 | OP2_OUT | Output of operational amplifier 2 | | 16 | DI | SPI: serial data input | | 17 | DO | SPI: serial data output | | 18 | CLK | SPI: serial clock input | | 19 | CSN | SPI: chip select not input | | 2022 | WU13 | Wake-up Inputs 13: Input pins for static or cyclic monitoring of external contacts | | 23 | OP1_OUT | Output of operational amplifier 1 | | 24 | OP1- | Inverting input of operational amplifier 1 | | 25 | OP1+ | Non inverting input of operational amplifier 1 | | 26 | OUT4 | High side driver output (7Ω, typ) | | 27 | OUT3/FSO | Configurable as: - High-side driver output (7Ω, typ) - Fail safe output pin (default) | | 28 | OUT2 | High side driver output (7Ω, typ) | | 29 | OUT1 | High side driver output (7Ω, typ) | | 30 | OUT_HS | High side driver (1 Ω, typ) | Table 2. Pin definitions and functions (continued) | Pin | Symbol | Function | |-----|----------------|----------------------------------------------------------------------------| | 31 | V <sub>S</sub> | Power supply voltage | | 32 | LINPU | High side driver output to switch off LIN master pull up resistor | | 33 | LIN | LIN bus line | | 34 | REL1 | Low side driver output (2 $\Omega$ typ) | | 35 | REL2 | Low side driver output (2 $\Omega$ typ) | | 36 | PGND | Power ground (REL1/2, LIN and CAN GND), to be connected to AGND externally | Figure 2. Pin connection (top view) # 2 Detailed description ## 2.1 Voltage regulators The L99PM72PXP contains two independent and fully protected low drop voltage regulators, which are designed for very fast transient response and do not require electrolytic output capacitors for stability. The output voltage is stable with ceramic load capacitors ≥ 220 nF. #### 2.1.1 Voltage regulator: V<sub>1</sub> The $V_1$ voltage regulator provides 5 V supply voltage and up to 250 mA continuous load current and is mainly intended for supply of the system microcontroller. The $V_1$ regulator is embedded in the power management and Fail\_safe functionality of the device and operates according to the selected operating mode. It can be used to supply the internal HS CAN Transceiver via the CANSUP pin externally. In case of a short circuit condition on the CAN bus, the output current of the transmitter is limited to 100 mA and the transceiver is turned off in order to ensure continued supply of the microcontroller. In addition the regulator $V_1$ drives the L99PM72PXP internal 5 V loads. The voltage regulator is protected against overload and overtemperature. An external reverse current protection has to be provided by the application circuitry to prevent the input capacitor from being discharged by negative transients or low input voltage. Current limitation of the regulator ensures fast charge of external bypass capacitors. The output voltage is stable for ceramic load capacitors $\geq$ 220 nF. If the device temperature exceeds the TSD1 threshold, all outputs (OUTx, RELx, V2, LIN) are deactivated except $V_1$ . Hence the micro controller has the possibility for interaction or error logging. In case of exceeding TSD2 threshold (TSD2 > TSD1), also $V_1$ is deactivated (see *Figure 23: Thermal shutdown protection and diagnosis*). A timer is started and the voltage regulator is deactivated for $t_{TSD} = 1$ sec. During this time, all other wakeup sources (CAN, LIN, WU1...3 and wake up of $\mu$ C by timer) are disabled. After 1 sec, the voltage regulator tries to restart automatically. If the restart fails 7 times, within one minute, without clearing and thermal shutdown condition still exists, the L99PM72PXP enters the Forced $V_{Bat\_standby}$ Mode. In case of short to GND at "V $_1$ " after initial turn on (V $_1$ < 2 V for t > t $_{V1~short}$ ) the L99PM72PXP enters the Forced V $_{Bat\_standby}$ Mode. Reactivation (wake-up) of the device can be achieved with signals from CAN, LIN, WU1..3 or periodic wake by timer. #### 2.1.2 Voltage regulator: V<sub>2</sub> The voltage regulator $V_2$ can supply additional 5 V loads (e.g. logic components or the integrated HS CAN transceiver or external loads such as sensors or potentiometers. The maximum continuous load current is 100 mA. The regulator is protected against: - Overload - Overtemperature - Short circuit (short to ground and battery supply voltage) - Reverse biasing ## 2.1.3 Increased output current capability for voltage regulator V<sub>2</sub> For applications, which require high output currents, the output current capability of the regulator can be increased my means of the integrated operational amplifiers and an external pass transistor. Figure 3. Voltage source with external PNP Figure 4. Voltage source with external PNP and current limitation *Figure 3* shows a possible configuration with a PNP pass element using Voltage Regulator 2 to provide the voltage reference for the regulated output voltage V3. The $V_S$ operating range for this circuit is 5.5 V to 18 V. It is important respect the input common mode range specified for the operational amplifiers. The output voltage V3 can be calculated using the following formula (for R3 = R4): $$V_3 \, = \, \frac{V_2}{2} \cdot \frac{R_1 + R_2}{R_2} [V]$$ The circuit in *Figure 4* provides additional current limitation using an additional PNP transistor and R6, which allows setting the current limit. Figure 5. Voltage source with external NPN Figure 6. Voltage source with external NPN and current limitation Figure 5 shows a possible configuration with an NPN pass element using Voltage Regulator 2 to provide the voltage reference for the regulated output voltage V3. This circuit requires fewer components compared to the configuration in Figure 3 but has a limited $V_S$ operating range (6 V to 18 V). The output voltage V3 can be calculated using the following formula (for R3 = R4): $$V_3 = \frac{V_2}{2} \cdot \frac{R_1 + R_2}{R_2} [V]$$ The circuit in *Figure 6* provides additional current limitation using an additional NPN transistor and R5 which allows setting the current limit. Alternatively, Voltage Regulator 1 can be used to provide the 5 V reference for this topology. However, the additional current consumption through R3 and R4 has to be considered in $V_{1\ standbv}$ Mode. #### 2.1.4 Voltage regulator failure The $V_1$ and $V_2$ regulator output voltages are monitored. In case of a drop below the $V_1$ , $V_2$ - fail thresholds ( $V_{1,2}$ < 2 V, typ for t > 2 $\mu$ s), the $V_{1,2}$ -fail bits are latched. The fail bits can be cleared by a dedicated SPI command. #### Short to ground detection If 4 ms after turn on of the regulator the $V_{1,2}$ voltage is below the $V_{1,2}$ fail thresholds, (independent for $V_{1,2}$ ), the L99PM72PXP identifies a short circuit condition at the related regulator output and the regulator are switched off. In case of $V_1$ short to GND failure the device enters $V_{Bat\_standby}$ mode automatically. Bits Forced VBAT TSD2/SHTV1 and $V_{1\_fail}$ were set. In case of a V<sub>2</sub> short to GND failure the V<sub>2</sub> short and V<sub>2</sub> fail bit is set. If the output voltage of the corresponding regulator once exceeded the $V_{1,2\_fail}$ thresholds the short to ground detection is disabled. If a short to ground condition occurs the regulator outputs switch of due to Thermal shutdown ( $V_1$ at TSD2; $V_2$ at TSD1). #### 2.1.5 Voltage regulator behavior Figure 7. Voltage regulator behaviour and diagnosis during supply voltage ramp-up / ramp-down conditions # 2.2 Operating modes The L99PM72PXP can be operated in 4 different operating modes: - Active - FLASH - V<sub>1\_standby</sub> - V<sub>Bat standby</sub> A cyclic monitoring of wake-up inputs and a periodic interrupt / wake-up by timer is available in stand-by modes. #### 2.2.1 Active Mode All functions are available and the device is controlled by the ST SPI Interface. #### 2.2.2 Flash Mode To program the system microcontroller via LIN or HS CAN bus signals, the device can be operated in LIN Flash Mode or CAN Flash Mode where the internal watchdog is disabled- Moreover, in Flash Mode the DO-output is a test output and cannot be used for device communication. All other device features in Flash Mode are available as in Active Mode. The CAN-Receiver is enabled in CAN Flash Mode by default; the CAN Transmitter has to be enabled by setting the CAN\_ACT bit to '1'. A transition from Flash Modes to V<sub>1\_standby</sub> or V<sub>bat\_standby</sub> is not possible. The modes can be entered by applying an external voltage at the respective pin: - V<sub>TxDL</sub> ≥ V<sub>flash</sub> (CAN Flash Mode) - V<sub>TxDC</sub> ≥ V<sub>flash</sub> (LIN Flash Mode) At exit from Flash Modes ( $V_{TxD} < V_{flash}$ ) no $N_{Reset}$ pulse is generated and the watchdog starts with a long open window. Note: Setting both TxDL and TxDC to high voltage levels (> $V_{flash}$ ) is not allowed Communication at the respective TxD pin is not possible #### 2.2.3 SW-Debug Mode To allow software debugging, the watchdog can be deactivated by setting CR34: WDEN = 0. Write access to this bit is only possible during CAN Flash Mode in order to prevent accidental deactivation of the watchdog. After setting the WDEN bit the CAN Flash Mode can be left ( $V_{TxDL} < V_{Flash}$ ) and the Watchdog remains deactivated (see *Figure 8*) In SW-Debug Mode, the full device functionality is available. Figure 8. Sequence to enter and exit SW Debug Mode # 2.2.4 V<sub>1\_standby</sub> mode The transition from Active Mode to V<sub>1</sub> standby mode is controlled by SPI. To supply the micro controller in a low power mode, the voltage regulator 1 ( $V_1$ ) remains active. In order to reduce the current consumption, the regulator goes in low current mode as soon as the supply current of the microcontroller goes below the $I_{CMP}$ current threshold. At this transition, the L99PM72PXP also deactivates the internal watchdog. Relay outputs, LIN and CAN Transmitters are switched off in $V_{1\_standby}$ Mode. High side outputs and the $V_{2}$ regulator remain in the configuration programmed prior to the standby command. A cyclic supply of external contacts and a synchronized monitoring of the contact state can be activated and configured by SPI. In $V_{1\_standby}$ mode various wake-up sources can be individually programmed. Each wake-up event puts the device into Active Mode and forces the RxDL/NINT pin to a low level indicating the wake-up condition to the microcontroller. After Power ON Reset (POR) all wake up sources are activated by default except the periodic interrupt / wake timer. With the interrupt timer the micro controller can be forced from 'stop' to 'run' after a programmable period. The RxDL/NINT pin is forced low after the timer is elapsed. The L99PM72PXP enters active mode and is awaiting a valid watchdog trigger. Both internal timers can be used for this feature. The interrupt timer (TINT) at pin RxDL/NINT is only available in V<sub>1 standby</sub> mode. Note: Inputs TxDL, TxDC must be at recessive (high) level and CSN must be at high level or at high impedance in order to achieve minimum standby current in $V_{1\_standby}$ Mode. Inputs DI and CLK must be at GND or at high impedance to achieve minimum standby current in $V_{1\_standby}$ Mode. #### 2.2.5 Interrupt The interrupt signal (linked to RxDL/NINT) indicates a wake-up event from $V_{1\_standby}$ mode. In case of a wake-up by Wake-up Inputs, activity on LIN or CAN, SPI access or Timer-Interrupt the RxDL/NINT pin is pulled low for $t = t_{interrupt}$ . When CAN\_ACT = 0 (during $V_{1\_standby}$ Mode or Active Mode) a WUP (SW\_EN = 0) or a WUF (SW\_EN = 1) generates an interrupt on RxDC/NINT to signalize CAN communication on the bus to the $\mu$ C. In case of a CAN communication timeout an interrupt at RxDC /NINT is generated and the CAN\_TO flag is set. In case of $V_{1\_standby}$ mode and $(I_{V1} > I_{CMP})$ , the device remains in standby mode, the $V_{1}$ regulator switches to high current mode and the watchdog starts. No Interrupt signal is generated. | Table 3. | CAN wake-up signalization | |----------|---------------------------| |----------|---------------------------| | Operating mode | Event | Wake-up<br>transition to<br>active | Status flag | Interrupt | Transceiver state | |------------------------|---------------------------|------------------------------------|-------------------------------|-----------|-------------------| | Active | WUP or WUF <sup>(1)</sup> | Not applicable | Wake_CAN WUP<br>or<br>WUP/WUF | RxDC | TRX_STBY | | | CAN timeout | | CAN_TO | RxDC | TRX_STBY | | V <sub>1_standby</sub> | WUP or WUF <sup>(1)</sup> | Yes | Wake_CAN WUP<br>or<br>WUP/WUF | RxDL | TRX_STBY | | | CAN timeout | No | CAN_TO | RxDC | TRX_STBY | | Operating mode | Event | Wake-up<br>transition to<br>active | Status flag | Interrupt | Transceiver state | |--------------------------|----------------------------------|------------------------------------|---------------------|----------------|-------------------| | V | WUP or<br>WUP/WUF <sup>(2)</sup> | Yes | Wake_CAN<br>WUP/WUF | Not applicable | TRX_STBY | | V <sub>bat_standby</sub> | CAN timeout | Transition to TRX_SLEEP | CAN_TO | | TRX_SLEEP | Table 3. CAN wake-up signalization (continued) - 1. SW EN = 0: - wake-up according ISO 11898-5 (WUP) Flags: Wake\_CAN, WUP - SW\_EN = 1: - wake-up according ISO 11898-6 (WUP) Flags: Wake\_CAN, WUP, WUF (the WUP flag is set only if the received WUF also contained a WUP) - - wake-up according ISO 11898-5 (on WUP) - Flags: Wake\_CAN, WUP - SW\_EN = 1: - wake-up according ISO 11898-6 (on WUP/WUF combination) - After the reception of a wake-up pattern (WUP) the CAN Enhanced Voltage Biasing is turned on until a CAN timeout is detected - Flags: Wake\_CAN, WUP, WUF #### 2.2.6 V<sub>Bat\_standbv</sub> mode The transition from Active Mode to V<sub>Bat\_standby</sub> mode is initiated by an SPI command. In V<sub>Bat standby</sub> Mode, the V<sub>1</sub> voltage regulator, relay outputs, LIN and CAN Transmitters are switched off. High side Outputs and the V<sub>2</sub> Regulator remain in the configuration programmed prior to the standby command. In $V_{Bat\_standby}$ mode the current consumption of the L99PM72PXP is reduced to a minimum An $N_{Reset}$ pulse is generated upon wake-up from $V_{bat\_standby}$ Mode. Note: Inputs TXDL, TXDC and CSN must be terminated to GND in $V_{bat\_standby}$ to achieve minimum standby current. This can be achieved with the internal ESD protection diodes of the microcontroller (microcontroller is not supplied in this mode; $V_1$ is pulled to GND). #### 2.2.7 Wake up from Standby Modes A wake-up from standby mode switches the device to active mode. This can be initiated by one or more of the following events: Table 4. Wake up from Standby Modes | Wake up source | Description | | |-------------------------|----------------------------------------------------------------------|--| | LIN bus activity | Can be disabled by SPI | | | CAN bus activity | Can be disabled by SPI<br>Selective Wake-up can be configured by SPI | | | Level change of WU1 - 3 | Can be individually configured or disabled by SPI | | | Wake up source | Description | | | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | I <sub>V1</sub> > I <sub>CMP</sub> | Device remains in $V_{1\_standby}$ mode but watchdog is enabled (If $I_{CMP} = 0$ ) and the $V_1$ regulator goes into High Current Mode (Increased Current Consumption). No interrupt is generated. | | | | Timer Interrupt /<br>Wake up of µC by TIMER | programmable by SPI - V <sub>1_standby</sub> Mode: device wakes up and Interrupt signal is generated at RxDL/NINT when programmable timeout has elapsed - V <sub>Bat_standby</sub> Mode: device wakes up, V <sub>1</sub> regulator is turned on and N <sub>Reset</sub> signal is generated when programmable timeout has elapsed | | | | SPI Access | Always active (except in V <sub>Bat_standby</sub> mode) Wake up event: CSN is low and first rising edge on CLK | | | Table 4. Wake up from Standby Modes (continued) To prevent the system from a deadlock condition (no wake up possible) a configuration where the periodic timer interrupt and wake up by LIN and HS CAN are disabled, is not allowed. The default configuration is entered for all wake-up sources in case of such an invalid setting. All wake-up events from $V_{1\_standby}$ mode (except $I_{V1} > I_{CMP}$ ) are indicated to the microcontroller by a low-pulse (duration: 56 µs) at RxDL/NINT or RxDC/NINT (see *Table 3: CAN wake-up signalization*) Wake-up from V<sub>1\_standby</sub> by SPI Access might be used to check the interrupt service handler. #### 2.2.8 Wake up inputs The de-bounced digital inputs WU1...WU3 can be used to wake up the L99PM72PXP from standby modes. These inputs are sensitive to any level transition (positive and negative edge) For static contact monitoring, a filter time of 64µs is implemented at WU1-3. The filter is started when the input voltage passes the specified threshold. In addition to the continuous sensing (static contact monitoring) at the wake up inputs, a cyclic sense functionality is implemented. This feature allows periodical activation of the wake-up inputs to read the status of the external contacts. The periodical activation can be linked to Timer 1 or Timer 2 (see *Section 2.2.9*). The input signal is filtered with a filter time of 16 µs after a programmable delay (80 µs or 800 µs) according to the configured Timer On-time. A wake-up is processed if the status has changed versus the previous cycle. The Outputs OUT\_HS and OUT1-4 can be used to supply the external contacts with the timer setting according to the cyclic monitoring of the wake-up inputs. If the wake-up inputs are configured for cyclic sense mode the input filter timing and input filter delay (*WUx\_filt* in control register 2) must correspond to the setting of the High Side Output which supplies the external contact switches (OUTx in control register 0). In Standby Mode, the inputs WU1-3 are SPI configurable for pull-up or pull-down current source configuration according to the setup of the external. In active mode the inputs have a pull down resistor. In Active Mode, the input status can be read by SPI (Status Register 2). Static sense should be configured (Control Register 2) before the read operation is started (In cyclic sense configuration, the input status is updated according to the cyclic sense timing; therefore, reading the input status in this mode may not reflect the actual status). #### 2.2.9 Cyclic contact supply In V<sub>1\_standby</sub> and V<sub>Bat\_standby</sub> modes, any high side driver output (OUT1..4, OUTHS) can be used to periodically supply external contacts. The timing is selectable by SPI Timer 1: period is X s. The on-time is 10 ms resp. 20 ms: with $X \in \{1, 2, 3, 4s\}$ Timer 2: period is X ms. The on-time is 100 $\mu$ s resp. 1 ms: with X $\in$ {10, 20, 50, 200 ms} Timer 1 and Timer 2 are re-started with every valid write command to CR3 (CSN low to high transition). The timers start with the off-phase. #### 2.2.10 Timer interrupt / wake-up of microcontroller by timer During standby modes the cyclic wake up feature, configured via SPI, allows waking up the $\mu$ C after a programmable timeout according to timer1 or timer 2. From $V_{1\_standby}$ mode, the L99PM72PXP wakes up (after the selected timer has elapsed) and sends an interrupt signal (via RxDL/NINT pin) to the $\mu$ C. The device enters active mode and the watchdog is started with a long open window. The microcontroller can send the device back into $V_{1\_standby}$ after finishing its tasks. From $V_{bat\_standby}$ mode, the L99PM72PXP wakes up (after the selected timer has elapsed), turns on the $V_1$ regulator and provides an $N_{Reset}$ signal to the $\mu C$ . The device enters active mode and the watchdog is started with a long open window. The microcontroller can send the device back into $V_{bat\ standby}$ after finishing its tasks. # 2.3 Functional overview (truth table) Table 5. Functional overview (truth table) | | | Operating modes | | | | |-----------------------------------|------------------------|------------------------|--------------------------------------------------------------|-----------------------------------------------------------|--| | Function | Comments | Active Mode | V <sub>1_standby</sub><br>static mode<br>(cyclic sense) | V <sub>Bat_standby</sub><br>static mode<br>(cyclic sense) | | | Voltage regulator, V <sub>1</sub> | VOUT=5V | On | On <sup>(1)</sup> | Off | | | Voltage regulator, V <sub>2</sub> | VOUT=5V | On/ Off <sup>(2)</sup> | On <sup>(2)</sup> / Off | On <sup>(2)</sup> / Off | | | Reset generator | | On | On | Off | | | Window watchdog | V <sub>1</sub> monitor | On | Off (ON: $I_{V1} > I_{CMP}$<br>threshold and $I_{CMP} = 0$ ) | Off | | | Wake up | | Off | Active <sup>(3)</sup> | Active <sup>(3)</sup> | | | HS-cyclic supply | Oscillator time base | On / Off | On <sup>(2)</sup> / Off | On <sup>(2)</sup> / Off | | | Relay driver | | On | Off | Off | | Table 5. Functional overview (truth table) (continued) | | | Operating modes | | | | |-----------------------------------------------|------------------|-------------------------|---------------------------------------------------------|-----------------------------------------------------------|--| | Function | Comments | Active Mode | V <sub>1_standby</sub><br>static mode<br>(cyclic sense) | V <sub>Bat_standby</sub><br>static mode<br>(cyclic sense) | | | Operational amplifiers | | On | Off | Off | | | LIN | LIN 2.1 | On | Off <sup>(4)</sup> | Off <sup>(4)</sup> | | | HS_CAN | | On / Off <sup>(5)</sup> | Off <sup>(4)</sup> | Off <sup>(4)</sup> | | | FSO (if configured by SPI), active by default | Fail safe output | OUT3/FSO OFF<br>(6) | OUT3/FSO OFF <sup>(6)</sup> | OUT3/FSO OFF <sup>(6)</sup> | | | Oscillator | | On | Off <sup>(7)</sup> | Off <sup>(7)</sup> | | | V <sub>S</sub> -Monitor | | On | (8) | (8) | | - 1. Supply the processor in low current mode. - 2. Only active when selected via SPI. - 3. Unless disabled by SPI - 4. The bus state is internally stored when going to standby mode. A change of bus state leads to a wake-up after exceeding of internal filter time (if wake-up by LIN or CAN is not disabled by SPI). Selective Wake functionality if enabled by SPI - After power-on, the HS CAN transceiver is in 'CAN Trx Standby' Mode. It is activated by SPI command (CAN\_ACT = 1) - 6. ON in Failsafe Condition: If Standby mode is entered with active Fail Safe mode, the output remains ON in Standby mode. - 7. ON, if cyclic sense is enabled. - 8. Cyclic activation = pulsed ON during cyclic sense Figure 9. Main operating modes # 2.4 Configurable window watchdog During normal operation, the watchdog monitors the micro controller within a programmable trigger cycle: (10 ms, 50 ms, 100 ms, 200 ms) In $V_{Bat\_standby}$ and Flash program modes, the watchdog circuit is automatically disabled. In $V_{1\_standby}$ mode a wake up by timer is programmable in order to wake up the $\mu C$ (see *Section 2.2.10*). After wake-up, the Watchdog starts with a long open window. After serving the watchdog, the microcontroller may send the device back to $V_{1\_standby}$ mode. After power-on or Standby mode, the watchdog is started with a long open window (65 ms nominal). The long open window allows the micro controller to run its own setup and then to trigger the watchdog via the SPI. The trigger is processed when the CSN input becomes HIGH after the transmission of the SPI word. Writing '1' to the watchdog trigger bit terminates the long open window and start the window watchdog (the timing is programmable by SPI). Subsequently, the micro controller has to serve the watchdog by alternating the watchdog trigger bit within the safe trigger area (refer to Figure 32). A correct watchdog trigger signal immediately starts the next cycle. After 8 watchdog failures in sequence, the V<sub>1</sub> regulator is switched off for 200 ms. If subsequently, 7 additional watchdog failures occur, the V<sub>1</sub> regulator is completely turned off and the device goes into V<sub>Bat standbv</sub> mode until a wakeup occurs. In case of a Watchdog failure, the outputs (RELx, OUTx, V2) are switched off and the device enters Fail\_safe mode (i. e. all control registers are set to default values except the 'OUT3 control bit'). The following diagrams illustrate the Watchdog behavior of the L99PM72PXP. The diagrams are split into 3 parts. First diagram shows the functional behavior of the watchdog without any error. The second diagram covers the behavior covering all the error conditions, which can affect the watchdog behavior. Third diagram shows the transition in and out of FLASH mode. All 3 diagrams can be overlapped to get all the possible state transitions under all circumstances. For a better readability, they were split in normal operating, operating with errors and flash mode. Figure 10. Watchdog in normal operating mode (no errors) WD fail long TSD2 open window Active mode V1 > Vrth forced VBAT \*) V1≪ Vrth WD WD fail **VBAT Standby** '1, = TRIG V1 Standby (I(V1) < ICMP) OFF TSD2 V1 < Vrth Window Mode propper trigger Window mode \*) forced VBAT: 15x WD fail 7x TSD2 Active mode Short V1 AG00009V1 Figure 11. Watchdog with error conditions Figure 12. Watchdog in FLASH Mode ### 2.4.1 Change watchdog timing There are 4 programmable Watchdog timings available, which represent the nominal trigger time in window mode. To change the watchdog timing, a new timing has to be written by SPI. The new timing gets active with the next valid watchdog trigger. The following figures illustrate the sequence, which is recommended to use, changing the timing within long open window and within window mode. Figure 13. Change watchdog timing within long open window If the device is in Fail\_safe mode, the Control Registers are locked for writing. To change the watchdog timing out of Fail\_safe mode, first the Fail\_safe condition must be solved, respective confirmed from the microcontroller. Afterwards the new watchdog timing can be programmed using the sequence from *Figure 15*. Since the actions to remove, a Fail\_safe condition can differ from the root cause of the fail safe the following diagram shows the general procedure how to change the watchdog timing out of Fail\_safe mode. *Figure 16* shows the procedure to change watchdog timing with a previous watchdog failure, since this is a special Fail\_safe scenario. Figure 15. General procedure to change watchdog timing out of Fail safe mode #### 2.5 Fail Safe Mode #### 2.5.1 Single failures L99PM72PXP enters Fail Safe Mode in case of: - Watchdog failure - V<sub>1</sub> turn on failure - $V_1$ short ( $V_1 < V_1$ fail for $t > t_{V1short}$ ) - V<sub>1</sub> undervoltage (V<sub>1</sub> < V<sub>RTH</sub> for t > t<sub>UV1</sub>) - Thermal Shutdown TSD2 - SPI failure - DI stuck to GND or V<sub>CC</sub> (SPI frame = '00 00 00' or 'FF FF FF') The Fail Safe functionality is also available in $V_{1\_standby}$ Mode. During $V_{1\_standby}$ Mode the Fail Safe Mode is entered in the following cases: - V<sub>1</sub> undervoltage (V<sub>1</sub> < V<sub>RTH</sub> for t > t<sub>UV1</sub>) - Watchdog failure (if watchdog still running due to I<sub>V1</sub> > I<sub>CMP</sub>) - Thermal shutdown TSD2 In Fail Safe Mode the L99PM72PXP returns to a default. The Fail Safe condition is indicated to the remaining system in the Global Status Register. The conditions during Fails Safe Mode are: - All outputs are turned off - All Control Registers are set to default values (except OUT3/FSO configuration) - This includes the programmed wake-up-frame. Therefore it is mandatory to reprogram the wake-up-frame before entering the selective wake-up mode after a Fail\_safe event<sup>(a)</sup> - Write operations to Control Registers are blocked until the Fail Safe condition is cleared (see Table 6) - LIN and HS CAN transmitter, operational amplifiers and SPI remain on - Corresponding Failure Bits in Status Registers are set. - FSO Bit (Bit 0 Global Status Register) is set - OUT3/FSO is activated if configured as Fail Safe Output If OUT3 is configured as FSO, the internal Fail-Safe Mode can be monitored at OUT3 (High side driver is turned on in Fail-safe Mode). Self-protection features for OUT3 when configured as FSO are active (See Section 3.3: High side driver outputs) OUT3 is configured as Fail Safe Output by default. It can be configured to normal high side driver operation by SPI. It this case, the configuration remains until $V_S$ Power On. If the Fail Safe Mode was entered it keeps active until the Fail safe condition is removed and the Fail Safe was read by SPI. Depending on the root cause of the Fail Safe operation, the actions to exit Fail safe Mode are as shown in the following table. Table 6. Fail-Safe conditions and exit modes | Failure source | Failure condition | Diagnosis | Exit from Fail_safe<br>Mode | |-----------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------------------| | μC (oscillator) | Watchdog early<br>write failure or<br>expired window | Fail_safe = 1; WD <sub>fail</sub> = n + 1 | TRIG = 1 during LOWi<br>and read Fail_safe bit | | V <sub>1</sub> | Short at turn-on | Fail_safe = 1;<br>Forced_Sleep_TSD2_SHTV1 = 1 | Read & Clear SR3 after wake | | | Undervoltage | Fail_safe = 1; V <sub>1_fail</sub> = 1 <sup>(1)</sup> | V1 > V <sub>RTH</sub><br>Read Fail_safe bit | 577 a. Even though it is still possible after a Fail\_safe event to enter the selective-wake-up mode, the device wakes only up with the default values of the configuration register (see Section 6.2.2: Overview control register). | Failure source | Failure condition | Diagnosis | Exit from Fail_safe<br>Mode | |----------------|------------------------------------|----------------------------------------------|-------------------------------------------| | Temperature | T <sub>j</sub> > TSD2 | Fail_safe = 1; TW = 1; TSD1 = 1;<br>TSD2 = 1 | T <sub>j</sub> < TSD2<br>Read & Clear SR3 | | SPI | DI short to GND or V <sub>CC</sub> | Fail_safe = 1 | Valid SPI command | Table 6. Fail-Safe conditions and exit modes (continued) Figure 17. Example: exit Fail-Safe mode from Watchdog failure # 2.5.2 Multiple failures – entering forced V<sub>Bat\_standby</sub> Mode If the Fail-Safe condition persists and all attempts to return to normal system operation fail, the L99PM72PXP enters the Forced $V_{bat\_standby}$ Mode in order to prevent damage to the system. The Forced $V_{bat\_standby}$ Mode can be terminated by any regular wake-up event. The root cause of the Forced $V_{bat\_standby}$ is indicated in the SPI Status Registers The forced V<sub>bat\_standby</sub> Mode is entered in case of: - Multiple watchdog failures: forced sleep WD = 1 (15 x watchdog failure) - Multiple thermal shutdown 2: forced sleep TSD2/SHTV1 = 1 (7 x TSD2) - V<sub>1</sub> short at turn-on: forced sleep TSD2/SHTV1 = 1 (V<sub>1</sub> < V<sub>1</sub> Fail for t > t<sub>v1fail</sub>) If V<sub>1</sub> < V<sub>1</sub> - Fail (for t > t<sub>v1fail</sub>) The Fail safe Bit is located in the Global Status Register (Bit 0) | Failure source | Failure condition | Diagnosis | Exit from Fail_safe Mode | |-----------------|----------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------| | μC (oscillator) | 15 consecutive watchdog failures | Fail_safe = 1;<br>Forced_Sleep_WD = 1 | Wake-up<br>TRIG = 1 during LOWi<br>Read & Clear SR3 | | V <sub>1</sub> | short at turn-on | Fail_safe = 1;<br>Forced_Sleep_TSD2_SHTV1 = 1 | Read & Clear SR3 after wake-up | | Temperature | 7 times TSD2 | Fail_safe = 1; TW = 1; TSD1 = 1;<br>TSD2 = 1;<br>Forced_Sleep_TSD2_SHTV1=1 | Read & Clear SR3 after wake-up | Table 7. Persisting fail safe conditions and exit modes ## 2.6 Reset output (NRESET) If $V_1$ is turned on and the voltage exceeds the $V_1$ reset threshold, the reset output "NRESET" is pulled up by internal pull up resistor to $V_1$ voltage after a reset delay time $(t_{rd})$ . This is necessary for a defined start of the micro controller when the application is switched on. Since the NRESET output is realized as an open drain output it is also possible to connect an external NRESET open drain NRESET source to the output. As soon as the NRESET is released by the L99PM72 the Watchdog timing starts with a long open window. A reset pulse is generated in case of: - $V_1$ drops below $V_{RTH}$ (configurable by SPI) for $t > t_{UV1}$ - watchdog failure - turn-on of the V<sub>1</sub> regulator (V<sub>S</sub> power-on or wake-up from V<sub>bat\_standby</sub> mode) # 2.7 Operational amplifiers The operational amplifiers are especially designed to be used for sensing and amplifying the voltage drop across ground connected shunt resistors. Therefore the input common mode range includes -0.2 V to 3V. The operational amplifiers are designed for -0.2 V to 3 V input voltage swing and rail-to-rail output voltage range. All pins (positive, negative and outputs) are available to be able to operate in non-inverting and inverting mode. Both operational amplifiers are on-chip compensated for stability over the whole operating range within the defined load impedance. The Operational Amplifiers may also be used to setup an additional high current voltage source with an external pass element. Refer to *Section 2.1.3* for a detailed description. #### 2.8 LIN Bus Interface #### Features: - Speed communication up to 20kbit/s. - LIN 2.1 compliant (SAEJ2602 compatible) transceiver. - GND disconnection fail safe at module level. - Off mode: does not disturb network. - GND shift operation at system level. - Micro controller Interface with CMOS compatible I/O pins. - Internal Pull-up resistor - Internal High Side Switch to disconnect Master Pull-up resistor in case of short circuit of bus signal (b) - ESD and transient immunity according to ISO7637 and EN / IEC61000-4-2 - Matched output slopes and propagation delay In order to further reduce the current consumption in standby mode, the integrated LIN bus interface offers an ultra low current consumption. #### 2.8.1 Error handling The L99PM72PXP provides the following three error handling features which are not described in the LIN Spec. V2.1, but are realized in different stand alone LIN transceivers / micro controllers to switch the application back to normal operation mode. At $V_S > V_{POR}$ (i.e. $V_S$ power-on reset threshold), the LIN transceiver is enabled. The LIN transmitter is disabled in case of the following errors: - Dominant TxDL time out - LIN permanent recessive - Thermal Shutdown 1 - V<sub>S</sub> Over- / Undervoltage The LIN receiver is not disabled in case of any failure condition. #### **Dominant TxDL time out** If TXDL is in dominant state (low) for more than 12 ms (typ) the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. This feature can be disabled via SPI. #### **Permanent recessive** If TXDL changes to dominant (low) state but RXDL signal does not follow within 40 $\mu$ s the transmitter is disabled, the status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. b. Use of the Master Pull-up switch is optional. #### **Permanent dominant** If the bus state is dominant (low) for more than 12 ms a permanent dominant status is detected. The status bit is latched and can be read and optionally cleared by SPI. The transmitter is not disabled. #### 2.8.2 Wake up (from LIN) In standby mode the L99PM72PXP can receive a wake up from LIN bus. For the wake up feature the L99PM72PXP logic differentiates two different conditions. #### Normal wake up Normal wake up can occur when the LIN transceiver was set in standby mode while LIN was in recessive (high) state. A dominant level at LIN for $t_{linbus}$ , switches the L99PM72PXP to active mode. #### Wake up from short to GND condition If the LIN transceiver was set in standby mode while LIN was in dominant (low) state, recessive level at LIN for $t_{linbus}$ , switchs the L99PM72PXP to active mode. Note: A wake up caused by a message on the bus starts the voltage regulator and the microcontroller to switch the application back to normal operation mode. #### 2.8.3 LIN Pull-Up The master node pull-up resistor (1 $k\Omega$ ) can be connected to V<sub>S</sub> using the internal LIN\_PU high side switch. This high side switch can be controlled by SPI in order to allow disconnection of the pull-up resistor in case of LIN bus short to GND conditions. Figure 18. Master node configuration using LIN\_PU (optional) LIN\_PU high side driver characteristics: - Activated by default and can be turned off by SPI Command (CR4) - remains active in standby modes - Switch off only in case of over-temperature (TSD2 = thermal shut down #2) - no over current protection. - Typical $R_{DS(on)}$ , 10 $\Omega$ # 2.9 High speed CAN bus transceiver General requirements: - Communication Speed up to 1Mbit/s. - ISO 11898-2 and ISO 11898-5 compliant - Selective wake-up functionality according to ISO 11898-6 - Non-selective wake-up functionality according to ISO 11898-5 - SAE J2284 compliant - Function range from -27 V to 40 V DC at CAN pins. - GND disconnection fail safe at module level. - GND shift operation at system level. - Microcontroller Interface with CMOS compatible I/O pins. - ESD and transient immunity according to ISO7637 and EN / IEC61000-4-2 - Matched output slopes and propagation delay - Receive-only mode available For further reducing the current consumption in standby mode, the integrated CAN bus interface offers an ultra-low current consumption. #### 2.9.1 CAN transceiver operating modes Figure 19. Transceiver state diagram if selective wake-up is disabled (CR16 SW\_EN = 0) Figure 20. CAN transceiver state diagram if selective wake-up is enabled (CR16 SW\_EN = 1) #### **TRX Normal Mode** Full functionality of the CAN-Transceiver is available (transmitter and receiver) and the bus biasing is enabled. State transitions from 'TRX Normal' mode to ' $V_{Bat\_standby}$ ' and ' $V_{1\_standby}$ ' are possible. No interrupt is generated in this mode. #### **CAN TRX\_STBY Mode** The CAN-Transmitter is disabled in this mode and the RxDC-pin is kept at high ('recessive') level. If selective wake-up is enabled (SW\_EN=1), the receiver, CAN biasing and the reference oscillator are active. Once a wake up frame (WUF) is detected by the internal CAN frame detection logic, this wake-up event is indicated to the micro-controller by an interrupt signal (see *Section 2.2.5: Interrupt* for more details). A wake-up pattern (WUP) is not required and does not count as a frame error. Since a further CAN-timeout cannot be indicated, if the CAN\_TO bit has already been set, it is recommended to clear this bit before entering $V_{1\ standby}$ Mode. If selective wake-up is disabled (SW\_EN = 0), the CAN-Receiver is capable to detect a wake-up pattern (WUP). In $V_{1\_standby}$ Mode and Active Mode, a WUP is indicated to the micro-controller by an interrupt signal (see *Section 2.2.5: Interrupt* for more details). In this mode (SW\_EN = 0) the automatic voltage biasing is disabled and the transceiver biasing works according to ISO 11898-5. There is no automatic state transition into TRX Normal Mode in case of a detected CAN wake-up (WUF or WUP). After serving the interrupt the micro controller can initiate a state transition into TRX Normal Mode by setting the SPI bit CAN\_ACT to '1'. #### TRX SLEEP (SW EN=1) The CAN and LIN Transceivers are disabled. The CAN selective wakeup reference oscillator is off, while the receiver is in low power mode. After the detection of CAN communication (WUP), the transceiver enters 'PN\_TRX\_selective\_sleep' mode, starts the oscillator and decodes the CAN frame. 'TRX\_SLEEP' mode is entered automatically after a CAN communication timeout. #### PN TRX Selective Sleep (SW\_EN=1) In this mode the CAN frame detection logic is enabled (receiver and reference oscillator enabled). In case of receiving a wake up frame (WUF) a state transition to 'CAN TRX\_STBY' is done. After the biasing has been switched on, not more than four CAN frames are ignored before a wake-up frame is recognized and the device wakes up. If there is no CAN communication and the CAN bus is recessive for longer than $t_{silence}$ , an automatic state transition to 'TRX' SLEEP' is done. In case of a Frame-Detect-Error (SR4, FDERR=1), an automatic wake up is performed and the selective wakeup feature is disabled (SW\_EN=0). ### 2.9.2 Sequence for enabling selective wakeup After power-on reset the selective wakeup feature is disabled. The Configuration Registers 7 to 15 have to be read and verified by the microcontroller in order to ensure a valid configuration. A read operation to Registers 7 to 15 is required to allow enabling the selective wake-up feature (set SW\_EN=1). A valid read operation is indicated by the SW\_RDxx bits in SR 4. The SW\_RDxx bits are reset to 0 with every WRITE operation. When all SW\_RD bits are set, the SW\_EN bit in CR 16 can be set to enable the Selective Wakeup function. In case the SYSERROR bit in SR 4 is set while Selective Wakeup is enabled, the Selective Wakeup is automatically disabled. In case SYSERROR is set, enabling the Selective Wakeup function is prohibited. ### 2.9.3 CAN error handling The L99PM72PXP provides the following four error handling features. After power-on reset ( $V_S > V_{POR}$ ) the CAN transceiver is disabled. The transceiver is enabled by setting the CAN\_ACT bit in Control Register 4. Detailed description L99PM72PXP The CAN transmitter is disabled automatically in case of the following errors: - Dominant TxDC time out - CAN permanent recessive - RxDC permanent recessive - Thermal shutdown 1 The CAN receiver is not disabled in case of any failure condition. #### **Dominant TxDC time out** If TXDC is in dominant state (low) for $t > t_{dom(TxD)}$ the transmitter is disabled, status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. #### **CAN** permanent recessive If TXDC changes to dominant (low) state but CAN bus does not follow for 4 times, the transmitter is disabled, status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. #### **CAN** permanent dominant If the bus state is dominant (low) for $t > t_{CAN}$ a permanent dominant status is detected. The status bit is latched and can be read and optionally cleared by SPI. The transmitter is not disabled. #### **RXDC** permanent recessive If RXDC pin is clamped to recessive (high) state, the controller is not able to recognize a bus dominant state and could start messages at any time, which results in disturbing the overall bus communication. Therefore, if RXDC does not follow TXDC for 4 times the transmitter is disabled. The status bit is latched and can be read and optionally cleared by SPI. The transmitter remains disabled until the status register is cleared. ### 2.9.4 Wake up by CAN The L99PM72PXP supports 2 wakeup modes. The selective wakeup according to ISO 11898-6 or the wakeup by any bus activity according to ISO 11898-2/-5. The wake up behavior can be configured by SPI (see *Chapter 6: ST SPI*). #### Wake up by CAN pattern (WUP) The default setting for the wake up behavior after power-on reset is the wake up by regular communication on the CAN bus. When the CAN transceiver is in a Standby Mode (CAN TRX\_STBY or TRX\_SLEEP) the device can be woken up by sending two consecutive dominant bits separated by a recessive bit. Normal pattern wake up can occur when CAN pattern wake up option is enabled and the CAN transceiver was set in Standby Mode (CAN TRX\_STBY or TRX\_SLEEP) while CAN 38/128 Doc ID 023553 Rev 3 bus was in recessive (high) state or dominant (low) state. In order to wake up the L99PM72PXP, the following criteria must be fulfilled: - The CAN interface wake-up receiver must receive a series of two consecutive valid dominant pulses, each of which must be longer than 2 µs - The distance between 2 pulses must be longer than 2 μs. - The two pulses must occur within a time frame of 1.0 ms Note: A wake up caused by a message on the bus starts the voltage regulator and the microcontroller to switch the application back to normal operation mode. Figure 21. CAN wake up capabilities Note: Pictures above illustrate the wake up behaviour from $V_{1\_standby}$ Mode. For wake up from $V_{Bat\_standby}$ Mode the NRESET signal (with 2 ms timing) is generated instead of the RXDL(Interrupt) signal. #### Wakeup by CAN Frame (WUF) #### Wake from CAN TRX\_STBY If the CAN transceiver is in STBY the CAN frame detection logic is active. In case of a valid wake up frame the Interrupt on pin RxDC is generated and the WUF flag for wake up identification is set. There is no automatic state transition from CAN Transceiver point of view. After serving the interrupt the micro can bring the CAN Transceiver into TRX\_NORMAL by setting CAN\_ACT = 1 (CR 4). #### Wake up from TRX\_SLEEP If the CAN Transceiver is in TRX\_SLEEP mode the CAN frame detection logic is disabled. The wake up can be done in two steps. To enable the CAN frame detection logic a wake up Detailed description L99PM72PXP pattern must be sent on the bus. With the detection of the wake up pattern an automatic state transition to 'PN\_TRX\_Selective\_Sleep' state is done. WUP flag is set. In 'PN\_TRX\_Selective\_Sleep' the CAN frame detection logic is enabled. If a valid wake up frame is detected a state transition to TRX\_STBY is done, the WUF flag is set and the micro is powered up. The remote transition request bit is ignored in wake-up frames. Also masking of the data length code (DLC) bits is not supported. After expiration of the frame error counter (FEC), and if the erroneous frame leading to the FEC-overflow is long enough to contain a CRC-field, a wake up is performed and the selective wakeup feature is disabled. If the frame is shorter the FEC starts again from 0 without having set the FD\_ERR-flag and without wake-up. The frame-error-counter (FEC) is cleared after each expiration of the time $t_{\text{silence}}$ whenever the frame detection logic is enabled. Ringing on the dominant-to-recessive edge of the CAN-Signal is filtered up to 50% of the CAN-Bit-Time. ## 2.9.5 CAN receive only mode With the CAN\_rec\_only bit in Control register 4 it is possible to disable the CAN Transmitter in active mode. In this mode it is possible to listen to the bus but not sending to it. The Receiver termination network is still activated in this mode. ### 2.9.6 CAN looping mode If the CAN\_Loop\_en bit in Control register 4 is set the TxDC input is mapped directly to the RxDC pin. This mode can be used in combination with the CAN Receive only mode, to run diagnosis for the CAN protocol handler of the micro controller. ## 2.10 Serial Peripheral Interface (ST SPI Standard 3.0) A 24 bit SPI is used for bi-directional communication with the micro controller. During active mode, the SPI - triggers the watchdog - controls the modes and status of all L99PM72PXP modules (incl. input and output drivers) - provides driver output diagnostic - provide L99PM72PXP diagnostic (incl. over temperature warning, L99PM72PXP operation status) The SPI can be driven by a micro controller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. This device is not limited to micro controller with a built-in SPI. Only three CMOS-compatible output pins and one input pin are needed to communicate with the device. A fault condition can be detected by setting CSN to low. If CSN = 0, the DO pin reflects the global error flag (fault condition) of the device. #### **Chip Select Not (CSN)** The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) is in high impedance state. A low signal activates the output driver and a serial communication can be started. The state during CSN = 0 is called a communication frame. If CSN = low for $t > t_{CSNfail}$ the DO output is switched to high impedance in order to not block the signal line for other SPI nodes. #### Serial Data In (DI) The input pin is used to transfer data serial into the device. The data applied to the DI are sampled at the rising edge of the CLK signal and shifted into an internal 24 bit shift register. At the rising edge of the CSN signal the contents of the shift register is transferred to Data Input Register. The writing to the selected Data Input Register is only enabled if exactly 24 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame is ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame. Note: Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected IC's is recommended. #### Serial Data Out (DO) The data output driver is activated by a logical low level at the CSN input and goes from high impedance to a low or high level depending on the global error flag (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin transfers the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK shifts the next bit out. #### Serial Clock (CLK) The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) changes with the falling edge of the CLK signal. The SPI can be driven with a CLK Frequency up to 1 MHz. ## 3 Protection and diagnosis ## 3.1 Power supply fail Overvoltage and undervoltage detection on V<sub>S</sub> ## 3.1.1 V<sub>S</sub> overvoltage If the supply voltage V<sub>S</sub> reaches the over voltage threshold (V<sub>SOV</sub>): - Outputs OUTx, RELx and LIN are switched to high impedance state (load protection). CAN is not disabled. Recovery of outputs when the overvoltage condition disappears is depending on the setting of VLOCK\_OUT\_EN bit in Control Register 4. - VLOCK\_OUT\_EN = 1: Outputs are off until read and clear SR3. - VLOCK\_OUT\_EN = 0: Outputs switch automatically on when overvoltage condition disappears. - The over voltage bit is set and can be cleared with a 'Read and Clear' command. The overvoltage bit is removed automatically if VLOCK\_OUT\_EN = 0 and the overvoltage condition disappears. - Outputs REL1,2 can be excluded from a shutdown in case of overvoltage by SPI (LS\_OV/UV\_shutdown\_en in CR4) ## 3.1.2 V<sub>S</sub> undervoltage If the supply voltage $V_S$ drops below the under voltage threshold voltage ( $V_{SUV}$ ) - Outputs OUTx, RELx and LIN are switched to high impedance state (load protection). CAN is not disabled. Recovery of outputs when the undervoltage condition disappears is depending on the setting of VLOCK\_OUT\_EN bit. - VLOCK\_OUT\_EN = 1: Outputs are off until read and clear SR3. - VLOCK\_OUT\_EN = 0: Outputs switch on automatically when undervoltage condition disappears. - The undervoltage bit is set and can be cleared with a 'Read and Clear' command. The undervoltage bit is removed automatically if VLOCK\_OUT\_EN = 0 and the undervoltage condition disappears - Outputs REL1,2 can be excluded from a shutdown in case of undervoltage by SPI (LS\_OV/UV\_shutdown\_en in CR4) 42/128 Doc ID 023553 Rev 3 Figure 22. Overvoltage and undervoltage protection and diagnosis ## 3.2 Temperature warning and thermal shut-down Figure 23. Thermal shutdown protection and diagnosis Note: The Thermal State machine recovers the same state were it was before entering Standby Mode. In case of a TSD2 it enters TSD1 state. ## 3.3 High side driver outputs The component provides a total of 4 high side outputs Out1...4, (7 $\Omega$ typ. at 25°C) to drive e.g. LED's or hall sensors and 1 high side output OUT\_HS with 1 $\Omega$ typ. at 25°C). - The high side outputs switch off in case of: - V<sub>S</sub> overvoltage and undervoltage - Overcurrent - Overtemperature (TSD1) with pre warning<sup>(c)</sup> In case of overcurrent or overtemperature (TSD1) condition, the drivers switch off. The according status bit is latched and can be read and optionally cleared by SPI. The drivers remain off until the status is cleared. In case overvoltage or undervoltage condition, the drivers are switched off. The according status bit is latched and can be read and optionally cleared by SPI. If the VLOCK\_OUT\_EN bit (Control Register 4) is set to '1' the drivers remain off until the status is cleared. If the VLOCK\_OUT\_EN bit is set to '0' the drivers switch on automatically if the error condition disappears. In case of open load condition, the according status register is latched. The status can be read and optionally cleared by SPI. The High sides are not switched off. For OUT\_HS the auto recovery feature (OUTHS\_rec\_en bit Control Register 4) can be enabled. If this bit is set to '1' the driver automatically restarts from a overload condition. This overload recovery feature is intended for loads which have an initial current higher than the over current limit of the output (e.g. Inrush current of cold light bulbs). During auto recovery mode the over current status bit can not be read from SPI. The device itself cannot distinguish between a real overload and a non linear load like a light bulb. A real overload condition can only be qualified by time. As an example, the micro controller can switch on light bulbs by setting the over current recovery bit for the first 50 ms. After clearing the recovery bit, the output is automatically disabled if the overload condition still exists. In case of a fail safe condition, the high side drivers are switched off. The control bits are set to default values. (except OUT3/FSO if it is used as a High Side Driver Output) Note: The maximum voltage and current applied to the High Side Outputs is specified in 2.1 'Absolute Maximum Ratings'. Appropriate external protection may be required in order to respect these limits under application conditions. Each high side driver can be driven whether with a PWM signal or with a internal Timer (see *Table 8*). For more details please refer to Section 6.2.3: Control Register 1 Table 8. PWM configuration for high-side outputs | High side output | PWM channel | Internal timer | |------------------|-------------|----------------| | OUT1 | PWM 1 | Timer 1 | | OUT2 | PWM 2 | Timer 2 | c. Except OUT3 when configured as FSO | High side output | PWM channel | Internal timer | |------------------|---------------|-------------------| | OUT3 | PWM 3 | - | | OUT4 | PWM 4 | Timer 2 | | OUTHS | PWM 3 / PWM 4 | Timer 1 / Timer 2 | Table 8. PWM configuration for high-side outputs (continued) The PWM 1/3 channels start a PWM period with the ON phase, while the PWM 2/4 channels start with the OFF phase. In this way it is possible to use the 4 PWM channels in a phase shifted way. The picture below shows this feature with a duty cycle of 25% for both PWM channels. Figure 24. Phase shifted PWM #### 3.4 Low side driver outputs REL1, REL2 The outputs REL1, REL2 ( $R_{DSon} = 2 \Omega \text{ typ. } @25 ^{\circ}\text{C}$ ) are specially designed to drive relay loads. The outputs provide an active output zener clamping (45 V typ.) feature for the demagnetization of the relay coil, even though a load dump condition exists. For Fail\_safe reasons the relay drivers are linked with the fail safe operation: In case of entering the Fail Safe Mode, the relay drivers switch off and the SPI control bits are set to default (i.e. driver is off). The low side drivers switch off in case of: - V<sub>S</sub> overvoltage and undervoltage - Overcurrent - Overtemperature with pre warning In case of overload or overtemperature (TSD1) condition, the drivers switch off. The according status bit is latched and can be read and optionally cleared by SPI. The drivers remain off until the status is cleared. In case $V_S$ overvoltage or undervoltage condition, the drivers are switched off. The according status bit is latched and can be read and optionally cleared by SPI. If the VLOCK\_OUT\_EN bit (Control Register 4) is set to '1' the drivers remain off until the status is cleared. If the VLOCK\_OUT\_EN bit is set to '0' the drivers are switched on automatically if the error condition disappears. With the LS\_OV/UV\_shutdown\_en bit (Control Register 4) the drivers can be excluded from a switch off in case of V<sub>S</sub> overvoltage or undervoltage. If the bit is set to '1' the driver switches off, otherwise the drivers remain on. ## 3.5 SPI diagnosis Digital diagnosis features are provided by SPI (for details please refer to *Section 6.2: SPI registers*) - V<sub>1</sub> reset threshold programmable - Overtemperature including, pre warning - Open load separately for each output stage except REL1/REL2 - Overload status separately for each output stage - V<sub>S</sub>-supply overvoltage/undervoltage - V<sub>1</sub> and V<sub>2</sub> fail bit - V<sub>2</sub> output short to GND - Status of the WU1...3 - Wake-up sources (CAN, LIN, SPI, Timer, WU1...3) - Chip reset bit (start from power-on reset) - Number of unsuccessful V<sub>1</sub> restarts after thermal shutdown - Number of sequential watchdog failures - LIN diagnosis (permanent recessive/dominant, dominant TxD) - CAN diagnosis (permanent recessive/dominant, dominant TxD, recessive RXD) - Device State (wake-up from V<sub>1\_standby</sub> or V<sub>bat\_standby</sub>) - Forced V<sub>bat\_standby</sub> after WD-fail, forced V<sub>bat\_standby</sub> after overtemperature - Watchdog timer state (diagnosis of watchdog) - Failsafe status - SPI communication error - Diagnosis of selective wake functionality according to ISO 11898-6 L99PM72PXP **Typical application** #### **Typical application** 4 Typical application diagram - 1. In case a LIN/CAN conformance test has to be executed on the device, some capacitances have to be - placed on the Fixed-Function-Unit pins: 22 nF (low ESR and close to the pin) for all power outputs (OUT\_HS, OUT1 ... 4, REL1 and REL2) and also for the wake-up inputs, if they go out of the PCB. - 47 μF and a 100 nF low ESR capacitance (close to the pin) at the power supply V<sub>S</sub>. # 5 Electrical specifications ## 5.1 Absolute maximum ratings All maximum ratings are absolute ratings. Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit. Loss of ground or ground shift with externally grounded loads: ESD structures are configured for nominal currents only. If external loads are connected to different grounds, the current load must be limited to this nominal current. Table 9. Absolute maximum ratings | Symbol | Parameter / Test condition | Value [DC Voltage] | Unit | |---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------|------| | V | DC supply voltage / "jump start" | -0.3 to +28 | V | | $V_S$ | Load dump | -0.3 to +40 | V | | V <sub>1</sub> | stabilized supply voltage, logic supply | -0.3 to (V <sub>1</sub> + 0.3) —V <sub>1</sub> < V <sub>S</sub> | V | | V <sub>2</sub> | stabilized supply voltage | -0.3 to +28 | V | | $V_{\mathrm{DI}}, V_{\mathrm{CLK}}, V_{\mathrm{DO}}, \ V_{\mathrm{RXDL}}, V_{\mathrm{NRESET}}, \ V_{\mathrm{RXDC}}, V_{\mathrm{CSN}}$ | Logic input / output voltage range | -0.3 to V <sub>1</sub> + 0.3 | V | | $V_{TXDC}, V_{TXDL}$ | Multi Level Inputs | -0.3 to V <sub>S</sub> + 0.3 | V | | V <sub>REL1</sub> , V <sub>REL2</sub> | Low side output voltage range | -0.3 to +40 | V | | V <sub>OUT14</sub> , V <sub>OUT_HS</sub> | High side output voltage range | -0.3 to V <sub>S</sub> + 0.3 | V | | V <sub>WU13</sub> | Wake up input voltage range | -0.3 to V <sub>S</sub> + 0.3 | V | | $V_{\mathrm{OP1P}}\ V_{\mathrm{OP1M}}, \ V_{\mathrm{OP2P}}\ V_{\mathrm{OP2M},}$ | Opamp1 input voltage range Opamp2 input voltage range | -0.3 to V <sub>1</sub> + 0.3 | ٧ | | V <sub>OPOUT1</sub> ,<br>V <sub>OPOUT2</sub> | Analog output voltage range | -0.3 to V <sub>S</sub> + 0.3 | V | | $V_{LIN}, V_{LINPU}$ | LIN bus I/O voltage range | -20 to +40 | V | | I <sub>Input</sub> | Current injection into V <sub>S</sub> related input pins | 20 | mA | | lout_inj | Current injection into V <sub>S</sub> related outputs | 20 | mA | | V <sub>CANSUP</sub> | CAN supply | -0.3 to +5.25 | V | | V <sub>CANH</sub> ,V <sub>CANL</sub> | CAN bus I/O voltage range | -27 to +40 | V | | V <sub>Pin6</sub> | Not connected | -0.3 to V <sub>S</sub> + 0.3 | V | ## 5.2 ESD protection Table 10. ESD protection | Parameter | Value | Unit | |--------------------------------|--------------------------------------------------------------------|------| | All pins (1) | +/-2 | kV | | All output pins <sup>(2)</sup> | +/-4 | kV | | LIN | +/-8 <sup>(2)</sup><br>+/-10 <sup>(3)</sup><br>+/-6 <sup>(4)</sup> | kV | | CAN_H, CAN_L | +/-8 <sup>(2)</sup><br>+/-6 <sup>(4)</sup> | kV | | All pins <sup>(5)</sup> | +/-500 | V | | Corner pins (5) | +/-750 | V | | All pins <sup>(6)</sup> | +/-200 | V | <sup>1.</sup> HBM (Human Body Model, C = 100 pF, R = 1.5 k $\Omega$ ) according to MIL 883C, Method 3015.7 or EIA/JESD22A114-A. - 5. Charged device model. - 6. Machine model: C = 200 pF; R = 0 $\Omega$ ## 5.3 Thermal data Table 11. Operating junction temperature | Symbol | Parameter | Value | Unit | |----------------------|-------------------------------------|---------------|------| | T <sub>j</sub> | Operating junction temperature | -40 to 150 | °C | | R <sub>thj_amb</sub> | Thermal resistance junction ambient | See Figure 29 | K/W | Table 12. Temperature warning and thermal shutdown | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------|-------------------------------|------|------|------|------| | T <sub>W_ON</sub> | Thermal over temperature warning threshold | T <sub>j</sub> <sup>(1)</sup> | 120 | 130 | 140 | °C | | T <sub>SD1_OFF</sub> | Thermal shut-down junction temperature 1 | T <sub>j</sub> <sup>(1)</sup> | 130 | 140 | 150 | °C | | T <sub>SD2_OFF</sub> | Thermal shut-down junction temperature 2 | T <sub>j</sub> <sup>(1)</sup> | 150 | 160 | 170 | °C | | T <sub>SD12_hys</sub> | | Hysteresis | | 5 | | °C | <sup>1.</sup> Non-overlapping. <sup>2.</sup> HBM with all none zapped pins grounded. <sup>3.</sup> Indirect ESD test according to IEC 61000-4-2 (C = 150 pF, R = 330 Ω) and 'Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications' (version 1.1, 2009-12-02). <sup>4.</sup> Direct ESD test according to IEC 61000-4-2 (C = 150pF, R = 330 $\Omega$ ) and 'Hardware Requirements for LIN, CAN and Flexray Interfaces in Automotive Applications' (version 1.1, 2009-12-02). Figure 26. Thermal data of PowerSSO-36 #### 5.4 Package and PCB thermal data #### 5.4.1 PowerSSO-36 thermal data Figure 27. PowerSSO-36 PC board Note: Layout condition of R<sub>th</sub> and Z<sub>th</sub> measurements (board finish thickness 1.6 mm +/- 10% board double layer, board dimension 129x60, board Material FR4, Cu thickness 0.070 mm (front and back side), thermal vias separation 1.2 mm, thermal via diameter 0.3 mm +/- 0.08 mm, Cu thickness on vias 0.025 mm). Figure 28. PowerSSO-36 thermal resistance junction to ambient vs PCB copper area $(V_1 \text{ ON})$ Tj Cl C2 C3 C4 R1 R2 R3 R4 Pd AG00026V1 Figure 30. PowerSSO-36 thermal fitting model (V<sub>1</sub> ON) **Equation 1: pulse calculation formula** $$\begin{split} & \textbf{Z}_{TH\delta} = \textbf{R}_{TH} \cdot \boldsymbol{\delta} + \textbf{Z}_{THtp} (\textbf{1} - \boldsymbol{\delta}) \\ & \text{where} \quad \boldsymbol{\delta} \ = \ t_p / T \end{split}$$ Table 13. Thermal parameter | Area/island (cm <sup>2</sup> ) | Footprint | 2 | 8 | |--------------------------------|-----------|------|-----| | R1 (°C/W) | 2 | | | | R2 (°C/W) | 8 | 4 | 4 | | R3 (°C/W) | 20 | 15.5 | 10 | | R4 (°C/W) | 36 | 29 | 18 | | C1 (W.s/°C) | 0.01 | | | | C2 (W.s/°C) | 0.1 | 0.2 | 0.2 | | C3 (W.s/°C) | 0.8 | 1 | 1.5 | | C4 (W.s/°C) | 2 | 3 | 6 | #### 5.5 **Electrical characteristics** #### 5.5.1 Supply and supply monitoring The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $T_i = -40^{\circ}C$ to $130^{\circ}C$ , unless otherwise specified. Table 14. Supply and supply monitoring | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|------| | V <sub>SUV</sub> | V <sub>S</sub> undervoltage threshold | V <sub>S</sub> increasing / decreasing | 5.11 | | 5.81 | ٧ | | V <sub>hyst_UV</sub> | V <sub>S</sub> undervoltage hysteresis | | 0.04 | 0.1 | 0.15 | ٧ | | V <sub>SOV</sub> | V <sub>S</sub> overvoltage threshold | V <sub>S</sub> increasing / decreasing | 18.5 | | 22 | V | | V <sub>hyst_OV</sub> | V <sub>S</sub> overvoltage hysteresis | hysteresis | 0.5 | 1 | 1.5 | V | | t <sub>ovuv_filt</sub> | V <sub>S</sub> overvoltage<br>/undervoltage filter time | | | 64*T <sub>osc</sub> | | | | I <sub>V(act)</sub> | Current consumption in active mode | $V_S = 12 \text{ V}; \text{ TxDC} = \text{high};$<br>$\text{TxDL} = \text{high}; V_1 = \text{ON};$<br>$V_2 = \text{ON}; \text{ HS/LS Driver OFF}$ | | 6 | 12 | mA | | I <sub>V(BAT)</sub> | Current consumption in V <sub>Bat_standby</sub> mode <sup>(1)</sup> | V <sub>S</sub> = 12V; both voltage<br>regulators deactivated;<br>HS/LS driver OFF; no CAN<br>communication | 8 | 12 | 28 | μΑ | | I <sub>V(BAT)</sub> CS | Current consumption in V <sub>Bat_standby</sub> mode with cyclic sense enabled <sup>(1)</sup> | $V_S = 12 \text{ V}$ ; both voltage regulators deactivated;<br>$T = 50 \text{ ms}$ ; $t_{ON} = 100 \mu\text{s}$ | 40 | 75 | 125 | μΑ | | I <sub>V(BAT)CW</sub> | Current consumption in V <sub>Bat_standby</sub> mode with cyclic wake enabled <sup>(1)</sup> | V <sub>S</sub> = 12 V; both voltage<br>regulators deactivated<br>during standby phase | 40 | 75 | 125 | μΑ | | I <sub>V(V1stby)</sub> | Current consumption in V <sub>1_standby</sub> mode <sup>(1)</sup> | $V_S$ = 12 V; voltage regulator $V_1$ active ( $I_{V1}$ < $I_{CMP}$ ); HS/LS driver OFF | 16 | 51 | 76 | μΑ | | I <sub>V(SW)</sub> | Current consumption in<br>standby mode but selective<br>wakeup enabled and CAN<br>communication on the bus<br>(PN_TRX_selective_Sleep) | V <sub>S</sub> = 12 V; both voltage<br>regulators deactivated;<br>HS/LS driver OFF | | | 1200 | μΑ | 1. Conditions for specified current consumption: V<sub>LIN</sub> > (V<sub>S</sub> - 1.5 V) (CAN\_H - CAN\_L) < 0.4 V or (CAN\_H - CAN\_L) > 1.2 V V<sub>WU</sub> < 1 V or V<sub>WU</sub> > (Vs - 1.5V) The current consumption in standby modes with cyclic sense can be calculated using the following formulae: $\begin{array}{l} I_{V(BAT)CS} = I_{V(BAT)} + 55~\mu A + (2~mA~^*(t_{ON} + 100~\mu s)~/~T) \\ I_{(V1)CS} = I_{V1} + 55~\mu A ~+ (2~mA~^*(t_{ON} + 100~\mu s)~/~T) \end{array}$ #### 5.5.2 Oscillator The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. $4.5 \text{ V} \le \text{V}_S \le 28 \text{ V}$ ; $\text{T}_i = -40^{\circ}\text{C}$ to $130^{\circ}\text{C}$ , unless otherwise specified. Table 15. Oscillator | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------|-----------------------|----------------|------|------|------|------| | F <sub>CLK</sub> | Oscillation frequency | | 0.80 | 1.0 | 1.35 | MHz | All outputs open; $T_i = -40$ °C to 130°C, unless otherwise specified. ## 5.5.3 Power-on reset (V<sub>S</sub>) Table 16. Power-on reset (V<sub>S</sub>) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------|---------------------------------------------|------------------------------------------|------|------|------|------| | V V throphold | V <sub>S</sub> increasing | | 3.45 | 4.5 | V | | | Y POR | V <sub>POR</sub> V <sub>POR</sub> threshold | V <sub>S</sub> decreasing <sup>(1)</sup> | 2.35 | | 3.5 | V | <sup>1.</sup> This threshold is valid if $V_S$ had already reached 7 V previously. ## 5.5.4 Voltage regulator V<sub>1</sub> The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; T<sub>i</sub> = -40°C to 130°C, unless otherwise specified. Table 17. Voltage regulator V<sub>1</sub> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------------|--------------------------------------------------------|------|------|------|------| | | Output voltage | | | 5.0 | | V | | V <sub>1</sub> | Output voltage tolerance active mode | $I_{LOAD}$ = 4 mA to 100 mA;<br>$V_S$ = 13.5 V | -2 | | 2 | % | | V | Output voltage tolerance; | $I_{LOAD}$ = 100 mA to 250 mA;<br>$V_S$ = 13.5 V | -3 | | 3 | % | | Visad | active mode; high current | I <sub>LOAD</sub> = 250 mA;<br>V <sub>S</sub> = 13.5 V | -5 | | 5 | % | | V <sub>STB1</sub> | Output voltage tolerance V <sub>1_standby</sub> mode | $I_{LOAD}$ = 0 $\mu A$ to 4 $mA$ ;<br>$V_S$ = 13.5 $V$ | -2 | | 4 | % | | | | $I_{LOAD} = 50 \text{ mA}; V_S = 5 \text{ V}$ | | 0.2 | 0.4 | V | | | | $I_{LOAD} = 100 \text{ mA}; V_S = 4.5 \text{ V}$ | | 0.2 | 0.5 | V | | $V_{DP1}$ | Drop-out voltage | I <sub>LOAD</sub> = 100 mA; V <sub>S</sub> = 5 V | | 0.3 | 0.5 | V | | | | I <sub>LOAD</sub> = 150 mA; V <sub>S</sub> = 4.5 V | | 0.45 | 0.6 | V | | | | I <sub>LOAD</sub> = 150 mA; V <sub>S</sub> = 5.0 V | | 0.45 | 0.6 | V | | I <sub>CC1</sub> | Output current in active mode | Max. continuous load current | | | 250 | mA | | I <sub>CCmax1</sub> | Short circuit output current | Current limitation | 340 | 600 | 900 | mA | | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------------|-----------------------|---------------------|------|------|------| | C <sub>load1</sub> | Load capacitor 1 | Ceramic (+/- 20%) | 0.22 <sup>(1)</sup> | | | μF | | t <sub>TSD</sub> | V <sub>1</sub> deactivation time after thermal shutdown | | | 1 | | sec | | I <sub>CMP_ris</sub> | Current comp. rising threshold | Rising current | 1.0 | 2.5 | 4.0 | mA | | I <sub>CMP_fal</sub> | Current comp. falling threshold | Falling current | 0.8 | 1.95 | 3.1 | mA | | I <sub>CMP_hys</sub> | Current comp. hysteresis | | | 0.5 | | mA | | V <sub>1fail</sub> | V <sub>1</sub> fail threshold | V <sub>1</sub> forced | | 2 | | ٧ | | t <sub>V1fail</sub> | V <sub>1</sub> fail filter time | | | 2 | | μs | | t <sub>V1short</sub> | V <sub>1</sub> short filter time | | | 4 | | ms | Table 17. Voltage regulator V<sub>1</sub> (continued) ## 5.5.5 Voltage regulator V<sub>2</sub> The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 4.5 V $\leq$ V<sub>S</sub> $\leq$ 28 V; T<sub>j</sub> = -40°C to 130°C, unless otherwise specified. Table 18. Voltage regulator V<sub>2</sub> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|------|------|------| | V <sub>2</sub> | Output voltage | | | 5.0 | | V | | V <sub>2</sub> | Output voltage tolerance; active mode | I <sub>LOAD</sub> = 1 mA to 50 mA;<br>V <sub>S</sub> = 13.5 V | -3 | | 3 | % | | V <sub>hc1</sub> | Output voltage tolerance; active mode | $I_{LOAD} = 50 \text{ mA to } 80 \text{ mA};$<br>$V_S = 13.5 \text{ V}$ | -4 | | 4 | % | | V <sub>2</sub> | Output voltage<br>tolerance; active<br>mode; high current | I <sub>LOAD</sub> = 100 mA; V <sub>S</sub> = 13.5 V | -6 | | 6 | % | | V <sub>STB2</sub> | Output voltage<br>tolerance<br>V <sub>1_standby</sub> mode | I <sub>LOAD</sub> = 1 mA; V <sub>S</sub> = 13.5 V | -6.5 | | 6.5 | % | | V | Drop-out voltage | $I_{LOAD} = 25 \text{ mA}; V_S = 5.25 \text{ V}$ | | 0.3 | 0.4 | ٧ | | $V_{DP2}$ | Diop-out voltage | $I_{LOAD} = 50 \text{ mA}; V_S = 5.25 \text{ V}$ | | 0.4 | 0.7 | ٧ | | I <sub>CC2</sub> | Output current in active mode | Max. continuous load current | | | 100 | mA | | I <sub>CCmax2</sub> | Short circuit output current | Current limitation | 150 | 280 | 450 | mA | | C <sub>load</sub> | Load capacitor | Ceramic (+/- 20%) | 0.22 <sup>(1)</sup> | | | μF | | V <sub>2fail</sub> | V <sub>2</sub> fail threshold | V <sub>2</sub> forced | | 2 | | V | Nominal capacitor value required for stability of the regulator. Tested with 220nF ceramic (+/- 20%). Capacitor must be located close to the regulator output pin. Table 18. Voltage regulator V<sub>2</sub> (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------|----------------|------|------|------|------| | t <sub>V2fail</sub> | V <sub>2</sub> fail filter time | | | 2 | | μs | | t <sub>V2short</sub> | V <sub>2</sub> short filter time | | | 4 | | ms | Nominal capacitor value required for stability of the regulator. Tested with 220 nF ceramic (+/- 20%). Capacitor must be located close to the regulator output pin ## 5.5.6 Reset output The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 4.0 V < $V_S \le 28$ V; $T_j = -40^{\circ}C$ to 130°C, unless otherwise specified. Table 19. Reset output | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------|-------------------------------------------------|------|------|------|------| | V <sub>RT1</sub> | Reset threshold voltage 1 | V <sub>V1</sub> decreasing | 3.7 | 3.9 | 4.1 | V | | V <sub>RT2</sub> | Reset threshold voltage 2 | V <sub>V1</sub> decreasing | 4.2 | 4.3 | 4.45 | V | | V <sub>RT3</sub> | Reset threshold voltage 3 | V <sub>V1</sub> decreasing | 4.25 | 4.4 | 4.55 | V | | V | Poset threshold voltage 4 | V <sub>V1</sub> decreasing | 4.5 | 4.60 | 4.75 | ٧ | | V <sub>RT4</sub> | Reset threshold voltage 4 | V <sub>V1</sub> increasing | 4.7 | 4.8 | 4.9 | V | | V <sub>RESET</sub> | Reset pin low output voltage | V <sub>1</sub> > 1 V; I <sub>RESET</sub> = 5 mA | | 0.2 | 0.4 | ٧ | | R <sub>RESET</sub> | Reset pull up int. resistor | | 80 | 110 | 150 | kΩ | | t <sub>RR</sub> | Reset reaction time | I <sub>LOAD</sub> = 1 mA | 6 | | 40 | μS | | t <sub>UV1</sub> | V <sub>1</sub> undervoltage filter time | | | 16 | | μS | | Trd | Reset pulse duration | | 1.46 | 2.0 | 2.5 | ms | ## 5.5.7 Watchdog $4.5 \text{ V} < \text{V}_{\text{S}} < 28 \text{ V}$ ; $4.8 \text{ V} < \text{V}_{\text{1}} < 5.2 \text{ V}$ ; $\text{T}_{\text{j}} = -40 ^{\circ}\text{C}$ to $130 ^{\circ}\text{C}$ , unless otherwise specified, see *Figure 31* and *Figure 32*. Table 20. Watchdog | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------|----------------|-------|------|-------|------| | t <sub>LW</sub> | Long open window | | 48.75 | 65 | 81.25 | ms | | T <sub>EFW1</sub> | Early failure window 1 | | | | 4.5 | ms | | T <sub>LFW1</sub> | Late failure window 1 | | 20 | | | ms | | T <sub>SW1</sub> | Safe window 1 | | 7.5 | | 12 | ms | | T <sub>EFW2</sub> | Early failure window 2 | | | | 22.3 | ms | | T <sub>LFW2</sub> | Late failure window 2 | | 100 | | | ms | | T <sub>SW2</sub> | Safe window 2 | | 37.5 | | 60 | ms | | T <sub>EFW3</sub> | Early failure window 3 | | | | 45 | ms | Table 20. Watchdog (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------|----------------|------|------|------|------| | T <sub>LFW3</sub> | Late failure window 3 | | 200 | | | ms | | T <sub>SW3</sub> | Safe window 3 | | 75 | | 120 | ms | | T <sub>EFW4</sub> | Early failure window 4 | | | | 90 | ms | | T <sub>LFW4</sub> | Late failure window 4 | | 400 | | | ms | | T <sub>SW4</sub> | Safe window 4 | | 150 | | 240 | ms | Figure 31. Watchdog timing (long, early, late and safe window) Figure 32. Watchdog early, late and safe windows ## 5.5.8 High side outputs The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>j</sub> = -40°C to 130°C, unless otherwise specified. Table 21. Output (OUT\_HS) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------|------------------------|------|------------------------|------|------| | | Static drain source on- | T <sub>j</sub> = 25°C | | 1.0 | 2.0 | Ω | | R <sub>DS(on)</sub> | resistance<br>(I <sub>OUT_HS</sub> = 150 mA) | T <sub>j</sub> = 125°C | | 1.6 | 3 | Ω | | t <sub>d(on)</sub> | Switch on delay time | 0.2 V <sub>S</sub> | 5 | 35 | 60 | μs | | t <sub>d(off)</sub> | Switch off delay time | 0.8 V <sub>S</sub> | 40 | 95 | 150 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64 * T <sub>OSC</sub> | | | | t <sub>d_ARHS</sub> | Auto recovery filter time | Tested by scan chain | | 400 * T <sub>OSC</sub> | | | | dV <sub>OUT</sub> /dt | Slew rate | | 0.18 | 0.5 | 0.8 | V/µs | | l <sub>out</sub> | Short circuit shut down current | | 480 | 900 | 1320 | mA | | I <sub>OLD</sub> | Open load detection current | | 40 | 80 | 120 | mA | | t <sub>OLDT</sub> | Open load detection time | Tested by scan chain | | 64 * T <sub>OSC</sub> | | | | I <sub>FW</sub> (1) | Loss of GND current (ESD structure) | | 100 | | | mA | <sup>1.</sup> Parameter guaranteed by design. 64 \* T<sub>OSC</sub> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|-------------------------------------------------------------------------|--------------------------------------------------|------|-----------------------|------|------| | R <sub>DS(ON)</sub> | Static drain source on-<br>resistance<br>(I <sub>OUT_HS</sub> = 150 mA) | I <sub>LOAD</sub> = 60 mA; T <sub>j</sub> = 25°C | | 7 | 13 | Ω | | l <sub>OUT</sub> | Short circuit shut down current | 8 V < V <sub>S</sub> < 16 V | 140 | 235 | 350 | mA | | I <sub>OLD</sub> | Open load detection current | | 0.9 | 2 | 4.5 | mA | | dV <sub>OUT</sub> /dt | Slew rate | | 0.2 | 0.5 | 0.8 | V/µs | | t <sub>d(on)</sub> | Switch ON delay time | 0.2 V <sub>S</sub> | 5 | 35 | 60 | μs | | t <sub>d(off)</sub> | Switch OFF delay time | 0.8 V <sub>S</sub> | 30 | 95 | 150 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64 * T <sub>OSC</sub> | | | | I <sub>FW</sub> (1) | Loss of GND current (ESD structure) | | 100 | | | mA | Table 22. Outputs (OUT1...4) Open load detection time ## 5.5.9 Relay drivers t<sub>OLDT</sub> The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>j</sub> = -40 to 130°C, unless otherwise specified. Tested by scan chain Table 23. Relay drivers | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------|---------------------------------------------------------|------|---------------------|------|------| | R <sub>DS(on)</sub> | DC output resistance | $I_{LOAD} = 100 \text{ mA at T}_j = 25^{\circ}\text{C}$ | | 2 | 3 | Ω | | I <sub>OUT</sub> | Short circuit shut down current | 8 V < V <sub>S</sub> < 16 V | 250 | 375 | 500 | mA | | V <sub>Z</sub> | Output clamp voltage | I <sub>LOAD</sub> = 100 mA | 40 | | 48 | V | | t <sub>ONHL</sub> | Turn on delay time to 10% V <sub>OUT</sub> | | 5 | 50 | 100 | μs | | t <sub>OFFLH</sub> | Turn off delay time to 90% V <sub>OUT</sub> | | 5 | 50 | 100 | μs | | t <sub>SCF</sub> | Short circuit filter time | Tested by scan chain | | 64*T <sub>OSC</sub> | | | | dV <sub>OUT</sub> /dt | Slew rate | | 0.2 | 2 | 4 | V/µs | <sup>1.</sup> The output is capable to switch off relay coils with the impedance of R<sub>L</sub> = 160 $\Omega$ ; L = 300 mH (R<sub>L</sub> = 220 $\Omega$ ; L = 420 mH); at V<sub>S</sub> = 40 V (Load dump condition) <sup>1.</sup> Parameter guaranteed by design. ## 5.5.10 Wake up inputs (WU1 ... WU3) The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; T<sub>i</sub> = -40 to 130°C, unless otherwise specified. Table 24. Wake-up inputs | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------|-----------------------|---------------------|------| | V <sub>WUthp</sub> | Wake-up negative edge threshold voltage | | 0.4 V <sub>S</sub> | 0.45 V <sub>S</sub> | 0.5 V <sub>S</sub> | ٧ | | V <sub>WUthn</sub> | Wake-up positive edge threshold voltage | | 0.5 V <sub>S</sub> | 0.55 V <sub>S</sub> | 0.6 V <sub>S</sub> | V | | V <sub>HYST</sub> | Hysteresis | | 0.05 V <sub>S</sub> | 0.1 V <sub>S</sub> | 0.15 V <sub>S</sub> | ٧ | | t <sub>WU_stat</sub> | Static wake filter time | | | 64 * T <sub>OSC</sub> | | μs | | I <sub>WU_stdby</sub> | Input current in standby mode | V <sub>WU</sub> < 1 V or<br>V <sub>WU</sub> > (V <sub>S</sub> – 1.5 V) | 9 | 15 | 28 | μΑ | | R <sub>WU_act</sub> | Input resistor to GND in active mode and in standby mode during wake-up input sensing | | 80 | 160 | 300 | kΩ | | t <sub>WU_cyc</sub> | Cyclic wake filter time | | | 16 | | μs | ## 5.5.11 High speed CAN transceiver<sup>(d)</sup> Selective wake functionality according to ISO 11898-6 Table 25. CAN communication operating range | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------------|---------------------------------------------------|------|------|------|------| | V <sub>SCOM</sub> | Supply voltage operating range for CAN communication | Active mode, V <sub>1</sub> = V <sub>CANSUP</sub> | 5.5 | _ | 18 | V | The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>CANSUP</sub> $\leq$ 5.2 V; T<sub>junction</sub> = -40°C to 130°C, unless otherwise specified. -12 V = (CANH + CANL) / 2 = 12 V. Table 26. CAN transmit data input: pin TxDC | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|----------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>TXDCLOW</sub> | Input voltage dominant level | Active mode, V <sub>1</sub> = 5 V | 1.35 | 1.8 | | V | | V <sub>TXDCHIGH</sub> | Input voltage recessive level | Active mode, V <sub>1</sub> = 5 V | | 2.5 | 3 | V | | V <sub>TXDCHYS</sub> | V <sub>TXDCHIGH</sub> - V <sub>TXDCLOW</sub> | Active mode, V <sub>1</sub> = 5 V | 0.7 | 1 | | V | | R <sub>TXDCPU</sub> | TxDC pull up resistor | Active Mode, V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | d. ISO 11898-2 and ISO 11898-5 compliant. SAE J2284 compliant. Table 27. CAN receive data output: pin RxDC | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------|-----------------------------------------|------|------|------|------| | V <sub>RXDCLOW</sub> | Output voltage dominant level | Active mode, V <sub>1</sub> = 5 V; 2 mA | | 0.2 | 0.5 | V | | V <sub>RXDCHIGH</sub> | Output voltage recessive level | Active mode, V <sub>1</sub> = 5 V; 2 mA | 4.5 | | | V | Table 28. CAN transmitter and receiver: pins CANH and CANL | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------|---------------------|------------------------------|------| | V <sub>CANHdom</sub> | CANH voltage level in dominant state | Active mode;<br>$V_{TXDC} = V_{TXDCLOW};$<br>$R_L = 60 \Omega; R_L = 50 \Omega$ | 2.75 | | 4.5 | V | | V <sub>CANLdom</sub> | CANL voltage level in dominant state | Active mode;<br>$V_{TXDC} = V_{TXDCLOW};$<br>$R_L = 60 \Omega; R_L = 50 \Omega$ | 0.5 | | 2.25 | V | | V <sub>DIFF,dom</sub> OUT | Differential output<br>voltage in dominant<br>state: V <sub>CANHdom</sub> -<br>V <sub>CANLdom</sub> | Active mode; $V_{TXDC} = V_{TXDCLOW};$ $R_L = 60 \ \Omega; \ R_L = 50 \ \Omega$ | 1.5 | | 3 | ٧ | | V <sub>CM</sub> | Driver symmetry:<br>V <sub>CANHdom</sub> +V <sub>CANLdom</sub> | Active mode;<br>$V_{TXDC} = V_{TXDCLOW}$ ;<br>$R_L = 60 \Omega$ | 0.9 *<br>V <sub>CANSUP</sub> | V <sub>CANSUP</sub> | 1.1 *<br>V <sub>CANSUP</sub> | V | | V <sub>CANHrec</sub> | CANH voltage level<br>in recessive state<br>(Normal Mode) | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>No load | 2 | 2.5 | 3 | ٧ | | V <sub>CANLrec</sub> | CANL voltage level in recessive state (Normal Mode) | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHiGH</sub> ;<br>No load | 2 | 2.5 | 3 | V | | V <sub>CANHrecLP</sub> | CANH voltage level<br>in recessive state<br>(Low Power Mode) | V <sub>1_standby</sub> mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>No load | -0.1 | 0 | 0.1 | V | | V <sub>CANLrecLP</sub> | CANL voltage level in recessive state (Low Power Mode) | $V_{1\_standby}$ mode;<br>$V_{TXDC} = V_{TXDCHiGH}$ ;<br>No load | -0.1 | 0 | 0.1 | V | | V <sub>DIFF,recOUT</sub> | Differential output<br>voltage in recessive<br>state (Normal Mode):<br>V <sub>CANHrec</sub> - V <sub>CANLrec</sub> | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>No load | -50 | | 50 | mV | | V <sub>DIFF,recOUTLP</sub> | Differential output<br>voltage in recessive<br>state (Low Power<br>Mode): V <sub>CANHrec</sub> -<br>V <sub>CANLrec</sub> | V <sub>1_standby</sub> mode;<br>V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ;<br>No load | -50 | | 50 | mV | | V <sub>CANHL,CM</sub> | Common mode Bus voltage | Measured with respect to the ground of each CAN node | -12 | | 12 | V | Table 28. CAN transmitter and receiver: pins CANH and CANL (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>OCANH,dom</sub> (0V) | CANH output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANH</sub> = 0 V | -160 | -75 | -45 | mA | | I <sub>OCANL,dom</sub> (5V) | CANL output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANL</sub> = 5 V | 45 | 75 | 160 | mA | | IOCANH,dom (40V) | CANH output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANH</sub> = 40 V;<br>V <sub>CANL</sub> = 0 V;<br>V <sub>S</sub> = 40 V | 0 | 2 | 5 | mA | | IOCANL,dom (40V) | CANL output current in dominant state | Active mode;<br>V <sub>TXDC</sub> = V <sub>TXDCLOW</sub> ;<br>V <sub>CANL</sub> = 40 V;<br>V <sub>CANH</sub> = 0 V;<br>V <sub>S</sub> = 40 V | 47 | 75 | 160 | mA | | I <sub>leakage</sub> ,CANH | Input leakage current | $\begin{aligned} &\text{Unpowered device;} \\ &V_{BUS} = 5 \text{ V;} \\ &- V_{cansupply} \text{ connect} \\ &0 \Omega \text{ to GND} \\ &- V_{cansupply} \text{ connect} \\ &47 \text{ k}\Omega \text{ to GND}^{(1)} \end{aligned}$ | -10 | _ | 10 | μA | | I <sub>leakage,</sub> CANL | Input leakage current | Unpowered device; V <sub>BUS</sub> = 5 V; - V <sub>cansupply</sub> connect 0 Ω to GND - V <sub>cansupply</sub> connect 47 kΩ to GND <sup>(1)</sup> | -10 | _ | 10 | μΑ | | R <sub>in</sub> | Internal resistance | Active mode & V <sub>1- standby</sub> mode; VTXDC = VTXDCHIGH; No load | 20 | 27.5 | 38 | kΩ | | R <sub>in,matching</sub> | Internal Resistor<br>matching<br>CANH,CANL | Active mode & V <sub>1_standby</sub> mode; V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ; No load; R <sub>in(CANH)</sub> - R <sub>in(CANL)</sub> | | | 3 | % | | R <sub>in,diff</sub> | Differential internal resistance | Active mode & V <sub>1_standby</sub> mode; V <sub>TXDC</sub> = V <sub>TXDCHIGH</sub> ; No load | 50 | 60 | 75 | kΩ | | C <sub>in</sub> | Internal capacitance | Guaranteed by design | | 20 | 40 | pF | | C <sub>in,diff</sub> | Differential internal capacitance | Guaranteed by design | | 10 | 20 | pF | Table 28. CAN transmitter and receiver: pins CANH and CANL (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------------------------------------------------------------|-----------------------------|------|------|------|------| | V <sub>THdom</sub> | Differential receiver<br>threshold voltage<br>recessive to<br>dominant state<br>(Normal Mode) | Active mode | | | 0.9 | V | | V <sub>THdomLP</sub> | Differential receiver<br>threshold voltage<br>recessive to<br>dominant state (Low<br>Power Mode) | V <sub>1_standby</sub> mode | | | 1.15 | V | | V <sub>THrec</sub> | Differential receiver<br>threshold voltage<br>dominant to<br>recessive state<br>(Normal Mode) | Active mode | 0.5 | | | V | | V <sub>THrecLP</sub> | Differential receiver<br>threshold voltage<br>dominant to<br>recessive state (Low<br>Power Mode) | V <sub>1_standby</sub> mode | 0.4 | | | V | <sup>1.</sup> Guaranteed by design. Table 29. CAN transceiver timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>TXpd,hl</sub> | Propagation delay<br>TxDC to RxDC (high to<br>low) | Active mode; $R_L$ = 120 $\Omega$ ; $C_L$ = 100 pF; $C_{RXDC}$ = 15 pF; $f_{TXDC}$ = 250 kHz | | | 255 | ns | | t <sub>TXpd,lh</sub> | Propagation delay TxDC to RxDC (low to high) | Active mode; $R_L = 120 \Omega$ ; $C_L = 100 pF$ ; $C_{RXDC} = 15 pF$ ; $f_{TXDC} = 250 kHz$ | | | 255 | ns | | t <sub>filter</sub> | Wake up filter time | | 0.5 | | 5 | μs | | t <sub>dom(TxDC)</sub> | TxDC dominant time-<br>out | Tested by scan and oscillator | 0.8 | 2 | 5 | ms | | t <sub>CAN</sub> | CAN permanent dominant time-out | | | 700 | | μs | | t <sub>silence</sub> | CAN timeout | | 600 | 700 | 1200 | ms | | t <sub>BIAS</sub> | Bias reaction time | $R_L = 60 \Omega; C_L = 100 pF;$<br>$C_{GND} = 100 pF$ | | | 200 | μs | | t <sub>V1swon</sub> | V <sub>1</sub> switch-on time after<br>reception of a valid<br>WUF in V <sub>Bat-standby</sub><br>Mode | | | | 50 | μs | # 5.5.12 LIN transceiver<sup>(e)</sup> The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; T<sub>junction</sub> = -40°C to 130°C, unless otherwise specified. Table 30. LIN transmit data input: pin TxD | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------|-----------------------------------|------|------|------|------| | $V_{TXDLOW}$ | Input voltage dominant level | Active mode; V <sub>1</sub> = 5 V | 1,35 | 1.8 | | V | | V <sub>TXDHIGH</sub> | Input voltage recessive level | Active mode; V <sub>1</sub> = 5 V | | 2.5 | 3 | V | | V <sub>TXDHYS</sub> | V <sub>TXDHIGH</sub> - V <sub>TXDLOW</sub> | Active mode; V <sub>1</sub> = 5 V | 0.7 | 1 | | ٧ | | R <sub>TXDPU</sub> | TXD pull up resistor | Active Mode; V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | Table 31. LIN receive data output: pin RxD | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------|-----------------------------------------|------|------|------|------| | V <sub>RXDLOW</sub> | Output voltage dominant level | Active mode; V <sub>1</sub> = 5 V; 2 mA | | 0.2 | 0.5 | V | | V <sub>RXDHIGH</sub> | Output voltage recessive level | Active mode; V <sub>1</sub> = 5 V; 2 mA | 4.5 | | | V | Table 32. LIN transmitter and receiver: pin LIN | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|------------------------------------------------------------------------------------|----------------|---------------------------|--------------------------|---------------------------|------| | V <sub>THdom</sub> | Receiver threshold voltage recessive to dominant state | | 0.4 V <sub>S</sub> | 0.45 V <sub>S</sub> | 0.5 V <sub>S</sub> | V | | V <sub>Busdom</sub> | Receiver dominant state | | | | 0.4 V <sub>S</sub> | V | | V <sub>THrec</sub> | Receiver threshold voltage dominant to recessive state | | 0.5 *<br>V <sub>S</sub> | 0.55 *<br>V <sub>S</sub> | 0.6 *<br>V <sub>S</sub> | V | | V <sub>Busrec</sub> | Receiver recessive state | | 0.6 V <sub>S</sub> | | | V | | V <sub>THhys</sub> | Receiver threshold<br>hysteresis: V <sub>THrec</sub> -<br>V <sub>THdom</sub> | | 0.07 *<br>V <sub>S</sub> | 0.1 *<br>V <sub>S</sub> | 0.175 *<br>V <sub>S</sub> | V | | V <sub>THent</sub> | Receiver tolerance<br>center value:<br>(V <sub>THrec</sub> +V <sub>THdom</sub> )/2 | | 0.475 *<br>V <sub>S</sub> | 0.5 *<br>V <sub>S</sub> | 0.525 *<br>V <sub>S</sub> | V | | V <sub>THwkup</sub> | Receiver wakeup threshold voltage | | 1.0 | 1.5 | 2 | V | e. LIN 2.1 compliant for Baud rates up to 20 kBit/s. SAE J2602 compatible. Table 32. LIN transmitter and receiver: pin LIN (continued) | Table 52. Environmental and receiver: pin Environmental | | | | | | | | | | |---------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|----------------------|------|--|--|--| | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | | | | | $V_{THwkdwn}$ | Receiver wakeup threshold voltage | | V <sub>S</sub> - 3.5 | V <sub>S</sub> - 2.5 | V <sub>S</sub> - 1.5 | ٧ | | | | | t <sub>linbus</sub> | Dominant time for wakeup via bus | Sleep mode; Edge: rec-dom | | 64 *<br>T <sub>OSC</sub> | | μs | | | | | I <sub>LINDomSC</sub> | Transmitter input current limit in dominant state | $V_{TXD} = V_{TXDLOW};$ $V_{LIN} = V_{BATMAX} = 18 \text{ V}$ | 40 | 100 | 180 | mA | | | | | I <sub>bus_PAS_dom</sub> | Input leakage<br>current at the<br>receiver incl. pull-<br>up resistor | $V_{TXD} = V_{TXDHIGH}; V_{LIN} = 0 V;$ $V_{BAT} = 12 V^{(1)}$ | -1 | | | mA | | | | | I <sub>bus_PAS_rec</sub> | Transmitter input current in recessive state | In stanby Modes; $V_{TXD} = V_{TXDHIGH}; V_{LIN} > 8 \text{ V};$ $V_{BAT} < 18 \text{ V}; V_{LIN} \ge V_{BAT}$ | | | 20 | μΑ | | | | | I <sub>bus_NO_GND</sub> | Input current if loss of GND at Device | GND = V <sub>S</sub> ; 0 V < V <sub>LIN</sub> < 18 V;<br>V <sub>BAT</sub> = 12 V | -1 | | 1 | mA | | | | | I <sub>bus</sub> | Input current if loss of V <sub>BAT</sub> at Device | GND = V <sub>S</sub> ; 0 V < V <sub>LIN</sub> < 18 V | | | 100 | μΑ | | | | | $V_{LINdom}$ | LIN voltage level in dominant state | Active mode;<br>V <sub>TXD</sub> = V <sub>TXDLOW</sub> ; I <sub>LIN</sub> = 40 mA | | | 1.2 | ٧ | | | | | $V_{LINrec}$ | LIN voltage level in recessive state | Active mode; $V_{TXD} = V_{TXDHIGH}$ ; $I_{LIN} = 10 \mu A$ | 0.8 *<br>V <sub>S</sub> | | 1 | V | | | | | R <sub>LINup</sub> | LIN output pull up resistor | V <sub>LIN</sub> = 0 V | 20 | 40 | 60 | kΩ | | | | | C <sub>LIN</sub> | LIN input capacitance | | | | 90 | pF | | | | <sup>1.</sup> Slave mode. Table 33. LIN transceiver timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>RXpd</sub> | Receiver propagation delay time | $\begin{split} t_{\text{RXpd}} &= \text{max}(t_{\text{RXpdr}}, t_{\text{RXpdf}}); \\ t_{\text{RXpdf}} &= t(0.5 \text{ V}_{\text{RXD}}) - t(0.45 \text{ V}_{\text{LIN}}); \\ t_{\text{RXpdr}} &= t(0.5 \text{ V}_{\text{RXD}}) - t(0.55 \text{ V}_{\text{LIN}}); \\ V_{\text{S}} &= 12 \text{ V}; \text{ C}_{\text{RXD}} = 20 \text{ pF}; \\ R_{\text{bus}} &= 1 \text{ k}\Omega; \text{ C}_{\text{bus}} = 1 \text{ nF}; \\ R_{\text{bus}} &= 660 \Omega; \text{ C}_{\text{bus}} = 6.8 \text{ nF}; \\ R_{\text{bus}} &= 500 \Omega; \text{ C}_{\text{bus}} = 10 \text{ nF} \end{split}$ | | | 6 | μs | | t <sub>RXpd_sym</sub> | Symmetry of receiver propagation delay time (rising vs. falling edge) | $t_{\text{RXpd\_sym}} = t_{\text{RXpdr}} - t_{\text{RXpdf}};$ $V_{\text{S}} = 12 \text{ V}; \text{ R}_{\text{bus}} = 1 \text{ k}\Omega;$ $C_{\text{bus}} = 1 \text{ nF}; C_{\text{RXD}} = 20 \text{ pF}$ | -2 | | 2 | μs | Table 33. LIN transceiver timing (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | D1 | Duty Cycle 1 | $\begin{split} & TH_{Rec}(max) = 0.744 \ ^* \ V_S; \\ & TH_{Dom}(max) = 0.581 \ ^* \ V_S; \\ & V_S = 7 \ V \ to \ 18 \ V; \ t_{bit} = 50 \ \mu s; \\ & D1 = t_{bus\_rec}(min) \ / \ (2 \ ^* t_{bit}); \\ & R_{bus} = 1 \ k\Omega; \ C_{bus} = 1 \ nF; \\ & R_{bus} = 660 \ \Omega; \ C_{bus} = 6.8 \ nF; \\ & R_{bus} = 500 \ \Omega; \ C_{bus} = 10 \ nF \end{split}$ | 0.396 | | | | | D2 | Duty Cycle 2 | $\begin{split} &TH_{Rec}(min) = 0.422 \ ^*V_S; \\ &TH_{Dom}(min) = 0.284 \ ^*V_S; \\ &V_S = 7.6 \ V \ to \ 18 \ V; \ t_{bit} = 50 us; \\ &D2 = t_{bus\_rec}(max) \ / \ (2 \ ^*t_{bit}); \\ &R_{bus} = 1 \ k\Omega; \ C_{bus} = 1 \ nF; \\ &R_{bus} = 660 \ \Omega; \ C_{bus} = 6.8 \ nF; \\ &R_{bus} = 500 \ \Omega; \ C_{bus} = 10 \ nF \end{split}$ | | | 0.581 | | | D3 | Duty Cycle 3 | $\begin{split} & TH_{Rec}(max) = 0.778 \ ^{\star} V_{S}; \\ & TH_{Dom}(max) = 0.616 \ ^{\star} V_{S}; \\ & V_{S} = 7 \ ^{\prime} V \ to \ 18 \ ^{\prime}; \ t_{bit} = 96 \ \mu s; \\ & D3 = t_{bus\_rec}(min) \ / \ (2 \ ^{\star} t_{bit}); \\ & R_{bus} = 1 \ k\Omega; \ C_{bus} = 1 \ nF; \\ & R_{bus} = 660 \ \Omega; \ C_{bus} = 6.8 \ nF; \\ & R_{bus} = 500 \ \Omega; \ C_{bus} = 10 \ nF \end{split}$ | 0.417 | | | | | D4 | Duty Cycle 4 | $\begin{split} & TH_{Rec}(min) = 0.389 \ ^* \ V_S; \\ & TH_{Dom}(min) = 0.251 \ ^* \ V_S; \\ & V_S = 7.6 \ V \ to \ 18 \ V; \ t_{bit} = 96 \ \mu s; \\ & D4 = t_{bus\_rec}(max) \ / \ (2 \ ^* \ t_{bit}); \\ & R_{bus} = 1 \ k\Omega; \ C_{bus} = 1 \ nF; \\ & R_{bus} = 660 \ \Omega; \ C_{bus} = 6.8 \ nF; \\ & R_{bus} = 500 \ \Omega; \ C_{bus} = 10 \ nF \end{split}$ | | | 0.590 | | | t <sub>dom(TXDL)</sub> | TXDL dominant time-out | | | 12 | | ms | | t <sub>LIN</sub> | LIN permanent recessive time-out | | | 40 | | μs | | T <sub>dom(bus)</sub> | LIN Bus permanent dominant time-out | | | 12 | | ms | Table 34. LIN pull-up: pin LINPU | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------|-----------------|----------------|------|------|------|------| | R <sub>DS(on)</sub> | ON resistance | | _ | 10.5 | 16 | Ω | | I <sub>leak</sub> | Leakage current | | _ | | 1 | μΑ | Figure 33. LIN transmit, receive timing ## 5.5.13 Operational amplifier The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; T<sub>j</sub> = -40°C to 130°C, unless otherwise specified. Table 35. Operational amplifier | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------|-----------------------------------|----------------------|------|------|------| | GBW | GBW product | | 1 | 3.5 | 7.0 | MHz | | AVOL <sub>DC</sub> | DC open loop gain | | 80 | | | dB | | PSRR | Power supply rejection | DC, V <sub>IN</sub> = 150 mV | 80 | | | dB | | V <sub>off</sub> | Input offset voltage | | -5 | | +5 | mV | | V <sub>ICR</sub> | Common mode input range | | -0.2 | 0 | 3 | V | | V <sub>OH</sub> | Output voltage range high | I <sub>LOAD</sub> = 1 mA to GND | V <sub>S</sub> - 0.2 | | Vs | V | | V <sub>OL</sub> | Output voltage range low | $I_{LOAD} = 1 \text{ mA to } V_S$ | 0 | | 0.2 | V | | I <sub>Lim+</sub> | Output current limitation + | DC | 10 | 15 | 30 | mA | | I <sub>lim-</sub> | Output current limitation - | DC | -10 | -15 | -30 | mA | | SR+ | Slew rate positive | | 1 | 4 | 10 | V/µs | | SR- | Slew rate negative | | -1 | -4 | -10 | V/µs | Note: The operational amplifier is on-chip stabilized for external capacitive loads $C_L \le 25 pF$ (all operating conditions) ### 5.5.14 SPI The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V < $V_S$ < 18 V; 4.5 V < $V_1$ < 5.3 V; all outputs open; $T_j$ = -40°C to 130°C, unless otherwise specified. Table 36. Input: CSN | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------|-----------------------------------|------|------|------|------| | V <sub>CSNLOW</sub> | Input voltage low level | Normal mode, V <sub>1</sub> = 5 V | 1.35 | 1.8 | | ٧ | | V <sub>CSNHIGH</sub> | Input voltage high level | Normal mode, V <sub>1</sub> = 5 V | | 2 | 2.9 | ٧ | | V <sub>CSNHYS</sub> | V <sub>CSNHIGH</sub> - V <sub>CSNLOW</sub> | Normal mode, V <sub>1</sub> = 5 V | 0.6 | 1.0 | 1.5 | ٧ | | I <sub>CSNPU</sub> | CSN pull up resistor | Normal mode, V <sub>1</sub> = 5 V | 10 | 20 | 35 | kΩ | Table 37. Inputs: CLK, DI | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |--------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>set</sub> | Delay time from standby to active mode | Switching from standby to active mode. Time until output drivers are enabled after CSN going to high. | | 160 | 300 | μs | | V <sub>IN L</sub> | Input low level | V <sub>1</sub> = 5 V | 1.35 | 2.05 | 2.75 | V | | V <sub>IN H</sub> | Input high level | V <sub>1</sub> = 5 V | 1.9 | 2.8 | 3.7 | V | | V <sub>IN Hyst</sub> | Input hysteresis | V <sub>1</sub> = 5 V | 0.4 | 0.75 | 1.5 | V | | I in | Pull down current at input | V <sub>IN</sub> = 1.5 V | 5 | 30 | 60 | μΑ | | C <sub>in</sub> <sup>(1)</sup> | Input capacitance<br>at input CSN, CLK,<br>DI and PWM <sub>1,2</sub> | 0 V < V <sub>1</sub> < 5.3 V | | 10 | 15 | pF | | f <sub>CLK</sub> | SPI input frequency at CLK | | | | 1 | MHz | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. Table 38. DI timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------------------|----------------------|------|------|------|------| | t <sub>CLK</sub> | clock period | V <sub>1</sub> = 5 V | 1000 | _ | | ns | | t <sub>CLKH</sub> | clock high time | V <sub>1</sub> = 5 V | 400 | _ | | ns | | t <sub>CLKL</sub> | clock low time | V <sub>1</sub> = 5 V | 400 | _ | | ns | | t <sub>set CSN</sub> | CSN setup time, CSN low before rising edge of CLK | V <sub>1</sub> = 5 V | 400 | _ | | ns | | t <sub>set CLK</sub> | CLK setup time, CLK high before rising edge of CSN | V <sub>1</sub> = 5 V | 400 | _ | | ns | | t <sub>set DI</sub> | DI setup time | V <sub>1</sub> = 5 V | 200 | | | ns | Table 38. DI timing<sup>(1)</sup> (continued) | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------|----------------------|------|------|------|------| | t <sub>hold DI</sub> | DI hold time | V <sub>1</sub> = 5 V | 200 | _ | | ns | | t <sub>r in</sub> | rise time of input signal DI, CLK, CSN | V <sub>1</sub> = 5 V | | - | 100 | ns | | t <sub>f in</sub> | fall time of input signal DI, CLK, CSN | V <sub>1</sub> = 5 V | | - | 100 | ns | <sup>1.</sup> See Figure 35: SPI input timing. Table 39. Output: DO | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|-----------------------------------------------------------------|------|------|------|------| | V <sub>DOL</sub> | output low level | $V_1 = 5 \text{ V}; I_D = -4 \text{ mA}$ | | | 0.5 | ٧ | | V <sub>DOH</sub> | output high level | V = 5 V; I <sub>D</sub> = 4 mA | 4.5 | | | ٧ | | I <sub>DOLK</sub> | tristate leakage current | $V_{CSN} = V_1; 0 V < V_{DO} < V_1$ | -10 | | 10 | μΑ | | C <sub>DO</sub> | tristate input capacitance | $V_{CSN} = V_1;$<br>0 V < V <sub>1</sub> < 5.3 V <sup>(1)</sup> | | 10 | 15 | pF | <sup>1.</sup> Value of input capacity is not measured in production test. Parameter guaranteed by design. Table 40. DO timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |---------------------------|---------------------------------------------|------------------------------------------------------------------------------|------|------|------|------| | t <sub>r DO</sub> | DO rise time | C <sub>L</sub> = 100 pF; I <sub>LOAD</sub> = -1 mA | _ | 50 | 100 | ns | | t <sub>f DO</sub> | DO fall time | C <sub>L</sub> = 100 pF; I <sub>LOAD</sub> = 1 mA | _ | 50 | 100 | ns | | t <sub>en DO tri L</sub> | DO enable time from tristate to low level | $C_L = 100 \text{ pF; } I_{LOAD} = 1 \text{ mA;}$<br>pull-up load to $V_1$ | | 50 | 250 | ns | | t <sub>dis DO L tri</sub> | DO disable time from low level to tristate | $C_L = 100 \text{ pF}; I_{LOAD} = 4 \text{ mA};$<br>pull-up load to $V_1$ | | 50 | 250 | ns | | t <sub>en DO tri H</sub> | DO enable time from tristate to high level | C <sub>L</sub> = 100 pF; I <sub>LOAD</sub> = -1 mA;<br>pull-down load to GND | | 50 | 250 | ns | | t <sub>dis DO H tri</sub> | DO disable time from high level to tristate | C <sub>L</sub> = 100 pF; I <sub>LOAD</sub> = -4 mA;<br>pull-down load to GND | _ | 50 | 250 | ns | | t <sub>d DO</sub> | DO delay time | $V_{DO} < 0.3 V_1; V_{DO} > 0.7 V_1;$<br>$C_L = 100 pF$ | _ | 50 | 250 | ns | <sup>1.</sup> See Figure 36: SPI output timing (part 1). Table 41. CSN timing<sup>(1)</sup> | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-------------------------|----------------------------------|-------------------------------------------|------|------|------|------| | t <sub>CSN_HI,min</sub> | Minimum CSN HI time, active mode | Transfer of SPI-command to Input Register | 6 | | | μs | | t <sub>CSNfail</sub> | CSN low timeout | | 20 | 35 | 50 | ms | <sup>1.</sup> See Figure 37: SPI CSN - output timing. The voltages are referred to ground and currents are assumed positive, when the current flows into the pin. 6 V $\leq$ V<sub>S</sub> $\leq$ 18 V; 4.8 V $\leq$ V<sub>1</sub> $\leq$ 5.2 V; all outputs open; T<sub>j</sub> = -40°C to 130°C, unless otherwise specified Table 42. RXDL/NINT, RXDC/NINT timing | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------|----------------|------|------|------|------| | t <sub>Interupt</sub> | Interrupt pulse duration | | | 56 | _ | μs | ## 5.5.15 Inputs TxDC and TxDL for Flash Mode 6 V $\leq$ V $_{S}$ $\leq$ 18 V; 4.5 V $\leq$ V $_{1}$ $\leq$ 5.3 V; T $_{j}$ = -40°C to 130°C; voltages are referred to PGND, all outputs open Table 43. Inputs: TxDC and TxDL for Flash Mode | Symbol | Parameter | Test condition | Min. | Тур. | Max. | Unit | |-----------------------|-----------------------------------------------------------------------|----------------------|------|------|------|------| | V <sub>flashL</sub> | Input low level (V <sub>TXDC/L</sub> for exit from Flash Mode) | V <sub>1</sub> = 5 V | 7.1 | 8.4 | 9.0 | V | | V <sub>flashH</sub> | Input high level (V <sub>TXDC/L</sub> for transition into Flash Mode) | V <sub>1</sub> = 5 V | 8.3 | 9.4 | 10.0 | V | | V <sub>flashHYS</sub> | Input voltage hysteresis | V <sub>1</sub> = 5 V | 0.8 | 1.0 | 1.2 | V | Figure 34. SPI - transfer timing diagram The SPI can be driven by a micro controller with its SPI peripheral running in following mode: CPOL = 0 and CPHA = 0. For this mode input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK. Figure 35. SPI input timing Figure 36. SPI output timing (part 1) Figure 37. SPI CSN - output timing Figure 38. SPI - CSN low to high transition and global status bit access ### 6 ST SPI ### 6.1 SPI communication flow ### 6.1.1 General description The SPI communication is based on a standard SPI interface structure using CSN (Chip Select Not), SDI (Serial Data In), SDO (Serial Data Out/Error) and SCK (Serial Clock) signal lines. At device start-up the master reads the *<SPI-frame-ID>* register (ROM address 3EH) of the slave device. This 8-bit register indicates the SPI frame length (24bit) and the availability of additional features. Each communication frame consists of an instruction byte which is followed by two data bytes. The data returned on SDO within the same frame always starts with the <Global Status> register. It provides general status information about the device. It is followed by two data bytes (i. e. 'In-frame-response'). For Write cycles the *<Global Status>* register is followed by the previous content of the addressed register. For Read cycles the <Global Status> register is followed by the content of the addressed register. A Write command is only accepted as a valid command by the device if the counted number of clocks is exact 24, otherwise the command is rejected. #### **Command Byte** Each communication frame starts with a command byte. It consists of an operating code which specifies the type of operation (<Write>, <Read>, <Read and Clear>, <Read Device Information>) and a 6 bit address. If less than 6 address bits are required, the remaining bits are unused but are reserved. Table 44. Command Byte | MSB | | | | | | | | |------|------|------------|----------------|--|--|--|--| | Op 0 | Code | | Address | | | | | | OC1 | OC0 | <b>A</b> 5 | A5 A4 A3 A2 A1 | | | | | OCx: Operating Code Ax: Address #### 6.1.2 Operating code definition Table 45. Operating code definition | OC1 | OC0 | Meaning | | | | | | |-----|-----|-----------------------------------------|--|--|--|--|--| | 0 | 0 | <write mode=""></write> | | | | | | | 0 | 1 | <read mode=""></read> | | | | | | | 1 | 0 | <read and="" clear="" status=""></read> | | | | | | | 1 | 1 | <read device="" information=""></read> | | | | | | The <Write Mode> <Read Mode> and <Read and Clear Status> operations allow access to the RAM of the device, i. e. to write to control registers or read status information. A <Read and Clear Status> operation addressed to a device specific status register reads back and subsequently clear this status register. A <Read and Clear Status> operation with address 3FH clears all status registers (including the Global Status Register). Configuration Register is read by this operation. <Read Device Information> allows access to the ROM area which contains device related information such as the product family, product name, silicon version, register width and availability of a watchdog. More detailed descriptions of the Device Information are available in 'Read Device Information'. ### 6.1.3 Global Status Register Table 46. Global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|---------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error flag (GEF) | Comm<br>error | Not (chip reset OR comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | ## 6.1.4 Configuration register<sup>(f)</sup> The <Configuration> register is accessible at RAM address 3FH. For the Config Register, the 8 bits are located in the low byte (LSB). The Configuration Register is implemented for compliance purpose to ST SPI Standard. Table 47. Configuration register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | WD trigger | <WD Trigger>: This Bit is reserved to serve the watchdog. f. See Section 6.2 for details. Figure 39. Read configuration register The configuration register is implemented for compliance with ST standard SPI 3.0 and contains only the watchdog trigger bit at D0. Figure 40. Write configuration register <sup>1.</sup> The configuration register is implemented for compliance with ST standard SPI 3.0 and contains only the watchdog trigger bit at D0. 78/128 Doc ID 023553 Rev 3 ### 6.1.5 Address mapping Table 48. Address mapping | RAM<br>Address | Description | Access | |----------------|---------------------------------|--------| | 3FH | <configuration></configuration> | R/W | | | | | | 13H | Status Register 3 | R | | 12H | Status Register 2 | R | | 11H | Status Register 1 | R | | | | | | 06H | Control Register 6 | R/W | | 05H | Control Register 5 | R/W | | 04H | Control Register 4 | R/W | | 03H | Control Register 3 | R/W | | 02H | Control Register 2 | R/W | | 01H | Control Register 1 | R/W | | 00H | Reserved | R/W | | ROM<br>Address | Description | Access | |----------------|------------------------------------------------------------------------------------------|--------| | 3FH | Reserved | N/A | | 3EH | <spi frame="" id=""></spi> | R | | | Unused | N/A | | 03H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | R | | 02H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | R | | 01H | <silicon version=""></silicon> | R | | 00H | <id header=""></id> | R | The RAM memory area consists of 16 bit registers. For the device information (ROM memory area) the eight most significant bits of the memory cell are used. The remaining 8 are zero. All unused RAM and ROM addresses are read as '0'. Note: The register definition for RAM address 00H is unused. A register value of all 0 must cause the device to enter a Fail-Safe state (interpreted as 'SDI stuck to GND' failure). ROM address 3FH is unused. An attempt to access this address must be recognized as a communication error ('SDI stuck to $V_{CC}$ ' failure) and must cause the device to enter a Fail-Safe state. ### 6.1.6 Write operation The write operation starts with a Command Byte followed by 2, data bytes. The number of data bytes is specified in the *<SPI-frame-ID>*. #### Write command format Table 49. Write command format: command byte | MSB | | | | | | | LSB | |------|------|----|----------------|--|--|--|-----| | Op ( | Code | | Address | | | | | | 0 | 0 | A5 | A5 A4 A3 A2 A1 | | | | | Note: Table 50. Write command format: data byte 1 | MSB | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 51. Write command format: data byte 2 | MSB | | | | | | | LSB | |-----|----|----|----|----|----|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | OC0, OC1: operating code (00 for 'write' mode) A0 to A5: address bits An attempt to write 00H at RAM address 00H is recognized as a failure (SDI stuck to GND). The device enters a Fail-Safe state. ### 6.1.7 Format of data shifted out at SDO during Write cycle Table 52. Format of data shifted out at SDO during write cycle: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------------------|-------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error<br>flag (GEF) | Communication error | Not (chip reset or commerror) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 53. Format of data shifted out at SDO during write cycle: data byte 1 | MSB | Previous content of addressed register | | | | | | LSB | |-----|----------------------------------------|-----|-----|-----|-----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 54. Format of data shifted out at SDO during write cycle: data byte 2 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|----|----------|------------|--------------|---------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the previous content of the accessed register ( previous content of register ) ### 6.1.8 Read operation Table 55. Read command format: command byte | MSB | | _ | | | | | LSB | |------|------|----|----|-----|------|----|-----| | Op ( | Code | | | Add | ress | | | | 0 | 1 | A5 | A4 | А3 | A2 | A1 | A0 | ( previous content of register ) AG00037V1 Table 56. Read command format: data byte 1 | MSB | | | | | | | LSB | | |-----|---|---|---|---|---|---|-----|--| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Table 57. Read command format: data byte 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OC0, OC1: operating code (01 for 'read' mode) A0 to A5: Address Bits ### 6.1.9 Format of data shifted out at SDO during Read cycle Table 58. Format of data shifted out at SDO during read cycle: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|---------------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error flag (GEF) | Communication error | Not (chip reset OR comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 59. Format of data shifted out at SDO during read cycle: data byte 1 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|-----|----------|------------|--------------|---------|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 60. Format of data shifted out at SDO during read cycle: data byte 2 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|----|----------|------------|--------------|---------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the content of the register to be read. Figure 42. Format of data shifted out at SDO during read cycle #### 6.1.10 Read and Clear Status Operation The 'Read and Clear Status' operation starts with a Command Byte followed 2 data bytes. The number of data bytes is specified in the *<SPI-frame-ID>*. The content of the data bytes is 'don't care'. The content of the addressed Status Register is transferred to SDO within the same frame ('in-frame response') and is subsequently cleared. A 'Read and Clear Status' operation with address 3FH clears all Status registers (incl. the *<Global Status>* register). The Configuration Register is read by this operation. Table 61. Read and clear status command format: command byte | MSB | | | | | | | LSB | |------|------|----|----------------|-----|------|--|-----| | Op C | Code | | | Add | ress | | | | 1 | 0 | A5 | A5 A4 A3 A2 A1 | | | | | Table 62. Read and clear status command format: data byte 1 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 63. Read and clear status command format: data byte 2 | MSB | | | | | | | LSB | |-----|---|---|---|---|---|---|-----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OC0, OC1: operating code (10 for 'read and clear status' mode) A0 to A5: address bits #### Format of data shifted out at SDO during 'Read and Clear Status' operation Table 64. Format of data shifted out at SDO during read and clear status: global status register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------------------------|---------------------|--------------------------------|-------|-------|---------------------|--------------------------------|--------------| | Global error flag (GEF) | Communication error | Not (chip reset OR comm error) | TSD2 | TSD1 | V <sub>1</sub> Fail | V <sub>S</sub> Fail<br>(OV/UV) | Fail<br>safe | Table 65. Format of data shifted out at SDO during read and clear status: data byte 1 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|-----|----------|------------|--------------|---------|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | Table 66. Format of data shifted out at SDO during read and clear status: data byte 2 | MSB | | Previous | content of | addressed re | egister | | LSB | |-----|----|----------|------------|--------------|---------|----|-----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Failures are indicated by activating the corresponding bit of the <Global Status> register. The returned data byte(s) represent(s) the content of the register to be read. Figure 43. Format of data shifted out at SDO during read and clear status operation #### 6.1.11 Read device information The device information is stored at the ROM addresses defined below and is read using the respective operating code. Table 67. Read device information | Op 0 | Code | ROM address | Device information | Value | | | | |------|------|-------------|------------------------------------------------------------------------------------------|--------|--|--|--| | OC1 | OC0 | now address | Device information | value | | | | | 1 | 1 | 3FH | BFH Reserved | | | | | | 1 | 1 | 3EH | <spi frame="" id=""> Includes frame width and availability of watchdog</spi> | 42 Hex | | | | | 1 | 1 | 04H to 3DH | unused | 00 | | | | | 1 | 1 | 03H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 27h | | | | | 1 | 1 | 02H | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> | 4Bh | | | | Table 67. Read device information (continued) | Op Code | | ROM address | Device information | Value | | | |---------|---|-------------|---------------------------------------------------------------------|------------------------------|--|--| | OC1 | | | Device information | | | | | 1 | 1 | 01H | <silicon version=""><br/>Indicates Design Version</silicon> | According to silicon version | | | | 1 | 1 | 00H | <id header=""> Device family max address of device information</id> | 43 Hex | | | The <ID-Header> (ROM address 00H) indicates the product family and specifies the highest address which contains product information Table 68. ID-header | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | 0 | 1 | 0 | 0 0 | | 0 | 1 | 1 | | Family Identifier Highest address containing device information | | | | | | | | < Family Identifier>: 01 Hex (BCD) <Highest address>: 03 Hex Table 69. Family identifier | Bit 7 | Bit 6 | Meaning | |-------|-------|----------------| | 0 | 0 | VIPower | | 0 | 1 | BCD | | 1 | 0 | VIPower hybrid | | 1 | 1 | TBD | The <Product Code 1> (ROM address 02H) and <Product Code 2> (ROM address 03H) represents a unique code to identify the product name. <Pre><Pre>code 1>: 4BHex <Pre><Pre>code 2>: 27 Hex The *<Silicon Version>* (ROM address 01H) provides information about the silicon version according to the table below: Table 70. Silicon version identifier | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 4 Bit 3 | | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------------|---------|---------|-------| | | Rese | erved | | | Silicon | version | | The *<SPI-frame-ID>* (ROM address 3EH) provides information about the register width (1, 2, 3 bytes) and the availability of 'Burst Mode Read' and watchdog. Table 71. SPI-frame-ID | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|--------|--------|--------| | 0 | 1 | 0 | 0 | 0 | 0 1 | | 0 | | BR | WD | Х | Х | Х | 32-bit | 24-bit | 16-bit | BR: Burst-Mode read (1 = Burst-Mode read is supported) WD: Watchdog (1 = available, 0 = not available) 32-, 24-, 16-bit: width of SPI frame <Burst Mode>: not supported <Watchdog>: available <Frame width>: 24 bit ## 6.2 SPI registers ### 6.2.1 Overview command byte Table 72. SPI register: command byte | Read | /write | | Address | | | | | | | | | |------|--------|---|---------|---|---|---|---|--|--|--|--| | х | х | х | х | х | х | х | х | | | | | Table 73. SPI register: mode selection | Read/w | rite | Mode selection | | | | | | |--------|------|------------------|--|--|--|--|--| | 0 | 0 | Write | | | | | | | 0 | 1 | Read | | | | | | | 1 | 0 | Read and clear | | | | | | | 1 | 1 | Read device info | | | | | | Table 74. SPI register: CTRL register selection | | | CTRL reg | | CTRL register selection | | | |---|---|----------|---|-------------------------|---|----------------| | 0 | 0 | 0 | 0 | 0 | 1 | CTRL register1 | | 0 | 0 | 0 | 0 | 1 | 0 | CTRL register2 | | 0 | 0 | 0 | 0 | 1 | 1 | CTRL register3 | | 0 | 0 | 0 | 1 | 0 | 0 | CTRL register4 | | 0 | 0 | 0 | 1 | 0 | 1 | CTRL register5 | | 0 | 0 | 0 | 1 | 1 | 0 | CTRL register6 | | 0 | 0 | 0 | 1 | 1 | 1 | CTRL register7 | | 0 | 0 | 1 | 0 | 0 | 0 | CTRL register8 | Table 74. SPI register: CTRL register selection (continued) | | | CTRL reg | | CTRL register selection | | | |---|---|----------|---|-------------------------|---|------------------------| | 0 | 0 | 1 | 0 | 0 | 1 | CTRL Register9 | | 0 | 0 | 1 | 0 | 1 | 0 | CTRL Register10 | | 0 | 0 | 1 | 0 | 1 | 1 | CTRL Register11 | | 0 | 0 | 1 | 1 | 0 | 0 | CTRL Register12 | | 0 | 0 | 1 | 1 | 0 | 1 | CTRL Register13 | | 0 | 0 | 1 | 1 | 1 | 0 | CTRL Register14 | | 0 | 0 | 1 | 1 | 1 | 1 | CTRL Register15 | | 0 | 1 | 0 | 0 | 0 | 0 | CTRL Register16 | | 1 | 0 | 0 | 0 | 1 | 0 | CTRL Register34 | | 1 | 0 | 0 | 0 | 1 | 1 | CTRL Register35 | | 1 | 1 | 1 | 1 | 1 | 1 | Configuration Register | Table 75. SPI register: STAT register selection | | | STAT regi | STAT register selection | | | | | |---|---|-----------|-------------------------|----------------------|---|----------------|--| | 0 | 1 | 0 | 0 | 0 0 1 STAT register1 | | | | | 0 | 1 | 0 | 0 | 1 | 0 | STAT register2 | | | 0 | 1 | 0 | 0 | 1 | 1 | STAT register3 | | | 0 | 1 | 0 | 1 | 0 | 0 | STAT Register4 | | | 0 | 1 | 0 | 1 | 0 | 1 | STAT Register5 | | ## 6.2.2 Overview control register Table 76. Overview of control register data bytes | | 1 <sup>st</sup> data byte <15:8> | | | | | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|----------------------------------|--------------------------|------|------|-----------|------|------|------|---------------------------------|-------|---------|-------|--------|----------|---------|------| | | | Control register 1, data | | | | | | | | | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | оптнѕ | оптнѕ | OUT4 | OUT4 | OUTHS_EXT | оптз | OUT2 | OUT1 | REL2 | REL1 | V2 | V2 | Parity | Stby sel | Go Stby | Trig | | Group | | HS control | | | | | | | LS | Outpu | t, V2 a | nd mo | de con | trol | | | Table 76. Overview of control register data bytes (continued) | Table 76. | 1 <sup>st</sup> data byte <15:8> 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | | | | | | | | |-----------|------------------------------------------------------------------|---------------|-----------------|---------------|---------------|-------------------------|---------------|---------------|-------------|--------------|-----------------|--------------|---------------|----------------|--------------|--------------| | | | | 1 <sup>st</sup> | data by | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> | data k | oyte <7 | <b>':0&gt;</b> | | | | | | | | | | | Conti | rol reg | ister 2 | , data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | Function | Rese | erved | WU3_Filt | WU3_Filt | WU2_Filt | WU2_Filt | WU1_Filt | WU1_Filt | Reserved | WU3_Pu/Pd | WU2_Pu/Pd | WU1_Pu/Pd | Reserved | WU3_EN | WU2_EN | WU1_EN | | Group | | | V | /ake-up | o conti | ol | | II. | | | V | /ake-u | contr | ol | l | | | | | | | | | | Conti | rol reg | ister 3 | , data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Function | Reserved T1_Per_MSB T2_Per_LSB T2_Per_LSB | | | | | T2_Per_LSB | Rese | erved | WD_time_MSB | WD_time_LSB | LIN WU En | CAN WU En | Wake Timer En | Wake Time Sel | | | | Group | | | - | Timer S | Setting | s | | | | Watch | ıdog aı | nd cycl | ic wak | e up se | ettings | | | | | | | | | | Conti | rol reg | ister 4 | , data | | | | | | | | Default | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | ICMP | OUTHS_rec_en | VLOCK_OUT_EN | Reserved | LS OV/UV<br>shutdown_en | V1Reset_Level | V1Reset_Level | LIN Pu En | Reserved | Lin TxD Tout En | CAN_ACT | CAN_Loop_En | Rese | erved | CAN_Rec_Only | | Group | | | ( | Control | (other | r) | | | | | Tra | nsceiv | er setti | ngs | | | | | | | | | | | Conti | rol reg | ister 5 | , data | | | | | | | | Default | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | PWM2_OFF_DC_6 | PWM2_OFF_DC_5 | PWM2_OFF_DC_4 | PWM2_OFF_DC_3 | PWM2_OFF_DC_2 | PWM2_OFF_DC_1 | PWM2_OFF_DC_0 | PWM Freq | PWM1_ON_DC_6 | PWM1_ON_DC_5 | PWM1_ON_DC_4 | PWM1_ON_DC_3 | PWM1_ON_DC_2 | PWM1_ON_DC_1 | PWM1_ON_DC_0 | | Group | | | | PWM2 | setting | g | | | | | ı | PWM1 | setting | j | | | Table 76. Overview of control register data bytes (continued) | Table 76. | U | Overview of control register data bytes (continued) | | | | | | | | | | | | | | | |-----------|--------------------------------|-----------------------------------------------------|-------------------|---------------|-------------------|---------------|---------------|-------------------|----------|--------------|-----------------|--------------|--------------|----------------|--------------|--------------| | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> | data b | oyte <7 | <b>7:0&gt;</b> | | | | | | | | | | | Cont | rol reg | ister 6 | , data | | | | | | | | Default | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | PWM4_OFF_DC_6 | PWM4_OFF_DC_5 | PWM4_OFF_DC_4 | PWM4_OFF_DC_3 | PWM4_OFF_DC_2 | PWM4_OFF_DC_1 | PWM4_OFF_DC_0 | Reserved | PWM3_ON_DC_6 | PWM3_ON_DC_5 | PWM3_ON_DC_4 | PWM3_ON_DC_3 | PWM3_ON_DC_2 | PWM3_ON_DC_1 | PWM3_ON_DC_0 | | Group | | | ı | PWM4 | setting | 9 | | | | | | PWM3 | setting | ) | | | | | | | | | | | Cont | rol reg | ister 7 | , data | | | | | | | | Default | 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | EXT_ID_15 | EXT_ID_14 | EXT_ID_13 | EXT_ID_12 | EXT_ID_11 | EXT_ID_10 | EXT_ID_9 | EXT_ID_8 | EXT_ID_7 | EXT_ID_6 | EXT_ID_5 | EXT_ID_4 | EXT_ID_3 | EXT_ID_2 | EXT_ID_1 | EXT_ID_0 | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | Control register 8, data | | | | | | | | | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | R | leserve | ed | ID_10 | 6 <sup>-</sup> QI | 1D_8 | 1D_7 | 9 <sup>-</sup> 01 | 1D_5 | 4_dl | £_01 | ID_2 | ID_1 | 0-01 | EXT_ID_17 | EXT_ID_16 | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | | | | | | Cont | rol reg | ister 9 | , data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved CAN_IDE CAN_IDE DLC_2 | | | | | | | | | | | | | | | | | Group | Selective Wakeup Settings | | | | | | | | | | | | | | | | | | Control register 10, data | | | | | | | | | | | | | | | | | Default | 0 | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | | | | Data I | Byte 2 | | | | | | | Data I | Byte 1 | | | | | Group | | | | | | | Select | ve Wa | keup S | ettings | ; | | | | | | Table 76. Overview of control register data bytes (continued) | Table 76. | | | 1 <sup>st</sup> ( | | yte <1 | | | | | | 2 <sup>nd</sup> | data k | oyte <7 | <b>':0&gt;</b> | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------| | | | | | | | | Contro | ol regi | ster 11 | I, data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | | | | Data I | Byte 4 | | | | | | | Data l | Byte 3 | | | | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | | | | | | Contro | ol regi | ster 12 | 2, data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | | | | Data I | Byte 6 | | | | | | | Data I | Byte 5 | | | | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | | | | | | Contro | ol regi | ster 13 | 3, data | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | | | | Data I | Byte 8 | | | | | | | Data I | Byte 7 | | | | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | Control register 14, data | | | | | | | | | | | | | | | | Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | EXT_ID_<br>Mask_15 | EXT_ID_<br>Mask_14 | EXT_ID_<br>Mask_13 | EXT_ID_<br>Mask_12 | EXT_ID_<br>Mask_11 | EXT_ID_<br>Mask_10 | EXT_ID_<br>Mask_9 | EXT_ID_<br>Mask_8 | EXT_ID_<br>Mask_7 | EXT_ID_<br>Mask_6 | EXT_ID_<br>Mask_5 | EXT_ID_<br>Mask_4 | EXT_ID_<br>Mask_3 | EXT_ID_<br>Mask_2 | EXT_ID_<br>Mask_1 | EXT_ID_<br>Mask_0 | | Group | | | | | | | Selecti | ve Wa | keup S | ettings | ; | | | | | | | | | | | | | | Contro | ol regi | ster 15 | 5, data | | | | | | | | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | 0 6 8 7 9 5 4 | | | | | | | | | ID_Mask_4 | ID_Mask_3 | ID_Mask_2 | ID_Mask_1 | ID_Mask_0 | EXT_ID_<br>Mask_17 | EXT_ID_<br>Mask_16 | | Group | | | | | | | Selecti | ve Wal | keup S | ettings | ; | | | | | | | | | | | | | | Contro | ol regi | ster 16 | 6, data | | | | | | | | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | Function | CR16_30 | CR16_21 | CR16_20 | CR16_14 | CR16_13 | CR16_12 | CR16_11 | CR16_10 | Reserved | Samp 2 | Samp 1 | Samp 0 | Reserved | BR1 | BR2 | SW_EN | | Group | E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E E | | | | | | | | | | | | | | | | Table 76. Overview of control register data bytes (continued) | | | | 1 <sup>st</sup> ( | data by | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> | data k | yte <7 | <b>'</b> :0> | | | |----------|-----------------------------------------|---------------------------|-------------------|---------|--------|------|--------|---------|---------|---------|-----------------|--------|--------|--------------|---------|-------| | | | | | | | | Contr | ol regi | ster 34 | 1, data | | | | | | | | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Function | | | | | | | R | eserve | ed | | | | | | | WD_EN | | • | | Control Register 35, data | | | | | | | | | | | | | | | | Defaults | 0 | 0 0 0 0 0 0 0 0 0 1 1 1 1 | | | | | | | | | | | | 0 | | | | Function | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | | | | | | | | | | | | CR35_20 | CR35_10 | | | | | | | | | C | onfigu | ration | Regis | ter, da | ta | | | | | | | Defaults | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | 0 | | | | | | Function | | | | | | | | | | | | | | TRIG | | | Note: Reserved bit must be kept at their default values. Writing to other register address is not allowed ## 6.2.3 Control Register 1 Table 77. Control register 1: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|-----------------|-----|------|------------|-------------|--|---------------------------|---------------------------|--| | Read | d/write Address | | | | | | | | | | х | x x 0 0 0 0 0 1 | | 1 | Data, 8bit | Data, 8 bit | | | | | Table 78. Control register 1, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> ( | data k | oyte < | 7:0> | | | |----------|---------|---------|-------------------|--------|-----------|------|------|------|------|------|-------------------|--------|--------|----------|---------|------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | OUTHS_2 | 0UTHS_1 | OUT4_2 | OUT4_1 | OUTHS_EXT | OUT3 | OUT2 | OUT1 | REL2 | REL1 | V2_2 | V2_1 | Parity | STBY_SEL | GO_STBY | Trig | | Group | | | | HS c | ontrol | | | | | LS C | utput, | , V2 a | nd mo | ode co | ontrol | | Table 79. Control register 1, bits | Bit | Name | | | Comr | nent | | | | | | | |-----|-----------|---------------|--------------------|---------------------------------|---------------------------|--------------------|--|--|--|--|--| | 15 | OUTHS | Select mode o | f OUTHS | | | | | | | | | | 14 | | OUTHS_EXT | OUTHS_2 | OUTHS_1 | | Mode | | | | | | | | | 0 | 0 | 0 | HS off | | | | | | | | | | 0 | 0 | 1 | HS cyclic on with timer | | | | | | | | | | 0 | 1 | 0 | HS controlled by PWM4 | Active and standby | | | | | | | | | 0 | 1 | 1 | HS cyclic on with Timer 2 | mode | | | | | | | | | 1 | 1 | 0 | PWM3 | | | | | | | | | | 1 | x | 1 | HS on | | | | | | | | | | | | | | | | | | | | | 13 | OUT4 | Select mode o | elect mode of OUT4 | | | | | | | | | | 12 | | OUT4_2 | OUT4_1 | | Mode | | | | | | | | | | 0 | 0 | HS off | | | | | | | | | | | 0 | 1 | HS on | | | | | | | | | | | 1 | 0 | HS<br>controlled<br>by PWM4 | Active and standby mode | | | | | | | | | | 1 | 1 | HS cyclic<br>on with<br>Timer 2 | | | | | | | | | 11 | OUTHS_EXT | Extended func | | dS; see OUTH | IS | | | | | | | | 10 | 0010 | OUT3 | 0010 | Mode | | | | | | | | | | | 0 | Select<br>FSO | Active and standby mode | | | | | | | | | | | 1 | Select<br>PWM3 | | | | | | | | | | | | | | | | | | | | | | Table 79. Control register 1, bits (continued) | Bit | Name | _ | , ( | Comr | nent | |-----|------|-------------|------------------|-------------------------|------| | 9 | OUT2 | Select mode | of OUT2 | | | | | | OUT2 | | Mode | | | | | 0 | Select<br>PWM2 | Active and standby | | | | | 1 | Select<br>timer2 | mode | | | 8 | OUT1 | Select mode | of OUT1 | | | | | | OUT1 | | Mode | | | | | 0 | Select<br>PWM1 | Active and | | | | | 1 | Select<br>timer1 | standby<br>mode | | | | | | | | | | 7 | REL2 | Select mode | of REL2 | | | | | | REL2 | | Mode | | | | | 0 | REL2 off | Active and standby mode | | | | | 1 | REL2 on | Active mode | | | | | | | | | | 6 | REL1 | Select mode | of REL1 | | | | | | REL1 | | Mode | | | | | 0 | REL1 off | Active and standby mode | | | | | 1 | REL1 on | Active mode | | | | | | | | | Table 79. Control register 1, bits (continued) | Bit | Name | | Comment | | | | | | | | | | | |-----|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|---|--|--|--|--|--|--|--| | 5 | V <sub>2</sub> | | | | | | | | | | | | | | 4 | | V <sub>2_2</sub> | V <sub>2_1</sub> | | | | | | | | | | | | | | 0 | 0 | V <sub>2</sub> OFF in all | modes | | | | | | | | | | | | 0 | 1 | V <sub>2</sub> ON in act<br>V <sub>1</sub> /V <sub>Bat_stand</sub> | ive mode; OFF in<br><sub>by</sub> mode | | | | | | | | | | | | 1 | 0 | V <sub>2</sub> ON in Act<br>OFF in V <sub>Bat</sub> _ | ive/V <sub>1—standby</sub> mode;<br><sub>standby</sub> mode | | | | | | | | | | | | 1 | 1 | V <sub>2</sub> ON in all I | modes | | | | | | | | | | | | | | | | | | | | | | | | | 3 | Parity | The Stby_sel a | and Go_stby | bits are prote | cted by a parity check | | | | | | | | | | | | otherwise the | sel, Go_stby and Parity must represent an even number of '1', command is ignored and the Communication Error bit is set in the Register. Following are the valid settings | | | | | | | | | | | | | | Parity | STBY_SE<br>L | GO_STBY Command | | | | | | | | | | | | | 0 | 1 | 1 | | | | | | | | | | | | | 1 | 0 | 1 | Go to V <sub>Bat_standby</sub> | | | | | | | | | | | | 0 | 0 | 0 | No transition to standby | | | | | | | | | | | | 1 | 1 | 0 | No transition to standby | | | | | | | | | | | | | | | | ' | | | | | | | | | 2 | STBY_SEL | Select standby | / mode | | | | | | | | | | | | | | 0 | V <sub>Bat_standby</sub> | mode | | | | | | | | | | | | | 1 | V <sub>1_standby</sub> mode | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | GO_STBY | Execute stand | by mode | | 1 | | | | | | | | | | | | 0 | No action | | | | | | | | | | | | | | 1 | Execute sta | ndby mode | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | TRIG | Trigger Bit for Watchdog | | | | | | | | | | | | ## 6.2.4 Control Register 2 Table 80. Control register 2: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------------------|-----|------|------|---|---|---|---------------------------|---------------------------| | Read | Read/write Address | | | | | | | | | | Х | х | 0 | 0 | 0 | 0 | 1 | 0 | Data, 8bit | Data, 8 bit | Table 81. Control register 2, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> ( | data k | yte < | 7:0> | | | |----------|----------------|-----|-------------------|--------------|--------------|--------------|--------------|--------------|----------|-----------|-------------------|-----------|----------|--------|--------|--------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 | 1 | 1 | | Function | Bosopyood | 500 | WU3_Filt_MSB | WU3_Filt_LSB | WU2_Filt_MSB | WU2_Filt_LSB | WU1_Filt_MSB | WU1_Filt_LSB | Reserved | WU3_Pu/Pd | WU2_Pu/Pd | WU1_Pu/Pd | Reserved | WU3_EN | WU2_EN | WU1_EN | | Group | Wakeup control | | | | | | | • | | | W | akeup | cont | rol | | | Table 82. Control register 2, bits | Bit | Name | | | Comment | | | | | | |--------|-----------|-----------------------|----------------|------------------------------------|--|--|--|--|--| | 15 | Reserved | Must be kept at | default | | | | | | | | 14 | Reserved | Must be kept at | default | | | | | | | | 13, 12 | WU3_Filt | Wakeup filter co | nfiguration | | | | | | | | 11, 10 | WU2_Filt | MSB | LSB | | | | | | | | 9, 8 | WU1_Filt | 0 | 0 | Static, 64 µs | | | | | | | | | 0 | 1 | Enabled with timer 2; 80 µs blank | | | | | | | | | 1 | 0 | Enabled with timer 2; 800 µs blank | | | | | | | | | 1 | 1 | Enabled with timer 1; 800 µs blank | | | | | | | | | | | | | | | | | | 7 | Reserved | Must be kept at | default | | | | | | | | 6 | WU3_Pu/Pd | Pull up or pull do | own configurat | ion | | | | | | | 5 | WU2_Pu/Pd | 0 | Pull down | | | | | | | | 4 | WU1_Pu/Pd | 1 | Pull up | | | | | | | | | | | | | | | | | | | 3 | Reserved | Must be kept at | default | | | | | | | | 2 | WU3_EN | Enable Wake up source | | | | | | | | | 1 | WU2_EN | 0 | Disable | | | | | | | | 0 | WU1_EN | 1 | Enable | | | | | | | | | | | | _ | | | | | | ## 6.2.5 Control Register 3 Table 83. Control register 3: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------|-----|------|------|-----|---|---|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | х | 0 | 0 | 0 | 0 | 1 | 1 | Data, 8bit | Data, 8 bit | Table 84. Control register 3, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 15:8> | | | | | 2 <sup>nd</sup> | data b | oyte < | 7:0> | | | |----------|----------|-------|-------------------|------------|----------|-------|------------|------------|------|-------|-----------------|-------------|-----------|-----------|---------------|-------------------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Function | Reserved | T1_0n | T1_Per_MSB | T1_Per_LSB | Reserved | T2_0n | T2_Per_MSB | T2_Per_LSB | Rese | erved | WD_time_MSB | WD_time_LSB | LIN_WU_En | CAN_WU_En | Wake_timer_en | Wake_timer_select | | Group | | | Т | imer S | Settino | gs | | | W | atchd | og an | d cyc | lic wal | ke up | settin | gs | Table 85. Control register 3, bits | Bit | Name | | | ( | Comment | |-----|------------|-----------|--------------|----------------|-------------------------------------| | 15 | Reserved | Must be | kept at defa | ault | | | 14 | T1_On | Timer 1 ' | 'ON" time s | elections | | | | | 0 | 10 ms | | | | | | 1 | 20 ms | | | | | | | | • | | | 13 | T1_Per_MSB | Timer 1 | period selec | ction | | | 12 | T1_Per_LSB | | | | | | | | MSB | LSB | | | | | | 0 | 0 | 1 s | | | | | 0 | 1 | 2 s | | | | | 1 | 0 | 3 s | | | | | 1 | 1 | 4 s | | | | | Timer 1 i | s restarted | with a valid w | vrite command to control register 3 | | 11 | Reserved | Must be | kept at defa | ault | | | 10 | T2_On | Timer 2 | 'ON" time s | election | | | | | 0 | 0.1 ms | | | | | | 1 | 1 ms | | | | | | | | | | Table 85. Control register 3, bits (continued) | | | | s, bits (co | | Name and | |-----|-------------------|---------------------|------------------------------------|----------------------------|-------------------------------------------------------| | Bit | Name | | | | Comment | | 9 | T2_Per_MSB | Timer 2 | period seled | ction | | | 8 | T2_Per_LSB | | | T | 1 | | | | MSB | LSB | | | | | | 0 | 0 | 10 ms | | | | | 0 | 1 | 20 ms | | | | | 1 | 0 | 50 ms | | | | | 1 | 1 | 200 ms | | | | | Timer 2 i | s restarted | with a valid w | rite command to control register 3 | | 7 | Reserved | Must be | kept at defa | ault | | | 6 | Reserved | Must be | kept at defa | ault | | | 5 | WD_time_MSB | Trigger w | vindow sele | ction | | | 4 | WD_time_LSB | | | | | | | | MSB | LSB | | | | | | 0 | 0 | 10 ms | | | | | 0 | 1 | 50 ms | | | | | 1 | 0 | 100 ms | | | | | 1 | 1 | 200 ms | | | | | | | | | | 3 | LIN_WU_En | Enable L | .IN as wake | up source | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 2 | CAN_WU_En | Enable C | CAN as wak | e up source | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 1 | Wake_timer_En | Enable w<br>Mode (N | vake up by t<br><sub>reset</sub> ) | timer from V <sub>1.</sub> | _standby mode (Interrupt) or V <sub>Bat_standby</sub> | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | | | | | | 0 | Wake_timer_select | Timer se | lection for t | imer interrupt | / wake-up of μC by timer | | | | 0 | Timer 2 | | | | | | 1 | Timer 1 | | | | | | | | | | ## 6.2.6 Control Register 4 Table 86. Control register 4: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------|-----|------|------|-----|---|---|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | х | 0 | 0 | 0 | 1 | 0 | 0 | Data, 8bit | Data, 8 bit | Table 87. Control register 4, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> | data k | oyte < | 7:0> | | | |----------|----------|------|-------------------|--------------|----------|----------------------|-----------------|-----------------|-----------|----------|-----------------|---------|-------------|-------|-------|--------------| | Defaults | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | ICMP | OUTHS_rec_en | VLOCK_OUT_EN | Reserved | LS_OV/UV_shutdown_en | V1Reset_level_2 | V1Reset_level_1 | LIN_PU_EN | Reserved | Lin_TxD_Tout_En | CAN_ACT | CAN_Loop_En | Rese | erved | CAN_Rec_only | | Group | | | С | ontrol | (othe | er) | | | | | Tran | sceiv | er set | tings | | | Table 88. Control register 4, bits | Bit | Name | | Comment | |-----|--------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | Must be kept at d | efault | | 14 | ICMP | V <sub>1</sub> load current su | upervision | | | | 0 | Enabled; Watchdog is disabled in V <sub>1</sub> Standby when the V <sub>1loadcurrent</sub> < I <sub>cmpthreshold</sub> | | | | 1 | Disabled; Watchdog is automatically disabled when V <sub>1</sub> standby is entered | | | | _ | | | 13 | OUTHS_rec_en | Overcurrent Auto | recovery mode for OUTHS | | | | 0 | Disabled | | | | 1 | Enabled | | | | | | | 12 | VLOCK_OUT_EN | Voltage lock out: | OV/UV status | | | | 0 | Overvoltage/undervoltage status recovers automatically when condition disappears | | | | 1 | Overvoltage/undervoltage status is latched until a read and clear command is performed | | | | | | | | | | | Table 88. Control register 4, bits (continued) | | | register 4, bits ( | | | | |-----|-------------------------|--------------------------------------|-----------------------------------------|---------------------------------------|------------------| | Bit | Name | | Com | nment | | | 10 | LS_OV/UV<br>shutdown_en | Shutdown of low-s | side drivers in case | of overvoltage/und | ervoltage | | | | 0 | No shutdown of lov<br>overvoltage/under | | | | | | 1 | Shutdown low-side overvoltage/underv | | | | | | | | | | | 9 | V1Reset_level_1 | Select reset level | | | | | 8 | V1Reset_level_2 | | Г | T | 1 | | | | V1Reset_level_<br>2 | V1Reset_level_1 | V1 reset level | | | | | 0 | 0 | 4.6 V | | | | | 0 | 1 | 4.35 V | | | | | 1 | 0 | 4.1 V | | | | | 1 | 1 | 3.8 V | | | | | | | | | | 7 | LIN_PU_EN | Enable internal LI | N pull up | | | | | | 0 | No LIN master pull | l-up | | | | | 1 | LIN master pull-up | | | | | | | | | | | 6 | Reserved | Must be kept at de | | | | | 5 | Lin_TxD_Tout_En | | T | | | | | | 0 | No TxD monitoring | | | | | | 1 | TxD monitoring; LI TXDL is dominant | N transmitter is swi<br>for t > 12 ms | itched off if | | | | | | | | | 4 | CAN_ACT | Activate CAN tran | sceiver | | | | | | Controls the CAN<br>Mode and 'Trx No | transceiver mode tr<br>rmal' mode. | ransition between 'C | CAN Trx Standby' | | | | | is automatically res | | device enters | | | | 0 | r V <sub>Bat_standby</sub> Mode | | ] | | | | 1 | Trx Normal Mode | | | | | | See Section 2.9.1 | | | J | | | | | <del></del> | | | Table 88. Control register 4, bits (continued) | Bit | Name | | Comment | | |-----|--------------|-------------------|--------------------------|---------------| | 3 | CAN_Loop_En | Enable looping of | CANTX to CANRXD | | | | | 0 | No looping | | | | | 1 | TXDC is looped to RXDC | | | | | | | | | 2 | Reserved | Must be kept at d | efault | | | 1 | Reserved | Must be kept at d | efault | | | 0 | CAN_Rec_only | Enable CAN rece | ive only mode | | | | | 0 | CAN in transceiver mode | - Active mode | | | | 1 | CAN in receive only mode | Active mode | | | | | | | # 6.2.7 Control Register 5 Table 89. Control register 5: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------|-----|------|------|-----|---|---|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | х | 0 | 0 | 0 | 1 | 0 | 1 | Data, 8bit | Data, 8 bit | Table 90. Control register 5, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 15:8> | | | | | 2 <sup>nd</sup> | data k | yte < | 7:0> | | | |----------|----------|---------------|-------------------|---------------|---------------|---------------|---------------|---------------|----------|--------------|-----------------|--------------|--------------|--------------|--------------|--------------| | Defaults | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | PWM2_OFF_DC_6 | PWM2_OFF_DC_5 | PWM2_OFF_DC_4 | PWM2_OFF_DC_3 | PWM2_OFF_DC_2 | PWM2_OFF_DC_1 | PWM2_OFF_DC_0 | PWM_Freq | PWM1_ON_DC_6 | PWM1_ON_DC_5 | PWM1_ON_DC_4 | PWM1_ON_DC_3 | PWM1_ON_DC_2 | PWM1_ON_DC_1 | PWM1_ON_DC_0 | | Group | | | P | WM2 | settir | ng | | | | | P | WM1 | settir | ng | | | Table 91. Control register 5, bits | Bit | Name | | | | | Com | ment | | | |------------------|---------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | 15 | Reserved | Must be | kept at | default | | | | | | | 14 | PWM2_<br>OFF_DC_6 | PWM2 | duty cycl | e | | | | | | | 13 | PWM2_<br>OFF_DC_5 | PWM2<br>OFF_<br>DC_6 | PWM2<br>OFF_<br>DC_5 | PWM2<br>OFF_<br>DC_4 | PWM2<br>OFF_<br>DC_3 | PWM2<br>OFF_<br>DC_2 | PWM2<br>OFF_<br>DC_1 | PWM2<br>OFF_<br>DC_0 | PWM2 duty<br>cycle | | 12 | PWM2_<br>OFF_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0%, HS OFF | | 11 | PWM2_<br>OFF_DC_3 | | | | | | | | | | 10 | PWM2_<br>OFF_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 98.5% | | 9 | PWM2_<br>OFF_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 99.25% | | 8 | PWM2_<br>OFF_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 100% HS ON | | | | | | | | | | | | | 7 | PWM_FREQ | Select F 0 1 | PWM free<br>128 Hz<br>256 Hz | quency | | | | | | | 7 | PWM_FREQ PWM1_ ON_DC_6 | 0 1 | 128 Hz | | | | | | | | | PWM1_ | 0 1 | 128 Hz<br>256 Hz | | PWM1<br>ON_<br>DC_3 | PWM1<br>ON_<br>DC_2 | PWM1<br>ON_<br>DC_1 | PWM1<br>ON_<br>DC_0 | PWM1 duty<br>cycle | | 6 | PWM1_<br>ON_DC_6<br>PWM1_ | 0<br>1<br>PWM1<br>PWM1<br>ON_ | 128 Hz 256 Hz duty cycl PWM1 ON_ | e PWM1 ON_ | ON_ | ON_ | ON_ | ON_ | | | 6 5 | PWM1_<br>ON_DC_6<br>PWM1_<br>ON_DC_5 | 0<br>1<br>PWM1<br>PWM1<br>ON_<br>DC_6 | 128 Hz<br>256 Hz<br>duty cycl<br>PWM1<br>ON_<br>DC_5 | PWM1<br>ON_<br>DC_4 | ON_<br>DC_3 | ON_<br>DC_2 | ON_<br>DC_1 | ON_<br>DC_0 | cycle | | 6 5 | PWM1_<br>ON_DC_6<br>PWM1_<br>ON_DC_5<br>PWM1_<br>ON_DC_4<br>PWM1_ | 0<br>1<br>PWM1<br>PWM1<br>ON_<br>DC_6 | 128 Hz<br>256 Hz<br>duty cycl<br>PWM1<br>ON_<br>DC_5 | PWM1<br>ON_<br>DC_4 | ON_<br>DC_3 | ON_<br>DC_2 | ON_<br>DC_1 | ON_<br>DC_0 | cycle | | 6<br>5<br>4<br>3 | PWM1_<br>ON_DC_6<br>PWM1_<br>ON_DC_5<br>PWM1_<br>ON_DC_4<br>PWM1_<br>ON_DC_3<br>PWM1_ | 0<br>1<br>PWM1<br>ON_<br>DC_6 | 128 Hz 256 Hz duty cycl PWM1 ON_ DC_5 | PWM1<br>ON_<br>DC_4 | ON_<br>DC_3 | ON_<br>DC_2<br>1 | ON_<br>DC_1 | ON_<br>DC_0 | cycle<br>100%, HS ON | ## 6.2.8 Control Register 6 Table 92. Control register 6: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------|-----|------|------|-----|---|------------|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | х | 0 | 0 | 0 | 1 | 0 | Data, 8bit | Data, 8 bit | | Table 93. Control register 6, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 15:8> | | | | | 2 <sup>nd</sup> | data k | oyte < | 7:0> | | | |----------|----------|---------------|-------------------|---------------|---------------|---------------|---------------|---------------|----------|--------------|-----------------|--------------|--------------|--------------|--------------|--------------| | Defaults | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Reserved | PWM4_OFF_DC_6 | PWM4_OFF_DC_5 | PWM4_OFF_DC_4 | PWM4_OFF_DC_3 | PWM4_OFF_DC_2 | PWM4_OFF_DC_1 | PWM4_OFF_DC_0 | Reserved | PWM3_ON_DC_6 | PWM3_ON_DC_5 | PWM3_ON_DC_4 | PWM3_ON_DC_3 | PWM3_ON_DC_2 | PWM3_ON_DC_1 | PWM3_ON_DC_0 | | Group | | | P | WM4 | settir | ng | | | | | P | PWM3 | settir | ng | | | Table 94. Control register 6, bits | Bit | Name | | | | | Com | ment | | | | | | | | |-----|-------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|--------------------|--|--|--|--|--| | 15 | Reserved | Must be | kept at | default | | | | | | | | | | | | 14 | PWM4_<br>OFF_DC_6 | PWM4 | duty cyc | le | | | | | | | | | | | | 13 | PWM4_<br>OFF_DC_5 | PWM4<br>OFF_<br>DC_6 | PWM4<br>OFF_<br>DC_5 | PWM4<br>OFF_<br>DC_4 | PWM4<br>OFF_<br>DC_3 | PWM4<br>OFF_<br>DC_2 | PWM4<br>OFF_<br>DC_1 | PWM4<br>OFF_<br>DC_0 | PWM4 duty<br>cycle | | | | | | | 12 | PWM4_<br>OFF_DC_4 | 1 | 1 1 1 1 1 0%, HS OFF | | | | | | | | | | | | | 11 | PWM4_<br>OFF_DC_3 | | | | | | | | | | | | | | | 10 | PWM4_<br>OFF_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 98.5% | | | | | | | 9 | PWM4_<br>OFF_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 99.25% | | | | | | | 8 | PWM4_<br>OFF_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 100% HS ON | | | | | | | | | | | | | | | | | | | | | | | 7 | Reserved | Must be | kept at | default | | | | | | | | | | | 102/128 Doc ID 023553 Rev 3 Table 94. Control register 6, bits (continued) | Bit | Name | | | | | Com | ment | | | |-----|------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------------------| | 6 | PWM3_<br>ON_DC_6 | PWM3 | duty cyc | le | | | | | | | 5 | PWM3_<br>ON_DC_5 | PWM3<br>ON_<br>DC_6 | PWM3<br>ON_<br>DC_5 | PWM3<br>ON_<br>DC_4 | PWM3<br>ON_<br>DC_3 | PWM3<br>ON_<br>DC_2 | PWM3<br>ON_<br>DC_1 | PWM3<br>ON_<br>DC_0 | PWM3 duty<br>cycle | | 4 | PWM3_<br>ON_DC_4 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 100%, HS ON | | 3 | PWM3_<br>ON_DC_3 | | | | | | | | | | 2 | PWM3_<br>ON_DC_2 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1.5% | | 1 | PWM3_<br>ON_DC_1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0.75% | | 0 | PWM3_<br>ON_DC_0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0% HS OFF | | | | | | | | | | | | ## 6.2.9 Control Register 7 Table 95. Control register 7: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|-----------------|-----|------|------|-----|--|--|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | x x 0 0 0 1 1 1 | | | | | | | Data, 8bit | Data, 8 bit | Table 96. Control register 7, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> ( | data k | yte < | 7:0> | | | |----------|-----------|---------------------------|-------------------|-----------|-----------|-----------|----------|----------|----------|----------|-------------------|----------|----------|----------|----------|----------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | EXT_ID_15 | EXT_ID_14 | EXT_ID_13 | EXT_ID_12 | EXT_ID_11 | EXT_ID_10 | EXT_ID_9 | EXT_ID_8 | Z_CI_TX3 | EXT_ID_6 | EXT_ID_5 | EXT_ID_4 | EXT_ID_3 | EXT_ID_2 | EXT_ID_1 | EXT_ID_0 | | Group | | Selective Wakeup Settings | | | | | | | | | | | | | | | Table 97. Control register 7, bits | Bit | Name | Comment | |-----|-----------|-----------------------------------------------------------------------------| | 15 | EXT_ID_15 | | | 14 | EXT_ID_14 | | | 13 | EXT_ID_13 | | | 12 | EXT_ID_12 | | | 11 | EXT_ID_11 | | | 10 | EXT_ID_10 | | | 9 | EXT_ID_9 | Extended CAN Identifier | | 8 | EXT_ID_8 | Definition of which Extended CAN Identifier will wake up | | 7 | EXT_ID_7 | To run matching on Extended CAN Identifier also CAN IDE (Control Register 9 | | 6 | EXT_ID_6 | must be set) | | 5 | EXT_ID_5 | | | 4 | EXT_ID_4 | | | 3 | EXT_ID_3 | | | 2 | EXT_ID_2 | | | 1 | EXT_ID_1 | | | 0 | EXT_ID_0 | | ## 6.2.10 Control Register 8 Table 98. Control register 8: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|--------|-----|------|------|-----|---|-------------|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | х | х | 0 | 0 | 1 | 0 | 0 | Data, 8 bit | Data, 8 bit | | Table 99. Control register 8, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | | | | | 2 <sup>nd</sup> ( | data k | yte < | 7:0> | | | |----------|----|---------------------------|-------------------|--------|-------------------|-------|------|-------------------|------|------|-------------------|--------|-------|------|-----------|-----------| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | Re | eserve | ed | ID_10 | 6 <sup>-</sup> QI | 1D_8 | ID_7 | 9 <sup>-</sup> Ql | ID_5 | ID_4 | ID_3 | ID_2 | ID_1 | 1D_0 | EXT_ID_17 | EXT_ID_16 | | Group | | Selective Wakeup Settings | | | | | | | | | | | | | | | Table 100. Control register 8, bits | Bit | Name | Comment | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | | 14 | Reserved | Must be kept at default | | 13 | Reserved | | | 12 | ID_10 | | | 11 | ID_9 | | | 10 | ID_8 | | | 9 | ID_7 | | | 8 | ID_6 | | | 7 | ID_5 | Standard CAN Identifier Definition of which Standard CAN Identifier will wake up | | 6 | ID_4 | Dominion of Whot Standard O, It I Idonahor Will Wake up | | 5 | ID_3 | | | 4 | ID_2 | | | 3 | ID_1 | | | 2 | ID_0 | | | 1 | EXT_ID_17 | Extended CAN Identifier | | 0 | EXT_ID_16 | Definition of which Extended CAN Identifier will wake up To run matching on Extended CAN Identifier also CAN IDE (Control Register 9 must be set) | ## 6.2.11 Control Register 9 Table 101. Control register 9: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |-----------------|--------|-----|------|------|-----|--|--|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | x x 0 0 1 0 0 1 | | | | | | | | Data, 8 bit | Data, 8 bit | Table 102. Control register 9, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> ( | data b | yte < | 7:0> | | | |----------|---|---------------------------------|-------------------|--------|--------|--------|----|--|--|--|-------------------|---------|---------|-------|-------|-------| | Defaults | 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | | 0 | | | Function | | | | | R | eserve | ed | | | | | CAN_IDE | E_DLC_3 | DLC_2 | DLC_1 | DTC_0 | | Group | | Selective Wakeup Settings | | | | | | | | | | | | | | | Table 103. Control register 9, bits | Bit | Name | Comment | |-----|----------|-------------------------------------------------------------------------------| | 15 | Reserved | | | 14 | Reserved | | | 13 | Reserved | | | 12 | Reserved | | | 11 | Reserved | | | 10 | Reserved | Must be kept at default | | 9 | Reserved | | | 8 | Reserved | | | 7 | Reserved | | | 6 | Reserved | | | 5 | Reserved | | | 4 | CAN_IDE | CAN IDE bit | | | | 1 CAN Identifier Matching based on CAN Extended Message Format | | | | O CAN Identifier matching based on CAN Standard Message Format | | | | | | 3 | DLC_3 | Data Larath Cada | | 2 | DLC_2 | Data Length Code Defines the amount of Data Bytes used for the data matching. | | 1 | DLC_1 | Possible values up to 8 Byte according to CAN message format | | 0 | DLC_0 | | ### 6.2.12 Control Register 10 Table 104. Control register 10: command and data bytes | | | Comi | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|---------------|------|------|------|-----|---|---|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | x 0 0 1 0 1 0 | | | | | 1 | 0 | Data, 8 bit | Data, 8 bit | #### Table 105. Control register 10, data bytes | | | | 1 <sup>st</sup> ( | data by | yte <1 | 5:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|---|---|-------------------|---------|--------|------|---------|------|---------------------------------|--------|----|---|---|---|---|---| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Function | | | | Data | Byte2 | | | | Data Byte1 | | | | | | | | | Group | | | | | | Se | electiv | e Wa | keup ( | Settin | gs | | | | | | #### Table 106. Control register 10, bits | Bit | Name | Comment | |--------|------------|------------------------------| | 15 - 8 | Data Byte2 | Data field for data matching | | 7 - 0 | Data Byte1 | Data field for data matching | ## 6.2.13 Control Register 11 Table 107. Control register 11: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|---------------|-----|------|------|-----|---|---------------------------|---------------------------|-------------| | Read | /write | | | Addr | ess | | | | | | х | x 0 0 1 0 1 1 | | | | | 1 | 1 | Data, 8 bit | Data, 8 bit | Table 108. Control register 11, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|---|---|-------------------|--------|--------|------|---------|------|---------------------------------|--------|----|---|---|---|---|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | | | | Data | Byte4 | | | | Data Byte3 | | | | | | | | | Group | | | | | | Se | electiv | e Wa | keup ( | Settin | gs | | | | | | ### Table 109. Control register 11, bits | Bit | Name | Comment | |--------|------------|------------------------------| | 15 - 8 | Data Byte4 | Data field for data matching | | 7 - 0 | Data Byte3 | Data field for data matching | ### 6.2.14 Control Register 12 Table 110. Control register 12: command and data bytes | | | Comi | mand | byte | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | | | |------|---------------|------|------|------|---------------------------|---------------------------|---|-------------|-------------| | Read | /write | | | Addr | ess | | | | | | Х | x 0 0 1 1 0 0 | | | | | 0 | 0 | Data, 8 bit | Data, 8 bit | Table 111. Control register 12, data bytes | | | | 1 <sup>st</sup> ( | data by | yte <1 | 5:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|---|---|-------------------|---------|--------|------|---------|------|---------------------------------|--------|----|---|---|---|---|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | | | | Data | Byte6 | | | | Data Byte5 | | | | | | | | | Group | | | | | | Se | electiv | e Wa | keup ( | Settin | gs | | | | | | Table 112. Control register 12, bits | Bit | Name | Comment | |--------|------------|------------------------------| | 15 - 8 | Data Byte6 | Data field for data matching | | 7 - 0 | Data Byte5 | Data field for data matching | ### 6.2.15 Control Register 13 Table 113. Control register 13: command and data bytes | | | Com | mand | byte | | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | |------|-----------------|-----|------|------|-----|---|---|---------------------------|---------------------------| | Read | /write | | | Addr | ess | | | | | | Х | x x 0 0 1 1 0 1 | | | | | 0 | 1 | Data, 8 bit | Data, 8 bit | Table 114. Control register 13, data bytes | | | | 1 <sup>st</sup> ( | data by | yte <1 | 5:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|---|---|-------------------|---------|--------|------|---------|------|---------------------------------|--------|----|---|---|---|---|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | | | | Data | Byte8 | | | | Data Byte7 | | | | | | | | | Group | | | | | | Se | electiv | e Wa | keup ( | Settin | gs | | | | | | Table 115. Control register 13, bits | Bit | Name | Comment | |--------|------------|------------------------------| | 15 - 8 | Data Byte8 | Data field for data matching | | 7 - 0 | Data Byte7 | Data field for data matching | #### 6.2.16 Control Register 14 Table 116. Control register 14: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |-----------------|--------|-----|------|------|-----|--|---------------------------|---------------------------|-------------| | Read | /write | | | Addr | ess | | | | | | x x 0 0 1 1 1 0 | | | | | | | 0 | Data, 8 bit | Data, 8 bit | Table 117. Control register 14, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | |----------|---------------|---------------------------|-------------------|---------------|---------------|---------------|--------------|--------------|---------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | EXT_ID_MSK_15 | EXT_ID_MSK_14 | EXT_ID_MSK_13 | EXT_ID_MSK_12 | EXT_ID_MSK_11 | EXT_ID_MSK_10 | EXT_ID_MSK_9 | EXT_ID_MSK_8 | EXT_ID_MSK_7 | EXT_ID_MSK_6 | EXT_ID_MSK_5 | EXT_ID_MSK_4 | EXT_ID_MSK_3 | EXT_ID_MSK_2 | EXT_ID_MSK_1 | EXT_ID_MSK_0 | | | Group | | Selective Wakeup Settings | | | | | | | | | | | | | | | | Table 118. Control register 14, bits | Bit | Name | | Comment | |-----|---------------|---------|-----------------------------------------------------------| | 15 | EXT_ID_MSK_15 | Maskin | g Bits for Extended CAN Identifier | | 14 | EXT_ID_MSK_14 | 1 | Extended CAN Identifier Bit is ignored for matching | | 13 | EXT_ID_MSK_13 | 0 | Extended CAN Identifier Bit is matched | | 12 | EXT_ID_MSK_12 | To run | matching on Extended CAN Identifier also CAN_IDE (Control | | 11 | EXT_ID_MSK_11 | Registe | er 9 must be set) | | 10 | EXT_ID_MSK_10 | | | | 9 | EXT_ID_MSK_9 | | | | 8 | EXT_ID_MSK_8 | | | | 7 | EXT_ID_MSK_7 | | | | 6 | EXT_ID_MSK_6 | | | | 5 | EXT_ID_MSK_5 | | | | 4 | EXT_ID_MSK_4 | | | | 3 | EXT_ID_MSK_3 | | | | 2 | EXT_ID_MSK_2 | | | | 1 | EXT_ID_MSK_1 | | | | 0 | EXT_ID_MSK_0 | | | #### 6.2.17 Control Register 15 Table 119. Control register 15: command and data bytes | | | Comi | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |-----------------|--------|------|------|------|-----|---|---------------------------|---------------------------|--| | Read | /write | | | Addr | ess | | | | | | x x 0 0 1 1 1 1 | | | | | | 1 | Data, 8bit | Data, 8 bit | | Table 120. Control register 15, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | |----------|----|---------------------------|-------------------|-----------|----------|----------|----------|----------|---------------------------------|----------|----------|----------|----------|----------|---------------|---------------|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Function | Re | eserve | ed | ID_MSK_10 | ID_MSK_9 | ID_MSK_8 | ID_MSK_7 | ID_MSK_6 | ID_MSK_5 | ID_MSK_4 | ID_MSK_3 | ID_MSK_2 | ID_MSK_1 | ID_MSK_0 | EXT_ID_MSK_17 | EXT_ID_MSK_16 | | | Group | | Selective Wakeup Settings | | | | | | | | | | | | · | | | | Table 121. Control register 15, bits | Bit | Name | | Comment | | | | | | | | | |-----|---------------|------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--|--|--| | 15 | Reserved | | | | | | | | | | | | 14 | Reserved | Must b | e kept at default | | | | | | | | | | 13 | Reserved | | | | | | | | | | | | 12 | ID_MSK_10 | Maskin | g Bits for Standard CAN Identifier | | | | | | | | | | 11 | ID_MSK_9 | 1 | Standard CAN Identifier Bit is ignored for matching | | | | | | | | | | 10 | ID_MSK_8 | 0 | Standard CAN Identifier Bit is matched | | | | | | | | | | 9 | ID_MSK_7 | | | | | | | | | | | | 8 | ID_MSK_6 | | | | | | | | | | | | 7 | ID_MSK_5 | | | | | | | | | | | | 6 | ID_MSK_4 | | | | | | | | | | | | 5 | ID_MSK_3 | | | | | | | | | | | | 4 | ID_MSK_2 | | | | | | | | | | | | 3 | ID_MSK_1 | | | | | | | | | | | | 2 | ID_MSK_0 | | | | | | | | | | | | 1 | EXT_ID_MSK_17 | Maskin | g Bits for Extended CAN Identifier | | | | | | | | | | 0 | EXT_ID_MSK_16 | 1 | 1 Extended CAN Identifier Bit is ignored for matching | | | | | | | | | | | | 0 | Extended CAN Identifier Bit is matched | | | | | | | | | | | | To run matching on Extended CAN Identifier also CAN_IDE (Control Register 9 must be set) | | | | | | | | | | #### 6.2.18 Control Register 16 Table 122. Control register 16: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |-----------------|--------|-----|------|------|-----|--|---------------------------|---------------------------|-------------| | Read | /write | | | Addr | ess | | | | | | x x 0 1 0 0 0 0 | | | | | | | 0 | Data, 8 bit | Data, 8 bit | Table 123. Control register 16, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | |----------|---------|---------|-------------------|---------|---------|---------|---------|---------|---------------------------------|----------|----------|----------|----------|------|------|-------|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Function | CR16_30 | CR16_21 | CR16_20 | CR16_14 | CR16_13 | CR16_12 | CR16_11 | CR16_10 | Reserved | Sample_2 | Sample_1 | Sample_0 | Reserved | BR_1 | 0_A8 | SW_EN | | | Group | | • | | | | Se | electiv | e Wa | keup | Settin | gs | | | | | | | Table 124. Control register 16, bits | Bit | Name | | | Coi | mment | | | | | | | | | | |-----|------------------------|-------------|---------------|----------|-----------------------------------------------|--|--|--|--|--|--|--|--|--| | 15 | CR16_30 <sup>(1)</sup> | | | | | | | | | | | | | | | 14 | CR16_21 | | | | | | | | | | | | | | | 13 | CR16_20 | | | | | | | | | | | | | | | 12 | CR16_14 | Must be ken | et at dafault | | | | | | | | | | | | | 11 | CR16_13 | Must be kep | n at delauit | | | | | | | | | | | | | 10 | CR16_12 | | | | | | | | | | | | | | | 9 | CR16_11 | | | | | | | | | | | | | | | 8 | CR16_10 | | | | | | | | | | | | | | | 7 | Reserved | Must be kep | t at default | | | | | | | | | | | | | 6 | Sample_2 | Sample poir | nt | | | | | | | | | | | | | 5 | Sample_1 | Sample_2 | Sample_1 | Sample_0 | Sample point | | | | | | | | | | | 4 | Sample_0 | 0 | 0 | 0 | 71.5 % | | | | | | | | | | | | | 0 | 0 | 1 | 73.5 % | | | | | | | | | | | | | 0 | 1 | 0 | 75.5 % | | | | | | | | | | | | | 0 | 1 | 1 | 77.5 % | | | | | | | | | | | | | 1 | 0 | 0 | 79.5 % | | | | | | | | | | | | | 1 | 0 | 1 | 81.5 % (Optimum sample point <sup>(2)</sup> ) | | | | | | | | | | | | | 1 | 1 | 0 | 83.5 % | | | | | | | | | | | | | 1 | 1 | 1 | 85.5 % | | | | | | | | | | | | | | | | | | | | | | | | | | Table 124. Control register 16, bits (continued) | Bit | Name | | | Соі | | | | | | | | | | | |-----|----------|-------------|---------------|---------------|--|--|--|--|--|--|--|--|--|--| | 3 | Reserved | Must be kep | ot at default | | | | | | | | | | | | | 2 | BR_1 | CAN baud i | ate | | | | | | | | | | | | | 1 | BR_0 | BR_1 | BR_0 | Baud rate | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | | | 1 | 1 | 125 kBaud | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | SW_EN | Selective W | akeup Enab | ole | | | | | | | | | | | | | | 0 | No selectiv | ve wakeup | | | | | | | | | | | | | | 1 | Selective v | vakeup enable | | | | | | | | | | | | | | See Section | 1 2.9.2 | | | | | | | | | | | | Changing the default configuration of CR16 (bits 1 to 15) is only possible when selective wake is disabled (SW\_EN = 0). Setting SW\_EN = 0 is always possible. Setting SW\_EN = 1 must follow the procedure as described in Section 2.9.2. <sup>2.</sup> The sampling point bits [6:4] have to be programmed to "101" (81.5%) before enabling the selective wakeup feature. #### 6.2.19 Control Register 34 Table 125. Control register 34: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |-----------------|--------|-----|------|------|-----|--|---------------------------|---------------------------|-------------| | Read | /write | | | Addr | ess | | | | | | x x 1 0 0 0 1 0 | | | | | | | 0 | Data, 8 bit | Data, 8 bit | Table 126. Control register 34, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | | | |----------|---|-----------------------------|-------------------|--------|--------|-------|---------------------------------|--------|--------|--------|----|--|--|--|---|-------| | Defaults | 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | | 1 | | | Function | | | | | | | Re | eserve | ed | | | | | | | WD_EN | | Group | | | | | | Se | electiv | e Wa | keup : | Settin | gs | | | | | | Table 127. Control register 34, bits | Bit | Name | | Comment | |-----|----------|-------------|-------------------------------------------------------------------------------------------------------------| | 15 | Reserved | | | | 14 | Reserved | | | | 13 | Reserved | | | | 12 | Reserved | | | | 11 | Reserved | | | | 10 | Reserved | | | | 9 | Reserved | | | | 8 | Reserved | Must be kep | t at default | | 7 | Reserved | | | | 6 | Reserved | | | | 5 | Reserved | | | | 4 | Reserved | | | | 3 | Reserved | | | | 2 | Reserved | | | | 1 | Reserved | | | | 0 | WD_EN | Watchdog e | nabled bit | | | | 0 | Watchdog disabled | | | | 1 | Watchdog enabled | | | | | is bit is only possible during CAN Flash Mode (V <sub>TxDL</sub> > V <sub>Flash</sub> ). 2.2.2: Flash Mode. | ### 6.2.20 Control Register 35 Table 128. Control register 35: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|--------|-----|------|------|-----|---|---------------------------|---------------------------|-------------| | Read | /write | | | Addr | ess | | | | | | Х | х | 1 | 0 | 0 | 0 | 1 | 1 | Data, 8 bit | Data, 8 bit | Table 129. Control register 35, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|---|---------------------------|-------------------|--------|--------|-------|---|---|---|---------------------------------|---------|---------|---------|---------|---------|---------|--| | Defaults | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | | Function | | | | R | eserv | ed | | | | CR35_25 | CR35_24 | CR35_23 | CR35_22 | CR35_21 | CR35_20 | CR35_10 | | | Group | | Selective Wakeup Settings | | | | | | | | | | | | | | | | Table 130. Control register 35, bits | Bit | Name | Comment | |-----|----------|-------------------------| | 15 | Reserved | | | 14 | Reserved | | | 13 | Reserved | | | 12 | Reserved | | | 11 | Reserved | Must be kept at default | | 10 | Reserved | | | 9 | Reserved | | | 8 | Reserved | | | 7 | Reserved | | | 6 | CR35_25 | | | 5 | CR35_24 | | | 4 | CR35_23 | Must be kept at default | | 3 | CR35_22 | Must be kept at deladit | | 2 | CR35_21 | | | 1 | CR35_20 | | | 0 | CR35_10 | Must be kept at default | #### 6.2.21 Overview status register Table 131. Overview of status register data bytes | Table 13 | | | | data b | | | | | | | 2 <sup>nd</sup> | data I | oyte <7 | <b>':0&gt;</b> | | | | |----------|--------------------------------|-----------|--------------|--------------|----------|------------|------------|------------|----------------|--------------|------------------|--------------|----------------------|-----------------------------|----------------|----------------------|--| | | | | | | | St | atus re | egister | 1, dat | a <15: | 0> | | | | | | | | Function | OL_HS | OL_OUT4 | OL_OUT3 | OL_OUT2 | OL_OUT1 | UV | V2_fail | V2_short | OV | OC_HS | OC_OUT4 | OC_OUT3 | OC_OUT2 | OC_OUT1 | OC_REL2 | OC_REL1 | | | Group | | | | Diagn | osis 1 | | | | Diagnosis 2 | | | | | | | | | | | | | | | | St | atus re | egister | 2, dat | a <15: | 0> | | | | | | | | Function | WU3_state | WU2_state | WU1_state | WU3_wake | WU2_wake | WU1_Wake | Wake_CAN | Wake_LIN | Wake_Timer_int | LIN_perm_dom | LIN_TxD_perm_dom | LIN_perm_rec | CAN_RxD_<br>perm_rec | CAN_perm_rec | CAN_perm_dom | CAN_TxD_<br>perm_dom | | | Group | | | | Diagn | osis 3 | | | | | | | Diagr | osis 4 | | | | | | | Status register 3, data <15:0> | | | | | | | | | | | | | | | | | | Function | TSD1 | TW | Device_state | Device_state | V1_fail | V1_restart | V1_restart | V1_restart | WD_fail | WD_fail | WD_fail | WD_fail | Forced_sleep_WD | Forced_sleep_<br>TSD2_SHTV1 | WD_timer_state | WD_timer_state | | | Group | | | | Diagn | osis 5 | | | | | | | Diagr | osis 6 | | | | | | | | | | | | St | atus re | egister | r 4, dat | a <15: | 0> | | | | | | | | Function | SWRD_15 | SWRD_14 | SWRD_13 | SWRD_12 | SWRD_11 | SWRD_10 | SWRD_9 | SWR_D 8 | SWRD_7 | SYS_ERR | TX_SYNC | CAN_TO | WUP | WUF | CAN_silent | FD_ERR | | | Group | | | | Diagn | osis 7 | | | | | | | Diagr | osis 8 | | | | | | | | | | | | St | atus re | egister | r 5, dat | a <15: | 0> | | | | | | | | Function | R | eserve | ed | FECNT_4 | FECNT_3 | FECNT_2 | FECNT_1 | FECNT_0 | TIAT OSC_Mon | | | | | | | | | | Group | | | | Diagn | osis 9 | | | | | | | Diagn | osis 10 | | | | | #### 6.2.22 Global status register The Global Error Flag is set once the watchdog failure counter (SR3<7:4>) is unequal to 0 (see also Section 2.5: Fail Safe Mode). Table 132. Global status register | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------------------------------------------------------------------------------------------------|----------------------------------|---------------------------------------|-----------------------------------------------|---------------------|-------|---------|-----------------------------------------------|--------------------------|--------------| | | Global error flag <sup>(1)</sup> | Communication<br>error <sup>(2)</sup> | NOT (chip reset or comm error) <sup>(3)</sup> | TSD2 <sup>(4)</sup> | TSD1 | V1 Fail | V <sub>S</sub> Fail<br>(OV/UV) <sup>(5)</sup> | Fail safe <sup>(6)</sup> | Hex<br>value | | Active high/low | High | High | Low | High | High | High | High | High | | | Default value in Normal Mode - after<br>correct WD trigger or after Read & Clear<br>on Error Flags | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | Power ON | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 80 | | Power ON weak battery (7) | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 82 | | Communication error | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | C0 | | V <sub>S</sub> overvoltage or undervoltage | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | A2 | | WD failure | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 | | SPI Error (DI Stuck) | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1 | | TSD1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | A8 | | TSD2 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | В9 | | V1 Fail | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | A4 | | Other Device Failure <sup>(8)</sup> | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0 | The following Status Bits are reported in the Global Error Flag: Global Status Register: Bits 6-0 Status Register 1: Bits 10-0 Status Register 3: Bits 15, 11, 7-2 2. Communication Error: invalid number of CLOCK cycles during CSN low or failed parity check on standby command. - 3. Cleared with CLR command on SR3. - 4. Cleared with "READ and CLEAR" on SR3 (-> TSD1) - Diagnosis bit only, $V_S$ Fail is not a Fail-Safe event; cleared by Read&Clear. Bit is automatically cleared at $(V_S > V_{SUV})$ and $(V_S < V_{SOV})$ if Vlock\_out\_en = 0 - 6. Cleared with a valid WD trigger (WD fail) or by clearing the corresponding status register related to failure - 7. Slow $V_S$ ramp-up ( $V_S$ undervoltage is filtered with 64 $\mu$ s after power-on reset) - 8. The Global Error Flag is raised due to a failure condition which is not reported in the Global Status Register. The Failure is reported in the Status Registers 1-5 #### 6.2.23 Status Register 1 Table 133. Status register 1: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | | | |------|--------------------|-------------|------|------------|-------------|--|---------------------------|---------------------------|--|--|--| | Read | Read/write Address | | | | | | Bit <15:8> Bit <7:0> | | | | | | Х | х | 0 1 0 0 0 1 | | Data, 8bit | Data, 8 bit | | | | | | | Table 134. Control register 1, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 15:8> | | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|-------|---------|-------------------|---------|---------|-------|---------|----------|---------------------------------|-------|---------|---------|---------|---------|---------|---------| | Function | OL_HS | OL_OUT4 | OL_OUT3 | OL_OUT2 | OL_OUT1 | UV | V2_fail | V2_short | ov | OC_HS | OC_OUT4 | OC_OUT3 | OC_OUT2 | OC_OUT1 | OC_REL2 | OC_REL1 | | Group | | | | Diagn | osis 1 | | | | | | | Diagn | osis 2 | ) | | | Table 135. Status register 1, bits | Bit | Name | Comment | I | nformation storage | |-----|----------|-----------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------| | 15 | OL_HS | | | | | 14 | OL_OUT4 | | | | | 13 | OL_OUT3 | Open-load event occurred since last read out | Bit is latched unti | l a "read and clear" access | | 12 | OL_OUT2 | | | | | 11 | OL_OUT1 | | | | | 10 | UV | | | | | | | | VLOCKOUTEN<br>(CR4) | Information storage | | | | Under voltage event on $V_S$ occurred since last read out | 0 | automatically reset when UV condition disappears | | | | | 1 | Bit is latched until a "read and clear" access | | | | | | | | 9 | V2_fail | $V_2$ fail ( $V_2$ < 2 V for t> 2 $\mu$ s) event occurred since last readout | Bit is latched unti | I a "Read and clear" access | | 8 | V2_short | V <sub>2</sub> short (V <sub>2</sub> < 2 V for t ><br>4ms during start up) event<br>occurred since last readout | Bit is latched unti | I a "Read and clear" access | Table 135. Status register 1, bits (continued) | Bit | Name | Comment | I | nformation storage | |-----|---------|-------------------------------------------------------------------|---------------------|--------------------------------------------------| | 7 | OV | | | | | | | | VLOCKOUTEN<br>(CR4) | Information storage | | | | Over voltage event on V <sub>S</sub> occurred since last read out | 0 | automatically reset when OV condition disappears | | | | | 1 | Bit is latched until a "read and clear" access | | | | | | | | 6 | OC_HS | | | | | 5 | OC_OUT4 | | | | | 4 | OC_OUT3 | | | | | 3 | OC_OUT2 | Over current event occurred since last read out | Bit is latched unti | l a "read and clear" access | | 2 | OC_OUT1 | 2222 | | | | 1 | OC_REL2 | | | | | 0 | OC_REL1 | | | | #### 6.2.24 Status Register 2 Table 136. Status register 2: command and data bytes | | | Com | mand | byte | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | | | |------|--------------------|-----|------|------|---------------------------|---------------------------|---|------------|-------------| | Read | Read/write Address | | | | | | | Bit <15:8> | Bit <7:0> | | Х | Х | 0 | 1 | 0 | 0 | 1 | 0 | Data, 8bit | Data, 8 bit | Table 137. Control register 2, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> ( | data k | yte < | 7:0> | | | |----------|-----------|-----------|-------------------|----------|----------|----------|----------|----------|----------------|--------------|-------------------|--------------|------------------|--------------|--------------|------------------| | Function | WU3_state | WU2_state | WU1_state | WU3_wake | WU2_wake | WU1_wake | Wake_CAN | Wake_LIN | Wake_Timer_int | LIN_perm_dom | LIN_TxD_perm_dom | LIN_perm_rec | CAN_RxD_perm_rec | CAN_perm_rec | CAN_perm_dom | CAN_TxD_perm_dom | | Group | | | | Diagn | osis 3 | 3 | | | | | | Diagn | osis 4 | ļ | | | Table 138. Status register 2, bits | Bit | Name | Comment | Information storage | | | | |-----|----------------|--------------------------------------|--------------------------------|--|--|--| | 15 | WU3_state | | | | | | | 14 | WU2_state | State of WUx input; | "Live bits" not clearable | | | | | 13 | WU1_state | | | | | | | 12 | WU3_wake | | | | | | | 11 | WU2_wake | | | | | | | 10 | WU1_wake | Shows wake up source ('1' = wake-up) | Bits are latched until a "Read | | | | | 9 | WAKE_CAN | Shows wake up source ( r = wake-up) | and clear" access | | | | | 8 | WAKE_LIN | | | | | | | 7 | Wake_TIMER_int | | | | | | Table 138. Status register 2, bits (continued) | Bit | Name | Comment | Information storage | |-----|------------------|--------------------------------------------------------------------|--------------------------------------------------| | 6 | LIN_perm_DOM | LIN bus is dominant for t > 12 ms | | | 5 | LIN_TxD_perm_DOM | TxDL pin is dominant for t > 12 ms;<br>Transmitter is disabled | | | 4 | LIN_perm_REC | LIN bus does not follow TxDL within 40 µs; Transmitter is disabled | | | 3 | CAN_RxD_perm_rec | RxDC has not followed TxDC for 4 times; Transmitter is disabled | Bits are latched until a "Read and clear" access | | 2 | CAN_perm_REC | CAN has not followed TxDC for 4 times;<br>Transmitter is disabled | | | 1 | CAN_perm_DOM | CAN bus is dominant for t > 700 μs | | | 0 | CAN_TxD_perm_DOM | TxDC pin is dominant for t > 700 µs;<br>Transmitter is disabled | | #### 6.2.25 Status Register 3 Table 139. Status register 3: command and data bytes | | | Com | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|--------------------|-----|------|------|---|---|---------------------------|---------------------------|-------------| | Read | Read/write Address | | | | | | | Bit <15:8> | Bit <7:0> | | Х | х | 0 | 1 | 0 | 0 | 1 | 1 | Data, 8bit | Data, 8 bit | Table 140. Control register 3, data bytes | | | | 1 <sup>st</sup> d | ata b | yte <1 | 15:8> | | | | | 2 <sup>nd</sup> | data k | yte < | 7:0> | | | |----------|------|-------------|-------------------|----------------|---------|--------------|--------------|--------------|-----------|-----------|-----------------|-----------|-----------------|-------------------------|------------------|------------------| | Function | TSD1 | TW | Device_state_1 | Device_state_0 | V1_fail | V1_restart_2 | V1_restart_1 | V1_restart_0 | WD_fail_3 | WD_fail_2 | WD_fail_1 | WD_fail_0 | Forced_sleep_WD | Forced_sleep_TSD2_SHTV1 | WD_timer_state_1 | WD_timer_state_0 | | Group | | Diagnosis 5 | | | | | | | | | | Diagn | osis 6 | 3 | | | Table 141. Status register 3, bits | Bit | Name | Comment | Information<br>storage | |-----|------|-------------------------------------------------|-------------------------| | 15 | TSD1 | Thermal warning / shutdown1 occurred since last | Bit is latched until a | | 14 | TW | readout | "read and clear access" | Table 141. Status register 3, bits (continued) | Bit | Name | <b>3</b> ( | Comment | | Information storage | | | | | | | |-----|-----------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 13 | | State from which t | he device woke up | ) | | | | | | | | | 12 | | Device state_2 | Device state_2 Device state_1 State which device u | | Bit is latched until a<br>"read and clear<br>access" after a<br>"read and clear<br>access", the device | | | | | | | | | Device_state | 0 | 0 | Active | state is updated. After a wake up, | | | | | | | | | | 0 | 1 | V <sub>1_standby</sub> | device state is: | | | | | | | | | | 1 | 0 | V <sub>Bat_standby</sub> | 01: V <sub>1_standby</sub> | | | | | | | | | | 1 | 1 | Flash | or<br>10: V <sub>Bat_standby</sub> | | | | | | | | | | | | | Bat_standby | | | | | | | | 11 | V1_fail | V <sub>1</sub> fail (V <sub>1</sub> < 2 V fo read out | $V_1$ fail ( $V_1 < 2$ V for t > 2 $\mu$ s) event occurred since last ead out | | | | | | | | | | 10 | V1_restart_2 | | | | Bits are not clearable; is cleared | | | | | | | | 9 | V1_restart_1 | | Number of TSD2 events which caused a restart of V <sub>1</sub> regulator (7 TSD2 events forces the device into | | | | | | | | | | 8 | V1_restart_0 | V <sub>Bat_standby</sub> ) | events forces the | device into | additional TSD2<br>event occurs within<br>1 min. | | | | | | | | 7 | WD_fail_3 | | | | Dita are not | | | | | | | | 6 | WD_fail_2 | | g watchdog trigger | | Bits are not clearable; is cleared | | | | | | | | 5 | WD_fail_1 | watchdog trigger f | orces the device in | ito V <sub>Bat_standby</sub> ) | with a proper<br>Watchdog trigger | | | | | | | | 4 | WD_fail_0 | | | | watchdog trigger | | | | | | | | 3 | Forced_sleep_WD | Device was forced multiple watchdog | I to V <sub>Bat_standby</sub> mo<br>errors | ode because of | Bits are latched until | | | | | | | | 2 | Forced_sleep_<br>TSD2_SHTV <sub>1</sub> | Device was forced shutdown events | I to V <sub>Bat_standby</sub> or<br>or a short on V <sub>1</sub> du | multiple thermal<br>uring startup. | access | | | | | | | | 1 | WD_timer_state_1 | Status of watchdo | g counter of select | ed watchdog | | | | | | | | | 0 | WD_timer_state_0 | timing | | | | | | | | | | | | | WD_timer_state | WD_timer_state WD_timer_state Counter | | | | | | | | | | | | 0 | 0 0 0 33% | | | | | | | | | | | | 0 | 1 | 33 – 66% | | | | | | | | | | | 1 | 1 | 66 – 100% | ] | | | | | | | | | | | | | | | | | | | | #### 6.2.26 Status Register 4 Table 142. Status register 4: command and data bytes | | | Comi | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|--------------------|------|------|------|---|---|---------------------------|---------------------------|-------------| | Read | Read/write Address | | | | | | | Bit <15:8> | Bit <7:0> | | Х | х | 0 | 1 | 0 | 1 | 0 | 0 | Data, 8bit | Data, 8 bit | Table 143. Control register 4, data bytes | | | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | | | | 2 <sup>nd</sup> | data k | oyte < | 7:0> | | | |----------|---------|---------|-------------------|---------|---------|---------|--------|--------|--------|---------|-----------------|--------|--------|------|-------------|--------| | Function | SWRD_15 | SWRD_14 | SWRD_13 | SWRD_12 | SWRD_11 | SWRD_10 | SWRD_9 | SWRD_8 | SWRD_7 | SYS_ERR | TX_ SYNC | CAN_TO | WUP | WUF | CAN_ silent | FD_ERR | | Group | | | | Diagn | osis 5 | 5 | | | | | | Diagn | osis 6 | 6 | | | Table 144. Status register 4, bits | Bit | Name | Comment | Information storage | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | SWRD_15 | | | | 14 | SWRD_14 | | | | 13 | SWRD_13 | Status flag for Read operation to Selective Wakeup | | | 12 | SWRD_12 | relevant Registers | | | 11 | SWRD_11 | 0: Read not done<br>1: Read done | Automatically cleared by a write | | 10 | SWRD_10 | See also Section 2.10: Serial Peripheral Interface (ST | | | 9 | SWRD_9 | SPI Standard 3.0) | | | 8 | SWRD_8 | | | | 7 | SWRD_7 | | | | 6 | SYS_ERR | This bit is a logical OR combination of NOT(SWRD_x) OR OSC_Fail OR FD_ERR The selective wake feature cannot be enabled (SW_EN = 1) if SYS_ERR = 1 In case of a SYS_ERR the selective wake-up feature is disabled (SW_EN = 0) | Live bit be updated while the change of SWRD_x, OSC_Fail and FD_ERR. If SWRD_x are all 1, OSC_Fail is 0 and FD_ERR is 0, this bit is 0, otherwise this bit is 1. | | 5 | TX_SYNC | Status flag for Synchronous Reference oscillator of the Transceiver. Indicates that the last received frame was decoded correctly 0: Not synchron 1: Synchron | Live bit updated after each sent CAN frame | Table 144. Status register 4, bits (continued) | Bit | Name | Comment | Information storage | |-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | 4 | CAN_TO | CAN timeout, bit is set if there is no communication on the bus for longer than $t_{silence} \\ V_{bat\_standby}$ Mode: CAN_TO indicates that there was a transition from PN_TRX_selective_sleep to TRX_SLEEP During TRX_STBY Mode (CAN_ACT = 0, Active Mode and $V_{1\_standby}$ Mode) this bit indicates a CAN communication timeout. An interrupt on RxDC/NINT is generated in this case. | Bit is latched until a read and clear access | | 3 | WUP | Wake up flag for Remote Wake up pattern | Bit is latched until a read and clear access | | 2 | WUF | Wake up flag for Remote Wake up Frame | Bit is latched until a read and clear access | | 1 | CAN_Silent | Online monitoring bit to see if there is silence on the bus for longer than t <sub>silence</sub> . This flag shows the actual status of the CAN bus (activity/silence). A microcontroller in Stop Mode may check this flag periodically | Auto cleared and set | | 0 | FD_ERR | Frame Detect Error. This bit is set at overflow of the Frame Error Counter (FECNT) in SR5 In case of a Frame Detect Error, the device will wake up from PN_Trx_selective_sleep | Bit is latched until a read and clear access | #### 6.2.27 Status Register 5 Table 145. Status register 5: command and data bytes | | | Comi | mand | byte | | | 1 <sup>st</sup> data byte | 2 <sup>nd</sup> data byte | | |------|--------------------|------|------|------|---|---|---------------------------|---------------------------|-------------| | Read | Read/write Address | | | | | | | Bit <15:8> | Bit <7:0> | | Х | х | 0 | 1 | 0 | 1 | 0 | 1 | Data, 8bit | Data, 8 bit | Table 146. Control register 5, data bytes | | 1 <sup>st</sup> ( | data b | yte <1 | 5:8> | | 2 <sup>nd</sup> data byte <7:0> | | | | | | | | |----------|-------------------|---------|---------|---------|---------|---------------------------------|----------|----------|---------|---------|---------|---------|---------| | Function | Reserved | FECNT_4 | FECNT_3 | FECNT_2 | FECNT_1 | FECNT_0 | OSC_FAIL | Reserved | Osc_mon | Osc_mon | Osc_mon | Osc_mon | Osc_mon | | Group | | Diagn | osis 5 | 5 | | | | | Diagn | osis 6 | 6 | | | Table 147. Status register 5, bits | Bit | Name | Comment | Information storage | |-------|----------|---------------------------------------------------------------------------------------------------------|----------------------------------------------| | 15 | Reserved | | | | 14 | Reserved | Must be kept at default | | | 13 | Reserved | | | | 12 | FECNT_4 | Frame Detect Error Counter | | | 11 | FECNT_3 | This counter is increased by 1 in case a frame was not received/decoded correctly (CRC error, stuff-bit | | | 10 | FECNT_2 | error, form error). | Live bit updated after | | 9 | FECNT_1 | The counter is decreased by 1 with every frame which is decoded correctly | each sent CAN frame | | 8 | FECNT_0 | If FECNT = 31, the next erroneous frame will wake-<br>up the device, set FDERR = 1 and reset FECNTx = 0 | | | 7 | OSC_FAIL | OSC Failure Flag (used device internally) | Bit is latched until a read and clear access | | 6 | Reserved | Must be kept at default | | | 5 | Reserved | Must be kept at default | | | 4 - 0 | Osc_mon | Monitoring of internal oscillator (used internally) | Live bit updated after each sent CAN frame | ## 7 Package information ### 7.1 ECOPACK® In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. #### 7.2 PowerSSO-36 mechanical data Figure 44. PowerSSO-36 package dimensions Package information L99PM72PXP Table 148. PowerSSO-36 mechanical data | Symbol | Millimeters | | | | |--------|-------------|------|--------|--| | Symbol | Min. | Тур. | Max. | | | А | - | - | 2.45 | | | A2 | 2.15 | - | 2.35 | | | a1 | 0 | - | 0.1 | | | b | 0.18 | - | 0.36 | | | С | 0.23 | - | 0.32 | | | D | 10.10 | - | 10.50 | | | E | 7.4 | - | 7.6 | | | е | - | 0.5 | - | | | e3 | - | 8.5 | - | | | F | - | 2.3 | - | | | G | - | - | 0.1 | | | G1 | - | - | 0.06 | | | Н | 10.1 | - | 10.5 | | | h | - | - | 0.4 | | | k | 0° | - | 8° | | | L | 0.55 | - | 0.85 | | | М | - | 4.3 | - | | | N | - | - | 10 deg | | | 0 | - | 1.2 | - | | | Q | - | 0.8 | - | | | S | - | 2.9 | - | | | Т | - | 3.65 | - | | | U | - | 1.0 | - | | | Х | 4.1 | - | 4.7 | | | Y | 6.5 | - | 7.1 | | L99PM72PXP Revision history # 8 Revision history Table 149. Document revision history | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-Nov-2012 | 1 | Initial release. | | 01-Feb-2013 | 2 | Updated Section 2.2.2: Flash Mode and Section: Wake up from TRX_SLEEP Table 32: LIN transmitter and receiver: pin LIN: - C <sub>LIN</sub> : added row Table 33: LIN transceiver timing - D2, D4: updated test condition Table 123: Control register 16, data bytes: - Sample_0, Sample_1, Sample_2: updated default values Table 147: Status register 5, bits: - OSC_FAIL: updated information storage | | 19-Sep-2013 | 3 | Updated Disclaimer. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2013 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 128/128 Doc ID 023553 Rev 3 OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru