# TLE 8718 SA Smart 18-Channel Lowside Switch with Micro Second Bus # **Data Sheet** Rev. 1.1, 2012-07-31 **Automotive Power** #### **Table of Contents** # **Table of Contents** | <b>1</b><br>1.1 | Overview Device Description | | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 2 | Block Diagram | | | 3<br>3.1<br>3.2<br>3.3 | Pin Configuration Pin Assignment Pin Definitions and Functions Abbreviations | . 8<br>. 8<br>. 9 | | 4 | General Product Characteristics | 11 | | 4.1<br>4.2<br>4.3<br>4.4 | Test coverage (TC) in series production | 11<br>11<br>13<br>14 | | 4.5<br>- | Operating Range | | | <b>5</b> 5.1 5.2 5.3 5.4 5.5 5.6 5.7 5.8 5.9 5.10 | Power Stages Functional Description Power Stages OUT1 and OUT3 Power Stages OUT2 and OUT4 Power Stages OUT5OUT8 Power Stages OUT9 and OUT10 Power Stages OUT11OUT14 Power Stages OUT15 and OUT16 Power Stages OUT17 and OUT18 Timing Diagram MSC to OUTn Parallel connection of PS | 15<br>17<br>19<br>21<br>23<br>26<br>28<br>30<br>30 | | <b>6</b><br>6.1<br>6.2<br>6.3<br>6.4 | Device Self Protection Short Circuit Protection Over Temperature Shut Down Battery Voltage Monitoring Electrical Characteristics | 32<br>32<br>32 | | 7 | Supervisory (DIS5_10, DELAYIN, DELAYOUT) | 34 | | 8<br>8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6 | Diagnosis Diagnostic Functions Encoding of Diagnostic Information State Diagram of the Device Diagnosis Reset of the Diagnostic Information Electrical Characteristics Timing | 36<br>39<br>40<br>41<br>41 | | 9<br>9.1<br>9.2<br>9.3<br>9.4<br>9.5<br>9.6 | $\begin{array}{c} \textbf{Supply, $V_{\rm DD}$ Monitoring, Reset and ABE} \\ \textbf{General functions of $V_{\rm DD}$ Monitoring} \\ V_{\rm DD}$ Undervoltage \\ V_{\rm DD}$ Overvoltage \\ \textbf{Thresholds} \\ \textbf{ABE Pin} \\ \textbf{Testing of $V_{\rm DD}$ Monitoring} \end{array}$ | 43<br>44<br>44<br>45<br>46 | | 9.7 | Testing procedure of VDD Monitoring in the application | 46 | | 9.8 | Electrical Characteristics | 47 | #### **TLE 8718 SA** #### **Table of Contents** | 10 | Device Logic Behavior | 50 | |------------------|---------------------------------------------------------|-----| | 11 | Micro Second Channel MSC | 52 | | 11.1 | Downstream Communication | | | 11.1.1 | Voltage Level Diagrams of low voltage differential pins | | | 11.1.2 | Downstream Supervisory Functions | | | 11.1.3 | Command Frame | | | 11.1.4 | Data Frame | | | 11.2 | Upstream Communication | | | 11.3 | Timing Characteristics | | | 11.4 | Internal Clock Signal | | | 11.5 | Electrical Characteristics | | | 12 | Control of the device | | | 12.1 | Commands | | | 12.1.1 | WR_OUT1516 | | | 12.1.2 | WR_RST | | | 12.1.3 | WR_START | | | 12.1.4 | RD_CONFIG | | | 12.1.5 | RD_DATA | | | 12.2 | Registers | | | 12.2.1 | CONREG1 | | | 12.2.2 | CONREG2 | | | 12.2.3<br>12.2.4 | CONREG3 | | | 12.2.4 | OUT1516 | | | 12.2.5 | OUTREG EVEN | | | 12.2.0 | OUTREG_EVEN | | | 12.2.7 | DIAREG1 | | | 12.2.9 | DIAREG2 | | | 12.2.10 | DIAREG3 | | | 12.2.11 | DIAREG4 | | | 12.2.12 | DIAREG5 | | | 12.2.13 | DIAREG6 | | | 12.2.14 | DIAREG7 | | | 12.2.15 | IDENTREG | | | 12.2.16 | TESTREG | | | 12.2.17 | SEL THRES | | | 12.2.18 | FUSE_SC | | | 13 | Application Information | 79 | | 14 | Package Outlines | | | 15 | Revision History | | | . • | Rotiolog microry | J 1 | # **Smart 18-Channel Lowside Switch with Micro Second Bus speedFLEX** **TLE8718SA** #### 1 Overview #### **Features** - Operating Conditions -40...150°C - Over Temperature Warning - ESD Capability 2/4KV HBM on-/off board Pins - Short Circuit Protected for V<sub>BAT</sub> = 36V - · Active Zener Clamping at typically 55V - Open Load, Short to Ground, Short Circuit Diagnosis (2 bit/OUT) - Output control, diagnostics and initialisation via high speed serial communication: Micro Second Channel [MSC] - all Pins protected against ≤36V - · Over-Voltage and Under-Voltage Monitoring - Two Output Channels operating during low supply voltage possible - · Programmable Short circuit behavior: switch off or current limitation - Green Product (RoHS compliant) - AEC Qualified # Contineon PG-DSO-36 White the state of PG-DSO-36 #### **Application** - Automotive Engine Management Applications - Driver IC for inductive and ohmic actuators, such as Injectors, Solenoids, Relays, Lambda Heater. Table 1 Output Stage Overview and Product Summary | Output | Maximum current | RON_max at $Tj$ = 150°C without clamping | |----------------------|-----------------|------------------------------------------| | OUT1, OUT3 | 8A | 200mΩ | | OUT2, OUT4 | 3A | 350mΩ | | OUT5OUT8 | 2.2A | 720mΩ | | OUT9OUT10 | 2.2A | 470mΩ | | OUT11OUT14 | 2.2A | 720mΩ | | OUT15, OUT16 | 0.6A | 2400mΩ | | OUT17, OUT18 | 0.6A | 2400mΩ | | Operating Voltage | $V_{DD\_RES}$ | 2.5V (defined behavior of the device) | | | $V_{DD\_POR}$ | 33.5V (OUT15,16 delayed switch-off) | | | $V_{DD}$ | 4.55.5V (operating range) | | Active Zener Voltage | $V_{DS(AZ)}$ | 5060V | | Туре | Package | Marking | |-----------|-----------|-----------| | TLE8718SA | PG-DSO-36 | TLE8718SA | Data Sheet 4 Rev. 1.1, 2012-07-31 Overview #### 1.1 Device Description All stages are controlled by MSC interface. The MSC interface can be single ended or low voltage differential type. Serial transmission of the error code (diagnostic) via MSC interface (upstream channel). All power stages (PS) are protected against short circuit to battery voltage (SCB). All PS (OUT1...18) are equipped with switch off mode and current control mode in case of SCB (configurable). Diagnosis of open load (OL), short-circuit to ground (SCG), short-circuit to battery voltage (SCB) and over temperature (DOT) individually for each PS. The fault conditions SCB, SCG, OL and DOT are not stored until an integrated filtering time has expired. If, at one output, several errors occur in a sequence, always the last detected error is stored (after filtering time). All fault conditions are encoded in two bits per stage and stored in the corresponding MSC interface registers. Additionally there is one common diagnostic bit for fault occurrence (FAILURE\_FLAG) at any output and one common diagnostic bit (COTW) for diagnosis over temperature (DOT). The diagnostic registers can be read via MSC interface. During the start-bit of a read out cycle the corresponding diagnostic register is cleared, nevertheless the status of the diagnostic register before the start-bit is send. Pull-down Diagnostic currents and Open Load OL can be switched off by configuration for OUT11...18; (CONREG3 and OUT1516). Each stage (OUT1...14, 17, 18) is controlled with a separate bit of the data frame (downstream channel). The control bit is non inverting, i.e. if a control bit is '1' the corresponding stage is off. Stages are disabled – i.e. switched off and switching on disabled if $V_{\rm DD}$ is too low ( $V_{\rm DD}$ undervoltage or power on reset) or $V_{\rm DD}$ too high ( $V_{\rm DD}$ overvoltage). The same applies when the MSC monitoring detects an error, micro controller reset is active (i.e. external signal on pin RST = low or external signal on Pin ABE is logical low level). All outputs are designed with internal zener diodes for applications with inductive loads. OUT1 and OUT3 are designed for normal operation with 4A and extended current of 8A for maximum of 200 seconds each vehicle driving cycle. OUT5...OUT10 are disabled by active low level on pins DIS5\_10 (with short delay). OUT9 and OUT10 are designed for actuators with higher clamping energy. OUT15 and OUT16 can be forced OFF with the higher thresholds of DELAYIN ( $V_{DELAYIN\_RES15\_16\_L}$ and $V_{DELAYIN\_RES15\_16\_H}$ ) (see **Figure 8**). OUT15 and OUT16 can be configured to delayed reset behavior, in this case, the switching-off algorithm is delayed by internal filtering time (exception: power on reset (POR), RES15\_16 and valid command frame to switch off stages is not delayed). Parallel connection of stages (OUT1...14, 17, 18) is possible as the control bits that switch on and off these stages are all transmitted in the same data frame. OUT15 and OUT16 are only allowed to be connected to each other and not to other stages (see **Chapter 5.10**). DELAYOUT is pulled active low to switch off external components by the lower thresholds of DELAYIN ( $V_{DELAYIN\_L}$ and $V_{DELAYIN\_H}$ ), ABE or $V_{DD}$ monitoring. Overview Figure 1 Output stages, functional schematic **Block Diagram** # 2 Block Diagram Figure 2 Block Diagram **Pin Configuration** # **3** Pin Configuration ## 3.1 Pin Assignment Figure 3 Pin Assignment **Pin Configuration** # 3.2 Pin Definitions and Functions | Pin | Symbol | Function | |--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | OUT1 <sup>1)</sup> | Drain Connection of Power stage. | | 36 | OUT2 | Short circuit proof | | 17, 18 | OUT3 <sup>2)</sup> | Individually protected against overtemperature | | 19 | OUT4 | diagnostic functions control via MSC | | 3 | OUT5 | Clamping of the output voltage by zener diodes | | 35 | OUT6 | | | 16 | OUT7 | | | 20 | OUT8 | | | 4 | OUT9 | | | 34 | OUT10 | | | 15 | OUT11 | | | 21 | OUT12 | | | 5 | OUT13 | | | 33 | OUT14 | | | 14 | OUT15 | | | 22 | OUT16 | | | 6 | OUT17 | | | 32 | OUT18 | | | 9 | DIS5_10 | Disable pin for OUT5OUT10 (low level disables OUT5OUT10 after filtering time $(t_{\text{DIS5}\_10})$ has expired). The thresholds are defined in <b>Chapter 7</b> (active low, internal pull-up) | | 7 | DELAYIN | DELAYIN input (internal pull-down, active low): Disable pin for DELAYOUT after the configurable filtering time ( $t_{\rm DELAYIN}$ ) has expired and Reset pin for OUT15 and OUT16. The thresholds are defined in <b>Chapter 7</b> . | | 8 | DELAYOUT | Open drain output generating active low level if DELAYIN is low level (below | | | | $V_{\rm DELAYIN\_L}$ ) and $t_{\rm DELYAIN}$ has expired, input ABE disables stages or $V_{\rm DD}$ monitoring has detected a supply voltage failure. See <b>Chapter 7</b> . | | 11 | ABE | Bidirectional pin (active low). Indicates VDD overvoltage and undervoltage condition by pulling ABE-pin low. If forced to low from externally all stages are turned off. | | 12 | GNDABE | Sense ground. Reference ground for $V_{\mathrm{DD}}$ monitoring only. Connect this pin to ground. | | 13 | VDD | Supply voltage 5V | | 24 | SDO | MSC interface. Upstream data, open drain output | | 25 | SSY | MSC interface. Chip select and synchronization strobe. | | 26 | SIP | MSC interface. Downstream data positive for differential interface | | 27 | SIN | MSC interface. Downstream data negative for differential interface | | 28 | SI | MSC interface optional downstream data input for single ended interface | | 29 | FCLP | MSC interface. Clock positive for differential interface | | 30 | FCLN | MSC interface. Clock negative for differential interface | | 31 | FCL | MSC interface optional clock input for single ended interface | #### **Pin Configuration** | Pin | Symbol | Function | |------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | RST | Reset input (active low, internal pull-up). Shuts down all stages regardless of their input signals. Clears the fault registers and resets the MSC interface registers (partially). | | 10 | SVBATT | Sense Battery Voltage Monitoring Pin. Connect to V <sub>BAT</sub> . Used to activate factory test mode. See <b>Chapter 6.4</b> . | | Slug | PGND | Power Ground. Internally used as PGND. Analogue circuits except VDD-monitoring refer to PGND. Connect to Ground. | <sup>1)</sup> Pin1 and Pin2 have to be connected together without any parasitic resistor #### 3.3 Abbreviations #### Table 2 Abbreviations | "ABschaltung Endstufen" (switch off output stages) | |---------------------------------------------------------------------------| | Command bit | | Command data bit | | Don't care bit | | Diagnosis overtemperature | | Low voltage differential signal | | Micro Second Channel | | Number of bits of the active phase of a command frame | | Number of bits of the active phase of a data frame | | Open Load (diagnostic stage information) | | Over Temperature Shut Down (threshold to shut down stages for device self | | protection) | | Over Temperature Warning (diagnostic information) | | Power On Reset, including filter time t <sub>POR</sub> | | Power Stage(s) | | ReSeT input pin | | Short Circuit to Battery (diagnostic stage information) | | Short Circuit to Ground (diagnostic stage information) | | Select / SYnc signal for MSC communication | | Selection bit | | Test coverage | | Upstream data bit | | | <sup>2)</sup> Pin17 and Pin18 have to be connected together without any parasitic resistor in between. #### 4 General Product Characteristics #### 4.1 Test coverage (TC) in series production In the standard production flow not all parameters can be covered due to technical or economic reasons. Therefore the following test coverage classes are defined: - A) Parameter test (parameter is measured in production test) - B) Go/NoGo test (parameter within specified range is guaranteed by Go/NoGo-test in production) - C) Specified by design (covered by lab tests, not considered within the standard production flow) The given supply voltage range is only valid as long as the related function is active. (e.g. the power stages are shut off if $V_{BAT} > 28V$ . In that case, no function is available to be tested at $V_{BAT} = 40V$ ). #### 4.2 Absolute Maximum Ratings The integrated circuit will not be damaged if maximum ratings are reached. Every maximum rating is allowed to be reached at the same time, as long as no other maximum rating is exceeded. But see **Item Note**: Unless otherwise indicated all voltages are referred to PGND (all PGND and GNDABE are externally connected to each other) Positive current flows into the pin. #### Table 3 Maximum Ratings $T_{\rm j}$ = -40°C to +150°C, all voltages with respect to PGND, positive current flowing into pin, unless otherwise specified | Pos. | Parameter | Symbol | Va | lues | Unit | TC | Conditions | | |--------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----|---------------------------|--| | | | | min. | max. | | | | | | Supp | ly and Power Pins | <u>'</u> | | | | | | | | 4.2.1 | Supply Voltage Range pin VDD, static | $V_{ m DD\_MR}$ | -0.3 | 36 | V | С | _ | | | 4.2.2 | Battery Voltage stages output pins via load | $V_{BAT\_MR}$ | -1 | 40 | V | С | _ | | | 4.2.3 | Total current over the PGND | $I_{PGND\_MR}$ | -38 | 38 | Α | С | _ | | | 4.2.4 | Ground Voltage Offset maximum permissible offset between GNDABE and the PGND | $\mathrm{d} V_{\mathrm{GND\_MR}}$ | -0.3 | 0.3 | V | С | - | | | 4.2.5 | Output Stages static voltage OUTn (n=118) | $V_{OUTn\_MR}$ | -0.3 | 50 | V | С | OUTn OFF | | | 4.2.6 | Short Circuit to V <sub>BAT</sub> (single event) | V <sub>BAT_SC</sub> | -0.3 | 36 | V | С | OUTn (n=118),<br>Figure 4 | | | Interf | ace and Logic | | | | | | | | | 4.2.7 | Logic Input Pins<br>SIP, SIN, SI,<br>FCLP, FCLN, FCL,<br>SSY, DIS5_10, RST | $\begin{array}{c} V_{\rm SIP\_MR}, V_{\rm SIN\_MR}, \\ V_{\rm SI\_MR}, V_{\rm FCLP\_MR}, \\ V_{\rm FCLN\_MR}, V_{\rm FCL\_MR}, \\ V_{\rm SSY\_MR}, V_{\rm DIS5\_10\_MR}, \\ V_{\rm RST\_MR} \end{array}$ | -0.3 | 36 | V | С | _ | | | 4.2.8 | Bidirectional Pin ABE | $V_{ABE\_MR}$ | -0.3 | 36 | V | С | _ | | | 4.2.9 | Output Pins<br>DELAYOUT, SDO | $\begin{matrix} V_{\text{DELAYOUT\_MR,}} \\ V_{\text{SDO\_MR}} \end{matrix}$ | -0.3 | 36 | V | С | - | | #### Table 3 Maximum Ratings $T_{\rm j}$ = -40°C to +150°C, all voltages with respect to PGND, positive current flowing into pin, unless otherwise specified | Pos. | Parameter | Symbol | Values | | Unit | TC | Conditions | | |--------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|------|----|------------|--| | | | | min. max. | | | | | | | 4.2.10 | Input Pins<br>DELAYIN, SVBATT | $V_{ m DELAYIN\_MR}, \ V_{ m SVBATT\_MR}$ | -0.3 | 40 | V | С | _ | | | 4.2.11 | Current into Pin<br>SIP, SIN, SI,<br>FCLP, FCLN, FCL,<br>SSY, DIS5_10, RST,<br>DELAYIN, SVBATT, SDO | $I_{\mathrm{SIP\_MR}},I_{\mathrm{SIN\_MR}},I_{\mathrm{SI\_MR}},\\I_{\mathrm{FCLP\_MR}},I_{\mathrm{FCLN\_MR}},\\I_{\mathrm{FCL\_MR}},I_{\mathrm{SSY\_MR}},\\I_{\mathrm{DIS5\_10\_MR}},I_{\mathrm{RST\_MR}},\\I_{\mathrm{DELAYIN\_MR}},\\I_{\mathrm{SVBATT\_MR}},I_{\mathrm{SDO\_MR}}$ | -10 | 10 | mA | С | 1) | | | 4.2.12 | Current into Pin DELAYOUT, ABE | $I_{DELAYOUT\_MR,I_{ABE\_MR}}$ | -10 | 15 | mA | С | 1) | | | Temp | eratures | | | | | | | | | 4.2.13 | Junction Temperature | Tj | -40 | 150 | °C | С | _ | | | 4.2.14 | Storage Temperature | $T_{STG}$ | -55 | 150 | °C | С | _ | | <sup>1)</sup> Other maximum ratings (like Item 4.2.7 to Item 4.2.10 or Item 4.2.13) are not allowed to be exceeded. Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous or repetitive operation. Figure 4 Short Circuit test set-up #### 4.3 Thermal Resistance Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org. #### Table 4 Thermal Resistance $T_{\rm j}$ = -40°C to +150°C, all voltages with respect to PGND, positive current flowing into pin, unless otherwise specified | Pos. | Parameter | Symbol | Values | | | Unit | TC | Conditions | |-------|---------------------|------------|--------|------|------|------|----|-----------------| | | | | min. | typ. | max. | | | | | 4.3.1 | Junction to Case | $R_{thJC}$ | _ | _ | 2 | K/W | С | 1) | | 4.3.2 | Junction to Ambient | $R_{thJA}$ | _ | 25 | _ | K/W | С | see Figure 5 1) | <sup>1)</sup> Power dissipation Pv=3W distributed statically and homogeneously over all power stages. Resistive Load. Figure 5 Thermal simulation - PCB setup #### 4.4 ESD Of the various ESD models, the integrated circuit meets at least the "human body model" according to the requirements of the EIA/JESD22-A114-F. During manufacturing process, ESD pulses according to "charged device model" (EIA/JESD22-C101-D) may be exposed to each pin. ESD Specification Details in the following Table. #### Table 5 ESD Susceptibility $T_{\rm j}$ = -40°C to +150°C, all voltages with respect to PGND, positive current flowing into pin, unless otherwise specified | Pos. | Parameter | Symbol | Values | | | Unit | TC | Conditions | |--------|------------------------------------------------------------------|------------|--------|-------------|------|------|----|---------------------| | | | | min. | typ. | max. | | | | | Standa | ard Requirements for all Pins | * | - | <del></del> | | | | | | 4.4.1 | Electro Static Discharge Voltage<br>"Human-Body-Model – HBM" | $V_{ESD1}$ | -2 | _ | 2 | kV | С | All Pins | | 4.4.2 | Electro Static Discharge Voltage<br>"Charged-Device-Model – CDM" | $V_{ESD2}$ | -500 | _ | 500 | V | С | All Pins | | Pins w | ith Extended Requirements | | | | | ' | | • | | 4.4.3 | Electro Static Discharge Voltage<br>"Human-Body-Model – HBM" | $V_{ESD3}$ | -6 | _ | 6 | kV | С | OUT114<br>vs. PGND | | 4.4.4 | Electro Static Discharge Voltage<br>"Human-Body-Model – HBM" | $V_{ESD4}$ | -4 | _ | 4 | kV | С | OUT1518<br>vs. PGND | #### 4.5 Operating Range #### Table 6 Operating Range $T_{\rm j}$ = -40°C to +150°C, all voltages with respect to PGND, positive current flowing into pin, unless otherwise specified | Pos. | Parameter | Symbol | ol Values | | ues Unit | | Conditions | | |-------|----------------------------|-----------------|-----------|------|----------|-----|------------|--| | | | | min. | max. | | | | | | Supp | y, Battery Voltage | | | | <b>"</b> | li. | | | | 4.5.1 | Supply Voltage Range | $V_{DD}$ | 4.5 | 5.5 | V | С | _ | | | 4.5.2 | Battery Voltage | $V_{BAT(typ)}$ | 1; | 3.5 | V | С | _ | | | 4.5.3 | Nominal Total PGND Current | $I_{PGND(typ)}$ | -12 | 0 | Α | С | 1) | | Total PGND current influences e.g. the RON-measurement of the Power Stages or voltage thresholds of the input buffers because of common PGND bond wires. As basis for definition of the RON or the voltage thresholds, the defined PGND current is used. # 5 Power Stages #### 5.1 Functional Description The following general description is valid for the channel groups OUT1,3, OUT2,4, OUT5...8, OUT9,10, OUT11...14, OUT17,18. The specific function of the channel group OUT15,16 is described in **Chapter 5.7**. The reset input of the OUTn-control flip-flop is active high and dominant, delivering a logic low level at the output of the OUTn-control flip-flop. Only in failure-free condition, output can be switched on by MSC downstream. Disabling inputs DIS5\_10 and DELAYIN have different input characteristics and delay ( $t_{DELAYIN} >> t_{DIS5_10}$ ). For details concerning DIS5\_10, DELAYIN and DELAYOUT see **Chapter 7** and **Figure 1**. #### 5.2 Power Stages OUT1 and OUT3 #### Table 7 Electrical Characteristics Power Stages OUT1 and OUT3 n = 1 and 3, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin. $T_i = -40^{\circ}\text{C}$ to +150°C, unless otherwise specified | Pos. | Parameter Symbol Values | | | | Parameter | Symbol | s | Unit | TC | Conditions | |--------|-----------------------------------------------------------|-----------------------|------|----------|-----------|-----------|---|-----------------------------------|----|------------| | | | | min. | typ. | max. | | | | | | | Load ( | Current | - | l. | • | - | | | | | | | 5.2.1 | Continuous Load Current | $I_{OUTn}$ | - | _ | 4 | Α | С | | | | | 5.2.2 | Extended Load Current | $I_{OUTn\_ex}$ | _ | _ | 8 | Α | С | max 800h | | | | 5.2.3 | Extended current time, | t <sub>OUTn ec</sub> | _ | _ | 60 | h | С | V <sub>BAT</sub> ≤14V, | | | | | Accumulated operating time | _ | | | | | | $R_L \ge 0.88\Omega$ | | | | 5.2.4 | Maximum current, (short circuit limited | $I_{OUTn\_max}$ | 8 | _ | 12.5 | Α | Α | | | | | | current / switch off threshold) | | | | | | | | | | | ON-Re | sistance without clamping <sup>1)</sup> | | | | | | | | | | | 5.2.5 | On Resistance Tj=-40°C | R <sub>on-40_n</sub> | _ | _ | 120 | mΩ | С | I <sub>OUTn</sub> =4A | | | | 5.2.6 | On Resistance Tj=25°C | R <sub>on+25_n</sub> | _ | _ | 148 | mΩ | С | I <sub>OUTn</sub> =4A | | | | 5.2.7 | On Resistance <i>Tj</i> =150°C | $R_{\text{on+150_n}}$ | _ | _ | 200 | $m\Omega$ | Α | $I_{OUTn}$ =4A | | | | 5.2.8 | On Resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 210 | mΩ | С | $I_{\rm OUTn}$ <8A | | | | ON-Re | esistance with clamping <sup>2)</sup> | | | | | | | | | | | 5.2.9 | On Resistance Tj=-40°C | R <sub>on-40_n</sub> | _ | _ | 156 | mΩ | С | I <sub>OUTn</sub> =4A | | | | 5.2.10 | On Resistance Tj=25°C | R <sub>on+25_n</sub> | _ | _ | 193 | mΩ | С | I <sub>OUTn</sub> =4A | | | | 5.2.11 | On Resistance Tj=150°C | R <sub>on+150_n</sub> | _ | _ | 260 | mΩ | Α | I <sub>OUTn</sub> =4A | | | | 5.2.12 | On Resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 273 | mΩ | С | I <sub>OUTn</sub> <8A | | | | Delay | times, Slew rates (see Figure 6) | | • | | | | | | | | | 5.2.13 | Switch on delay | t <sub>don_n</sub> | _ | _ | 15 | μs | С | $R_{\text{Load}}$ =5.9 $\Omega$ , | | | | | | | | | | | | $V_{BAT}$ =14V | | | | 5.2.14 | Switch off delay | $t_{doff\_n}$ | _ | _ | 15 | μs | С | $R_{Load}$ =5.9 $\Omega$ , | | | | | | | | | | | | $V_{\rm BAT}$ =14V | | | | 5.2.15 | Difference of switch on and off delay | t <sub>dif_n</sub> | -8 | - | 8 | μs | С | $R_{Load}$ =5.9 $\Omega$ , | | | | | $t_{\text{dif}_n} = t_{\text{don}_n} - t_{\text{doff}_n}$ | | | | | | | $V_{\rm BAT}$ =14V | | | | 5.2.16 | Switch on slew rates | S <sub>on_n</sub> | 0.5 | 1 | 2.5 | V/µs | С | $R_{Load}$ =5.9 $\Omega$ , | | | | | | | | <u> </u> | | | | $V_{BAT}$ =14V | | | #### Table 7 Electrical Characteristics Power Stages OUT1 and OUT3 n = 1 and 3, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin. $T_i = -40^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ , unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------|------|------|----|----------------------------------------------------------------| | | | | min. | typ. | max. | | | | | 5.2.17 | Switch off slew rates | S <sub>off_n</sub> | 0.5 | 1 | 2.5 | V/µs | С | $R_{\rm Load}$ =5.9 $\Omega$ , $V_{\rm BAT}$ =14 $V$ | | Leaka | ge current | | | | | | | | | 5.2.18 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 5 | μΑ | С | $V_{\rm OUTn}$ =14V,<br>$V_{\rm DD}$ =0V, $Tj$ =60°C | | 5.2.19 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 10 | μΑ | С | $V_{\mathrm{OUTn}}$ =28V,<br>$V_{\mathrm{DD}}$ =0V, $Tj$ =60°C | | 5.2.20 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 30 | μA | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =0V,<br>Tj=150°C | | Clamp | ing voltage | | | | | | | | | 5.2.21 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | С | $I_{OUTn}$ =3A | | 5.2.22 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | Α | $I_{OUTn}$ =0.2A | | Clamp | ing energy <sup>3)</sup> | | | • | | | • | | | 5.2.23 | Standard operating range, max. 1000Mio cycles | $E_{CL\_OUTn}$ | _ | - | 25 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{OUTn(0)}$ <2.8A | | 5.2.24 | Jump Start, max. 0.01Mio cycles | $E_{CL\_OUTn}$ | _ | - | 27 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{OUTn(0)}$ <5.6A | | 5.2.25 | Load Dump, max. 10 pulses | $E_{\mathrm{CL\_OUTn}}$ | _ | - | 90 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <8A | | 5.2.26 | Load Dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | - | 26 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{OUTn(0)}$ <8A | | Revers | se current through OUTn | | | | 1 | - | | 30111(0) | | 5.2.27 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -3 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5V | | 5.2.28 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -3 | _ | _ | A | С | V <sub>DD</sub> <1V | | 5.2.29 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R_{-}S_{-}OUTn}$ | -1.5 | - | | A | С | <i>Tj</i> =150°C,<br><i>V</i> <sub>DD</sub> =5V | <sup>1)</sup> Item 5.2.5 to Item 5.2.8 has to be considered for applications with resistive load or inductive load with external freewheeling. <sup>2)</sup> Item 5.2.9 to Item 5.2.12 has to be considered for applications where clamping occurs. <sup>3)</sup> Clamping energy, Linear decreasing current, fcl<67Hz. # 5.3 Power Stages OUT2 and OUT4 #### Table 8 Electrical Characteristics Power Stages OUT2 and OUT4 n = 2 and 4, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i} = -40$ °C to +150 °C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | S | Unit | TC | Conditions | | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|-------|------|-----------|----|-------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Load | Current | | | | | | | | | | 5.3.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 3 | Α | С | | | | 5.3.2 | Extended Current time Accumulated Operating time | t <sub>OUTn_ec</sub> | _ | _ | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 1.98\Omega$ | | | 5.3.3 | Maximum Current, (short circuit limited current / switch off threshold) | $I_{OUTn\_max}$ | 3 | _ | 6 | A | Α | | | | ON-Re | esistance without clamping 1) | · | • | | | | • | | | | 5.3.4 | On Resistance Tj=-40°C | R <sub>on-40_n</sub> | _ | _ | 210 | $m\Omega$ | С | I <sub>OUTn</sub> =3A | | | 5.3.5 | On Resistance <i>Tj</i> =25°C | $R_{on+25}$ | _ | _ | 259 | $m\Omega$ | С | $I_{OUTn}$ =3A | | | 5.3.6 | On Resistance <i>Tj</i> ≤150°C | R <sub>on_n</sub> | _ | _ | 350 | $m\Omega$ | Α | I <sub>OUTn</sub> =3A | | | ON-Re | esistance with clamping <sup>2)</sup> | · | • | | | | • | | | | 5.3.7 | On Resistance <i>Tj</i> =-40°C | R <sub>on-40_n</sub> | _ | _ | 273 | $m\Omega$ | С | I <sub>OUTn</sub> =3A | | | 5.3.8 | On Resistance Tj=25°C | R <sub>on+25_n</sub> | _ | _ | 337 | $m\Omega$ | С | I <sub>OUTn</sub> =3A | | | 5.3.9 | On Resistance <i>Tj</i> ≤150°C | R <sub>on_n</sub> | _ | _ | 455 | $m\Omega$ | Α | I <sub>OUTn</sub> =3A | | | Delay | times, Slew rates (see Figure 6) | | | | | | | | | | 5.3.10 | Switch on delay | t <sub>don_n</sub> | _ | _ | 15 | μs | С | $R_{Load}$ =5.9 $\Omega$ , $V_{BAT}$ =14 $V$ | | | 5.3.11 | Switch off delay | t <sub>doff_n</sub> | _ | - | 15 | μs | С | $R_{Load}$ =5.9 $\Omega$ , $V_{BAT}$ =14 $V$ | | | 5.3.12 | Difference of switch on and off delay $t_{\text{dif_n}} = t_{\text{don_n}} - t_{\text{doff_n}}$ | t <sub>dif_n</sub> | -5 | - | 5 | μs | С | $R_{Load}$ =5.9 $\Omega$ , $V_{BAT}$ =14V | | | 5.3.13 | | S <sub>on_n</sub> | 1.1 | 2.5 | 5.8 | V/µs | С | $R_{Load}$ =5.9 $\Omega$ , $V_{BAT}$ =14 $V$ | | | 5.3.14 | Switch off slew rates | S <sub>off_n</sub> | 1.1 | 2.5 | 5.8 | V/µs | С | $R_{\rm Load}$ =5.9 $\Omega$ , $V_{\rm BAT}$ =14V | | | Leaka | ge current | <u> </u> | | | | • | | | | | 5.3.15 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 5 | μΑ | С | $V_{ m OUTn}$ =14V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | | 5.3.16 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 10 | μΑ | С | $V_{ m OUTn}$ =28V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | | 5.3.17 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 30 | μΑ | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =0V,<br>Tj=150°C | | | Clamp | ing voltage | | | | | | | | | | 5.3.18 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | С | I <sub>OUTn</sub> =3A | | | 5.3.19 | Clamping voltage | $V_{CL\_n}$ | 50 | - | 60 | V | Α | I <sub>OUTn</sub> =0.2A | | #### Table 8 Electrical Characteristics Power Stages OUT2 and OUT4 n = 2 and 4, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{i} = -40$ °C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Values | | Unit | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|--------|------|------|----|---------------------------------------------------| | | | | min. | typ. | max. | | | | | Clamp | ing energy <sup>3)</sup> | 1 | | | | | | | | 5.3.20 | Standard operating range, max. 1000Mio cycles | $E_{CL\_OUTn}$ | _ | - | 22 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{\text{OUTn}(0)}$ <1.05A | | 5.3.21 | Jump Start, max. 0.01Mio cycles | $E_{CL\_OUTn}$ | _ | - | 18 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{OUTn(0)}$ <2.1A | | 5.3.22 | Load Dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | - | 76 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <3A | | 5.3.23 | Load Dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | - | 19 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{OUTn(0)}$ <3A | | Revers | se current through OUTn | | | | * | * | | | | 5.3.24 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -3 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5V | | 5.3.25 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -3 | _ | _ | Α | С | $V_{\rm DD}$ <1V | | 5.3.26 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R_{-}S_{-}OUTn}$ | -1.1 | _ | | A | С | <i>Tj</i> =150°C,<br><i>V</i> <sub>DD</sub> =5V | <sup>1)</sup> Item 5.3.4 to Item 5.3.6 has to be considered for applications with resistive load or inductive load with external freewheeling. <sup>2)</sup> Item 5.3.7 to Item 5.3.9 has to be considered for applications where clamping occurs. <sup>3)</sup> Clamping energy, Linear decreasing current, fcl<67Hz. # 5.4 Power Stages OUT5...OUT8 #### Table 9 Electrical Characteristics Power Stages OUT5...OUT8 n = 5...8, all channels ON or OFF, nominal load conditions, 4.5V < $V_{\rm DD}$ < 5.5V, 4.5V < $V_{\rm BAT}$ < 40V, all voltages with respect to PGND, positive current flowing into pin., $T_{\rm j}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|-------|------|-----------|----|-------------------------------------------------------| | | | | min. | typ. | max. | | | | | Load ( | Current | | | | | | | | | 5.4.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 2.2 | Α | С | _ | | 5.4.2 | Extended current time, Accumulated operating time | t <sub>OUTn_ec</sub> | _ | - | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 2.78\Omega$ | | 5.4.3 | Maximum current, (short circuit limited current / switch off threshold) | $I_{OUTn\_max}$ | 2.2 | - | 4 | A | Α | - | | ON-Re | esistance | | | l. | | 1 | | | | 5.4.4 | On-resistance <i>Tj</i> =-40°C | $R_{on-40\_n}$ | _ | _ | 432 | $m\Omega$ | С | I <sub>OUTn</sub> =2.2A | | 5.4.5 | On-resistance <i>Tj</i> =25°C | R <sub>on+25_n</sub> | _ | _ | 533 | mΩ | С | I <sub>OUTn</sub> =2.2A | | 5.4.6 | On-resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 720 | mΩ | Α | I <sub>OUTn</sub> =2.2A | | Delay | times, Slew rates (see Figure 6) | | | | | | | | | 5.4.7 | Switch on delay | t <sub>don_n</sub> | _ | _ | 10 | μs | С | $R_{ m Load}$ =7.68 $\Omega,$ $V_{ m BAT}$ =14V | | 5.4.8 | Switch off delay | t <sub>doff_n</sub> | _ | _ | 10 | μs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14V | | 5.4.9 | Difference of switch on and off delay $t_{\text{dif}_n} = t_{\text{don}_n} - t_{\text{doff}_n}$ | t <sub>dif_n</sub> | -5 | - | 5 | μs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.4.10 | | $S_{on\_n}$ | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.4.11 | Switch off slew rates | $S_{off\_n}$ | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14V | | Leaka | ge current | | | | | | | | | 5.4.12 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 5 | μΑ | С | $V_{ m OUTn}$ =14V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | 5.4.13 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 10 | μΑ | С | $V_{ m OUTn}$ =28V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | 5.4.14 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 20 | μΑ | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =0V,<br>Tj=150°C | | Clamp | ing voltage | | | l. | | 1 | | | | 5.4.15 | Clamping voltage | $V_{\mathrm{CL\_n}}$ | 50 | _ | 60 | V | С | $I_{OUTn}$ =2.2A | | 5.4.16 | Clamping voltage | $V_{CL_{n}}$ | 50 | _ | 60 | V | Α | I <sub>OUTn</sub> =0.2A | | 5.4.17 | Clamping voltage, difference between outputs. OUTn with identical inductive loads | $V_{CL\_dif\_n}$ | -3 | _ | 3 | V | Α | I <sub>OUTn</sub> =0.2A | | Clamp | oing energy <sup>1)</sup> | | | | | | | | | 5.4.18 | Standard operating range, max. 18Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 7.5 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <1.8A | #### Table 9 Electrical Characteristics Power Stages OUT5...OUT8 n = 5...8, all channels ON or OFF, nominal load conditions, 4.5V < $V_{\rm DD}$ < 5.5V, 4.5V < $V_{\rm BAT}$ < 40V, all voltages with respect to PGND, positive current flowing into pin., $T_{\rm j}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------|------|------|----|---------------------------------------------------------------| | | | | min. | typ. | max. | 1 | | | | 5.4.19 | Standard operating range, max. 648Mio cycles | $E_{CL\_OUTn}$ | - | _ | 4 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{\text{OUTn}(0)}$ <1.4A | | 5.4.20 | Standard operating range, max. 96Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 3 | mJ | С | $Tj_{(0)}$ =140°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.4.21 | Standard operating range, max. 4Mio cycles | $E_{CL\_OUTn}$ | _ | - | 3 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.4.22 | Generator defect, max. 0.5Mio cycles, or <b>Item 5.4.23</b> | $E_{CL\_OUTn}$ | _ | _ | 9 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <2A | | 5.4.23 | Generator defect, max. 0.5Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 5 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <1.5A | | 5.4.24 | Jump start, max. 0.021Mio cycles, or Item 5.4.25 | $E_{CL\_OUTn}$ | _ | _ | 17.5 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <3A <sup>2)</sup> | | 5.4.25 | Jump start, max. 0.021Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 10 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{\text{OUTn}(0)}$ <2.3A <sup>2)</sup> | | 5.4.26 | Load dump, max. 10 pulses, or Item 5.4.27 | $E_{CL\_OUTn}$ | _ | _ | 35 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{OUTn(0)}$ <2.1A | | 5.4.27 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 20 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <2.1A | | 5.4.28 | Load dump, max. 10 pulses, or Item 5.4.29 | $E_{CL\_OUTn}$ | _ | _ | 21 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{\text{OUTn}(0)}$ <3.3A <sup>2)</sup> | | 5.4.29 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 18 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <2.4A <sup>2)</sup> | | Revers | se current through OUTn | | | | | | | | | 5.4.30 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -2.2 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5\ | | 5.4.31 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -2.2 | _ | - | Α | С | <i>V</i> <sub>DD</sub> <1V | | 5.4.32 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R_{-}S_{-}OUTn}$ | -1 | _ | | A | С | Tj=150°C,<br>$V_{DD}$ =5V | <sup>1)</sup> Clamping energy, Linear decreasing current, fcl<67Hz. <sup>2)</sup> PS might switch off to limit the current before reaching the given $I_{OUTn}$ due to reaching $I_{OUTn\_max}$ . # 5.5 Power Stages OUT9 and OUT10 #### Table 10 Electrical Characteristics Power Stages OUT9 and OUT10 n = 9 and 10, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i} = -40^{\circ}{\rm C}$ to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|-------|------|-----------|----|-------------------------------------------------------| | | | | min. | typ. | max. | | | | | Load ( | Current | | | | | • | | | | 5.5.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 2.2 | Α | С | _ | | 5.5.2 | Extended current time, Accumulated operating time | t <sub>OUTn_ec</sub> | _ | _ | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 2.78\Omega$ | | 5.5.3 | Maximum current, (short circuit limited current / switch off threshold) | $I_{OUTn\_max}$ | 2.2 | _ | 4 | Α | Α | - | | ON-Re | esistance | <u> </u> | | | | | | | | 5.5.4 | On-resistance <i>Tj</i> =-40°C | $R_{on-40\_n}$ | _ | _ | 282 | $m\Omega$ | С | I <sub>OUTn</sub> =2.2A | | 5.5.5 | On-resistance <i>Tj</i> =25°C | R <sub>on+25_n</sub> | _ | _ | 348 | mΩ | С | I <sub>OUTn</sub> =2.2A | | 5.5.6 | On-resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 470 | mΩ | Α | I <sub>OUTn</sub> =2.2A | | Delay | times, Slew rates (see Figure 6) | | | | | | | | | 5.5.7 | Switch on delay | t <sub>don_n</sub> | _ | _ | 10 | μs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14V | | 5.5.8 | Switch off delay | t <sub>doff_n</sub> | _ | - | 10 | μs | С | $R_{ m Load}$ =7.68 $\Omega,$ $V_{ m BAT}$ =14V | | 5.5.9 | Difference of switch on and off delay $t_{\text{dif_n}} = t_{\text{don_n}} - t_{\text{doff_n}}$ | t <sub>dif_n</sub> | -5 | _ | 5 | μs | С | $R_{Load}$ =7.68 $\Omega,$ $V_{BAT}$ =14V | | 5.5.10 | Switch on slew rates | $S_{on\_n}$ | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega,$ $V_{BAT}$ =14 $V$ | | 5.5.11 | Switch off slew rates | $S_{off\_n}$ | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega,$ $V_{BAT}$ =14 $V$ | | Leaka | ge current | <u> </u> | | | | | | | | 5.5.12 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 5 | μΑ | С | $V_{ m OUTn}$ =14V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | 5.5.13 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 10 | μΑ | С | $V_{OUTn}$ =28V,<br>$V_{DD}$ =0V, $Tj$ =60°C | | 5.5.14 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | - | _ | 20 | μΑ | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =0V,<br>Tj=150°C | | Clamp | ing voltage | · | | | | | | | | 5.5.15 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | С | I <sub>OUTn</sub> =2.2A | | 5.5.16 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | Α | I <sub>OUTn</sub> =0.2A | | 5.5.17 | Clamping voltage, difference between outputs. OUTn with identical inductive loads | $V_{CL\_dif\_n}$ | -3 | - | 3 | V | Α | I <sub>OUTn</sub> =0.2A | | Clamp | ing energy <sup>1)</sup> | | | | | | | | | 5.5.18 | Standard operating range, max. 18Mio cycles | $E_{CL\_OUTn}$ | _ | - | 25 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <1.5A | #### Table 10 Electrical Characteristics Power Stages OUT9 and OUT10 n = 9 and 10, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_i = -40^{\circ}\text{C}$ to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-------|------|------|----|--------------------------------------------------------| | | | | min. | typ. | max. | 1 | | | | 5.5.19 | Standard operating range, max. 648Mio cycles | $E_{CL\_OUTn}$ | _ | - | 18 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{OUTn(0)}$ <1.2A | | 5.5.20 | Standard operating range, max. 96Mio cycles | $E_{CL\_OUTn}$ | - | - | 15 | mJ | С | $Tj_{(0)}$ =140°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.5.21 | Standard operating range, max. 4Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 15 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.5.22 | Generator defect, max. 0.5Mio cycles; or <b>Item 5.5.23</b> | $E_{CL\_OUTn}$ | _ | _ | 28 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <1.6A | | 5.5.23 | Generator defect, max. 0.5Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 16 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <1.1A | | 5.5.24 | Jump start, max. 0.021Mio cycles, or <b>Item 5.5.25</b> | $E_{CL\_OUTn}$ | _ | _ | 50 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <2.2A | | 5.5.25 | Jump start, max. 0.021Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 30 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{OUTn(0)}$ <1.8A | | 5.5.26 | Load dump, max. 10 pulses, or Item 5.5.27 | $E_{CL\_OUTn}$ | _ | _ | 120 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <2.4A <sup>2)</sup> | | 5.5.27 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | - | 55 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <1.8A | | 5.5.28 | Load dump, max. 10 pulses, or Item 5.5.29 | $E_{CL\_OUTn}$ | _ | _ | 80 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <3.5A <sup>2)</sup> | | 5.5.29 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 51 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <2A | | Revers | se current through OUTn | | | | | | | | | 5.5.30 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -2.2 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5V | | 5.5.31 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -2.2 | _ | - | A | С | $V_{\rm DD}{<}1{\rm V}$ | | 5.5.32 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R_{-}S_{-}OUTn}$ | -1 | - | _ | A | С | <i>Tj</i> =150°C,<br><i>V</i> <sub>DD</sub> =5V | <sup>1)</sup> Clamping energy, Linear decreasing current, fcl<67Hz. <sup>2)</sup> PS might switch off to limit the current before reaching the given $I_{OUTn}$ due to reaching $I_{OUTn\_max}$ . # 5.6 Power Stages OUT11...OUT14 #### Table 11 Electrical Characteristics Power Stages OUT11...OUT14 n = 11...14, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|-------|------|-----------|----|---------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | | Load ( | Current | | II. | l. | | | | T. | | 5.6.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 2.2 | Α | С | _ | | 5.6.2 | Extended current time, Accumulated operating time | t <sub>OUTn_ec</sub> | _ | - | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 2.78\Omega$ | | 5.6.3 | Maximum current, (short circuit limited current / switch off threshold) | $I_{OUTn\_max}$ | 2.2 | - | 4 | А | Α | _ | | ON-Re | esistance | | | | | | | 1 | | 5.6.4 | On-resistance <i>Tj</i> =-40°C | $R_{on-40}$ | _ | _ | 432 | $m\Omega$ | С | I <sub>OUTn</sub> =2.2A | | 5.6.5 | On-resistance <i>Tj</i> =25°C | $R_{\text{on+25}_n}$ | _ | _ | 533 | mΩ | С | I <sub>OUTn</sub> =2.2A | | 5.6.6 | On-resistance <i>Tj</i> ≤150°C | R <sub>on_n</sub> | _ | _ | 720 | $m\Omega$ | Α | I <sub>OUTn</sub> =2.2A | | Delay | times, Slew rates (see Figure 6) | | | | | | | 1 | | 5.6.7 | Switch on delay | t <sub>don_n</sub> | _ | _ | 10 | μs | С | $R_{\mathrm{Load}}$ =7.68 $\Omega$ , $V_{\mathrm{BAT}}$ =14V | | 5.6.8 | Switch off delay | t <sub>doff_n</sub> | _ | _ | 10 | μs | С | $R_{\mathrm{Load}}$ =7.68 $\Omega,$ $V_{\mathrm{BAT}}$ =14V | | 5.6.9 | Difference of switch on and off delay $t_{\text{dif}_n} = t_{\text{don}_n} - t_{\text{doff}_n}$ | t <sub>dif_n</sub> | -5 | - | 5 | μs | С | $R_{Load}$ =7.68 $\Omega,$ $V_{BAT}$ =14 $V$ | | 5.6.10 | Switch on slew rates | S <sub>on_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega,$ $V_{BAT}$ =14 $V$ | | 5.6.11 | Switch off slew rates | S <sub>off_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =7.68 $\Omega$ , $V_{BAT}$ =14 $V$ | | Leaka | ge current | | | | | | | | | 5.6.12 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 5 | μΑ | С | $V_{\rm OUTn}$ =14V,<br>$V_{\rm DD}$ =0V, $Tj$ =60°C | | 5.6.13 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 20 | μΑ | С | $V_{\rm OUTn}$ =14V,<br>$V_{\rm DD}$ =5V<br>(diagnosis current<br>off, CONREG3),<br>Tj=60°C | | 5.6.14 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 10 | μA | С | $V_{\text{OUTn}}$ =28V,<br>$V_{\text{DD}}$ =0V, $Tj$ =60°C | | 5.6.15 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 25 | μА | С | $V_{\rm OUTn}$ =28V,<br>$V_{\rm DD}$ =5V<br>(diagnosis current<br>off, CONREG3),<br>Tj=60°C | | 5.6.16 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 20 | μΑ | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =0V,<br>Tj=150°C | #### Table 11 Electrical Characteristics Power Stages OUT11...OUT14 n = 11...14, all channels ON or OFF, nominal load conditions, 4.5V < $V_{\rm DD}$ < 5.5V, 4.5V < $V_{\rm BAT}$ < 40V, all voltages with respect to PGND, positive current flowing into pin., $T_{\rm j}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|-------------------------------------------------------------|-------------------------|------|-------|------|------|----|----------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | | 5.6.17 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 35 | μΑ | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =5V<br>(diagnosis current<br>off, CONREG3),<br>Tj=150°C | | Clamp | ing voltage | | | | | | | | | 5.6.18 | Clamping voltage | $V_{CL\_n}$ | 50 | _ | 60 | V | С | $I_{OUTn}$ =2.2A | | 5.6.19 | Clamping voltage | $V_{\mathrm{CL_n}}$ | 50 | _ | 60 | V | Α | I <sub>OUTn</sub> =0.2A | | Clamp | ing energy <sup>1)</sup> | | | | | | | | | 5.6.20 | Standard operating range, max. 18Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 18 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <1.5A | | 5.6.21 | Standard operating range, max. 520Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 9 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{OUTn(0)}$ <1.2A | | 5.6.22 | Standard operating range, max. 120Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 7 | mJ | С | $Tj_{(0)}$ =140°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.6.23 | Standard operating range, max. 13Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 7 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{\text{OUTn}(0)}$ <1A | | 5.6.24 | Generator defect, max. 0.25Mio cycles or <b>Item 5.6.25</b> | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 23 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <1.6A | | 5.6.25 | Generator defect, max. 0.25Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 11 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <1.1A | | 5.6.26 | Jump start, max. 0.02Mio cycles, or <b>Item 5.6.27</b> | $E_{CL\_OUTn}$ | _ | _ | 35 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <2.2A | | 5.6.27 | Jump start, max. 0.02Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 17 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{OUTn(0)}$ <1.8A | | 5.6.28 | Load dump, max. 10 pulses, or Item 5.6.29 | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 50 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <2.3 <sup>2)</sup> | | 5.6.29 | Load dump, max. 10 pulses | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 30 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <1.3A | | 5.6.30 | Load dump, max. 10 pulses, or Item 5.6.31 | $E_{CL\_OUTn}$ | _ | _ | 33 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <3.5A <sup>2)</sup> | | 5.6.31 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 18 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <2A | #### Table 11 Electrical Characteristics Power Stages OUT11...OUT14 n = 11...14, all channels ON or OFF, nominal load conditions, 4.5V < $V_{\rm DD}$ < 5.5V, 4.5V < $V_{\rm BAT}$ < 40V, all voltages with respect to PGND, positive current flowing into pin., $T_{\rm j}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | Values | | Values Unit | | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------|-------------|---|----|-------------------------------------------------| | | | | min. | typ. | max. | | | | | Revers | se current through OUTn | 1 | • | ' | | | | | | 5.6.32 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -2.2 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5V | | 5.6.33 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | | -2.2 | _ | _ | A | С | <i>V</i> <sub>DD</sub> <1V | | 5.6.34 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R\_S\_OUTn}$ | -1 | - | _ | A | С | <i>Tj</i> =150°C,<br><i>V</i> <sub>DD</sub> =5V | <sup>1)</sup> Clamping energy, Linear decreasing current, fcl<50Hz <sup>2)</sup> PS might switch off to limit the current before reaching the given $I_{OUTn}$ due to reaching $I_{OUTn\_max}$ . # 5.7 Power Stages OUT15 and OUT16 #### Table 12 Electrical Characteristics Power Stages OUT15 and OUT16 n = 15 and 16, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i} = -40^{\circ}{\rm C}$ to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|-------|------|------|----|----------------------------------------------------------------------------------------------| | | | | min. | typ. | max. | - | | | | Load ( | Current | | | | | | | 1 | | 5.7.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 0.6 | Α | С | _ | | 5.7.2 | Extended current time, Accumulated operating time. | t <sub>OUTn_ec</sub> | _ | _ | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 6.93\Omega$ | | 5.7.3 | Maximum current (short circuit limited current / switch off threshold). | $I_{OUTn\_max}$ | 0.6 | _ | 1.5 | Α | С | _ | | ON-Re | esistance | | | | | | | | | 5.7.4 | On-resistance <i>Tj</i> =-40°C | $R_{on-40\_n}$ | _ | _ | 1440 | mΩ | С | $3.5 \text{V} < V_{\text{DD}} < 5.5 \text{V}, \ I_{\text{OUTn}} = 0.6 \text{A}$ | | 5.7.5 | On-resistance <i>Tj</i> =25°C | R <sub>on+25_n</sub> | _ | _ | 1780 | mΩ | С | $3.5 {\rm V} < V_{ m DD} < 5.5 {\rm V}, \ I_{ m OUTn} = 0.6 {\rm A}$ | | 5.7.6 | On-resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 2400 | mΩ | Α | $3.5 {\rm V} < V_{ m DD} < 5.5 {\rm V}, \ I_{ m OUTn} = 0.6 {\rm A}$ | | Delay | times, Slew rates (see Figure 6) | | | | | | | | | 5.7.7 | Switch on delay | t <sub>don_n</sub> | _ | _ | 15 | μs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.7.8 | Switch off delay | t <sub>doff_n</sub> | _ | _ | 15 | μs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.7.9 | Difference of switch on and off delay $t_{\text{dif_n}} = t_{\text{don_n}} - t_{\text{doff_n}}$ | t <sub>dif_n</sub> | -5 | _ | 5 | μs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.7.10 | Switch on slew rates | S <sub>on_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | 5.7.11 | Switch off slew rates | S <sub>off_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | Leaka | ge current | | | | | | | | | 5.7.12 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 5 | μΑ | С | $V_{ m OUTn}$ =14V, $V_{ m DD}$ =0V, $Tj$ =60°C | | 5.7.13 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | _ | 15 | μΑ | С | $V_{ m OUTn}$ =28V,<br>$V_{ m DD}$ =0V, $Tj$ =60°C | | 5.7.14 | Leakage current of the Output Stage | $I_{LOUTn}$ | _ | _ | 35 | μА | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =5V<br>(diagnosis current<br>off, OUT1516),<br>Tj=150°C | | Clamp | ping voltage | | 1 | | 1 | 1 | | + | | 5.7.15 | Clamping voltage | $V_{\mathrm{CL\_n}}$ | 50 | _ | 60 | V | С | I <sub>OUTn</sub> =0.6A | | 5.7.16 | Clamping voltage | $V_{CL_{-n}}$ | 50 | - | 60 | V | Α | $I_{OUTn}$ =0.2A | #### Table 12 Electrical Characteristics Power Stages OUT15 and OUT16 n = 15 and 16, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_i = -40^{\circ}\text{C}$ to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | Value | s | Unit | TC | Conditions | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|------|------|----|---------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Clamp | ing energy <sup>1)</sup> | | | | | | | | | | 5.7.17 | Standard operating range, max. 1.1Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 9 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <0.45A | | | 5.7.18 | Standard operating range, max. 40Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{OUTn(0)}$ <0.3A | | | 5.7.19 | Standard operating range, max. 9Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =140°C,<br>$I_{OUTn(0)}$ <0.3A | | | 5.7.20 | Standard operating range, max. 1Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{OUTn(0)}$ <0.3A | | | 5.7.21 | Generator defect, max. 0.02Mio cycles, or <b>Item 5.7.22</b> | $E_{CL\_OUTn}$ | _ | _ | 11 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <0.5A | | | 5.7.22 | Generator defect, max. 0.02Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 8 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <0.35A | | | 5.7.23 | Jump start, max. 0.001Mio cycles, or Item 5.7.24 | $E_{CL\_OUTn}$ | _ | _ | 25 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <0.75A <sup>2)</sup> | | | 5.7.24 | Jump start, max. 0.001Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 17 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{\text{OUTn}(0)}$ <0.5A | | | 5.7.25 | Load dump, max. 10 pulses, or Item 5.7.26 | $E_{CL\_OUTn}$ | _ | _ | 50 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <0.8A <sup>2)</sup> | | | 5.7.26 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 30 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <0.4A | | | 5.7.27 | Load dump, max. 10 pulses, or Item 5.7.28 | $E_{CL\_OUTn}$ | _ | _ | 34 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <1A <sup>2)</sup> | | | 5.7.28 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 18 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{OUTn(0)}$ <0.6A | | | Rever | se current through OUTn | * | | * | * | * | • | | | | 5.7.29 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -0.6 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5\ | | | 5.7.30 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -0.6 | _ | _ | A | С | $V_{\rm DD}$ <1V | | | 5.7.31 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R\_S\_OUTn}$ | -0.2 | _ | _ | A | С | Tj=150°C,<br>$V_{DD}$ =5V | | <sup>1)</sup> Clamping energy, Linear decreasing current, fcl<50Hz <sup>2)</sup> PS might switch off to limit the current before reaching the given $I_{OUTn}$ due to reaching $I_{OUTn\_max}$ . # 5.8 Power Stages OUT17 and OUT18 #### Table 13 Electrical Characteristics Power Stages OUT17 and OUT18 n = 17 and 18, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i} = -40^{\circ}{\rm C}$ to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | S | Unit | TC | Conditions | | | |--------|-------------------------------------------------------------------------------------------------|----------------------|------|---------|------|-----------|------------|----------------------------------------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Load ( | Current | • | ' | | • | • | | | | | 5.8.1 | Continuous Load Current | $I_{OUTn}$ | _ | _ | 0.6 | Α | С | _ | | | 5.8.2 | Extended current time, Accumulated operating time. | t <sub>OUTn_ec</sub> | _ | - | 100 | h | С | $V_{BAT} \le 14V$ , $R_L \ge 6.93\Omega$ | | | 5.8.3 | Maximum current (short circuit limited current / switch off threshold). | $I_{OUTn\_max}$ | 0.6 | - | 1.5 | Α | С | - | | | ON-Re | sistance | • | ' | • | | | | , | | | 5.8.4 | On-resistance Tj=-40°C | $R_{on-40\_n}$ | _ | _ | 780 | $m\Omega$ | С | I <sub>OUTn</sub> =0.6A | | | 5.8.5 | On-resistance Tj=25°C | R <sub>on+25_n</sub> | _ | _ | 962 | $m\Omega$ | С | I <sub>OUTn</sub> =0.6A | | | 5.8.6 | On-resistance <i>Tj</i> ≤150°C | $R_{on\_n}$ | _ | _ | 1300 | mΩ | Α | I <sub>OUTn</sub> =0.6A | | | Delay | times, Slew rates (see Figure 6) | | | | | | | | | | 5.8.7 | Switch on delay | t <sub>don_n</sub> | _ | - | 10 | μs | С | $R_{ m Load}$ =28.7 $\Omega,$ $V_{ m BAT}$ =14 $V$ | | | 5.8.8 | Switch off delay | t <sub>doff_n</sub> | _ | _ | 10 | μs | С | $R_{\mathrm{Load}}$ =28.7 $\Omega$ , $V_{\mathrm{BAT}}$ =14V | | | 5.8.9 | Difference of switch on and off delay $t_{\text{dif}_n} = t_{\text{don}_n} - t_{\text{doff}_n}$ | t <sub>dif_n</sub> | -5 | - | 5 | μs | С | $R_{ m Load}$ =28.7 $\Omega,$ $V_{ m BAT}$ =14 $V$ | | | 5.8.10 | Switch on slew rates | S <sub>on_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | | 5.8.11 | Switch off slew rates | S <sub>off_n</sub> | 1.5 | 3.1 | 7.5 | V/µs | С | $R_{Load}$ =28.7 $\Omega$ , $V_{BAT}$ =14 $V$ | | | Leaka | ge current | " | | | | | | | | | 5.8.12 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 5 | μΑ | С | $V_{\rm OUTn}$ =14V,<br>$V_{\rm DD}$ =0V, $Tj$ =60°C | | | 5.8.13 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 15 | μΑ | С | $V_{\text{OUTn}}$ =28V,<br>$V_{\text{DD}}$ =0V, $Tj$ =60°C | | | 5.8.14 | Leakage current of the Output Stage | $I_{I\_OUTn}$ | _ | - | 35 | μА | Α | $V_{\rm OUTn}$ <28V,<br>$V_{\rm DD}$ =5V<br>(diagnosis current<br>off, CONREG3),<br>Tj=150°C | | | Clamp | ing voltage | | | | | | | | | | 5.8.15 | Clamping voltage | $V_{\mathrm{CL\_n}}$ | 50 | - | 60 | V | С | $I_{OUTn}$ =0.6A | | | 5.8.16 | Clamping voltage | $V_{\mathrm{CL\_n}}$ | 50 | <u></u> | 60 | V | Α | $I_{OUTn}$ =0.2A | | #### Table 13 Electrical Characteristics Power Stages OUT17 and OUT18 n = 17 and 18, all channels ON or OFF, nominal load conditions, $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_i = -40$ °C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | , | Value | S | Unit | TC | Conditions | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------|------|------|----|----------------------------------------------------------------| | | | | min. | typ. | max. | | | | | Clamp | ing energy 1) | 1 | | | | | | | | 5.8.17 | Standard operating range, max. 1.1Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 9 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <0.45A | | 5.8.18 | Standard operating range, max. 40Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =125°C,<br>$I_{\text{OUTn}(0)}$ <0.3A | | 5.8.19 | Standard operating range, max. 9Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =140°C,<br>$I_{\text{OUTn}(0)}$ <0.3A | | 5.8.20 | Standard operating range, max. 1Mio cycles | $E_{\mathrm{CL\_OUTn}}$ | _ | _ | 6.5 | mJ | С | $Tj_{(0)}$ =150°C,<br>$I_{\text{OUTn}(0)}$ <0.3A | | 5.8.21 | Generator defect, max. 0.02Mio cycles, or <b>Item 5.8.22</b> | $E_{CL\_OUTn}$ | _ | _ | 11 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <0.5A | | 5.8.22 | Generator defect, max. 0.02Mio cycles | $E_{CL\_OUTn}$ | _ | _ | 8 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <0.35A | | 5.8.23 | Jump start, max. 0.001Mio cycles, or Item 5.8.24 | $E_{CL\_OUTn}$ | _ | - | 25 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <0.75A <sup>2)</sup> | | 5.8.24 | Jump start, max. 0.001Mio cycles | $E_{CL\_OUTn}$ | _ | - | 17 | mJ | С | $Tj_{(0)}$ =85°C,<br>$I_{\text{OUTn}(0)}$ <0.5A | | 5.8.25 | Load dump, max. 10 pulses, or Item 5.8.26 | $E_{CL\_OUTn}$ | _ | _ | 50 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{\text{OUTn}(0)}$ <0.8A <sup>2)</sup> | | 5.8.26 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 30 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <0.4A | | 5.8.27 | Load dump, max. 10 pulses, or Item 5.8.28 | $E_{CL\_OUTn}$ | _ | _ | 34 | mJ | С | $Tj_{(0)}$ =35°C,<br>$I_{OUTn(0)}$ <1A <sup>2)</sup> | | 5.8.28 | Load dump, max. 10 pulses | $E_{CL\_OUTn}$ | _ | _ | 18 | mJ | С | $Tj_{(0)}$ =145°C,<br>$I_{\text{OUTn}(0)}$ <0.6A | | Revers | se current through OUTn | * | | • | | | | | | 5.8.29 | In operation mode, static, no destruction | $I_{R\_S\_OUTn}$ | -0.6 | _ | _ | Α | С | <i>Tj</i> =150°C, <i>V</i> <sub>DD</sub> =5V | | 5.8.30 | Without supply voltage, possibly Leakage Current out of neighbor channels. 10ms after the reverse current disappears leakage current criteria are kept. | $I_{R\_Soff\_OUTn}$ | -0.6 | _ | _ | Α | С | V <sub>DD</sub> <1V | | 5.8.31 | In operation mode, No unwanted switching of channels; No unwanted Reset, No unwanted change of Voltage Monitoring Thresholds; No unwanted communication errors or register changes beside diagnostic registers. Possibly unwanted diagnostic entries. Possibly Leakage Current out of neighbor channels. | $I_{R_{-}S_{-}OUTn}$ | -0.2 | _ | _ | A | С | <i>Tj</i> =150°C,<br><i>V</i> <sub>DD</sub> =5V | <sup>1)</sup> Clamping energy, Linear decreasing current, fcl<50Hz <sup>2)</sup> PS might switch off to limit the current before reaching the given $I_{OUTn}$ due to reaching $I_{OUTn\_max}$ . ### 5.9 Timing Diagram MSC to OUTn Figure 6 Timing diagram MSC to OUTn (not tested, overview only) The timing starts with the end of the data frame. #### 5.10 Parallel connection of PS All stages are switched on and off simultaneously as all data of the downstream frame becomes valid at the same time. The micro controller has to ensure that the stages which are connected in parallel have always the same state (on or off) and same configuration regarding current limitation (OUTn\_SCB). Exceptions are OUT15 and OUT16 which are controlled by command. Therefor these two stages can only be connected in parallel with each other. The application has to take into account that all maximum ratings are observed (e.g. in case of short circuit the ground current and the power dissipation has to be taken into account). The Junction Temperature of the power stages which are switched in parallel has to be equal. No parasitic resistors between the parallel connected output channels are considered in **Table 14**. If channels are connected in parallel, they must be connected in parallel for the whole lifetime (no switching between "parallel connection" and "non parallel connection" allowed during lifetime for a single device). #### **Maximum current:** The maximum value of the maximum current $I_{\text{OUTpar\_max}}(\text{max})$ of the parallel connected stages is the sum of the corresponding maximum current values $I_{\text{OUTn\_max}}(\text{max})$ . The minimum value of maximum current $I_{\text{OUTn\_max}}(\text{min})$ is shown in Table 14. #### **ON-Resistance:** The maximum ON-Resistance at 150°C of a parallel connection $R_{\rm on\_par}$ = 1 / $\Sigma$ (1 / $R_{\rm on\_n}$ ) and the corresponding condition $I_{\rm OUTpar\_max}(\rm min)$ can be seen in Table 14. #### Clamping Energy: Only equivalent operating points could be added. The conditions $(Tj_{(0)}, I_{\text{OUTn}(0)})$ for parallel connected stages are the same as for a single stage. The clamping energy of parallel connected stages is $E_{\text{CL par}}(\text{max}) = \text{Clamping\_energy\_factor} \times \Sigma \, E_{CL \, \, \text{OUTn}}(\text{max})$ and shown in **Table 15**. The performance during parallel connection of channels is specified by design and not subject to the production test. Only the combinations defined in **Table 14** and **Table 15** are supported for parallel connection. Table 14 Parallel connection, definition of Maximum Current and ON Resistance<sup>1)</sup> | OUT |-------|-----------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 3 | 2, 4 | 58 | 9, 10 | 1114 | 15,16 | 17,18 | 1, 3 | 2, 4 | 58 | 9, 10 | 1114 | 15,16 | 17,18 | | Maxir | num c | urrent | for 2 s | tages [A | <b>\]</b> <sup>2)</sup> | | ON R | esista | nce fo | r 2 staç | ges [m $\Omega$ | ] | | | 13.6 | 6.6 | 6.7 | 4.7 | 6.7 | _ | _ | 105 <sup>3)</sup> | 131 | 163 | 145 | 163 | _ | _ | | 6.6 | 5.1 | 4.1 | 3.8 | 4.1 | _ | _ | 131 | 175 | 236 | 201 | 236 | _ | _ | | 6.7 | 4.1 | 3.7 | 3.1 | 3.7 | _ | _ | 163 | 236 | 360 | 284 | 360 | _ | _ | | 5 | 3.8 | 3.1 | 3.7 | 3.1 | _ | _ | 145 | 201 | 284 | 235 | 284 | _ | _ | | 6.7 | 4.1 | 3.7 | 3.1 | 3.7 | _ | _ | 163 | 236 | 360 | 284 | 360 | _ | _ | | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | _ | _ | 1200 | _ | | _ | _ | _ | _ | _ | _ | 1 | _ | _ | _ | _ | _ | _ | 650 | | Maxir | num c | urrent | for 3 s | tages [A | <b>\]</b> <sup>2)</sup> | | ON R | esista | nce fo | r 3 staç | ges [m $\Omega$ | ] | | | _ | _ | 5.2 | _ | _ | _ | _ | _ | _ | 240 | _ | _ | _ | _ | | _ | _ | _ | _ | 5.2 | _ | _ | _ | _ | _ | _ | 240 | _ | _ | | Maxir | num c | urrent | for 4 s | tages [A | <b>\]</b> <sup>2)</sup> | | ON R | esista | nce fo | r 4 staç | ges [m $\Omega$ | ] | | | _ | _ | 6.5 | _ | _ | _ | _ | _ | _ | 180 | _ | _ | _ | _ | | _ | _ | _ | _ | 6.5 | _ | _ | _ | _ | _ | _ | 180 | _ | _ | | | 1, 3 Maxir 13.6 6.6 6.7 5 6.7 - Maxir - | 1, 3 2, 4 Maximum c 13.6 6.6 6.6 5.1 6.7 4.1 5 3.8 6.7 4.1 Maximum c Maximum c Maximum c | 1, 3 2, 4 58 Maximum current 13.6 6.6 6.7 6.6 5.1 4.1 6.7 4.1 3.7 5 3.8 3.1 6.7 4.1 3.7 - - - Maximum current - 5.2 - - - Maximum current - - Maximum current - - | 1, 3 2, 4 58 9, 10 Maximum current for 2 s 13.6 6.6 6.7 4.7 6.6 5.1 4.1 3.8 6.7 4.1 3.7 3.1 5 3.8 3.1 3.7 6.7 4.1 3.7 3.1 - - - - Maximum current for 3 s - - - Maximum current for 4 s | 1, 3 2, 4 58 9, 10 1114 Maximum current for 2 stages [A 13.6 6.6 6.7 4.7 6.7 6.6 5.1 4.1 3.8 4.1 6.7 4.1 3.7 3.1 3.7 5 3.8 3.1 3.7 3.1 6.7 4.1 3.7 3.1 3.7 - - - - - - - - - - Maximum current for 3 stages [A - - 5.2 Maximum current for 4 stages [A - - - - - 6.5 - - | 1, 3 2, 4 58 9, 10 1114 15,16 Maximum current for 2 stages [A] <sup>2</sup> ) 13.6 6.6 6.7 4.7 6.7 - 6.6 5.1 4.1 3.8 4.1 - 6.7 4.1 3.7 3.1 3.7 - 5 3.8 3.1 3.7 3.1 - 6.7 4.1 3.7 3.1 3.7 - - - - - 1 - - - - - - - Maximum current for 3 stages [A] <sup>2</sup> ) - - - - - - 5.2 - - Maximum current for 4 stages [A] <sup>2</sup> ) - - - - | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 Maximum current for 2 stages [A] <sup>2)</sup> 13.6 6.6 6.7 4.7 6.7 - - 6.6 5.1 4.1 3.8 4.1 - - 6.7 4.1 3.7 3.1 3.7 - - 6.7 4.1 3.7 3.1 3.7 - - 6.7 4.1 3.7 3.1 3.7 - - - - - - 1 - - - - - 1 - - - - - 1 - Maximum current for 4 stages [A] <sup>2)</sup> - - - - 6.5 - - - - | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 Maximum current for 2 stages [A] <sup>2</sup> ON R 13.6 6.6 6.7 4.7 6.7 - - 105 <sup>3)</sup> 6.6 5.1 4.1 3.8 4.1 - - 131 6.7 4.1 3.7 3.1 3.7 - - 163 5 3.8 3.1 3.7 3.1 - - 145 6.7 4.1 3.7 3.1 3.7 - - 163 - - - - 1 - - - 163 - - - - - 1 - - - 163 - - - - - 1 - - - - - - - - - - - - - - - - - - - - - - - - -< | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 Maximum current for 2 stages [A] <sup>2)</sup> ON Resistant 13.6 6.6 6.7 4.7 6.7 - - 105 <sup>3)</sup> 131 175 6.6 5.1 4.1 3.8 4.1 - - 163 236 5 3.8 3.1 3.7 3.1 - - 145 201 6.7 4.1 3.7 3.1 3.7 - - 163 236 5 3.8 3.1 3.7 3.1 - - 163 236 6.7 4.1 3.7 3.1 3.7 - - 163 236 - - - - - 1 - - - - - - - - 1 - - - - - - - - - - - - Maximum current for 4 stages [A] <sup>2)</sup> ON Resistant and | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 Maximum current for 2 stages [A]²) ON Resistance for 13.6 6.6 6.7 4.7 6.7 - - 105³) 131 163 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 5 3.8 3.1 3.7 3.1 - - 163 236 360 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 5 3.8 3.1 3.7 - - 163 236 360 - - - - - - - - - - - - - - - - - - Maximum current for 4 stages [A]²) ON Resistance for - - - <t< td=""><td>1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 Maximum current for 2 stages [A]<sup>2</sup>) 13.6 6.6 6.7 4.7 6.7 - - 105<sup>3</sup>) 131 163 145 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 5 3.8 3.1 3.7 3.1 - - 163 236 360 284 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 - - - - - 1 - - - - - - - - - - - - - - - - - - - - - - - - - - - <td< td=""><td>1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 1114 Maximum current for 2 stages [A]2) ON Resistance for 2 stages [mΩ 13.6 6.6 6.7 4.7 6.7 - - 1053) 131 163 145 163 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 236 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 5 3.8 3.1 3.7 3.1 - - 145 201 284 235 284 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - - - - - - - - - - - - - - - - - - - - - - - - -</td></td<></td></t<> <td>1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 1114 15,16 Maximum current for 2 stages [A]<sup>2</sup>) ON Resistance for 2 stages [mΩ] 13.6 6.6 6.7 4.7 6.7 - - 105<sup>3</sup>) 131 163 145 163 - 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 236 - 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - 5 3.8 3.1 3.7 3.1 - - 163 236 360 284 360 - 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - - - - - - - -</td> | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 Maximum current for 2 stages [A] <sup>2</sup> ) 13.6 6.6 6.7 4.7 6.7 - - 105 <sup>3</sup> ) 131 163 145 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 5 3.8 3.1 3.7 3.1 - - 163 236 360 284 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 - - - - - 1 - - - - - - - - - - - - - - - - - - - - - - - - - - - <td< td=""><td>1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 1114 Maximum current for 2 stages [A]2) ON Resistance for 2 stages [mΩ 13.6 6.6 6.7 4.7 6.7 - - 1053) 131 163 145 163 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 236 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 5 3.8 3.1 3.7 3.1 - - 145 201 284 235 284 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - - - - - - - - - - - - - - - - - - - - - - - - -</td></td<> | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 1114 Maximum current for 2 stages [A]2) ON Resistance for 2 stages [mΩ 13.6 6.6 6.7 4.7 6.7 - - 1053) 131 163 145 163 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 236 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 5 3.8 3.1 3.7 3.1 - - 145 201 284 235 284 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - - - - - - - - - - - - - - - - - - - - - - - - - | 1, 3 2, 4 58 9, 10 1114 15,16 17,18 1, 3 2, 4 58 9, 10 1114 15,16 Maximum current for 2 stages [A] <sup>2</sup> ) ON Resistance for 2 stages [mΩ] 13.6 6.6 6.7 4.7 6.7 - - 105 <sup>3</sup> ) 131 163 145 163 - 6.6 5.1 4.1 3.8 4.1 - - 131 175 236 201 236 - 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - 5 3.8 3.1 3.7 3.1 - - 163 236 360 284 360 - 6.7 4.1 3.7 3.1 3.7 - - 163 236 360 284 360 - - - - - - - - | <sup>1)</sup> The performance during parallel connection of the channels is specified by design and not subject to production test. Table 15 Parallel connection, definition of Clamping\_energy\_factor<sup>1)</sup> | | | | | | | <del></del> | |--------------|---------|----------|------------|-----------|-------|-------------| | | OUT | OUT | OUT | OUT | OUT | | | | 58 | 9, 10 | 1114 | 15,16 | 17,18 | | | | Clampir | ng_energ | y_factor f | or 2 stag | es | | | OUT58 | 0.6 | 2) | 2) | | | | | OUT9, 10 | 2) | 0.6 | 3) | | | | | OUT1114 | 2) | 3) | 0.6 | | | | | OUT1516 | _ | _ | _ | 0.6 | _ | | | OUT1718 | _ | _ | _ | _ | 0.6 | | | | Clampir | ng_energ | y_factor f | or 3 stag | es | | | OUT58 | 0.45 | _ | _ | _ | _ | | | OUT1114 | _ | _ | 0.45 | _ | _ | | | | Clampir | ng_energ | y_factor f | or 4 stag | es | | | OUT58 | 0.4 | _ | _ | _ | _ | | | OUT1114 | _ | _ | 0.4 | _ | _ | | | 4) The media | | | 1 | | | | <sup>1)</sup> The performance during parallel connection of the channels is specified by design and not subject to production test. <sup>2)</sup> The defined current could be forced, without running into overcurrent shutdown. Nevertheless the metal lines on the PCB must be designed for $\Sigma I_{\text{OUTn\_max}}$ (max). <sup>3)</sup> The defined ON Resistance is valid for operation without clamping (resistive load or inductive load with external freewheeling). <sup>2)</sup> The clamping energy of parallel connected stages is the same as clamping energy of a single OUT5...8 stage. <sup>3)</sup> The clamping energy of parallel connected stages is the same as clamping energy of a single OUT11...14 stage. **Device Self Protection** #### 6 Device Self Protection #### 6.1 Short Circuit Protection All PS are short circuit protected - see Chapter 4.2. In case of a short circuit to battery voltage the output current is limited by internal current control (OUT1...18). After a delay time ( $t_{DIAG\_SCB}$ ) the output is turned off, if it's configured in MSC register CONREG1, 2, OUT1516 to switch off (OUT1-18). #### 6.2 Over Temperature Shut Down If critical overtemperature (overtemperature shut down threshold $T_{\rm OUTn\_OTSD}$ ) is detected in one stage the stage is switched off to protect the circuit against damage, see logic diagram, state D (**Chapter 8.3**). All self protection circuits (Short Circuit to Battery and Over Temperature Shut Down) are functional in undervoltage and overvoltage condition from $V_{\rm DD\ POR}$ up to $V_{\rm DD\ MR}$ . Registration of short circuit to battery (SCB) and overtemperature (DOT) in the diagnostic registers during undervoltage or overvoltage condition is not guaranteed. But the stage is switched off as defined in configuration register. #### 6.3 Battery Voltage Monitoring The Battery Voltage Monitoring allows the detection of Over Voltage Conditions. In case of Over Voltage $V_{\text{SVBATT\_OVSD}}$ , the monitoring shuts down the Power Stages after a delay time $t_{\text{OUT\_OVSD}}$ . The Battery Voltage Monitoring acts as an Enable of the Output Stages and does not clear the control bits. This functions supports the reduction of clamping energy to be dissipated in the power stage in case of over voltage conditions, such as Load Dumps. Figure 7 Battery Voltage Monitoring **Device Self Protection** #### 6.4 Electrical Characteristics #### Table 16 Self Protections $4.5 \text{V} < V_{\text{DD}} < 5.5 \text{V}$ , $4.5 \text{V} < V_{\text{BAT}} < 40 \text{V}$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\text{i}} = -40 \,^{\circ}\text{C}$ to $+150 \,^{\circ}\text{C}$ , unless otherwise specified | Pos. | Parameter | Symbol | Values | | | Unit | TC | Conditions | | |---------|------------------------------------------------------------------------------------------------|-----------------------------|---------------------|------|---------------------------|------|----|--------------------------------------|--| | | | | min. | typ. | max. | | | | | | Self Pr | otection | 1 | 1 | | 1 | | | | | | 6.4.1 | Self protection temperature threshold<br>Junction temperature of OUTn<br>(n=118) <sup>1)</sup> | $T_{OUTn\_OTSD}$ | $T_{\text{OUTn}\_}$ | _ | T <sub>OUTn</sub> _OTW+30 | K | С | _ | | | 6.4.2 | Self protection temperature hysteresis, OUTn (n=118) | T <sub>OUTn</sub> _ OTSDHYS | _ | 10 | _ | K | С | _ | | | SVBAT | ГТ Pin (Battery Voltage Monitoring F | Pin) | | | | | | | | | 6.4.3 | SVBATT Pin Voltage, Battery<br>Overvoltage Shut Down Threshold | V <sub>SVBATT</sub> | 29 | _ | 35 | V | В | | | | 6.4.4 | SVBATT Pin Voltage, Battery<br>Overvoltage Shut Down Hysteresis | V <sub>SVBATT</sub> | 0.25 | _ | 1 | V | С | | | | 6.4.5 | SVBATT Pin internal pull down current | $I_{SVBATT\_PD}$ | 1 | - | 20 | μΑ | С | $3V < V_{SVBATT} < 18V$ | | | 6.4.6 | SVBATT Pin internal pull down current | $I_{\mathrm{SVBATT\_PDh}}$ | 20 | - | 80 | μΑ | С | 2) | | | 6.4.7 | SVBATT Pin internal pull down current | $I_{SVBATT\_PD}$ | 1 | _ | 500 | μΑ | С | 18V< <i>V</i> <sub>SVBATT</sub> <40V | | | 6.4.8 | Filter time before Output Stages shut down in case of $V_{\mathrm{SVBATT\_OVSD}}$ is exceeded | t <sub>OUT_OVSD</sub> | 5 | _ | 20 | μs | В | _ | | | 6.4.9 | Filter time before Output Stages switch on again | t <sub>OUT_OVSON</sub> | 60 | _ | 135 | μs | В | _ | | | 6.4.10 | Factory test mode activation | $V_{SVBATT\_TM}$ | _ | _ | -2 | V | В | 3) | | <sup>1)</sup> See Chapter 8, Item 8.5.6 Diagnosis, Overtemperature warning diagnosis threshold. <sup>2)</sup> $V_{\text{SVBATT}} = V_{\text{SVBATT\_OVSD}}$ during voltage increase, respectively $V_{\text{SVBATT}} = V_{\text{SVBATT\_OVSD}} - V_{\text{SVBATT\_HYS}}$ during voltage decrease. See **Figure 7**. <sup>3)</sup> Not intended to be used in application. Factory test mode entry condition violates Absolute Maximum Rating Item 4.2.10. Supervisory (DIS5\_10, DELAYIN, DELAYOUT) # 7 Supervisory (DIS5\_10, DELAYIN, DELAYOUT) #### Table 17 DIS5\_10, DELAYIN, DELAYOUT $4.5 \text{V} < V_{\text{DD}} < 5.5 \text{V}$ , $4.5 \text{V} < V_{\text{BAT}} < 40 \text{V}$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\text{i}} = -40 \,^{\circ}\text{C}$ to $+150 \,^{\circ}\text{C}$ , unless otherwise specified | Pos. | Parameter | Symbol | | S | Unit | TC | Conditions | | |--------|-----------------------------------------------------------------------------|------------------------------------|----------------------|--------------|----------------------|----|------------|---------------------------------------------| | | | | min. | n. typ. max. | | | | | | Pin D | IS5_10 | 1 | 1 | | 1 | | | | | 7.0.1 | DIS5_10 input low level | $V_{\mathrm{DIS5\_10\_L}}$ | -0.3 | _ | 1 | V | В | _ | | 7.0.2 | DIS5_10 input high level | $V_{DIS5\_10\_H}$ | 2 | _ | 36 | V | В | _ | | 7.0.3 | DIS5_10 input hysteresis | $V_{DIS5\_10\_HYS}$ | 0.1 | - | 0.5 | V | С | _ | | 7.0.4 | DIS5_10 input current | $I_{DIS5\_10}$ | -100 | _ | 5 | μΑ | С | $-0.2V < V_{\rm DIS5\_10} < V_{\rm D}$ | | 7.0.5 | DIS5_10 input current | $I_{DIS5\_10}$ | -400 | _ | _ | μΑ | С | -0.3V <v<sub>DIS5_10</v<sub> | | 7.0.6 | DIS5_10 Input current | $I_{\mathrm{DIS5\_10}}$ | _ | _ | 100 | μΑ | С | $V_{\rm DD} < V_{\rm DIS5\_10} < 36 \rm V$ | | 7.0.7 | DIS5_10 pull-up current | I <sub>DIS5_10</sub> | -100 | _ | -20 | μA | Α | $0V < V_{\rm DIS5\_10} < V_{\rm DD} - 1.5V$ | | 7.0.8 | Filtering time before switching OUTn, high- or low-pulses on DIS5_10, n=510 | t <sub>DIS5_10</sub> | 60 | _ | 135 | μs | С | _ | | Pin D | <b>ELAYIN</b> for <b>DELAYOUT</b> functio | n (lower thre | shold) | | | | | | | 7.0.9 | DELAYIN input low level for DELAYOUT | V <sub>DELAYIN_L</sub> | -0.3 | _ | 0.16*V <sub>DD</sub> | V | В | - | | 7.0.10 | DELAYIN input high level for DELAYOUT | V <sub>DELAYIN_H</sub> | 0.24*V <sub>DD</sub> | - | 36 | V | В | - | | 7.0.11 | DELAYIN input hysteresis for DELAYOUT | V <sub>DELAYIN_HYS</sub> | 0.02 | _ | 0.1 | V | С | _ | | 7.0.12 | DELAYIN input pull-down resistor | $R_{DELAYIN}$ | 168 | _ | 312 | kΩ | Α | 1V <v<sub>DELAYIN&lt;40V</v<sub> | | 7.0.13 | DELAYIN input current | $I_{DELAYIN}$ | -400 | _ | 20 | μΑ | С | -0.3V< <i>V</i> <sub>DELAYIN</sub> <1\ | | 7.0.14 | Rising edge long filter time<br>before switching DELAYOUT or<br>RES15_16 | $t_{ m DELAYIN\_GLITC}$ H_long | 7.5 | - | 24 | ms | С | CONREG3.6='1' | | 7.0.15 | Rising edge short filter time<br>before switching DELAYOUT or<br>RES15_16 | t <sub>DELAYIN_GLITC</sub> H_short | 60 | _ | 135 | μs | С | CONREG3.6='0' | | DELA | YIN - Filtering time before swit | ching DELAY | OUT low | | | | | | | 7.0.16 | Long delay for $\mathbf{t}_{DELAYIN_{\_x}}$ , default | t <sub>DELAYIN_L</sub> | 800 | _ | 1600 | ms | С | CONREG4.0='1',<br>CONREG4.1='1' | | 7.0.17 | Medium long delay for $\mathbf{t}_{\mathtt{DELAYIN}_{x}}$ | t <sub>DELAYIN_ML</sub> | 400 | _ | 800 | ms | С | CONREG4.0='1',<br>CONREG4.1='0' | | 7.0.18 | Medium short delay for t <sub>DELAYIN_x</sub> | t <sub>DELAYIN_MS</sub> | 200 | _ | 400 | ms | С | CONREG4.0='0',<br>CONREG4.1='1' | | 7.0.19 | Short delay for t <sub>DELAYIN_x</sub> | t <sub>DELAYIN_S</sub> | 100 | _ | 200 | ms | С | CONREG4.0='0',<br>CONREG4.1='0' | #### Supervisory (DIS5\_10, DELAYIN, DELAYOUT) #### Table 17 DIS5\_10, DELAYIN, DELAYOUT $4.5 \text{V} < V_{\text{DD}} < 5.5 \text{V}$ , $4.5 \text{V} < V_{\text{BAT}} < 40 \text{V}$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\text{i}} = -40 \,^{\circ}\text{C}$ to +150 $^{\circ}\text{C}$ , unless otherwise specified | Pos. | Parameter | Symbol | , | s | Unit | TC | Conditions | | | |--------|---------------------------------------------------------------|--------------------------|-----------------------|----------|----------------------|----|------------|----------------------------------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Pin D | ELAYIN for RES15_16 function | (higher three | shold) | | | | | | | | 7.0.20 | DELAYIN input low level for RES15_16 | V <sub>DELAYIN_RES</sub> | -0.3 | _ | 0.44*V <sub>DD</sub> | V | В | _ | | | 7.0.21 | DELAYIN input high level for RES15_16 | V <sub>DELAYIN_RES</sub> | 0.52*V <sub>DD</sub> | _ | 36 | V | В | _ | | | 7.0.22 | DELAYIN input hysteresis for RES15_16 | V <sub>DELAYIN_RES</sub> | 0.02 | _ | 0.1 | V | С | _ | | | Pin D | ELAYOUT | | | | | | | | | | 7.0.23 | DELAYOUT output low voltage | V <sub>DELAYOUT_O</sub> | _ | - | 0.7 | V | Α | $V_{ m DD}$ =2.5V, $I_{ m DELAYOUT}$ <2mA | | | 7.0.24 | DELAYOUT output low voltage | V <sub>DELAYOUT_O</sub> | - | - | 1 | V | Α | $ 2.5 \text{V} < V_{\text{DD}} < 36 \text{V}, \\ I_{\text{DELAYOUT}} < 6.5 \text{mA} $ | | | 7.0.25 | Maximum current (short circuit limited current) <sup>1)</sup> | $I_{DELAYOUT\_ma}$ x | 15 | - | _ | mA | С | _ | | | 7.0.26 | DELAYOUT passive output high voltage | V <sub>DELAYOUT_O</sub> | V <sub>DD</sub> - 1.5 | $V_{DD}$ | _ | V | Α | no load | | | 7.0.27 | DELAYOUT pull-up current | $I_{DELAYOUT\_INL}$ | -50 | _ | -4 | μΑ | Α | $0V < V_{\rm DELAYOUT} < V_{\rm DD}$ 1.5V, $^{2)}$ | | | 7.0.28 | DELAYOUT input current | $I_{DELAYOUT\_INH}$ | -10 | _ | 10 | μΑ | С | $V_{\rm DD}$ < $V_{\rm DELAYOUT}$ < 36 | | Integrated protection functions are designed to prevent IC destruction under fault conditions. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous or repetitive operation. Application must take care, that current into this pin does not exceed 15mA. 2) DELAYOUT as Output is not active Figure 8 Timing DELAYIN **Diagnosis** # 8 Diagnosis #### 8.1 Diagnostic Functions All PS have fault diagnostic functions: - · short circuit to battery: (SCB) can be detected if stages are turned on - · short circuit to ground: (SCG) can be detected if stages are turned off - · open load: (OL) can be detected if stages are turned off - Diagnosis overtemperature: (DOT) is set if Overtemperature Warning OTW occurs in ON-state or Overtemperature Shutdown OTSD occurs in any state SCB is recognized if the output current reaches $I_{\text{OUTn\_max}}$ when the stage is switched on. If, after the filtering time $(t_{\text{DIAG\_SCB}})$ has expired, the failure is still present, it is stored in the diagnostic register (DIAREG1...5). This may be caused by a short circuit to battery voltage ( $V_{\text{BAT}}$ up to $V_{\text{BAT\_SC}}$ ) or by a load with too low impedance (e.g. load switched on under cold conditions). In addition to this, there is the extended SCB behavior available, when CONREG3.EXT\_SCB="1". In this case $V_{\rm OUTn}$ is checked in addition to $I_{\rm OUTn}$ and the diagnosis register SCB is only set, if $I_{\rm OUTn\_max}$ and $V_{\rm OL}$ is reached for longer than $t_{\rm DIAG-SCB}$ . This feature is available for OUT5...14 only and shown in **Figure 9**. A SCB condition is stored in the diagnosis register. It turns off the output dependent on configuration register (CONREG1, CONREG2, OUT1516). The output can be turned on again even if the SCB bit in the diagnosis registers have not been cleared yet (e.g. by polling the registers). Turning on the outputs won't clear the SCB bit. The output current $I_{\text{OUTn}}$ may overshoot before the current limiter reacts and limits the output current to $I_{\text{OUTn}\_\text{max}}$ . However, this overshoot (which depends on the external load) will not damage the device. Figure 9 SCB Diagnosis function Depending on the configuration of the stage (CONREG1, 2, OUT1516) the stage is switched off or remains functional in current limited mode with fault entry in the diagnostic register. The OTSD threshold ( $T_{\rm OUTn\_OTSD}$ ) has a hysteresis and switches off the channel (see **Chapter 6**); The OTW ( $T_{\rm OUTn\_OTW}$ ) threshold has no hysteresis and is diagnosis only. The stage is not switched off by OTW. Only if temperature rises above shutdown threshold ( $T_{\rm OUTn\_OTSD}$ ) the stage is disabled for device self protection. After this, the stage won't be enabled again until temperature falls below Self protection temperature hysteresis ( $T_{\rm OUTn\_OTSDHYS}$ ) (see **Chapter 6**). Figure 10 Temperature Thresholds (see also Chapter 6) OL or SCG is recognized using two thresholds ( $V_{\rm OUTn\_SCG}$ and $V_{\rm OUTn\_OL}$ ) and a bias voltage source with current limit for each output. For OUT11...OUT18 it is possible by configuration to switch off the internal diagnostic pull-down current source. In this case diagnosis of OL is deactivated, no entry of OL into diagnostic register, even if $V_{\rm OUTn\_SCG} < V_{\rm OUTn} < V_{\rm OUTn\_OL}$ . Diagnosis of SCG remains functional. See Chapter 8.3 for specified values of diagnostic currents and threshold voltages. The fault conditions SCB, SCG, OL and DOT will not be stored until an integrated filtering time ( $t_{\text{DIAG\_SCB}}$ , $t_{\text{DIAG\_SCG}}$ , $t_{\text{DIAG\_OLW}}$ ) has expired. If at one output, several errors occur in a sequence, the newest detected error is stored to the diagnosis register (after filtering time). Figure 11 SCG and OL diagnosis function (not tested, overview only) #### 8.2 Encoding of Diagnostic Information All fault conditions are encoded in two bits per stage and are stored in the corresponding registers (DIAREG1...5). Additionally there is one central diagnostic overtemperature bit (COTW) (this bit is set to '0' if DOT occurred at any stage). The common failure bit (DIAREG6, bit FAILURE\_FLAG) is set to '0' if SCB, SCG, OL or DOT is detected on any output stage (OUT1...18). Only if all the stage diagnostic bits are '1', the FAILURE\_FLAG bit is '1'. The diagnosis registers can be read via MSC. When a valid MSC read command (RD\_DATA) is detected, the selected diagnosis register information is moved to a shift register for transmission (MSC upstream). At the same time the selected diagnosis register is cleared. Table 18 Encoding of diagnosis information | Encoding of the diagnosis bits of the device | | | | | | |----------------------------------------------|-----------|--------------------------------------------------------------------|--|--|--| | OUTn_DIA2 | OUTn_DIA1 | description | | | | | 1 | 1 | Power stage ok | | | | | 1 | 0 | Short circuit to battery (SBC) or diagnostic overtemperature (DOT) | | | | | 0 | 1 | Open load (OL) | | | | | 0 | 0 | Short circuit to ground (SCG) | | | | ## 8.3 State Diagram of the Device Diagnosis Figure 12 State diagram of the device diagnosis (not tested, overview only) Outputs are switched inactive if $V_{\rm DD}$ is out of range or RST respectively ABE is externally pulled low. After a reset the stages start in state A (OFF state). If a stage is getting overheated above the overtemperature shutdown threshold ( $T_{\rm OUTn\_OTSD}$ , Item 6.4.1) it is entering state D (switched off for self protection) independent from its current state. Leaving this state is only possible if temperature falls below Self Protection Temperature Hysteresis ( $T_{\rm OUTn\_OTSDHYS}$ , Item 6.4.2). #### 8.4 **Reset of the Diagnostic Information** The diagnostic registers are set to its reset value individually at readout by their RD DATA command, or all together by WR RST command, POR or RST. At the same time, the filters $t_{\mathsf{DIAG\_SCB}},\,t_{\mathsf{DIAG\_SCG}},\,t_{\mathsf{DIAG\_OL}}$ are re-set. The filter $t_{\mathsf{DIAG\_OTW}}$ is not re-set. In the case a stage is shut off because of SCB, by readout of the diagnostic information via RD DATA instruction the DIAREGx entry is cleared and output is activated again. Because SCB could only be detected when the stage is switched on, the output is activated and shut off again after the shutoff delay, if SCB condition is still existent. Some register bits are not cleared by read-out or reset, see tables in Chapter 12.2. **Electrical Characteristics** # **Diagnosis** 8.5 Table 19 $4.5V < V_{\rm DD} < 5.5V$ , $4.5V < V_{\rm BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_{\rm i}$ = -40°C to +150°C, unless otherwise specified | Pos. | Parameter | Symbol | | s | Unit | TC | Conditions | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------|---------|-------------------------------------|----|------------|--------------------------------------------------------------------------------------| | | | | min. | typ. | max. | | | | | Diagno | sis filter time, delay time fault con | dition to sw | itch off, 0 | OUTn (n | n=118) | | 1 | | | 8.5.1 | Overtemperature Warning | $t_{DIAG\_OTW}$ | 15 | _ | 30 | μs | С | _ | | 8.5.2 | Short to Battery Voltage | $t_{DIAG\_SCB}$ | 60 | _ | 135 | μs | В | _ | | 8.5.3 | Short to Ground | $t_{DIAG\_SCG}$ | 60 | _ | 135 | μs | В | _ | | 8.5.4 | Open Load | $t_{DIAG\_OL}$ | 60 | _ | 135 | μs | В | _ | | 8.5.5 | Diagnosis Fault entry delay, delay<br>time after diagnosis filter time has<br>expired until fault entry is stored in<br>corresponding diagnostic register | t <sub>DIAG_DELAY</sub> | 0 | _ | 5 | μs | С | _ | | 8.5.6 | Overtemperature warning diagnosis threshold | $T_{OUTn\_OTW}$ | 150 | _ | 190 | °C | С | _ | | 8.5.7 | Short circuit to ground diagnosis threshold | $V_{OUTn\_SCG}$ | 0.6* <i>V</i> <sub>DD</sub><br>-0.2 | _ | 0.6* <i>V</i> <sub>DD</sub> +0.2 | V | В | _ | | 8.5.8 | Open load diagnosis threshold stage disabled | $V_{OUTn\_OL}$ | V <sub>DD</sub> -0.2 | _ | V <sub>DD</sub> +0.3 | V | В | 1) | | 8.5.9 | Diagnostic bias voltage stage disabled | $V_{OUTn\_BIAS}$ | 0.7* <i>V</i> <sub>DD</sub><br>-0.2 | - | 0.7* <i>V</i> <sub>DD</sub><br>+0.2 | V | Α | 1) | | Diagno | stic current of OUTn 1) | | | | | | | | | 8.5.10 | Diagnostic pull down current | $I_{OUTn\_DIA\_P}$ | 270 | _ | 550 | μΑ | Α | $V_{OUTn}$ =14V | | 8.5.11 | Diagnostic pull down current | $I_{OUTn\_DIA\_P}$ | 220 | _ | 550 | μΑ | С | $\begin{array}{c} V_{\rm OUTn\_OL} < \\ V_{\rm OUTn} < V_{\rm BAT} \end{array}$ | | 8.5.12 | Diagnostic pull up current | $I_{OUTn\_DIA\_N}$ | -300 | - | -100 | μΑ | Α | $V_{OUTn}$ =0 $V$ | | 8.5.13 | Diagnostic pull up current | I <sub>OUTn_DIA_N</sub> | -300 | - | -100 | μΑ | С | $\begin{array}{c} \text{OV} < V_{\text{OUTn}} \\ < V_{\text{OUTn\_SCG}} \end{array}$ | #### Table 19 Diagnosis $4.5V < V_{DD} < 5.5V$ , $4.5V < V_{BAT} < 40V$ , all voltages with respect to PGND, positive current flowing into pin., $T_i = -40^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ , unless otherwise specified | Pos. | Parameter | Symbol | | s | Unit | TC | Conditions | | |--------|-----------------------------------|--------------|------|------|-------|----|------------|---| | | | | min. | typ. | max. | | | | | Revers | e Current Detection OUTn (n=1 | 18) | | | | | | 1 | | 8.5.14 | Reverse Current detection voltage | $V_{REVCUR}$ | -0.3 | _ | -0.03 | V | С | _ | | 8.5.15 | Reverse Current filter time | $t_{REVCUR}$ | 26 | _ | 60 | μs | С | _ | <sup>1)</sup> OUTn\_DIAC='1' #### 8.6 Timing Figure 13 Timing and logic entry of diagnosis information to diagnosis register Supply, V<sub>DD</sub> Monitoring, Reset and ABE ## 9 Supply, $V_{DD}$ Monitoring, Reset and ABE ### 9.1 General functions of $V_{DD}$ Monitoring $V_{ m DD}$ -Monitoring is measured with reference to GNDABE. Power On Reset (POR) is measured with reference to PGND. The state of $V_{\rm DD}$ monitoring is stored in DIAREG7 and can be read out via MSC. $V_{ m DD}$ monitoring detects supply voltage outside the specified range. It disables stages but does not reset registers CONREGx, DIAREGx In case of $V_{\rm DD}$ failure, the stages must be switched off according CONREG4.ABE\_IMPACT -setting, even if Pin ABE is high level because of external short circuit to $V_{\rm DD}$ or $V_{\rm BAT}$ (up to $V_{\rm BAT}$ sc). Figure 14 $V_{\rm DD}$ monitoring function (not tested, overview only) **Figure 14** explanation: In the "shaded" area of "Outputs", the output channels may be switches ON or OFF by MSC DATA-Frame. In shaded area of "OUT15, OUT16" the output channels may be switched or remain ON or OFF dependent on the register settings OUT1516. OUT15 and OUT16 can't be switched on during over-, undervoltage, ABE, MSC\_MON or RST. Switching off is possible (see Figure 1). POR ( $V_{\rm DD}$ < $V_{\rm DD\_POR}$ ) switches off all stages without delay. ## 9.2 $V_{\rm DD}$ Undervoltage If the $V_{\rm DD}$ voltage is lower than the supply voltage supervisory lower threshold ( $V_{\rm DD\_THL}$ ), all output stages are shut off after a filtering time ( $t_{\rm FIL\_OFF}$ ) and active low signal is generated at the bi-directional pin ABE. The only exception is OUT15 and OUT16, if configured to delayed reset behavior. These outputs then remain functional in undervoltage condition, until - filtering time (t<sub>DELRES</sub>) has expired, or - · stage is switched off by MSC command or - $V_{\mathrm{DD}}$ falls below the power-on-reset threshold ( $V_{\mathrm{DD}\ \mathrm{POR}}$ ) or - · RES15\_16 gets active. OUT15 or OUT16 cannot be switched on by MSC command in undervoltage condition. At the transition from undervoltage to normal voltage the signal at Pin ABE goes high after a filtering time ( $t_{\rm FIL\_ON}$ ) has expired. Output registers are cleared to "1" (output stages remain off until switched on again via MSC data frame). During undervoltage condition no new fault conditions are written to diagnosis registers, the content is frozen. However, data and configuration registers still can be accessed (read and write) using MSC commands. If $V_{\rm DD}$ falls below the power-on-reset supply voltage ( $V_{\rm DD\_POR}$ ) all stages are shut off and ABE is switched active low. When $V_{\rm DD}$ is rising above the power-on-reset supply voltage threshold ( $V_{\rm DD\_POR}$ ) a power-on-reset is internally generated ( $t_{\rm POR}$ ), setting all registers to its default state (all stages switched off, all registers cleared to default). ### 9.3 $V_{\rm DD}$ Overvoltage If the $V_{\rm DD}$ voltage is higher than the supply voltage supervisory upper threshold ( $V_{\rm DD\_THH}$ ), all output stages are shut off after a filtering time ( $t_{\rm FIL\_OFF}$ ) and active low signal is generated at the bi-directional Pin ABE. The only exception is OUT15 and OUT16, if configured to delayed reset behavior. These outputs then remain functional in overvoltage condition, until - filtering time (t<sub>DELRES</sub>) has expired or - stage is switched off by MSC command or - RES15\_16 gets active. OUT15 or OUT16 cannot be switched on by MSC command in overvoltage condition. The behavior of the ABE level and output stages on the return of VDD from overvoltage to the correct range is configured in CONREG4, bit MON\_LATCH). - 1: ABE is latched and outputs remain off after overvoltage, t<sub>DELRES</sub> continues to expire and switches off OUT15 and OUT16. Return to normal operation is only possible with power-on reset or by changing this bit via MSC command to "0". - 0: ABE is inactive after $V_{ m DD}$ returned to normal operating voltage and filtering time has expired. At the transition from overvoltage to normal condition, output registers are cleared to "1" (output stages remain off until switched on again via MSC). During overvoltage condition no new fault conditions are written to diagnosis registers, the content is frozen. However, data and configuration registers still can be accessed (read and write) using MSC commands. Data Sheet 44 Rev. 1.1, 2012-07-31 #### 9.4 Thresholds Figure 15 Operating Supply Range #### 9.5 ABE Pin ABE is functional as input and output. During a low on pin ABE (pulled low by the internal open drain device or forced low by an external source), the output registers are cleared to '1' switching off outputs OUT1...OUT14, OUT17, OUT18. Behavior of OUT15 and OUT16 depends on configuration register settings. Programmable filter times apply. See **Figure 1** and **Figure 16** for details. ### 9.6 Testing of $V_{DD}$ Monitoring Figure 16 Block Diagram of V<sub>DD</sub> Monitoring The stages are switched off if under- or overvoltage is detected in any case OUT15,16 might be delayed, dependent on register OUT1516. ### 9.7 Testing procedure of V<sub>DD</sub> Monitoring in the application Testing upper threshold in application (VDD is 5V): By writing xxxxx00xb into CONREG4, the overvoltage threshold is reduced to $V_{\rm TEST\_THH}$ . In DIAREG7 bit 5 and 7 have to be LOW then. After writing xxxxx1x0b to CONREG4, bit 5 and 7 in DIAREG7 must be HIGH again. Testing lower threshold in application (VDD is 5V): By writing xxxxx01xb into CONREG4, the undervoltage threshold is increased to $V_{\mathsf{TEST\_THL}}$ . In DIAREG7 bit 6 and 7 have to be LOW then. After writing xxxxx1xxb to CONREG4, bit 6 and 7 in DIAREG7 must be HIGH again. ### 9.8 Electrical Characteristics ## Table 20 Power Supply, POR, $V_{\rm DD}$ Monitoring, ABE and RST | Pos. | Parameter | Symbol | | Value | S | Unit | TC | Conditions | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------|-------|------|------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | min. typ. r | | max. | | | | | | Powe | r Supply | | | | | | | | | | 9.8.1 | Operational Supply Current | $I_{VDD}$ | _ | 18 | 25 | mA | С | $\begin{array}{c} \text{4.5V} < V_{\text{DD}} < \text{5.5V}, \\ \text{All channels ON or} \\ \text{OFF, nominal load} \\ \text{conditions} \end{array}$ | | | 9.8.2 | Overvoltage Supply Current | $I_{\text{VDD\_0V}}$ | _ | - | 50 | mA | С | 5.5V< $V_{\rm DD}$ <36V, no damage | | | Powe | r ON Reset | 1 | 1 | | П | | | | | | 9.8.3 | | | _ | _ | 2.5 | V | В | _ | | | 9.8.4 | Power On Reset Threshold Below this threshold the device is in reset state, all registers are cleared. Device starts operation ( $V_{\rm DD}$ monitoring forces stages off) after $t_{\rm POR}$ , when $V_{\rm DD}$ is rising above this threshold. | $V_{\mathrm{DD\_POR}}$ | 3 | _ | 3.5 | V | В | _ | | | 9.8.5 | Power On Reset Extension Time | $t_{POR}$ | 180 | _ | 360 | μs | С | _ | | | $V_{DD}$ M | onitoring | 1 | | | -1 | | 1 | | | | 9.8.6 | Undervoltage threshold, ABE turns active low and stages are turned off when $V_{\rm DD}$ is below this threshold | $V_{DD\_THL}$ | 4.1 | _ | 4.4 | V | В | 1) | | | 9.8.7 | Overvoltage threshold, ABE turns active low and stages are turned off when $V_{\rm DD}$ is above this threshold | $V_{DD\_THH}$ | 5.25 | _ | 5.5 | V | В | 1) | | | 9.8.8 | Filtering time before switching off, $V_{\rm DD}$ is rising above $V_{\rm DD\_THH}$ or falling below $V_{\rm DD\_THL}$ all outputs except OUT15, OUT16 if configured to delayed reset | $t_{\sf FIL\_OFF}$ | 60 | _ | 135 | μs | С | _ | | | 9.8.9 | Filtering time with delay before switching off if ABE is configured to delayed switching of stages by CONREG4, switching OFF because of VDD Monitoring or falling edge of ABE is de-bounced <sup>2)</sup> | t <sub>FIL_OFF_DEL</sub> | 30 | _ | 80 | ms | С | _ | | ## Table 20 Power Supply, POR, V<sub>DD</sub> Monitoring, ABE and RST | Pos. | Parameter | Symbol | ' | S | Unit | TC | Conditions | | | |--------|---------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|----------|-----------------|----|------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | 9.8.10 | Delayed Reset for OUT15 and OUT16, if configuration bits are set to delayed reset | t <sub>DELRES</sub> | 400 | _ | 800 | ms | С | _ | | | 9.8.11 | Filtering time before switching on, returning to $V_{\rm DD\_THL} \! < \! V_{\rm DD} \! < \! V_{\rm DD\_THH}$ | $t_{\sf FIL\_ON}$ | 60 | _ | 135 | μs | С | _ | | | 9.8.12 | | $V_{TEST\_THL}$ | 5.15 | _ | 5.6 | V | В | 1) | | | 9.8.13 | | V <sub>TEST_THH</sub> | 4.1 | _ | 4.5 | V | В | 1) | | | ABE a | s Input | | | • | 1 | 1 | | | | | 9.8.14 | ABE input low level | $V_{ABE\_INL}$ | -0.3 | _ | $0.3*V_{ m DD}$ | V | В | _ | | | 9.8.15 | ABE input high level | $V_{ABE\_INH}$ | $0.7^*V_{DD}$ | _ | 36 | V | В | _ | | | 9.8.16 | ABE input hysteresis | $V_{ABE\_INHYS}$ | 0.2 | _ | 1 | V | С | _ | | | 9.8.17 | ABE input current | $I_{ABE\_INL}$ | -100 | _ | -20 | μA | Α | -0.2V< <i>V</i> <sub>ABE</sub> < <i>V</i> <sub>DD</sub> -1.5V <sup>3)</sup> | | | 9.8.18 | ABE input current | $I_{ABE}$ | -400 | _ | _ | μA | С | -0.3V< $V_{\rm ABE}^{3)}$ | | | 9.8.19 | ABE input current | $I_{ABE\_INH}$ | -5 | _ | 5 | μΑ | Α | $V_{\rm DD} < V_{\rm ABE} < 36 \mathrm{V}$ | | | 9.8.20 | ABE pulse width, ABE requires min. low level pulse width | $t_{ABE}$ | 0.5 | _ | 3.5 | μs | С | | | | ABE a | s Output | | | | | • | | | | | 9.8.21 | ABE output low voltage | $V_{ABE\_OUTL}$ | _ | - | 1 | V | Α | $ \begin{aligned} &2.5 \text{V} \!<\! V_{\text{DD}} \!\!<\! V_{\text{DD\_THL}}, \\ &I_{\text{ABE}} \!\!<\!\! 6.5 \text{mA} \end{aligned} $ | | | 9.8.22 | ABE output low voltage | $V_{ABE\_OUTL}$ | _ | _ | 1 | V | Α | $\begin{aligned} V_{\mathrm{DD\_THH}} &< V_{\mathrm{DD}} &< 36 \mathrm{V}, \\ I_{\mathrm{ABE}} &< 7 \mathrm{mA} \end{aligned}$ | | | 9.8.23 | ABE output low voltage | $V_{ABE\_OUTL}$ | _ | _ | 0.7 | V | Α | $V_{\rm DD}$ =2.5V, $I_{\rm ABE}$ <2mA | | | 9.8.24 | Maximum current (short circuit limited current) <sup>4)</sup> | $I_{ABE\_max}$ | 15 | _ | _ | mA | С | | | | 9.8.25 | ABE passive output high voltage | $V_{ABE\_OUTH}$ | $V_{\rm DD}$ –1.5 | $V_{DD}$ | _ | V | Α | no load | | #### Supply, V<sub>DD</sub> Monitoring, Reset and ABE #### Table 20 Power Supply, POR, V<sub>DD</sub> Monitoring, ABE and RST | Pos. | Parameter | Symbol | | S | Unit | TC | Conditions | | | |--------|------------------------------------------------------------|----------------|------|------|------|----|------------|------------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Pin RS | ST . | | - | | 1 | · | | | | | 9.8.26 | RST input low level | $V_{RST\_L}$ | -0.3 | _ | 1 | V | В | | | | 9.8.27 | RST input high level | $V_{RST\_H}$ | 2 | _ | 36 | V | В | | | | 9.8.28 | RST input hysteresis | $V_{RST\_HYS}$ | 0.1 | _ | 0.5 | V | С | | | | 9.8.29 | RST input current | $I_{RST}$ | -120 | _ | 20 | μΑ | С | -0.2V< $V_{\mathrm{RST}}$ < $V_{\mathrm{DD}}$ | | | 9.8.30 | RST input current | $I_{RST}$ | -10 | _ | 1000 | μA | С | $V_{\rm DD}$ < $V_{\rm RST}$ <36V | | | 9.8.31 | RST input current | $I_{RST}$ | -400 | _ | _ | μΑ | С | -0.3V< $V_{RST}$ | | | 9.8.32 | RST pull-up current | $I_{RST}$ | -50 | _ | -10 | μΑ | Α | 0V< <i>V</i> <sub>RST</sub> < <i>V</i> <sub>DD</sub> -1.5\ | | | 9.8.33 | Reset pulse width, RST requires min. low level pulse width | $t_{RST}$ | 0.5 | | 3.5 | μs | С | | | <sup>1)</sup> Referred to GNDABE <sup>2)</sup> In case of undervoltage of V<sub>DD</sub>, specification is not fulfilled: e.g. proper operation of protection functions is not guaranteed (OUT= 1...14,17,18). <sup>3)</sup> ABE as Output is not active <sup>4)</sup> Integrated protection functions are designed to prevent IC destruction under fault conditions. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous or repetitive operation. Application must take care, that current into this pin does not exceed 15mA. **Device Logic Behavior** # 10 Device Logic Behavior Table 21 Device Logic Behavior | Table 21 Dev | ice Lo | | 14101 | | 1 _ | | | | | | | | |--------------------------------------------|------------------------|---------------|---------------|---------------|----------------------------|---------|--------------------------------------|------------------------|---------------------|---------------|-----------------|---------------| | | Regis | sters | | | Output | Stages | | Others | | | | | | | DIAREG | CONREG | OUTREG | OUT1516 | 14,<br>1114,<br>17, 18 | 510 | 15, 16 | OUT1516<br>delay timer | MSC timeout counter | ABE output | DELAYOUT output | SDO output | | MSC Communic | ation | | | 1 | 1 | | 1 | | 1 | | | | | Dataframe | _ | _ | data<br>entry | _ | ON/OFF<br>dependi<br>OUTRE | ng on | - | _ | restart | _ | _ | _ | | RD_CONFIG | - | read<br>out | - | - | _ | | _ | - | - | _ | _ | send<br>data | | RD_DATA | read<br>out &<br>reset | _ | 1) | 1) | 1) | | 1) | _ | _ | _ | _ | send<br>data | | WR_RST | reset | _ | 1) | 1) | 1) | | 1) | _ | _ | _ | _ | _ | | WR_CONREGx | _ | data<br>entry | _ | - | _ | | _ | _ | - | _ | _ | _ | | WR_OUT1516 | _ | _ | _ | data<br>entry | _ | | ON/OFF<br>depending on<br>OUT1516 3) | restart 3) | _ | _ | _ | _ | | MON_TEST | х | data<br>entry | х | х | х | | x | _ | _ | х | х | _ | | Input pins | | | | | | | | | | | | | | DIS5_10 | data<br>entry | _ | _ | _ | _ | disable | _ | _ | _ | _ | _ | _ | | lower thresholds of DELAYIN <sup>4)</sup> | data<br>entry | _ | _ | _ | _ | | _ | _ | _ | _ | pulled<br>low | _ | | higher thresholds of DELAYIN <sup>5)</sup> | data<br>entry | _ | _ | reset | _ | | reset | _ | _ | _ | _ | _ | | RST | reset | reset | reset | reset | disable | 7) | disable <sup>6)</sup> | - | restart | pulled<br>low | pulled<br>low | disable<br>8) | | ABE_STATUS | data<br>entry | _ | reset | reset | disable | 7) | disable <sup>6)</sup> | - | _ | _ | _ | _ | | Internally detect | ed err | or case | es | | | | | | | | | | | STATUS_UV,<br>STATUS_OV | data<br>entry | _ | reset | reset | disable | 7) | disable <sup>6)</sup> | _ | _ | pulled<br>low | pulled<br>low | _ | | STATUS_SVBATT | data<br>entry | | | | disable | | disable | _ | _ | _ | _ | - | | POR | reset | reset | reset | reset | disable | | | restart | restart 9) | pulled<br>low | pulled<br>low | disable | | SCB | data<br>entry | _ | - | - | disable and OU | | n CONREGx | _ | - | _ | _ | - | | OL | data<br>entry | _ | - | - | _ | | _ | - | - | _ | _ | _ | | SCG | data<br>entry | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | #### **Device Logic Behavior** #### Table 21 Device Logic Behavior | Registers | | | | Output Stages | | | Others | | | | | |---------------------|---------------|---|----------|---------------|-----------------------|-----------------------|---------|---------|---|---|---| | OTW | data<br>entry | _ | _ | - | _ | _ | - | _ | _ | - | - | | OTSD | 10) | _ | - | - | disable | disable | _ | _ | - | _ | _ | | REVCUR_FLAG | data<br>entry | _ | - | - | _ | _ | - | - | _ | _ | - | | Timeout counter | expired | | <u>'</u> | <u>'</u> | 1 | | | | • | 1 | | | MSC timeout counter | data<br>entry | _ | reset | reset | disable <sup>7)</sup> | disable <sup>6)</sup> | _ | expired | _ | _ | - | | OUT1516 delay timer | _ | - | _ | reset | _ | disable 6)11) | expired | _ | _ | - | - | - 1) Outputs which have been switched off by SCB are switched on until SCB is detected again - 2) Only DIAREG1...5 are reset, DIAREG6 and DIAREG7 remain unchanged - 3) Switching on respectively restarting delay timer only in failure free condition - 4) Thresholds $V_{DELAYIN\ L}$ and $V_{DELAYIN\ H}$ - 5) Thresholds $V_{\text{DELAYIN\_RES15\_16\_L}}$ and $V_{\text{DELAYIN\_RES15\_16\_H}}$ - 6) OUT1516 reset and stages are disabled after delay time (OUT15, OUT16 may be configured to long delay) - 7) OUTREG reset and stages are disabled because control register is reset - 8) communication stopped - 9) before t<sub>MSC mon</sub> a data frame must be received, otherwise DIAREG6 must be read out to clear MSC\_MON failure bit. - 10) OTW still active in OTSD, no new diagnostic entry when changing from OTW to OTSD - 11) Only if this timer has expired and failure occurs #### Description: - -: no influence - x : influence possible, refer to corresponding chapter in this specification #### 11 Micro Second Channel MSC Bidirectional micro second channel (MSC) is used for communication with micro controller. Via MSC, the micro controller controls the outputs and logic of the stage device including the diagnosis and monitoring module. Diagnosis data is requested by micro controller via downstream and returned by the device via MSC upstream channel. The MSC is a serial interface which is especially optimized to connect peripheral devices via serial link to micro controller. The serial communication link is built up by a fast synchronous downstream channel from micro controller to the stage device and an asynchronous upstream channel (referenced to downstream clock). The downstream interface can be "low voltage differential" (FCLN, FCLP, SIN, SIP) or "single ended" (FCL, SI, SSY). Multiple "power devices" with MSC on downstream are possible. Downstream device is selected by SSY. The MSC logic is supplied with $V_{\rm DD}$ and referenced to PGND. If supply voltage of the device is below $V_{\rm DD\_THL}$ , downstream communication is possible with reduced FCL clock frequency only. Power on reset ( $V_{\rm DD}$ < $V_{\rm DD}$ POR) disables the MSC interface. Figure 17 MSC Interface (not tested, overview only) #### 11.1 Downstream Communication Downstream frames are synchronous serial frames with clock and data line. The physical interface for downstream communication can be "low voltage differential" or "single ended" type. Both interface types are using individual pins (FCL and SI or FCLN, FCLP, SIN and SIP) and common pins (SSY and SO). To select the interface, FLCN has to be connected either to PGND (for single ended type) or to a voltage within the defined input voltage range (for low voltage differential type) (see <a href="Item 11.5.7">Item 11.5.7</a>). The unused pins are connected to PGND (FCLN, FCLP, FCL, SIP, SIN) or to VDD (SI). Differential inputs for downstream data are SIP and SIN; the differential input signal SIP – SIN is the same logical signal as SI. The clock pins are FCLP and FCLN, the differential clock FCLP – FCLN is the same logical signal as FCL. There is one input for select/sync at SSY, and one output for upstream data at SDO. The stage device is always the slave in this communication link. The SSY signal enables receiver circuits automatically during a downstream frame transmission. Two types of downstream frames are defined: - Command frames (selection bit ="1") - Data frames (selection bit ="0") The device MSC uses non inverting polarity for SI and FCL: SI changes its state with the rising edge of FCL and is sampled with the falling edge; a logic '1' is a 'high level' on SI, and a logic '0' is a 'low level' on SI. Data at SI is latched by device on the falling edge of FCL. The SSY input is active low during the active phases of command or data frames. An active enable signal validates the SI input signal. Outside the active phase (SSY line is at high level) data at SI is ignored. By this way it is possible to drive multiple "power devices" with shared FCL and SI lines and individual SSY signal. Command frames and data frames may be sent in any sequence (with a passive phase of at least 2 FCL-cycles after each frame). Table 22 Execution of commands | Event on MSC downstream | upstream busy | upstream idle | |---------------------------|---------------|---------------| | valid read command frame | ignored | executed | | valid write command frame | executed | executed | | valid data frame | accepted | accepted | | invalid command frame | ignored | ignored | | invalid data frame | ignored | ignored | The serial clock FCL is active (toggling) continuously ("FCL continuous mode") even when no command frame or data frame is transmitted. It is used to generate the upstream clock. The clock period of FCL is defined as $t_{\rm FCL}$ , maximum downstream clock rate is $f_{\rm FCLmax}$ . The active phase of a downstream frame starts with the falling edge of the signal on SSY and ends with the rising edge. SSY changes its state with the rising edge of clock FCL. After a power-on-reset or RST returns to logical high level for device normal operation, the MSC interface is fully functional after a maximum of 8 clock pulses on FCL respectively FCLP and FCLN. ### 11.1.1 Voltage Level Diagrams of low voltage differential pins Figure 18 Voltage level diagram #### 11.1.2 Downstream Supervisory Functions A command- or data frame is interpreted as valid, if it has the correct number of clock pulses (a frame has a length of 17 clock pulses). Clock pulses are counted at the falling edge of the signal. There is no parity check. If device receives no valid data frame for $t > t_{MSC\_mon}$ , the device will switch off the output stages (exception: OUT15 or OUT16 if configured to delayed reset behavior and set the bit MSC MON in DIAREG6 to '0'. #### 11.1.3 Command Frame A command frame always starts with a high level bit (command selection bit). The number of bits of the active phase of a command frame NCB is fixed to 17. A command is executed only if the number of the command bits is equal to NCB = 17. The length of the command frame's passive phase $t_{\rm CPP}$ must be a minimum of 2 \* $t_{\rm FCL}$ (2 clock pulses). Alternatively the passive phase can consist in $t_{\text{CPP}} = t_{\text{FCL}}$ (1 clock pulse) followed by a frame of wrong length (4...8 bits, with or without SSY active low) and a second $t_{\text{CPP}} = t_{\text{FCL}}$ (1 clock pulse). Figure 19 MSC command frame Content of a command frame (LSB transmitted first) Table 23 Command frame | Bit # | Description | |---------------|-------------------------------| | 0 (first bit) | = '1': command selection bit | | 15 | Command [C0C4] | | 613 | Data for the command [CD0CD7] | | 1416 | don't care 3 bits | The least significant (LSB) bit of a command is transmitted first. #### 11.1.4 Data Frame A data frame always starts with a low level bit (data selection bit). The number of the bits of the active phase of a data frame NDB is fixed to 17 bit. A data frame is accepted if the actual length is the expected length NDB. MSC Monitoring $t_{\text{MSC\_mon}}$ is re-triggered by any data frame with correct length (no other error detection mechanism is implemented). The length of the data frame's passive phase $t_{\rm DPP}$ must be a minimum of 2 \* $t_{\rm FCL}$ (2 clock pulses). Alternatively the passive phase can consist in $t_{\rm DPP}$ = $t_{\rm FCL}$ (1 clock pulse) followed by a frame of wrong length (4...8 bits, with or without SSY active low) and a second $t_{\rm DPP}$ = $t_{\rm FCL}$ (1 clock pulse). Figure 20 MSC data frame There is no parity bit in the data frame. Table 24 Data frame | OUTREG Bit | Description | |---------------|---------------------------------------| | 0 (first bit) | = '0': data selection bit (R-A 1.5.3) | | 1 | OUT1 stage data <sup>1)</sup> | | 2 | OUT3 stage data <sup>1)</sup> | | 3 | OUT5 stage data <sup>1)</sup> | | 4 | OUT7 stage data <sup>1)</sup> | | 5 | OUT9 stage data <sup>1)</sup> | | 6 | OUT11 stage data <sup>1)</sup> | | 7 | OUT13 stage data <sup>1)</sup> | | 8 | OUT17 stage data <sup>1)</sup> | | 9 | OUT2 stage data <sup>1)</sup> | | 10 | OUT4 stage data <sup>1)</sup> | | 11 | OUT6 stage data <sup>1)</sup> | | 12 | OUT8 stage data <sup>1)</sup> | | 13 | OUT10 stage data <sup>1)</sup> | | 14 | OUT12 stage data <sup>1)</sup> | | 15 | OUT14 stage data <sup>1)</sup> | | 16 | OUT18 stage data <sup>1)</sup> | <sup>1)</sup> The control bit is non inverting, i.e. if a control bit is '1' the corresponding stage is off. The stages OUT15 and OUT16 are accessed by command frame (WR\_OUT1516) due to their optional special functions (delayed reset behavior on ABE, RST, ...). The data is stored in register OUTREG. #### 11.2 Upstream Communication The serial data output [SDO] is the synchronous serial data signal of the upstream channel. The polarity for [SDO] is 'non inverting polarity'— i.e. a low level bit at [SDO] is stored in the micro controller as a logic '0', and a high level bit at [SDO] is stored in the micro controller as a logic '1'. Figure 21 MSC upstream communication (not tested, overview only, Single Ended) The serial data output (SDO) is single-ended. The frequency for SDO is derived from FCL (or FCLN/FCLP) by an internal divider and can be configured via MSC. Figure 22 MSC upstream frame Table 25 Upstream frame | Bit | description | |------------|--------------------------------------------------------------------------------------------------| | 0 | start bit, always '0' | | 1-8 | upstream data bits UD07 | | 9 | parity bit (The parity bit is set in order to achieve an even number of '1' in Bits UD07+Parity) | | 10, 11, 12 | stop bits, always '1' | Transmission of the registers via upstream starts within $t_{\rm MSC\_RSP}$ after read command has been received. If a read command is received the device will ignore further read commands until the upstream data transfer is finished. A new read command is accepted if the rising edge SSY arrives after the last stop bit has been sent. Write commands or data frames are executed independently of ongoing read requests. If the write command is changing the register which is in transmission, the old register content will be sent (see **Figure 22**). ## 11.3 Timing Characteristics Figure 23 MSC timing The downstream clock within the device is always running; each upstream data frame (i.e. each answer to a READ command) is synchronized with this clock. The upstream response time $t_{MSC\_RSP}$ describes the time between end of read command (rising edge of SSY) to beginning of up-stream communication (falling edge of start bit). #### 11.4 Internal Clock Signal The MSC interface is synchronously clocked by the external MSC clock signal (FCL or FCLN/FCLP). If this clock signal is missing the communication is halted. All other functions of the circuit are available independently of an external MSC clock signal FCL or FCLN/FCLP. The internal clock source is used for: - Diagnosis filtering - · Self protection - Reset extension - MSC data stream supervisory - Delayed reset behavior of OUT15 and OUT16 - Delayed disabling inputs (DIS5\_10, DELAYIN) The internal clock signal is generated independently from MSC clock (FCL or FCLN/FCLP). The internal oscillator is functional in undervoltage $V_{\rm DD\_THL}$ above $V_{\rm DD\_POR}$ . By this way it is guaranteed that in undervoltage condition or during micro controller reset the diagnostic filters (e.g. stage shut off on SCB) and the delayed reset of OUT15 and OUT16 are functional. ### 11.5 Electrical Characteristics #### Table 26 Micro Second Channel | Pos. | Parameter | Symbol | Values | | | Unit | TC | Conditions | | |---------|---------------------------------------------------------------------------------------------|--------------------------------|--------|------|------|------|----|-----------------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | Interna | l Clock | | | | | | | | | | 11.5.1 | Frequency of internal clock | $f_{INT}$ | 0.7 | _ | 1.1 | MHz | С | - | | | Pin SS | Y | • | | • | • | | | | | | 11.5.2 | Input comparator low level | $V_{\mathrm{SSY\_low}}$ | -0.3 | _ | 8.0 | V | В | _ | | | 11.5.3 | Input comparator high level | $V_{\rm SSY\_high}$ | 1.6 | _ | 36 | V | В | _ | | | 11.5.4 | Input comparator hysteresis | $V_{\rm SSY\_hys}$ | 0.1 | _ | 0.5 | V | С | _ | | | 11.5.5 | Input capacitance | $C_{SSY}$ | _ | _ | 10 | pF | С | _ | | | 11.5.6 | Input current Internal pull up current source to $V_{\rm DD}$ | $I_{SSY}$ | -100 | - | -10 | μΑ | Α | $0V < V_{\rm SSY} < 2V$ | | | Pins FC | CLP, FCLN | • | | • | • | | | | | | 11.5.7 | Input voltage range | $V_{\rm FCLP}, \ V_{\rm FCLN}$ | 8.0 | - | 1.6 | V | С | _ | | | 11.5.8 | Differential input high detection level, $V_{\rm FCLx\_high} = V_{\rm FCLP} - V_{\rm FCLN}$ | $V_{FCLx\_high}$ | 25 | - | 125 | mV | С | _ | | | 11.5.9 | Differential input low detection level, $V_{\rm FCLx\_low} = V_{\rm FCLP} - V_{\rm FCLN}$ | $V_{\sf FCLx\_low}$ | -125 | - | -25 | mV | С | _ | | | 11.5.10 | Input voltage offset, $V_{\rm FCLx\_off}$ =0.5*( $V_{\rm FCLP}$ + $V_{\rm FCLN}$ ) | $V_{FCLx\_off}$ | 1.05 | - | 1.4 | V | С | _ | | | 11.5.11 | Differential capacitance between; FCLP and FCLN | $C_{FCLx}$ | _ | - | 8 | pF | С | _ | | | 11.5.12 | FCLP Input pull up current; FCLP: internal pull up current source; | $I_{FCLP}$ | -25 | - | -3 | μΑ | Α | $0V < V_{\text{FCLP}} < 2V$ | | | 11.5.13 | FCLN Input pull down current; FCLN: internal pull down current source | $I_{FCLN}$ | 6 | _ | 50 | μΑ | Α | $1V < V_{\text{FCLN}} < V_{\text{DD}}$ | | | Single | ended/Differential selection | 1 | | | | | ı | | | | 11.5.14 | FCLN low level for MSC "single ended selection" | $V_{ m FCLN\_sel\_l}$ ow | -0.3 | - | 0.4 | V | В | _ | | | 11.5.15 | FCLN high level for MSC "low voltage differential selection" | $V_{ m FCLN\_sel\_h}$ igh | 0.8 | - | 36 | V | В | _ | | | Pin FCI | | 1 3 | | | 1 | | | | | | 11.5.16 | FCL input low voltage | $V_{FCL\_low}$ | -0.3 | _ | 0.8 | V | В | _ | | | 11.5.17 | FCL input high voltage | $V_{FCL\_high}$ | 1.6 | _ | 36 | V | В | _ | | | 11.5.18 | FCL input hysteresis | $V_{FCL\_hys}$ | 0.1 | _ | 0.5 | V | С | _ | | | 11.5.19 | FCL Input current. Internal pull down current source to PGND; | $I_{FCL}$ | 10 | _ | 100 | μΑ | Α | $1V < V_{FCL} < V_{DD}$ | | | Clock F | requency | | 1 | I | 1 | 1 | 1 | 1 | | | 11.5.20 | FCLP, FCLN frequency | $f_{\sf FCLx}$ | 4 | - | 23 | MHz | В | $V_{\mathrm{DD\_POR}} < V_{\mathrm{DD}} < 5.5 \mathrm{V}$ | | #### Table 26 Micro Second Channel | Pos. | Parameter | Symbol | | Value | S | Unit | TC | Conditions | | |---------|------------------------------------------------------------------------------------------|-------------------------------------|------------------------------|----------|------|------|----|---------------------------------------------------|--| | | | | min. | typ. | max. | | | | | | 11.5.21 | FCL frequency | $f_{\sf FCL}$ | 4 | _ | 12.5 | MHz | В | $V_{\rm DD\_POR} < V_{\rm DD} < 5.5 \mathrm{V}$ | | | Pins SI | P, SIN | | | | | | | | | | 11.5.22 | Input voltage range | $V_{\mathrm{SIP}},V_{\mathrm{SIN}}$ | 8.0 | - | 1.6 | V | С | _ | | | 11.5.23 | Differential input high detection level, $V_{\rm Slx\_high} = V_{\rm SlP} - V_{\rm NSI}$ | $V_{\mathrm{Slx\_high}}$ | 25 | _ | 125 | mV | С | _ | | | 11.5.24 | Differential input low detection level, $V_{\rm Slx\_low} = V_{\rm SIP} - V_{\rm SIN}$ | $V_{ m Slx\_low}$ | -125 | _ | -25 | mV | С | _ | | | 11.5.25 | | $V_{Slx\_Off}$ | 1.05 | _ | 1.4 | V | С | - | | | 11.5.26 | _ | $C_{Slx}$ | - | _ | 8 | pF | С | - | | | 11.5.27 | Input pull up current; SIP: internal pull up current source | $I_{SIP}$ | -25 | _ | -3 | μΑ | Α | $0V < V_{SIP} < 2V$ | | | 11.5.28 | Input pull down current; SIN: internal pull down current source to PGND | $I_{SIN}$ | 6 | _ | 50 | μΑ | Α | $1 \text{V} {<} V_{\text{SIN}} {<} V_{\text{DD}}$ | | | Pin SI | | | | | | | | 1 | | | 11.5.29 | SI input low voltage | $V_{\mathrm{SI\_low}}$ | -0.3 | _ | 0.8 | V | В | _ | | | 11.5.30 | SI input high voltage | $V_{Sl\_high}$ | 1.6 | _ | 36 | V | В | _ | | | 11.5.31 | SI input hysteresis | $V_{\mathrm{SI\_hys}}$ | 0.1 | _ | 0.5 | V | С | _ | | | 11.5.32 | SI Input current; Internal pull up current source to $V_{\rm DD}$ | $I_{SI}$ | -100 | _ | -10 | μΑ | Α | 0V< <i>V</i> <sub>SI</sub> <2V | | | Pin SD | 0 | | | | | | | 1 | | | 11.5.33 | SDO output low level | $V_{ extsf{SDO\_low}}$ | _ | _ | 0.8 | V | С | $I_{SDO}$ <4mA; | | | | | $V_{\mathrm{SDO\_low}}$ | _ | _ | 0.4 | V | Α | $I_{\rm SDO}$ <1mA | | | 11.5.34 | SDO passive output high voltage | $V_{\mathrm{SDO\_high}}$ | <i>V</i> <sub>DD</sub> – 1.5 | $V_{DD}$ | _ | V | С | no load | | | 11.5.35 | Maximum current (short circuit limited current) <sup>1)</sup> | $I_{\mathrm{SDO\_max}}$ | 15 | _ | _ | mA | С | - | | | 11.5.36 | SDO pull-up current source | $I_{\mathrm{SDO\_high}}$ | -50 | _ | -10 | μΑ | Α | 0V< <i>V</i> <sub>SDO</sub> <2V, | | | 11.5.37 | SDO (high level = inactive) pin capacity | $C_{SDO}$ | _ | _ | 10 | pF | С | measured with<br>bias voltage of<br>1V | | | 11.5.38 | SDO frequency; maximum upstream frequency with external pull-up | $f_{ exttt{SDO}}$ | 550 | - | _ | kHz | С | 1k $\Omega$ and $C_{\rm L}$ =50pF | | #### Table 26 Micro Second Channel | Pos. | Parameter | Symbol | , | /alue | S | Unit | TC | Conditions | | |---------|------------------------------------------------------------------------------|----------------------|-------------------------------------------|-------|------|------|----|---------------------------------------|--| | | | | min. | typ. | max. | | | | | | Timing | Characteristics 3) | ' | | • | 1 | • | 4 | 1 | | | 11.5.39 | Data hold time | $t_{hold}$ | 10 | _ | _ | ns | С | _ | | | 11.5.40 | Data Setup time | $t_{setup}$ | 10 | _ | _ | ns | С | _ | | | 11.5.41 | Switching time | $t_{\rm switch}$ | _ | _ | 3 | ns | С | _ | | | 11.5.42 | FCL low time | $t_{\sf FCLlow}$ | 13 | _ | _ | ns | С | _ | | | 11.5.43 | FCL high time | $t_{FCLhigh}$ | 13 | _ | _ | ns | С | _ | | | 11.5.44 | SSY setup time | $t_{SSYsetup}$ | 5 | _ | _ | ns | С | _ | | | 11.5.45 | SSY hold time | $t_{\rm SSYhold}$ | 17 | _ | _ | ns | С | _ | | | 11.5.46 | MSC data timeout monitoring | t <sub>MSC_mon</sub> | 60 | _ | 135 | μs | В | _ | | | 11.5.47 | MSC upstream response time; upstream divider independent (CONREG4_FCL_CONFx) | t <sub>MSC_RSP</sub> | _ | _ | 100 | μs | С | $f_{\rm FCL}$ or $f_{\rm FCLx}$ =4MHz | | | 11.5.48 | Required idle time after command | $t_{CPP}$ | 2/f <sub>FCL</sub><br>(2 clock<br>pulses) | _ | _ | S | С | _ | | | 11.5.49 | Required idle time after data frame | $t_{DPP}$ | 2/f <sub>FCL</sub><br>(2 clock<br>pulses) | _ | _ | s | С | _ | | <sup>1)</sup> Integrated protection functions are designed to prevent IC destruction under fault conditions. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous or repetitive operation. Application must take care, that current into this pin does not exceed 15mA. <sup>2)</sup> SDO as Output is not active <sup>3)</sup> See Figure 19, Figure 20 and Figure 23. ## 12 Control of the device ## 12.1 Commands Table 27 Command Overview | Command | SB | C04 | CD07 | DC | Description | |------------|----|-------|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | 1 | 00000 | xxxx xxxx | xxx | Invalid command | | WR_CONREG1 | 1 | 10000 | CD07 | xxx | Configuration of switch off or current control by SCB for OUT18 | | WR_CONREG2 | 1 | 01000 | CD07 | XXX | Configuration of switch off or current control by SCB for OUT914, 17, 18 | | _ | 1 | 11000 | xxxx xxxx | xxx | Invalid command | | WR_CONREG3 | 1 | 00100 | CD07 | xxx | Configuration of diagnostic pull-down current and Open Load OL of OUT1114, 17, 18, DELAYIN_FIL and EXT_SCB | | _ | 1 | 10100 | XXXX XXXX | XXX | Invalid command | | _ | 1 | 01100 | xxxx xxxx | xxx | Invalid command | | WR_OUT1516 | 1 | 11100 | CD07 | xxx | Configuration of OUT 15, 16, switch off or current control by SCB for OUT15, 16, configuration of diagnostic pull-down current and Open Load OL. Special behavior (time delay) | | WR_RST | 1 | 00010 | xxxx xxxx | XXX | Soft reset via MSC (clear diagnostic registers) | | _ | 1 | 10010 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 01010 | xxxx xxxx | xxx | Invalid command | | WR_START | 1 | 11010 | xxxx xxxx | XXX | Enable OUT114, OUT17 and OUT18 | | _ | 1 | 00110 | xxxx xxxx | xxx | Invalid command | | WR_CONREG4 | 1 | 10110 | CD07 | xxx | Configuration of DELAYIN delay, upstream frequency divider and $V_{\rm DD}$ monitoring | | WR_TESTREG | 1 | 01110 | CD07 | xxx | For factory tests only. Do not use this command. | | _ | 1 | 11110 | xxxx xxxx | xxx | Invalid command | | RD_CONFIG | 1 | 00001 | CD07 | xxx | Request content of configuration registers CONREG14, OUT1516, TESTREG | | _ | 1 | 10001 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 01001 | xxxx xxxx | XXX | Invalid command | | RD_DATA | 1 | 11001 | CD07 | xxx | Request content of diagnostic registers DIAREG17 and IDENTREG | | _ | 1 | 00101 | xxxx xxxx | XXX | Invalid command | | _ | 1 | 10101 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 01101 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 11101 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 00011 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 10011 | xxxx xxxx | XXX | Invalid command | | WR_FUSE_SC | 1 | 01011 | CD07 | xxx | Active during factory test mode only. For factory tests only. Do not use this command. | | | | | 1 | 1 | + | Table 27 Command Overview | Command | SB | C04 | CD07 | DC | Description | |--------------|----|-------|-----------|-----|---------------------------------------------------------------| | WR_SEL_THRES | 1 | 00111 | CD07 | xxx | Active during factory test mode only. For factory tests only. | | | | | | | Do not use this command. | | _ | 1 | 10111 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 01111 | xxxx xxxx | xxx | Invalid command | | _ | 1 | 11111 | xxxx xxxx | xxx | Invalid command | ## 12.1.1 WR\_OUT1516 Table 28 Command WR\_OUT1516 | SB | С | CD0 | CD1 | CD2 | CD3 | CD4 | CD5 | CD6 | CD7 | DC | |----|-------|---------|--------|--------|--------|---------|--------|--------|--------|-----| | 1 | 11100 | OUT15_C | OUT15_ | OUT15_ | OUT15_ | OUT16_C | OUT16_ | OUT16_ | OUT16_ | xxx | | | | ONTROL | DELAY | DIAC | SCB | ONTROL | DELAY | DIAC | SCB | | Figure 24 OUT1516 after Power ON (POR) and in dependency of $t_{MSC\_MON}$ The MSC timeout counter is started from its initial state when POR and RST are released. The diagnosis flag DIAREG6.MSC\_MON is initially set to '1'. Every valid data frame resets and restarts the MSC timeout counter as long as it has not expired. Hence data frames should be sent in intervals shorter than $t_{\rm MSC\ mon}$ . If no valid data frame is received within $t_{MSC\_mon}$ , the MSC timeout counter will expire, clear the DIAREG6.MSC\\_MON flag and switch off the output stages. An exception may be OUT15/16 which are switched off after $t_{DELRES}$ if they are configured to delayed reset behavior. All other functions are not influenced by the MSC timeout, e.g. MSC upstream data transfer is not halted. Once the MSC timeout counter has expired a data frame will neither restart the timeout counter nor set the diagnosis flag nor turn on any output. In order to enable the output stages again after an MSC timeout the following steps are necessary: - 1) DIAREG6 must be read to set the DIAREG6.MSC MON bit and restart the MSC timeout counter. - 2) Subsequent data frames or WR\_OUT1516 commands are needed to switch on the outputs again. Command frames other than RD\_DATA for DIAREG6 will neither influence the MSC timeout counter nor the DIAREG6.MSC\_MON flag. The WR\_OUT1516 output is a 'high'-strobe after the command has been received. (See Figure 1) The $t_{\text{DELRES}}$ time-out counter generates a 'low' pulse of $t_{\text{DELRES}}$ after the 'Restart' input has been activated by 'high' pulse. A 'high' pulse on input 'Discard' makes the timer expire without waiting for $t_{\text{DELRES}}$ , the output then is 'high'-level (failure will reset OUTn control register). The inputs of the OUTn-control flip-flop are active high and 'R' is dominant, output is non inverting. OUT15 and OUT16 can be configured individually to delayed reset, only one timer ( $t_{DELRES}$ ) is needed as both outputs are accessed in the same command frame and no independent restart is possible. The functions are: - switch OFF - switch ON, no delay - switch ON, restart timeout counter for delayed reset behavior - keep state, restart timeout counter for delayed reset behavior #### 12.1.2 WR\_RST Table 29 Command WR RST | SB | C04 | CD07 | DC | |----|-------|-----------|-----| | 1 | 00010 | XXXX XXXX | xxx | The command triggers a soft reset via MSC. Diagnostic registers are cleared. If WR\_RST command arrives during an up-stream burst, then all diagnostic registers are cleared. The incoming frame is sent with the uncleared content of the DIAREG and the rest of the frames are send with the cleared content. #### 12.1.3 WR\_START Table 30 Command WR START | ======================================= | C04 | CD07 | DC | |-----------------------------------------|-------|-----------|-----| | 1 | 11010 | XXXX XXXX | xxx | The command clears the bit OUTPUT\_STBY = '0'. With OUTPUT\_STBY ='1' the output registers OUTREG of OUT1...14, 17, 18 are reset. Control of OUT15 and 16 is still possible by register OUT1516. The OUTPUT\_STBY bit is set by power-on-reset or by active low signal on pin RST. Figure 25 Impact of WR\_START to OUTPUT\_STBY ### 12.1.4 RD\_CONFIG Table 31 Command RD\_CONFIG | Register | SB | C04 | CD07 | DC | |-----------------|----|-------|-----------|-----| | CONREG1 | 1 | 00001 | xxxx xxx1 | xxx | | CONREG2 | | | xxxx xx1x | | | CONREG3 | | | xxxx x1xx | | | CONREG4 | | | xxxx 1xxx | | | OUT1516 | | | xxx1 xxxx | | | not implemented | | | xx1x xxxx | | | OUTREG_EVEN | | | x1xx xxxx | | | OUTREG_ODD | | | 1xxx xxxx | | The RD\_CONFIG command requests the device to transmit configuration register content via MSC upstream. With the command data bit CD(0...7), it is masked which registers are to be transmitted. If more than one register is requested the transmission is made from CD7 down to CD0 (upstream transmission of CONREG1 first, CONREG2 second and so on). The request for a not implemented register is ignored. #### 12.1.5 RD\_DATA Table 32 Command RD\_DATA | Register | SB | C04 | CD07 | DC | |----------|----|-------|-----------|-----| | DIAREG1 | 1 | 11001 | xxxx xxx1 | xxx | | DIAREG2 | | | xxxx xx1x | | | DIAREG3 | | | xxxx x1xx | | | DIAREG4 | | | xxxx 1xxx | | | DIAREG5 | | | xxx1 xxxx | | | DIAREG6 | | | xx1x xxxx | | | DIAREG7 | | | x1xx xxxx | | | IDENTREG | | | 1xxx xxxx | | The RD\_DATA command requests the device to transmit diagnostic register content via MSC upstream. With the command data bit CD(0...7), it is masked which registers are to be transmitted. If more than one register is requested the transmission is made from CD7 down to CD0 (upstream transmission of DIAREG1 first, IDENTREG last). The Register which is sent on RD\_DATA is deleted at the beginning of the transmission. ## 12.2 Registers #### 12.2.1 CONREG1 #### Table 33 CONREG1 Reset sources: RST, power-on-reset Controller read access: RD\_CONFIG = '1 00001xxxx xxx1 xxx' Controller write access: WR\_CONREG1 = '1 10000 CD0...CD7 xxx' | UD/CD | Name | Description | Reset value | |-------|----------|-----------------------------------------------|-------------| | 0 | OUT1_SCB | '1': OUTn is switched off in case of SCB | 1 | | 1 | OUT2_SCB | '0': OUTn current limited mode in case of SCB | 1 | | 2 | OUT3_SCB | _ | 1 | | 3 | OUT4_SCB | | 1 | | 4 | OUT5_SCB | _ | 1 | | 5 | OUT6_SCB | _ | 1 | | 6 | OUT7_SCB | _ | 1 | | 7 | OUT8_SCB | - | 1 | #### 12.2.2 CONREG2 #### Table 34 CONREG2 **Reset sources:** RST, power-on-reset Controller read access: RD CONFIG = '1 00001 xxxx xx1x xxx' Controller write access: WR\_CONREG2 = '1 01000 CD0...CD7 xxx' | UD/CD | Name | Description | Reset value | |-------|-----------|-----------------------------------------------|-------------| | 0 | OUT9_SCB | '1': OUTn is switched off in case of SCB | 1 | | 1 | OUT10_SCB | '0': OUTn current limited mode in case of SCB | 1 | | 2 | OUT11_SCB | | 1 | | 3 | OUT12_SCB | | 1 | | 4 | OUT13_SCB | | 1 | | 5 | OUT14_SCB | | 1 | | 6 | OUT17_SCB | | 1 | | 7 | OUT18_SCB | | 1 | #### 12.2.3 **CONREG3** #### Table 35 CONREG3 Reset sources: RST, power-on-reset Controller read access: RD\_CONFIG = '1 00001 xxxx x1xx xxx' Controller write access: WR\_CONREG3 = '1 00100 CD0...CD7 xxx' | UD/CD | Name | Description | Reset value | |-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0 | OUT11_DIAC | '1': OUTn diagnostic pull-down current and Open Load OL on | 0 | | 1 | OUT12_DIAC | '0': OUTn diagnostic pull-down current and Open Load OL off | 0 | | 2 | OUT13_DIAC | | 0 | | 3 | OUT14_DIAC | | 0 | | 4 | OUT17_DIAC | | 0 | | 5 | OUT18_DIAC | | 0 | | 6 | DELAYIN_FIL | '1': Long filter time for $t_{\text{DELAYIN\_GLITCH\_long}}$ selected '0': Short filter time for $t_{\text{DELAYIN\_GLITCH\_short}}$ selected | 1 | | 7 | EXT_SCB | '1': Extended SCB behavior of OUT5OUT14 active (I <sub>OUTn</sub> and V <sub>OUTn</sub> are taken into account) '0': Default SCB behavior (only I <sub>OUTn</sub> is taken into account) | 0 | #### 12.2.4 CONREG4 #### Table 36 CONREG4 Reset sources: RST, power-on-reset Controller read access: RD\_CONFIG = '1 00001 xxxx 1xxx xxx' Controller write access: WR\_CONREG4 = '1 10110 CD0...CD7 xxx' | UD/CD | Name | Description | Reset value | |-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | 0 | DELAYIN_CONF0 | See table below: configuration of DELAYIN delay | 1 | | 1 | DELAYIN_CONF1 | See table below: configuration of DELAYIN delay | 1 | | 2 | FCL_CONF0 | See table below: divider settings for upstream frequency | 1 | | 3 | FCL_CONF1 | See table below: divider settings for upstream frequency | 0 | | 4 | ABE_IMPACT <sup>1)</sup> | 1: ABE and VDD monitoring disables all Outputs with short delay 0: ABE and VDD monitoring disables all Outputs with long delay | 1 | | 5 | MON_TEST | '1': VDD monitoring test inactive '0': VDD monitoring test active | 1 | | 6 | MON_THRES | '1': Test undervoltage threshold '0': Test overvoltage threshold | 1 | | 7 | MON_LATCH | '1': Overvoltage failure will be latched. Normal operation after reset, POR or by setting this bit to '0' '0': Device returns to normal operation after overvoltage | 1 | <sup>1)</sup>In case of undervoltage of $V_{DD}$ , specification is not fulfilled: e.g. protection functions might not work. (OUT= 1...14,17,18) Table 37 CONREG4, DELAYIN configuration | Configuration of t | Configuration of t <sub>DELAYIN_x</sub> delay | | | | |--------------------|-----------------------------------------------|--------------------------------------------------------------|--|--| | DELAYIN_CONF1 | DELAYIN_CONF0 | Description | | | | 1 | 1 | Long delay $t_{\text{DELAYIN\_L}}$ , see Item 7.0.16 | | | | 0 | 1 | Medium long delay $t_{DELAYIN\_ML}$ , see Item 7.0.17 | | | | 1 | 0 | Medium short delay $t_{DELAYIN\_MS}$ , see Item 7.0.18 | | | | 0 | 0 | Short delay $t_{\text{DELAYIN\_S}}$ , see <b>Item 7.0.19</b> | | | #### Table 38 CONREG4, Upstream divider configuration<sup>1)</sup> #### #### 12.2.5 OUT1516 #### **Table 39 OUT1516** Reset sources: RST, power-on-reset, ABE, over-/undervoltage, OUT1516 timeout <sup>1)</sup>, MSC\_MON, RES15\_16 Controller read access: RD\_CONFIG = '1 00001 xxx1 xxxx xxx' Controller write access: WR\_ OUT1516 = '1 11100 CD0...CD7 xxx' | UD/CD | Name | Description | Reset value | |-------|---------------|------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | OUT15_CONTROL | See table "Output stage switching" below | 1 <sup>2)</sup> | | 1 | OUT15_DELAY | See table "Output stage switching" below | 1 <sup>2)</sup> | | 2 | OUT15_DIAC | '1':OUT15 diagnostic pull-down current and Open Load OL on '0':OUT15 diagnostic pull-down current and Open Load OL off | 0 | | 3 | OUT15_ SCB | '1': OUT15 is switched off in case of SCB '0': OUT15 current limited mode in case of SCB | 1 | | 4 | OUT16_CONTROL | See table "Output stage switching" below | 1 <sup>2)</sup> | | 5 | OUT16_DELAY | See table "Output stage switching" below | 1 <sup>2)</sup> | | 6 | OUT16_DIAC | '1':OUT16 diagnostic pull-down current and Open Load OL on '0':OUT16 diagnostic pull-down current and Open Load OL off | 0 | | 7 | OUT16_ SCB | '1': OUT16 is switched off in case of SCB '0': OUT16 current limited mode in case of SCB | 1 | <sup>1)</sup> Timeout t<sub>delres</sub> only resets the register if another failure (RST, ABE, over-/undervoltage, MSC-timeout) is still present. POR and the filtered RES15\_16 resets the register immediately. <sup>1)</sup> Take care that Item 11.5.38 $f_{\rm SDO}$ is not exceeded. <sup>2)</sup> After POR has occurred or RES15\_16 is released OUT15, OUT16 starts in OFF- state. OUTn\_DELAY, OUTn\_CONTROL reset Values remain ='1' Table 40 OUT1516, Delay configuration | Output stage switching | | | | |------------------------|--------------|----------------------------------------------------------------|--| | OUTn_DELAY | OUTn_CONTROL | Description | | | 1 | 1 | keep state, restart timeout counter for delayed reset behavior | | | 0 | 1 | switch OFF | | | 1 | 0 | switch ON, restart timeout counter for delayed reset behavior | | | 0 | 0 | switch ON, no delay | | #### 12.2.6 OUTREG\_EVEN #### Table 41 OUTREG\_EVEN Reset sources: RST, power-on-reset, ABE, over-/undervoltage, MSC\_MON, OUTPUT\_STBY Controller read access: RD\_CONFIG = '1 00001 x1xx xxxx xxx' Controller write access: Data Frame = '0 x UD0 x UD1 x UD2 x UD3 x UD4 x UD5 x UD6 x UD7' | UD | Name | Description | Reset value | |----|-------|--------------------------------------|-------------| | 0 | OUT2 | '1': OUTREG of OUTn is set to "ON"1) | 0 | | 1 | OUT4 | '0': OUTREG of OUTn is set to "OFF" | 0 | | 2 | OUT6 | | 0 | | 3 | OUT8 | | 0 | | 4 | OUT10 | | 0 | | 5 | OUT12 | | 0 | | 6 | OUT14 | | 0 | | 7 | OUT18 | | 0 | <sup>1)</sup> OUTREG\_EVEN contains the inverted status of what is programmed via a data frame into OUTREG. ### 12.2.7 OUTREG\_ODD #### Table 42 OUTREG\_ODD Reset sources: RST, power-on-reset, ABE, over-/undervoltage, MSC\_MON, OUTPUT\_STBY Controller read access: RD CONFIG = '1 00001 1xxx xxxx xxx' Controller write access: Data Frame = '0 UD0 x UD1 x UD2 x UD3 x UD4 x UD5 x UD6 x UD7 x' | UD | Name | Description | Reset value | |----|-------|-----------------------------------------------------------------|-------------| | 0 | OUT1 | '1': OUTREG of OUTn is set to "ON" 1)'0': OUTREG of OUTn is set | 0 | | 1 | OUT3 | to "OFF" | 0 | | 2 | OUT5 | | 0 | | 3 | OUT7 | | 0 | | 4 | OUT9 | | 0 | | 5 | OUT11 | | 0 | | 6 | OUT13 | | 0 | | 7 | OUT17 | | 0 | <sup>1)</sup> OUTREG\_ODD contains the inverted status of what is programmed via a data frame into OUTREG. #### 12.2.8 **DIAREG1** #### Table 43 DIAREG1 Reset sources: RST, power-on-reset, WR\_RST, RD\_DATA = '1 11001 xxxx xxx1 xxx' Controller read access: RD\_DATA = '1 11001 xxxx xxx1 xxx' #### Controller write access: - | UD | Name | Description | Reset value | |----|-----------|--------------|-------------| | 0 | OUT1_DIA1 | See Table 44 | 1 | | 1 | OUT1_DIA2 | | 1 | | 2 | OUT2_DIA1 | | 1 | | 3 | OUT2_DIA2 | | 1 | | 4 | OUT3_DIA1 | | 1 | | 5 | OUT3_DIA2 | | 1 | | 6 | OUT4_DIA1 | | 1 | | 7 | OUT4_DIA2 | | 1 | #### Table 44 Encoding of diagnosis information #### Encoding of the diagnosis bits of the device | OUTn_DIA2 | OUTn_DIA1 | description | |-----------|-----------|--------------------------------------------------------------------| | 1 | 1 | Power stage ok | | 1 | 0 | Short circuit to battery (SCB) or diagnostic overtemperature (DOT) | | 0 | 1 | Open load (OL) <sup>1)</sup> | | 0 | 0 | Short circuit to ground (SCG) | <sup>1)</sup> OL only available when OUTn\_DIAC='1' #### 12.2.9 **DIAREG2** #### Table 45 DIAREG2 Reset sources: RST, power-on-reset, WR\_RST, RD\_DATA = '1 11001 xxxx xx1x xxx' Controller read access: RD\_DATA = '1 11001 xxxx xx1x xxx' | UD | Name | Description | Reset value | |----|-----------|--------------|-------------| | 0 | OUT5_DIA1 | See Table 44 | 1 | | 1 | OUT5_DIA2 | | 1 | | 2 | OUT6_DIA1 | | 1 | | 3 | OUT6_DIA2 | | 1 | | 4 | OUT7_DIA1 | | 1 | | 5 | OUT7_DIA2 | | 1 | | 6 | OUT8_DIA1 | | 1 | | 7 | OUT8_DIA2 | | 1 | #### 12.2.10 DIAREG3 #### Table 46 DIAREG3 Reset sources: RST, power-on-reset, WR\_RST, RD\_DATA = '1 11001 xxxx x1xx xxx' Controller read access: RD\_DATA = '1 11001 xxxx x1xx xxx' Controller write access: - | UD | Name | Description | Reset value | |----|-------------|--------------|-------------| | 0 | OUT9_DIA1 | See Table 44 | 1 | | 1 | OUT9_DIA2 | | 1 | | 2 | OUT10_ DIA1 | | 1 | | 3 | OUT10_ DIA2 | | 1 | | 4 | OUT11_ DIA1 | | 1 | | 5 | OUT11_ DIA2 | | 1 | | 6 | OUT12_ DIA1 | | 1 | | 7 | OUT12_ DIA2 | | 1 | #### 12.2.11 DIAREG4 #### Table 47 DIAREG4 Reset sources: RST, power-on-reset, WR\_RST, RD\_DATA = '1 11001 xxxx 1xxx xxx' Controller read access: RD\_DATA = '1 11001 xxxx 1xxx xxx' | UD | Name | Description | Reset value | |----|------------|--------------|-------------| | 0 | OUT13_DIA1 | See Table 44 | 1 | | 1 | OUT13_DIA2 | | 1 | | 2 | OUT14_DIA1 | | 1 | | 3 | OUT14_DIA2 | | 1 | | 4 | OUT15_DIA1 | | 1 | | 5 | OUT15_DIA2 | | 1 | | 6 | OUT16_DIA1 | | 1 | | 7 | OUT16_DIA2 | | 1 | #### 12.2.12 **DIAREG5** #### Table 48 DIAREG5 Reset sources: RST, power-on-reset, WR\_RST, RD\_DATA = '1 11001 xxx1 xxxx xxx' Controller read access: RD\_DATA = '1 11001 xxx1 xxxx xxx' | UD | Name | Description | Reset value | |----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | OUT17_DIA1 | See Table 44 | 1 | | 1 | OUT17_DIA2 | | 1 | | 2 | OUT18_DIA1 | | 1 | | 3 | OUT18_DIA2 | | 1 | | 4 | REVCUR_FLAG | '1':Common Reverse Current Flag OUT118, no reverse current '0':Common Reverse Current Flag OUT118, Reverse current any stage for longer than $t_{REVCUR}$ | 1 | | 5 | OUT15_STATUS | '0': OUT15 is ON <sup>1)</sup> '1': OUT15 is OFF | 0 <sup>2)</sup> | | 6 | OUT16_STATUS | '0': OUT16 is ON <sup>1)</sup> '1': OUT16 is OFF | 0 <sup>2)</sup> | | 7 | RES15_16_STATUS | '0': DELAYIN > $V_{RES15\_16\_H}$ for longer than $t_{DELAYIN\_GLITCH\_x}$ '1': DELAYIN < $V_{RES15\_16\_L}$ | 1 <sup>2)</sup> | <sup>1) &#</sup>x27;1'=OFF: Channel is currently either in OFF-state (State A, C or D, see **Figure 12**), during falling edge or in clamping '0'=ON: Channel is currently either in ON-state (State B, see **Figure 12**), during rising edge or in current limitation. <sup>2)</sup> Register data is asynchronously written and not latched by the device (status). ### 12.2.13 **DIAREG6** #### Table 49 DIAREG6 Reset sources: RST, power-on-reset Controller read access: RD\_DATA = '1 11001 xx1x xxxx xxx' | UD | Name | Description | Reset value | |----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 0 | OUTPUT_STBY | '1': Outputs (114, 17, 18) disabled until command WR_START. '0': Output stages active, following MSC register data Bit can be set = '0' by command WR_START only (see Chapter 12.1.3, Figure 25) | 1 | | 1 | MSC_MON | '1': No MSC monitoring timeout detected '0': Timeout: MSC monitoring has detected a transmission failure and power stages are switched off (see Chapter 5.1, Table 21, Chapter 11.1.2, Item 11.5.46) By activating the MSC communication this bit is not reset, only readout of DIAREG6 or power-on-reset (POR) or RST will enable output stages after MSC_MON has detected a failure. | 1 | | 2 | POR_FLAG | '1': Power-on-reset (POR) has happened. Bit is set by power-on-reset only '0': No POR since last readout. Bit is reset after RST or readout | RST and<br>RD_DATA =<br>'0';<br>POR = '1' | | 3 | ABE_STATUS | '1': ABE inactive '0': ABE active low disabling output stages | 01) | | 4 | FAILURE_FLAG | '1': Common failure flag OUT118, no failure '0': Common failure flag OUT118, any stage | 11) | | 5 | COTW | '1': Overtemperature flag OUT118, no DOT '0': Overtemperature flag OUT118, DOT any stage This bit is latched, remaining '0' after DOT disappears until register is reset by RST, POR or RD_DATA. | 1 | | 6 | DIS5_10_STATUS | '1': DIS5_10 > $V_{\rm DIS5\_10\_H}$ for longer than $t_{\rm DIS5\_10}$ '0': DIS5_10 < $V_{\rm DIS5\_10\_L}$ for longer than $t_{\rm DIS5\_10}$ | 01) | | 7 | DELAYIN_STATUS | '1': DELAYIN > $V_{DELAYIN\_H}$ for longer than $t_{DELAYIN\_GLITCH\_x}$ '0': DELAYIN < $V_{DELAYIN\_L}$ for longer than $t_{DELAYIN\_x}$ | 01) | <sup>1)</sup> Register data is asynchronously written and not latched by the device (status). #### 12.2.14 DIAREG7 #### Table 50 DIAREG7 Reset sources: - Controller read access: RD\_DATA = '1 11001 x1xx xxxx xxx' | UD | Name | Description | Reset value | |----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 0 | not implemented | | 1 | | 1 | | | 1 | | 2 | | | 1 | | 3 | STATUS_SVBATT | '1': No overvoltage detected by SVBATT monitoring '0': Overvoltage detected by SVBATT monitoring | 1 <sup>1)</sup> | | 4 | TEST_ACTIVE | Device is currently '1': in normal operation '0': factory test mode is active | 11) | | 5 | STATUS_OV | '1': No overvoltage detected by VDD monitoring OV detection may be configured to be latched. '0': Overvoltage detected by VDD monitoring | 1 <sup>1)2)</sup> | | 6 | STATUS_UV | '1': No under voltage detected by VDD monitoring '0': Under voltage detected by VDD monitoring | 01) | | 7 | MON_TEST | '1': VDD monitoring test inactive '0': VDD monitoring test active | 1 <sup>1)3)</sup> | <sup>1)</sup> Register data is asynchronously written and not latched by the device (status). <sup>2)</sup> Dependent on CONREG4, bit 7 setting, see Figure 16. <sup>3)</sup> Same as CONREG4, bit 5 #### 12.2.15 IDENTREG #### Table 51 IDENTREG | ı abı | e 51 IDENTREG | <b>,</b> | | | | |-------|---------------------|---------------------|--------------------|-----------|-----------| | Res | et sources: - | | | | | | Con | troller read acces | s: RD_DATA = ' 1 11 | 001 1xxx xxxx xxx' | | | | Con | troller write acces | SS: - | | | | | UD | Name | Description | | | | | | • | Software revisi | on | | | | 0 | SW_REV0 | | SW_REV1 | SW_REV0 | | | 1 | SW_REV1 | A-step: | 0 | 0 | | | | | B-step: | 0 | 1 | | | | | C-step: | 1 | 0 | | | | | D-step: | 1 | 1 | | | | • | Chip Revision | | | | | 2 | CHIP_REV0 | | CHIP_REV2 | CHIP_REV1 | CHIP_REV0 | | 3 | CHIP_REV1 | A-step: | 0 | 0 | 0 | | 4 | CHIP_REV2 | B-step: | 0 | 0 | 1 | | | | C-step: | 0 | 1 | 0 | | | | D-step | 0 | 1 | 1 | | | | E-step: | 1 | 0 | 0 | | | | Chip identifier | | | | | 5 | IDENT0 | | IDENT2 | IDENT1 | IDENT0 | | 6 | IDENT1 | TLE8718SA: | 1 | 0 | 0 | | 7 | IDENT2 | | | | | $\label{eq:chip_rel} CHIP\_REV \ is \ increased \ for \ "minor" \ design \ changes. \ SW\_REV \ is \ increased \ for \ "minor" \ changes \ within \ each \ CHIP\_REV \ separately.$ #### 12.2.16 TESTREG For factory tests only. Do not use this command. #### Table 52 TESTREG Reset Sources: RST, power-on-reset Controller read access: - Controller write access: WR\_TESTREG = '1 01110 CD0...CD7 xxx' | CD | Name | Description | Reset value | |----|-------|--------------------------------|-------------| | 0 | TEST1 | reserved for factory test mode | 1 | | 1 | TEST2 | | 1 | | 2 | TEST3 | | 1 | | 3 | TEST4 | | 1 | | 4 | TEST5 | | 1 | | 5 | TEST6 | | 1 | | 6 | TEST7 | | 1 | | 7 | TEST8 | | 1 | To enter in the test mode, a negative voltage on SVBATT (see Item 6.4.10) has to be applied together with a WR\_TESTREG. To leave the test mode, a RST or POR has to be performed. ## 12.2.17 **SEL\_THRES** #### Table 53 SEL\_THRES Reset Sources: RST, power-on-reset Controller read access: - Controller write access: WR\_SEL\_THRESH = '1 00111 CD0...CD7 xxx' | CD | Name | Description | Reset value | |----|------------|--------------------------------------|-------------| | 0 | SEL_TRESH0 | active only during factory test mode | 1 | | 1 | SEL_TRESH1 | | 1 | | 2 | SEL_TRESH2 | | 1 | | 3 | SEL_TRESH3 | | 1 | | 4 | SEL_TRESH4 | | 1 | | 5 | SEL_TRESH5 | | 1 | | 6 | SEL_TRESH6 | | 1 | | 7 | SEL_TRESH7 | | 1 | ## 12.2.18 FUSE\_SC ### Table 54 FUSE\_SC Reset Sources: RST, power-on-reset Controller read access: - Controller write access: WR\_FUSE\_SC = '1 01011 CD0...CD7 xxx' | CD | Name | Description | Reset value | |----|----------|--------------------------------------|-------------| | 0 | FUSE_SC0 | active only during factory test mode | 0 | | 1 | FUSE_SC1 | | 0 | | 2 | FUSE_SC2 | | 0 | | 3 | FUSE_SC3 | | 0 | | 4 | FUSE_SC4 | | 0 | | 5 | FUSE_SC5 | | 0 | | 6 | FUSE_SC6 | | 0 | | 7 | FUSE_SC7 | | 0 | **Application Information** ## 13 Application Information Figure 26 Application Diagram (LVDS configuration) Note: This is a very simplified example of an application circuit. The function must be verified in the real application. Note: The information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device. **Package Outlines** ## 14 Package Outlines Figure 27 PG-DSO-36 #### **Green Product (RoHS compliant)** To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020). **Revision History** # 15 Revision History | reated. | |------------------------------------------------------| | | | in Table 51 changed from "101x xxxx" to "100x xxxx". | | e Profile Table removed from Chapter 4.5 | | | <sup>1)</sup> Functional Change Edition 2012-07-31 Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров #### Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru