

# 1-Mbit (128K  $\times$  8) Serial (I<sup>2</sup>C) nvSRAM

### <span id="page-0-3"></span>**Features**

- 1-Mbit nonvolatile static random access memory (nvSRAM) ❐ Internally organized as 128K × 8
	- ❐ STORE to QuantumTrap nonvolatile elements initiated automatically on power-down (AutoStore) or by using  $I^2C$ command (Software STORE) or HSB pin (Hardware STORE)
	- ❐ RECALL to SRAM initiated on power-up (Power-Up RECALL) or by I<sup>2</sup>C command (Software RECALL)
	- ❐ Automatic STORE on power-down with a small capacitor (except for CY14X101J1)
- High reliability
	- ❐ Infinite read, write, and RECALL cycles
	- ❐ 1 million STORE cycles to QuantumTrap
	- ❐ Data retention: 20 years at 85 °C
- **High speed I<sup>2</sup>C interface<sup>[\[1](#page-0-1)]</sup>** 
	- ❐ Industry standard 100 kHz and 400 kHz speed
	- ❐ Fast-mode Plus: 1 MHz speed
	- ❐ High speed: 3.4 MHz
	- ❐ Zero cycle delay reads and writes
- Write protection
	- ❐ Hardware protection using Write Protect (WP) pin ❐ Software block protection for 1/4, 1/2, or entire array
- $\blacksquare$  I<sup>2</sup>C access to special functions
- ❐ Nonvolatile STORE/RECALL
- ❐ 8 byte serial number
- ❐ Manufacturer ID and Product ID
- ❐ Sleep mode
- Low power consumption

❐ Average active current of 1 mA at 3.4 MHz operation ❐ Average standby mode current of 150 µA

### <span id="page-0-2"></span>**Logic Block Diagram**

❐ Sleep mode current of 8 µA

- Industry standard configurations
	- ❐ Operating voltages:
		- CY14C101J: V<sub>CC</sub> = 2.4 V to 2.6 V
		- CY14B101J:  $V_{CC}$  = 2.7 V to 3.6 V
		- CY14E101J:  $V_{CC}$  = 4.5 V to 5.5 V
	- ❐ Industrial temperature
- ❐ 8- and 16-pin small outline integrated circuit (SOIC) package
- ❐ Restriction of hazardous substances (RoHS) compliant

### <span id="page-0-4"></span>**Functional Description**

The Cypress CY14C101J/CY14B101J/CY14E101J combines a 1-Mbit nvSRAM<sup>[\[2](#page-0-0)]</sup> with a nonvolatile element in each memory cell. The memory is organized as 128K words of 8 bits each. The embedded nonvolatile elements incorporate the QuantumTrap technology, creating the world's most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while the QuantumTrap cells provide highly reliable nonvolatile storage of data. Data transfers from SRAM to the nonvolatile elements (STORE operation) takes place automatically at power-down (except for CY14X101J1). On power-up, data is restored to the SRAM from the nonvolatile memory (RECALL operation). The STORE and RECALL operations can also be initiated by the user through  $I^2C$  commands.

For a complete list of related documentation, click [here](http://www.cypress.com/?rID=44536).

#### **Configuration**





#### **Notes**

<span id="page-0-1"></span>1. The I<sup>2</sup>C nvSRAM is a single solution which is usable for all four speed modes of operation. As a result, some I/O parameters are slightly different than those on chips which support only one mode of operation. Refer to [AN87209](www.cypress.com/?rID=78968) for more details.

<span id="page-0-0"></span><sup>2.</sup> Serial ( $I^2C$ ) nvSRAM is referred to as nvSRAM throughout the datasheet.



### **Contents**







### <span id="page-2-3"></span><span id="page-2-0"></span>**Pinouts**

<span id="page-2-4"></span>

### <span id="page-2-1"></span>**Pin Definitions**

<span id="page-2-2"></span>



### <span id="page-3-0"></span>I 2C **Interface**

 $1<sup>2</sup>C$  bus consists of two lines – serial clock line (SCL) and serial data line (SDA) that carry information between multiple devices on the bus.  $I^2C$  supports multi-master and multi-slave configurations. The data is transmitted from the transmitter to the receiver on the SDA line and is synchronized with the clock SCL generated by the master.

The SCL and SDA lines are open-drain lines and are pulled up to  $V_{CC}$  using resistors. The choice of a pull-up resistor on the system depends on the bus capacitance and the intended speed of operation. The master generates the clock and all the data I/Os are transmitted in synchronization with this clock. The CY14X101J supports up to 3.4 MHz clock speed on SCL line.

### <span id="page-3-1"></span>**Protocol Overview**

This device supports only a 7-bit addressable scheme. The master generates a START condition to initiate the communication followed by broadcasting a slave select byte. The slave select byte consists of a seven bit address of the slave that the master intends to communicate with and R/W bit indicating a read or a write operation. The selected slave responds to this with an acknowledgement (ACK). After a slave is selected, the remaining part of the communication takes place between the master and the selected slave device. The other devices on the bus ignore the signals on the SDA line till a STOP or Repeated START condition is detected. The data transfer is done between the master and the selected slave device through the SDA pin synchronized with the SCL clock generated by the master.

### <span id="page-3-2"></span>**I 2C Protocol – Data Transfer**

Each transaction in  $1^2C$  protocol starts with the master generating a START condition on the bus, followed by a seven bit slave address and eighth bit ( $R/\overline{W}$ ) indicating a read (1) or a write (0) operation. All signals are transmitted on the open-drain SDA line and are synchronized with the clock on SCL line. Each byte of data transmitted on the  $I^2C$  bus is acknowledged by the receiver by holding the SDA line LOW on the ninth clock pulse. The request for write by the master is followed by the memory address and data bytes on the SDA line. The writes can be performed in burst-mode by sending multiple bytes of data. The memory address increments automatically after receiving /transmitting of each byte on the falling edge of 9<sup>th</sup> clock cycle. The new address is latched just prior to sending/receiving the acknowledgment bit. This allows the next sequential byte to be accessed with no additional addressing. On reaching the last memory location, the address rolls back to 0x00000 and writes continue. The slave responds to each byte sent by the master during a write operation with an ACK. A write sequence can be terminated by the master generating a STOP or Repeated START condition.

A read request is performed at the current address location (address next to the last location accessed for read or write). The memory slave device responds to a read request by transmitting the data on the current address location to the master. A random address read may also be performed by first sending a write request with the intended address of read. The master must abort the write immediately after the last address byte and issue a Repeated START or STOP signal to prevent any write operation. The following read operation starts from this address. The master acknowledges the receipt of one byte of data by holding the SDA pin LOW for the ninth clock pulse. The reads can be terminated by the master sending a no-acknowledge (NACK) signal on the SDA line after the last data byte. The no-acknowledge signal causes the CY14X101J to release the SDA line and the master can then generate a STOP or a Repeated START condition to initiate a new operation.



#### Figure 3. System Configuration using Serial (I<sup>2</sup>C) nvSRAM



#### <span id="page-4-0"></span>**Data Validity**

The data on the SDA line must be stable during the HIGH period of the clock. The state of the data line can only change when the clock on the SCL line is LOW for the data to be valid. There are only two conditions under which the SDA line may change state with SCL line held HIGH, that is, START and STOP condition. The START and STOP conditions are generated by the master to signal the beginning and end of a communication sequence on the  $I^2C$  bus.

#### <span id="page-4-1"></span>**START Condition (S)**

A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition. Every transaction in  $I^2C$  begins with the master generating a START condition.

#### <span id="page-4-2"></span>**STOP Condition (P)**

A LOW to HIGH transition on the SDA line while SCL is HIGH indicates a STOP condition. This condition indicates the end of the ongoing transaction.

START and STOP conditions are always generated by the master. The bus is considered to be busy after the START condition. The bus is considered to be free again after the STOP condition.

#### <span id="page-4-3"></span>**Repeated START (Sr)**

If an Repeated START condition is generated instead of a STOP condition the bus continues to be busy. The ongoing transaction on the  $I<sup>2</sup>C$  lines is stopped and the bus waits for the master to send a slave ID for communication to restart.



#### **Figure 5. Data Transfer on the I2C Bus**



#### <span id="page-4-4"></span>**Byte Format**

Each operation in  $1^2C$  is done using 8 bit words. The bits are sent in MSB first format on SDA line and each byte is followed by an ACK signal by the receiver.

An operation continues till a NACK is sent by the receiver or STOP or Repeated START condition is generated by the master The SDA line must remain stable when the clock (SCL) is HIGH except for a START or STOP condition.

#### <span id="page-4-5"></span>**Acknowledge / No-acknowledge**

After transmitting one byte of data or address, the transmitter releases the SDA line. The receiver pulls the SDA line LOW to acknowledge the receipt of the byte. Every byte of data transferred on the  $I^2C$  bus needs to be responded with an ACK signal by the receiver to continue the operation. Failing to do so is considered as a NACK state. NACK is the state where receiver does not acknowledge the receipt of data and the operation is aborted.

NACK can be generated by master during a READ operation in following cases:

- The master did not receive valid data due to noise
- The master generates a NACK to abort the READ sequence. After a NACK is issued by the master, nvSRAM slave releases control of the SDA pin and the master is free to generate a Repeated START or STOP condition.

NACK can be generated by nvSRAM slave during a WRITE operation in following cases:

- nvSRAM did not receive valid data due to noise.
- The master tries to access write protected locations on the nvSRAM. Master must restart the communication by generating a STOP or Repeated START condition.





#### <span id="page-5-0"></span>**High-Speed Mode (Hs-mode)**

In Hs-mode, nvSRAM can transfer data at bit rates of up to 3.4 Mbit/s. A master code (0000 1XXXb) must be issued to place the device into high speed mode. This enables master slave communication for speed upto 3.4 MHz. A stop condition exits Hs-mode.

#### *Serial Data Format in Hs-mode*

Serial data transfer format in Hs-mode meets the standard-mode I<sup>2</sup>C-bus specification. Hs-mode can only commence after the following conditions (all of which are in F/S-modes):

- 1. START condition (S)
- 2. 8-bit master code (0000 1XXXb)
- 3. No-acknowledge bit (A)



#### **Figure 7. Data transfer format in Hs-mode**

Single and multiple-byte reads and writes are supported. After the device enters into Hs-mode, data transfer continues in Hs-mode until stop condition is sent by master device. The slave switches back to F/S-mode after a STOP condition (P). To

continue data transfer in Hs-mode, the master sends Repeated START (Sr).

See [Figure 13 on page 11](#page-10-0) and [Figure 16 on page 12](#page-11-0) for Hs-mode timings for read and write operation.



#### <span id="page-6-0"></span>**Slave Device Address**

Every slave device on an  $I^2C$  bus has a device select address. The first byte after START condition contains the slave device address with which the master intends to communicate. The seven MSBs are the device address and the LSB ( $R/\overline{W}$  bit) is used for indicating Read or Write operation. The CY14X101J reserves two sets of upper 4 MSBs [7:4] in the slave device

address field for accessing Memory and Control Registers. The accessing mechanism is described in [Memory Slave Device.](#page-6-1)

The nvSRAM product provides two different functionalities: Memory and Control Registers functions (such as serial number and product ID). The two functions of the device are accessed through different slave device addresses. The first four most significant bits [7:4] in the device address register are used to select between the nvSRAM functions.

#### **Table 1. Slave device Addressing**



#### <span id="page-6-1"></span>*Memory Slave Device*

The nvSRAM device is selected for Read/Write if the master issues the slave address as 1010b followed by two bits of device select. If slave address sent by the master matches with the Memory Slave device address then depending on the R/W bit of the slave address, data is either read from (R $\overline{W}$  = '1') or written to  $(R/\overline{W} = '0')$  the nvSRAM.

The address length for CY14X101J is 17 bits and thus it requires 3 address bytes to map the entire memory address location. To save an extra byte for memory addressing, the 17<sup>th</sup> bit (A16) is mapped to the slave address select bit (A0). The dedicated two address bytes represent bit A0 to A15.





#### *Control Registers Slave Device*

The Control Registers Slave device includes the Serial Number, Product ID, Memory Control and Command Register.

The nvSRAM Control Register Slave device is selected for Read/Write if the master issues the Slave address as 0011b followed by two bits of device select. Then, depending on the R/W bit of the Slave address, data is either read from  $(R/W = '1')$ or written to ( $\overline{RVW}$  = '0') the device.

#### **Figure 9. Control Registers Slave Device Address**



#### **Table 2. Control Registers Map**









*Memory Control Register*

The Memory Control Register contains the following bits:





■ **BP1:BP0**: Block Protect bits are used to protect 1/4, 1/2 or full memory array. These bits can be written through a write instruction to the 0x00 location of the Control Register Slave device. However, any STORE cycle causes transfer of SRAM data into a nonvolatile cell regardless of whether or not the block is protected. The default value shipped from the factory for BP0 and BP1 is '0'.

#### **Table 4. Block Protection**



■ **SNL (S/N Lock) Bit:** Serial Number Lock bit (SNL) is used to lock the serial number. Once the bit is set to '1', the serial number registers are locked and no modification is allowed. This bit cannot be cleared to '0'. The serial number is secured on the next STORE operation (Software STORE or AutoStore). If AutoStore is not enabled, user must perform the Software STORE operation to secure the lock bit status. If a STORE was not performed, the serial number lock bit will not survive the power cycle. The default value shipped from the factory for SNL is '0'.

#### <span id="page-7-1"></span>*Command Register*

The Command Register resides at address "AA" of the Control Registers Slave device. This is a write only register. The byte written to this register initiates a STORE, RECALL, AutoStore Enable, AutoStore Disable and sleep mode operation as listed in [Table 5.](#page-7-0) Refer to [Serial Number on page 16](#page-15-0) for details on how to execute a command register byte.

<span id="page-7-0"></span>







- **STORE:** Initiates nvSRAM Software STORE. The nvSRAM cannot be accessed for t $_{\footnotesize{\text{STORE}}}$  time after this instruction has been executed. When initiated, the device performs a STORE operation regardless of whether a write has been performed since the last NV operation. After the  $t<sub>STORE</sub>$  cycle time is completed, the SRAM is activated again for read and write operations.
- **RECALL**: Initiates nvSRAM Software RECALL. The nvSRAM cannot be accessed for  $t_{\mathsf{RECALL}}$  time after this instruction has been executed. The RECALL operation does not alter the data in the nonvolatile elements. A RECALL may be initiated in two ways: Hardware RECALL, initiated on power-up; and Software RECALL, initiated by a I<sup>2</sup>C RECALL instruction.
- **ASENB**: Enables nvSRAM AutoStore. The nvSRAM cannot be accessed for  $t_{SS}$  time after this instruction has been executed. This setting is not nonvolatile and needs to be followed by a manual STORE sequence if this is desired to survive the power cycle. The part comes from the factory with AutoStore Enabled and 0x00 written in all cells.
- **ASDISB**: Disables nvSRAM AutoStore. The nvSRAM cannot be accessed for  $t_{SS}$  time after this instruction has been executed. This setting is not nonvolatile and needs to be followed by a manual STORE sequence if this is desired to survive power cycle.

**Note** If AutoStore is disabled and V<sub>CAP</sub> is not required, it is required that the V<sub>CAP</sub> pin is left open. V<sub>CAP</sub> pin must never be connected to ground. Power-Up RECALL operation cannot be disabled in any case.

■ **SLEEP**: SLEEP instruction puts the nvSRAM in a sleep mode. When the SLEEP instruction is registered, the nvSRAM takes  $t_{SS}$  time to process the SLEEP request. Once the SLEEP command is successfully registered and processed, the nvSRAM toggles HSB LOW, performs a STORE operation to secure the data to nonvolatile memory and then enters into SLEEP mode. Whenever nvSRAM enters into sleep mode, it initiates non volatile STORE cycle which results in losing an endurance cycle per sleep command execution. A STORE cycle starts only if a write to the SRAM has been performed since the last STORE or RECALL cycle.

The nvSRAM enters into sleep mode as follows:

- 1. The Master sends a START command
- 2. The Master sends Control Registers Slave device ID with I<sup>2</sup>C Write bit set  $(R/W = '0')$
- 3. The Slave (nvSRAM) sends an ACK back to the Master
- 4. The Master sends Command Register address (0xAA)
- 5. The Slave (nvSRAM) sends an ACK back to the Master



- 6. The Master sends Command Register byte for entering into Sleep mode
- 7. The Slave (nvSRAM) sends an ACK back to the Master
- 8. The Master generates a STOP condition.

Once in Sleep mode the device starts consuming  $I_{77}$  current  ${\rm t}_{\rm SLEEP}$  time after SLEEP instruction is registered. The device is not accessible for normal operations until it is out of sleep mode. The nvSRAM wakes up after t<sub>WAKE</sub> duration after the device slave address is transmitted by the master.

Transmitting any of the two slave addresses wakes the nvSRAM from Sleep mode. The nvSRAM device is not accessible during t<sub>SLEEP</sub> and t<sub>WAKE</sub> interval, and any attempt to access the nvSRAM device by the master is ignored and nvSRAM sends NACK to the master. As an alternative method of determining when the device is ready, the master can send read or write commands and look for an ACK.

#### <span id="page-8-0"></span>**Write Protection (WP)**

The WP pin is an active high pin and protects entire memory and all registers from write operations. To inhibit all the write operations, this pin must be held high. When this pin is high, all memory and register writes are prohibited and address counter is not incremented. This pin is internally pulled LOW and hence can be left open if not used.

#### <span id="page-8-1"></span>**AutoStore Operation**

The AutoStore operation is a unique feature of nvSRAM which automatically stores the SRAM data to QuantumTrap cells during power-down. This STORE makes use of an external capacitor ( $V_{\text{CAP}}$ ) and enables the device to safely STORE the data in the nonvolatile memory when power goes down.

During normal operation, the device draws current from  $V_{CC}$  to charge the capacitor connected to the  $V_{CAP}$  pin. When the voltage on the V<sub>CC</sub> pin drops below V $_{\mathsf{SWITCH}}$ during power-down, the device inhibits all memory accesses to nvSRAM and automatically performs a conditional STORE operation using the charge from the  $V_{\mathsf{CAP}}$  capacitor. The AutoStore operation is not initiated if no write cycle has been performed since the last STORE or RECALL.

**Note** If a capacitor is not connected to V<sub>CAP</sub> pin, AutoStore must be disabled by issuing the AutoStore Disable instruction specified in [Command Register on page 8.](#page-7-1) If AutoStore is enabled without a capacitor on  $V_{\mathsf{CAP}}$  pin, the device attempts an AutoStore operation without sufficient charge to complete the Store. This will corrupt the data stored in nvSRAM as well as the serial number and it will unlock the SNL bit.

[Figure 10](#page-8-4) shows the proper connection of the storage capacitor (V<sub>CAP</sub>) for AutoStore operation. Refer to [DC Electrical](#page-17-2) [Characteristics on page 18](#page-17-2) for the size of the  $V_{\text{CAP}}$ 

<span id="page-8-4"></span>

#### <span id="page-8-2"></span>**Hardware STORE and HSB pin Operation**

The HSB pin in CY14X101J is used to control and acknowledge STORE operations. If no STORE or RECALL is in progress, this pin can be used to request a Hardware STORE cycle. When the HSB pin is driven LOW, the device conditionally initiates a STORE operation after t<sub>DELAY</sub> duration. An actual STORE cycle starts only if a write to the SRAM has been performed since the last STORE or RECALL cycle. Reads and Writes to the memory are inhibited for t $_{\text{STORF}}$  duration or as long as HSB pin is LOW.

The HSB pin also acts as an open drain driver (internal 100  $k\Omega$ weak pull-up resistor) that is internally driven LOW to indicate a busy condition when the STORE (initiated by any means) is in progress.

**Note** After each Hardware and Software STORE operation HSB is driven HIGH for a short time  $(t<sub>HHHD</sub>)$  with standard output high current and then remains HIGH by internal 100 k $\Omega$  pull-up resistor.

**Note** For successful last data byte STORE, a hardware STORE should be initiated at least one clock cycle after the last data bit D0 is received.

Upon completion of the STORE operation, the nvSRAM memory access is inhibited for  $t_{LZHSB}$  time after HSB pin returns HIGH. Leave the HSB pin unconnected if not used.

#### <span id="page-8-3"></span>**Hardware RECALL (Power-Up)**

During power-up, when  $V_{CC}$  crosses  $V_{SWITCH}$ , an automatic RECALL sequence is initiated which transfers the content of nonvolatile memory on to the SRAM. The data would previously have been stored on the nonvolatile memory through a STORE sequence.

A Power-Up RECALL cycle takes  $t_{FA}$  time to complete and the memory access is disabled during this time. HSB pin can be used to detect the Ready status of the device.



#### <span id="page-9-0"></span>**Write Operation**

The last bit of the slave device address indicates a read or a write operation. In case of a write operation, the slave device address is followed by the memory or register address and data. A write operation continues as long as a STOP or Repeated START condition is generated by the master or if a NACK is issued by the nvSRAM.

A NACK is issued from the nvSRAM under the following conditions:

- 1. A valid Device ID is not received.
- 2. A write (burst write) access to a protected memory block address returns a NACK from nvSRAM after the data byte is received. However, the address counter is set to this address and the following current read operation starts from this address.
- 3. A write/random read access to an invalid or out-of-bound memory address returns a NACK from the nvSRAM after the address is received. The address counter remains unchanged in such a case.

After a NACK is sent out from the nvSRAM, the write operation is terminated and any data on the SDA line is ignored till a STOP or a Repeated START condition is generated by the master.

For example, consider a case where the burst write access is performed on Control Register Slave address 0x01 for writing the serial number and continued to the address 0x09, which is a read only register. The device returns a NACK and address counter will not be incremented. A following read operation will be started from the address 0x09. Further, any write operation which starts from a write protected address (say, 0x09) will be responded by the nvSRAM with a NACK after the data byte is sent and set the address counter to this address. A following read operation will start from the address 0x09 in this case also.

**Note** In case the user tries to read/write access an address that does not exist (for example 0x0D in Control Register Slave), nvSRAM responds with a NACK immediately after the out-of-bound address is transmitted. The address counter remains unchanged and holds the previous successful read or write operation address.

A write operation is performed internally with no delay after the eighth bit of data is transmitted. If a write operation is not intended, the master must terminate the write operation before the eighth clock cycle by generating a STOP or Repeated START condition.

More details on write instruction are provided in the section [Memory Slave Access.](#page-9-2)

#### <span id="page-9-1"></span>**Read Operation**

If the last bit of the slave device address is '1', a read operation is assumed and the nvSRAM takes control of the SDA line immediately after the slave device address byte is sent out by the master. The read operation starts from the current address location (the location following the previous successful write or read operation). When the last address is reached, the address counter loops back to the first address.

In case of the Control Register Slave, whenever a burst read is performed such that it flows to a non-existent address, the reads operation will loop back to 0x00. This is applicable, in particular for the Command Register.

There are the following ways to end a read operation:

- 1. The Master issues a NACK on the 9th clock cycle followed by a STOP or a Repeated START condition on the 10th clock cycle.
- 2. Master generates a STOP or Repeated START condition on the 9<sup>th</sup> clock cycle.

More details on write instruction are provided in the section [Memory Slave Access.](#page-9-2)

#### <span id="page-9-2"></span>**Memory Slave Access**

The following sections describe the data transfer sequence required to perform Read or Write operations from nvSRAM.

#### *Write nvSRAM*

Each write operation consists of a slave address being transmitted after the start condition. The last bit of slave address must be set as '0' to indicate a Write operation. The master may write one byte of data or continue writing multiple consecutive address locations while the internal address counter keeps incrementing automatically. The address register is reset to 0x00000 after the last address in memory is accessed. The write operation continues till a STOP or Repeated START condition is generated by the master or a NACK is issued by the nvSRAM.

A write operation is executed only after all the 8 data bits have been received by the nvSRAM. The nvSRAM sends an ACK signal after a successful write operation. A write operation may be terminated by the master by generating a STOP condition or a Repeated START operation. If the master desires to abort the current write operation without altering the memory contents, this should be done using a START/STOP condition prior to the 8th data bit.

If the master tries to access a write protected memory address on the nvSRAM, a NACK is returned after the data byte intended to write the protected address is transmitted and address counter will not be incremented. Similarly, in a burst mode write operation, a NACK is returned when the data byte that attempts to write a protected memory location and the address counter will not be incremented.







**Figure 12. Multi-Byte Write into nvSRAM (except Hs-mode)**





<span id="page-10-0"></span>







#### *Current nvSRAM Read*

Each read operation starts with the master transmitting the nvSRAM slave address with the LSB set to '1' to indicate "Read". The reads start from the address on the address counter. The address counter is set to the address location next to the last accessed with a "Write" or "Read" operation. The master may terminate a read operation after reading 1 byte or continue reading addresses sequentially till the last address in the memory after which the address counter rolls back to the address 0x00000. The valid methods of terminating read access are described in the section [Read Operation on page 10.](#page-9-1)

**Note** A16-bit is ignored while using the current nvSRAM read.

**Figure 15. Current Location Single-Byte nvSRAM Read (except Hs-mode)**



**Figure 16. Current Location Multi-Byte nvSRAM Read (except Hs-mode)**

<span id="page-11-0"></span>

**Figure 17. Current Location Single-Byte nvSRAM Read (Hs-mode)**









#### *Random Address Read*

A random address read is performed by first initiating a write operation and generating a Repeated START immediately after the last address byte is acknowledged. The address counter is set to this address and the next read access to this slave will

initiate read operation from here. The master may terminate a read operation after reading 1 byte or continue reading addresses sequentially till the last address in the memory after which the address counter rolls back to the start address 0x00000.

#### **Figure 19. Random Address Single-Byte Read (except Hs-mode)**



**Figure 20. Random Address Multi-Byte Read (except Hs-mode)**



**Figure 21. Random Address Single-Byte Read (Hs-mode)**







#### **Figure 22. Random Address Multi-Byte Read (Hs-mode)**

#### <span id="page-13-0"></span>**Control Registers Slave**

The following sections describes the data transfer sequence required to perform Read or Write operations from Control Registers Slave.

#### <span id="page-13-1"></span>**Write Control Registers**

To write the Control Registers Slave, the master transmits the Control Registers Slave address after generating the START condition. The write sequence continues from the address location specified by the master till the master generates a STOP condition or the last writable address location.

If a non writable address location is accessed for write operation during a normal write or a burst, the slave generates a NACK after the data byte is sent and the write sequence terminates. Any following data bytes are ignored and the address counter is not incremented.

If a write operation is performed on the Command Register (0xAA), the following current read operation also begins from the first address (0x00) as in this case, the current address is an out-of-bound address. The address is not incremented and the next current read operation begins from this address location. If a write operation is attempted on an out-of-bound address location, the nvSRAM sends a NACK immediately after the address byte is sent.

Further, if the serial number is locked, only two addresses (0xAA or Command Register, and 0x00 or Memory Control Register) are writable in the Control Registers Slave. On a write operation to any other address location, the device will acknowledge command byte and address bytes but it returns a NACK from the Control Registers Slave for data bytes. In this case, the address will not be incremented and a current read will happen from the last acknowledged address.

The nvSRAM Control Registers Slave sends a NACK when an out of bound memory address is accessed for write operation, by the master. In such a case, a following current read operation begins from the last acknowledged address.



#### **Figure 23. Single-Byte Write into Control Registers**







#### *Current Control Registers Read*

A read of Control Registers Slave is started with master sending the Control Registers Slave address after the START condition with the LSB set to '1'. The reads begin from the current address which is the next address to the last accessed location. The reads to Control Registers Slave continues till the last readable address location and loops back to the first location (0x00). Note that the Command Register is a write only register and is not accessible through the sequential read operations. If a burst read operation begins from the Command Register (0xAA), the address counter wraps around to the first address in the register map (0x00).

#### **Figure 25. Control Registers Single-Byte Read**







#### *Random Control Registers Read*

A read of random address may be performed by initiating a write operation to the intended location of read and immediately following with a Repeated START operation. The reads to Control Registers Slave continues till the last readable address location and loops back to the first location (0x00). Note that the Command Register is a write only register and is not accessible through the sequential read operations. A random read starting at the Command Register (0xAA) loops back to the first address in the Control Registers register map (0x00). If a random read operation is initiated from an out-of-bound memory address, the nvSRAM sends a NACK after the address byte is sent.



#### **Figure 27. Random Control Registers Single-Byte Read**





#### **Figure 28. Random Control Registers Multi-Byte Read**

### <span id="page-15-0"></span>**Serial Number**

Serial number is an 8 byte memory space provided to the user to uniquely identify this device. It typically consists of a two byte customer ID, followed by five bytes of unique serial number and one byte of CRC check. However, nvSRAM does not calculate the CRC and it is up to the user to utilize the eight byte memory space in the desired format. The default values for the eight byte locations are set to '0x00'.

#### <span id="page-15-1"></span>**Serial Number Write**

The serial number can be accessed through the Control Registers Slave Device. To write the serial number, master transmits the Control Registers Slave address after the START condition and writes to the address location from 0x01 to 0x08. The content of Serial Number registers is secured to nonvolatile memory on the next STORE operation. If AutoStore is enabled, nvSRAM automatically stores the serial number in the nonvolatile memory on power-down. However, if AutoStore is disabled, user must perform a STORE operation to secure the contents of Serial Number registers.

**Note** If the serial number lock (SNL) bit is not set, the serial number registers can be re-written regardless of whether or not a STORE has happened. Once the serial number lock bit is set, no writes to the serial number registers are allowed. If the master tries to perform a write operation to the serial number registers when the lock bit is set, a NACK is returned and write will not be performed.

#### <span id="page-15-2"></span>**Serial Number Lock**

After writes to Serial Number registers is complete, master is responsible for locking the serial number by setting the serial number lock bit to '1' in the Memory Control Register (0x00). The content of Memory Control Register and serial number are secured on the next STORE operation (STORE or AutoStore). If AutoStore is not enabled, user must perform STORE operation to secure the lock bit status.

If a STORE was not performed, the serial number lock bit will not survive the power cycle. The serial number lock bit and 8-byte serial number is defaults to '0' at power-up.

#### <span id="page-15-3"></span>**Serial Number Read**

Serial number can be read back by a read operation of the intended address of the Control Registers Slave. The Control Registers Device loops back from the last address (excluding the Command Register) to 0x00 address location while performing burst read operation. The serial number resides in the locations from 0x01 to 0x08. Even if the serial number is not locked, a serial number read operation will return the current values written to the serial number registers. Master may perform a serial number read operation to confirm if the correct serial number is written to the registers before setting the lock bit.



### <span id="page-16-0"></span>**Device ID**

Device ID is a 4 byte code consisting of JEDEC assigned manufacturer ID, product ID, density ID, and die revision. These registers are set in the factory and are read only registers for the user.

#### <span id="page-16-2"></span>**Table 6. Device ID**



The device ID is divided into four parts as shown in [Table 6:](#page-16-2)

#### 1. Manufacturer ID (11 bits)

This is the JEDEC assigned manufacturer ID for Cypress. JEDEC assigns the manufacturer ID in different banks. The first three bits of the manufacturer ID represent the bank in which ID is assigned. The next eight bits represent the manufacturer ID.

Cypress manufacturer ID is 0x34 in bank 0. Therefore the manufacturer ID for all Cypress nvSRAM products is given as:

Cypress ID - 000\_0011\_0100

2. Product ID (14 bits)

The product ID for device is shown in the [Table 6](#page-16-2).

#### 3. Density ID (4 bits)

The 4 bit density ID is used as shown in [Table 6](#page-16-2) for indicating the 1 Mb density of the product.

#### 4. Die Rev (3 bits)

This is used to represent any major change in the design of the product. The initial setting of this is always 0x0.

#### <span id="page-16-1"></span>**Executing Commands Using Command Register**

The Control Registers Slave allows different commands to be executed by writing the specific command byte in the Command Register (0xAA). The command byte codes for each command are specified in [Table 5 on page 8.](#page-7-0) During the execution of these commands the device is not accessible and returns a NACK if any of the three slave devices is selected. If an invalid command is sent by the master, the nvSRAM responds with an ACK indicating that the command has been acknowledged with NOP (No Operation). The address will rollover to 0x00 location.



#### **Figure 29. Command Execution using Command Register**



### <span id="page-17-0"></span>**Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested.





### <span id="page-17-1"></span>**Operating Range**



### <span id="page-17-2"></span>**DC Electrical Characteristics**

Over the [Operating Range](#page-17-1)



**Notes**

<span id="page-17-3"></span>4. Typical values are at 25 °C, V<sub>CC</sub> = V<sub>CC(Typ)</sub>. Not 100% tested.<br>5. Not applicable to WP, A2 and A1 pins.

<span id="page-17-4"></span>



### **DC Electrical Characteristics (continued)**

#### Over the Operating Range



**Notes**

<span id="page-18-0"></span>6. The input pull-down circuit is stronger (50 k $\Omega$ ) when the input voltage is below V<sub>IL</sub> and weak (1 M $\Omega$ ) when the input voltage is above V<sub>IH</sub>.

<span id="page-18-1"></span>7. Min V<sub>CAP</sub> value guarantees that there is a sufficient charge available to complete a successful AutoStore operation. Max V<sub>CAP</sub> value guarantees that the capacitor<br>on V<sub>CAP</sub> is charged to a minimum voltage during a Po

<span id="page-18-2"></span>

<span id="page-18-3"></span>



### <span id="page-19-0"></span>**Data Retention and Endurance**

#### Over the [Operating Range](#page-17-1)



### <span id="page-19-1"></span>**Thermal Resistance**



### <span id="page-19-2"></span>**AC Test Loads and Waveforms**

#### **Figure 30. AC Test Loads and Waveforms**

<span id="page-19-5"></span>

### <span id="page-19-3"></span>**AC Test Conditions**

<span id="page-19-4"></span>



### <span id="page-20-0"></span>**AC Switching Characteristics**

Over the [Operating Range](#page-17-1)



### <span id="page-20-1"></span>**Switching Waveforms**



#### **Notes**

- <span id="page-20-4"></span>11. Test conditions assume signal transition time of 10 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified<br>I<sub>OL</sub> and load capacitance shown in Figure
- <span id="page-20-2"></span>

<span id="page-20-3"></span>13. These parameters are guaranteed by design and are not tested.



### <span id="page-21-0"></span>**nvSRAM Specifications**

#### Over the [Operating Range](#page-17-1)



**Notes**

- 
- <span id="page-21-2"></span><span id="page-21-1"></span>14. t<sub>FA</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>.<br>15. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.
- <span id="page-21-3"></span>16. On a Hardware STORE and AutoStore initiation, SRAM write operation continues to be enabled for time t<sub>DELAY</sub>.<br>17. These parameters are guaranteed by design and are not tested.
- <span id="page-21-4"></span>



### <span id="page-22-4"></span><span id="page-22-0"></span>**Switching Waveforms**



**Notes**

- <span id="page-22-2"></span><span id="page-22-1"></span>18. Read and Write cycles are ignored during STORE, RECALL, and while V<sub>CC</sub> is below V<sub>SWITCH</sub>.<br>19. If an SRAM write has not taken place since the last nonvolatile cycle, no AutoStore or Hardware STORE takes place.
- <span id="page-22-3"></span>20. During power-up and power-down, HSB glitches when HSB pin is pulled up through an external resistor.



## <span id="page-23-0"></span>**Software Controlled STORE/RECALL Cycles**

#### Over the [Operating Range](#page-17-1)



### <span id="page-23-4"></span><span id="page-23-1"></span>**Switching Waveforms**

#### **Figure 33. Software STORE/RECALL Cycle**



#### **Figure 34. AutoStore Enable/Disable Cycle**

<span id="page-23-5"></span>

#### **Notes**

<span id="page-23-2"></span>21. This is the amount of time it takes to take action on a soft sequence command.  $V_{CC}$  power must remain HIGH to effectively register command.

<span id="page-23-3"></span>22. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See the specific command.



### <span id="page-24-0"></span>**Hardware STORE Cycle**

#### Over the [Operating Range](#page-17-1)



### <span id="page-24-1"></span>**Switching Waveforms**



**Figure 35. Hardware STORE Cycle** [\[23](#page-24-2)]

### <span id="page-24-2"></span>HSB (IN) HSB (OUT) RWI <sup>t</sup>DELAY t PHSB **~~~~**

 $\overline{\mathsf{HSB}}$  pin is driven HIGH to  $\mathsf{V_{CC}}$  only by Internal 100 K $\Omega$  resistor,  $\overline{\text{HSB}}$  driver is disabled SRAM is disabled as long as HSB (IN) is driven LOW.



### <span id="page-25-0"></span>**Ordering Information**



All these parts are Pb-free. This table contains Final information. Contact your local Cypress sales representative for availability of these parts.

#### <span id="page-25-1"></span>**Ordering Code Definitions**

#### **CY 14 B 101 J 1 - S X I T**





### <span id="page-26-0"></span>**Package Diagrams**

**Figure 36. 8-pin SOIC (150 Mils) S0815/SZ815/SW815 Package Outline, 51-85066**

- 1. DIMENSIONS IN INCHES[MM] MIN.<br>MAX.
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME<br>ROUND ON SINGLE LEADFRAME<br>RECTANGULAR ON MATRIX LEADFRAME
- 3 REFERENCE JEDEC MS-012
- 4 PACKAGE WEIGHT 0.07gms







51-85066 \*I



### **Package Diagrams** (continued)

**Figure 37. 16-pin SOIC (0.413 × 0.299 × 0.0932 Inches) Package Outline, 51-85022**



51-85022 \*E





### <span id="page-28-0"></span>**Acronyms Document Conventions**

#### <span id="page-28-2"></span><span id="page-28-1"></span>**Units of Measure**





### <span id="page-29-0"></span>**Document History Page**





### **Document History Page (continued)**





### **Document History Page (continued)**





### <span id="page-32-0"></span>**Sales, Solutions, and Legal Information**

#### <span id="page-32-1"></span>**Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/go/locations).

#### <span id="page-32-2"></span>**[Products](http://www.cypress.com/go/products)**



<span id="page-32-3"></span>**[PSoC](http://www.cypress.com/psoc)[® Solutions](http://www.cypress.com/psoc)** [PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP |](http://www.cypress.com/products/32-bit-arm-cortex-m3-psoc-5lp) [PSoC 6 MCU](http://cypress.com/psoc6)

<span id="page-32-4"></span>**[Cypress Developer Community](http://www.cypress.com/cdc)** [Community |](https://community.cypress.com/welcome) [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

<span id="page-32-5"></span>**[Technical Support](http://www.cypress.com/support)** [cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2009-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress<br>hereby grants you a per modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE<br>OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRAN device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product<br>to deviate from published liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this<br>information and any re systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device<br>or system whose failure to shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-54050 Rev. \*P Revised August 7, 2018 **Page 33** of 33



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*