## Please note that Cypress is an Infineon Technologies Company. The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio. ## **Continuity of document content** The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page. ## **Continuity of ordering part numbers** Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering. www.infineon.com ## CYUSB301X/CYUSB201X # EZ-USB<sup>®</sup> FX3: SuperSpeed USB Controller #### **Features** - Universal serial bus (USB) integration - □ USB 3.1, Gen 1 and USB 2.0 peripherals compliant with USB 3.1 Specification Revision 1.0 (TID # 340800007) - □ 5-Gbps SuperSpeed PHY compliant with USB 3.1 Gen 1 - □ High-speed On-The-Go (HS-OTG) host and peripheral compliant with OTG Supplement Version 2.0 - ☐ Thirty-two physical endpoints - General Programmable Interface (GPIF™ II) - □ Programmable 100-MHz GPIF II enables connectivity to a wide range of external devices - □ 8-, 16-, 24-, and 32-bit data bus - □ Up to16 configurable control signals - Fully accessible 32-bit CPU - □ ARM926EJ core with 200-MHz operation - □ 512-KB or 256-KB embedded SRAM - Additional connectivity to the following peripherals - □ SPI master at up to 33 MHz - □ UART support of up to 4 Mbps - □ I<sup>2</sup>C master controller at 1 MHz - □ I<sup>2</sup>S master (transmitter only) at sampling frequencies of 8 kHz, 16 kHz, 32 kHz, 44.1 kHz, 48 kHz, 96 kHz and 192 kHz - Selectable clock input frequencies - □ 19.2, 26, 38.4, and 52 MHz - □ 19.2-MHz crystal input support - Ultra low-power in core power-down mode - $\blacksquare$ Less than 60 $\mu A$ with VBATT on and 20 $\mu A$ with VBATT off - Independent power domains for core and I/O - □ Core operation at 1.2 V - □ I2S, UART, and SPI operation at 1.8 to 3.3 V - □ I<sup>2</sup>C operation at 1.2 V to 3.3 V - Package options - □ 121-ball, 10- × 10-mm, 0.8-mm pitch Pb-free ball grid array (BGA) - □ See Table 24 for details on the seven FX3 variants - EZ-USB<sup>®</sup> Software Development Kit (SDK) for code development of firmware and PC Applications - □ Includes RTOS Framework (using ThreadX Version 5) - □ Firmware examples covering all I/O modules - □ Visual Studio host examples using C++ and C# - SuperSpeed Explorer Board available for rapid prototyping □ Several accessory boards also available: - Adapter boards for Xilinx/Altera FPGA development - · Adapter board for Video development - · CPLD board for concept testing and initial development ### **Applications** - Digital video camcorders - Digital still cameras - Printers - Scanners - Video capture cards - Test and measurement equipment - Surveillance cameras - Personal navigation devices - Medical imaging devices - Video IP phones - Portable media players - Industrial cameras - Data loggers - Data acquisition - High-performance Human Interface Devices (gesture recognition) ## **Functional Description** For a complete list of related documentation, click here. ## **Logic Block Diagram** #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right product> device for your design, and to help you to quickly and effectively integrate the device into your design. - Overview: USB Portfolio, USB Roadmap - USB 3.0 Product Selectors: FX3, FX3S, CX3, GX3, HX3 - Application notes: Cypress offers a large number of USB application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with FX3 are: - □ AN75705 Getting Started with EZ-USB FX3 - □ AN76405 EZ-USB FX3 Boot Options - AN70707 EZ-USB FX3/FX3S Hardware Design Guidelines and Schematic Checklist - □ AN65974 Designing with the EZ-USB FX3 Slave FIFO Interface - □ AN75779 How to Implement an Image Sensor Interface with EZ-USB FX3 in a USB Video Class (UVC) Framework - □ AN86947 Optimizing USB 3.0 Throughput with EZ-USB FX3 - □ AN84868 Configuring an FPGA over USB Using Cypress EZ-USB FX3 - □ AN68829 Slave FIFO Interface for EZ-USB FX3: 5-Bit Address Mode - AN73609 EZ-USB FX2LP/ FX3 Developing Bulk-Loop Example on Linux - □ AN77960 Introduction to EZ-USB FX3 High-Speed USB Host Controller - AN76348 Differences in Implementation of EZ-USB FX2LP and EZ-USB FX3 Applications - □ AN89661 USB RAID 1 Disk Design Using EZ-USB FX3S - Code Examples: - □ USB Hi-Speed - USB Full-Speed - □ USB SuperSpeed - Technical Reference Manual (TRM): - □ EZ-USB FX3 Technical Reference Manual - Development Kits: - □ CYUSB3KIT-003, EZ-USB FX3 SuperSpeed Explorer Kit - □ CYUSB3KIT-001, EZ-USB FX3 Development Kit - Models: IBIS #### **EZ-USB FX3 Software Development Kit** Cypress delivers the complete software and firmware stack for FX3, in order to easily integrate SuperSpeed USB into any embedded application. The Software Development Kit (SDK) comes with tools, drivers and application examples, which help accelerate application development. #### GPIF™ II Designer The GPIF II Designer is a graphical software that allows designers to configure the GPIF II interface of the EZ-USB FX3 USB 3.0 Device Controller. The tool allows users the ability to select from one of five Cypress supplied interfaces, or choose to create their own GPIF II interface from scratch. Cypress has supplied industry standard interfaces such as Asynchronous and Synchronous Slave FIFO, Asynchronous and Synchronous SRAM, and Asynchronous SRAM. Designers who already have one of these pre-defined interfaces in their system can simply select the interface of choice, choose from a set of standard parameters such as bus width (x8, 16, x32) endianess, clock settings, and compile the interface. The tool has a streamlined three step GPIF interface development process for users who need a customized interface. Users are able to first select their pin configuration and standard parameters. Secondly, they can design a virtual state machine using configurable actions. Finally, users can view output timing to verify that it matches the expected timing. Once the three step process is complete, the interface can be compiled and integrated with FX3. ### **Contents** | Functional Overview | 5 | |-----------------------------------|-----| | Application Examples | 5 | | USB Interface | | | OTG | | | ReNumeration | 7 | | VBUS Overvoltage Protection | 7 | | Carkit UART Mode | 7 | | GPIF II | 8 | | CPU | 8 | | JTAG Interface | 8 | | Other Interfaces | | | SPI Interface | | | UART Interface | | | I2C Interface | 9 | | I2S Interface | 9 | | Boot Options | 9 | | Reset | 9 | | Hard Reset | 9 | | Soft Reset | 9 | | Clocking | 10 | | 32-kHz Watchdog Timer Clock Input | 10 | | Power | 11 | | Power Modes | 11 | | Digital I/Os | 13 | | GPIOs | 13 | | System-level ESD | | | Pin Configurations | | | Pin Description | | | I III DE3011PUUI | I Ə | | Electrical Specifications | 19 | |---------------------------------------------|----| | Absolute Maximum Ratings | 19 | | Operating Conditions | 19 | | DC Specifications | 19 | | Thermal Characteristics | 21 | | AC Timing Parameters | 21 | | GPIF II lines AC characteristics at 100 MHz | 21 | | GPIF II PCLK Jitter characteristics | | | GPIF II Timing | 22 | | Slave FIFO Interface | | | Host Processor Interface (P-Port) Timing | 31 | | Serial Peripherals Timing | 38 | | Reset Sequence | 43 | | Package Diagram | 44 | | Ordering Information | 45 | | Ordering Code Definitions | | | Acronyms | | | Document Conventions | 46 | | Units of Measure | | | Errata | 47 | | Qualification Status | | | Errata Summary | 47 | | Document History Page | 53 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | | | Cypress Developer Community | 58 | | Technical Support | | | | | #### **Functional Overview** Cypress's EZ-USB FX3 is a SuperSpeed peripheral controller, providing integrated and flexible features. FX3 has a fully configurable, parallel, general programmable interface called GPIF II, which can connect to any processor, ASIC, or FPGA. GPIF II is an enhanced version of the GPIF in FX2LP, Cypress's flagship USB 2.0 product. It provides easy and glueless connectivity to popular interfaces, such as asynchronous SRAM, asynchronous and synchronous address data multiplexed interfaces, and parallel ATA. FX3 has integrated the USB 3.1 Gen 1 and USB 2.0 physical layers (PHYs) along with a 32-bit ARM926EJ-S microprocessor for powerful data processing and for building custom applications. It implements an architecture that enables 375-MBps data transfer from GPIF II to the USB interface. An integrated USB 2.0 OTG controller enables applications in which FX3 may serve dual roles; for example, EZ-USB FX3 may function as an OTG Host to MSC as well as HID-class devices. FX3 contains 512 KB or 256 KB of on-chip SRAM (see Ordering Information on page 45) for code and data. EZ-USB FX3 also provides interfaces to connect to serial peripherals such as UART, SPI, I<sup>2</sup>C, and I<sup>2</sup>S. FX3 comes with application development tools. The software development kit comes with firmware and host application examples for accelerating time to market. FX3 complies with the USB 3.1, Gen 1.0 specification and is also backward compatible with USB 2.0. It also complies with USB 2.0 OTG Specification v2.0. #### **Application Examples** In a typical application (see Figure 1), the FX3 functions as the main processor running the application software that connects external hardware to the SuperSpeed USB connection. Additionally, FX3 can function as a coprocessor connecting via the GPIF II interface to an application processor (see Figure 2) and operates as a subsystem providing SuperSpeed USB connectivity to the application processor. Figure 1. EZ-USB FX3 as Main Processor Figure 2. EZ-USB FX3 as a Coprocessor #### **USB** Interface FX3 complies with the following specifications and supports the following features: - Supports USB peripheral functionality compliant with USB 3.1 Specification Revision 1.0 and is also backward compatible with the USB 2.0 Specification. - FX3 Hi-Speed parts (CYUSB201X) only support USB 2.0. - Complies with OTG Supplement Revision 2.0. It supports High-Speed, Full-Speed, and Low-Speed OTG dual-role device capability. As a peripheral, FX3 is capable of SuperSpeed, High-Speed, and Full-Speed. As a host, it is capable of High-Speed, Full-Speed, and Low-Speed. - Supports Carkit Pass-Through UART functionality on USB D+/D- lines based on the CEA-936A specification. - Supports 16 IN and 16 OUT endpoints. - Supports the USB 3.0 Streams feature. It also supports USB Attached SCSI (UAS) device-class to optimize mass-storage access performance. - As a USB peripheral, application examples show that the FX3 supports UAS, USB Video Class (UVC), and Mass Storage Class (MSC) USB peripheral classes. All other device classes can be supported by customer firmware; a template example is provided as a starting point. - As an OTG host, application examples show that FX3 supports MSC and HID device classes. **Note** When the USB port is not in use, disable the PHY and transceiver to save power. #### **OTG** FX3 is compliant with the OTG Specification Revision 2.0. In OTG mode, FX3 supports both A and B device modes and supports Control, Interrupt, Bulk, and Isochronous data transfers. FX3 requires an external charge pump (either standalone or integrated into a PMIC) to power VBUS in the OTG A-device mode. The Target Peripheral List for OTG host implementation consists of MSC- and HID-class devices. FX3 does not support Attach Detection Protocol (ADP). #### OTG Connectivity In OTG mode, FX3 can be configured to be an A, B, or dual-role device. It can connect to the following: - ACA device - Targeted USB peripheral - SRP-capable USB peripheral - HNP-capable USB peripheral - OTG host - HNP-capable host - OTG device #### ReNumeration Because of FX3's soft configuration, one chip can take on the identities of multiple distinct USB devices. When first plugged into USB, FX3 enumerates automatically with the Cypress Vendor ID (0x04B4) and downloads firmware and USB descriptors over the USB interface. The downloaded firmware executes an electrical disconnect and connect. FX3 enumerates again, this time as a device defined by the downloaded information. This patented two-step process, called ReNumeration, happens instantly when the device is plugged in. #### **VBUS Overvoltage Protection** The maximum input voltage on FX3's VBUS pin is 6 V. A charger can supply up to 9 V on VBUS. In this case, an external overvoltage protection (OVP) device is required to protect FX3 from damage on VBUS. Figure 3 shows the system application diagram with an OVP device connected on VBUS. Refer to Table 8 on page 19 for the operating range of VBUS and VBATT. Figure 3. System Diagram with OVP Device For VBUS #### **Carkit UART Mode** The USB interface supports the Carkit UART mode (UART over D+/D-) for non-USB serial data transfer. This mode is based on the CEA-936A specification. In the Carkit UART mode, the output signaling voltage is 3.3 V. When configured for the Carkit UART mode, TXD of UART (output) is mapped to the D- line, and RXD of UART (input) is mapped to the D+ line. In the Carkit UART mode, FX3 disables the USB transceiver and D+ and D- pins serve as pass-through pins to connect to the UART of the host processor. The Carkit UART signals may be routed to the GPIF II interface or to GPIO[48] and GPIO[49], as shown in Figure 4. In this mode, FX3 supports a rate of up to 9600 bps. Figure 4. Carkit UART Pass-through Block Diagram #### **GPIF II** The high-performance GPIF II interface enables functionality similar to, but more advanced than, FX2LP's GPIF and Slave FIFO interfaces. The GPIF II is a programmable state machine that enables a flexible interface that may function either as a master or slave in industry-standard or proprietary interfaces. Both parallel and serial interfaces may be implemented with GPIF II. Here is a list of GPIF II features: - Functions as master or slave - Provides 256 firmware programmable states - Supports 8-bit, 16-bit, 24-bit, and 32-bit parallel data bus - Enables interface frequencies up to 100 MHz - Supports 14 configurable control pins when a 32- bit data bus is used. All control pins can be either input/output or bidirectional. - Supports 16 configurable control pins when a 16/8 data bus is used. All control pins can be either input/output or bi-directional. GPIF II state transitions are based on control input signals. The control output signals are driven as a result of the GPIF II state transitions. The INT# output signal can be controlled by GPIF II. Refer to the GPIFII Designer tool. The GPIF II state machine's behavior is defined by a GPIF II descriptor. The GPIF II descriptor is designed such that the required interface specifications are met. 8 KB of memory (separate from the 256/512 KB of embedded SRAM) is dedicated to the GPIF II waveform where the GPIF II descriptor is stored in a specific format. Cypress's GPIFII Designer Tool enables fast development of GPIF II descriptors and includes examples for common interfaces Example implementations of GPIF II are the asynchronous slave FIFO and synchronous slave FIFO interfaces. #### Slave FIFO interface The Slave FIFO interface signals are shown in Figure 5. This interface allows an external processor to directly access up to four buffers internal to FX3. Further details of the Slave FIFO interface are described on page 25. **Note** Access to all 32 buffers is also supported over the slave FIFO interface. For details, contact Cypress Applications Support. Figure 5. Slave FIFO Interface Note: Multiple Flags may be configured. ### **CPU** FX3 has an on-chip 32-bit, 200-MHz ARM926EJ-S core CPU. The core has direct access to 16 KB of Instruction Tightly Coupled Memory (TCM) and 8 KB of Data TCM. The ARM926EJ-S core provides a JTAG interface for firmware debugging. FX3 offers the following advantages: - Integrates 256/512 KB of embedded SRAM for code and data and 8 KB of Instruction cache and Data cache. - Implements efficient and flexible DMA connectivity between the various peripherals (such as, USB, GPIF II, I<sup>2</sup>S, SPI, UART, I<sup>2</sup>C), requiring firmware only to configure data accesses between peripherals, which are then managed by the DMA fabric - Allows easy application development using industry-standard development tools for ARM926EJ-S. Examples of the FX3 firmware are available with the Cypress EZ-USB FX3 Development Kit. #### JTAG Interface FX3's JTAG interface has a standard five-pin interface to connect to a JTAG debugger in order to debug firmware through the CPU-core's on-chip-debug circuitry. Industry-standard debugging tools for the ARM926EJ-S core can be used for the FX3 application development. For ARM JTAG access, TCK frequency should not be more than 1/6 of the CPU clock frequency. #### Other Interfaces FX3 supports the following serial peripherals: - SPI - **■** UART - I<sup>2</sup>C - I<sup>2</sup>S The SPI, UART, and I<sup>2</sup>S interfaces are multiplexed on the serial peripheral port. The CYUSB3012 and CYUSB3014 Pin List on page 15 shows details of how these interfaces are multiplexed. Note that when GPIF II is configured for a 32-bit data bus width (CYUSB3012 and CYUSB3014), then the SPI interface is not available. #### **SPI Interface** FX3 supports an SPI Master interface on the Serial Peripherals port. The maximum operation frequency is 33 MHz. The SPI controller supports four modes of SPI communication (see SPI Timing Specification on page 41 for details on the modes) with the Start-Stop clock. This controller is a single-master controller with a single automated SSN control. It supports transaction sizes ranging from four bits to 32 bits. #### **UART Interface** The UART interface of FX3 supports full-duplex communication. It includes the signals noted in Table 1. Table 1. UART Interface Signals | Signal | Description | |--------|---------------| | TX | Output signal | | RX | Input signal | | CTS | Flow control | | RTS | Flow control | The UART is capable of generating a range of baud rates, from 300 bps to 4608 Kbps, selectable by the firmware. If flow control is enabled, then FX3's UART only transmits data when the CTS input is asserted. In addition to this, FX3's UART asserts the RTS output signal, when it is ready to receive data. #### I<sup>2</sup>C Interface FX3's I $^2$ C interface is compatible with the I $^2$ C Bus Specification Revision 3. This I $^2$ C interface is capable of operating only as I $^2$ C master; therefore, it may be used to communicate with other I $^2$ C slave devices. For example, FX3 may boot from an EEPROM connected to the I $^2$ C interface, as a selectable boot option. FX3's I<sup>2</sup>C Master Controller also supports multi-master mode functionality. The power supply for the $I^2C$ interface is VIO5, which is a separate power domain from the other serial peripherals. This gives the $I^2C$ interface the flexibility to operate at a different voltage than the other serial interfaces. The I<sup>2</sup>C controller supports bus frequencies of 100 kHz, 400 kHz, and 1 MHz. When VIO5 is 1.2 V, the maximum operating frequency supported is 100 kHz. When VIO5 is 1.8 V, 2.5 V, or 3.3 V, the operating frequencies supported are 400 kHz and 1 MHz. The I<sup>2</sup>C controller supports clock-stretching to enable slower devices to exercise flow control. The I<sup>2</sup>C interface's SCL and SDA signals require external pull-up resistors. The pull-up resistors must be connected to VIO5. #### I<sup>2</sup>S Interface FX3 has an I<sup>2</sup>S port to support external audio codec devices. FX3 functions as I<sup>2</sup>S Master as transmitter only. The I<sup>2</sup>S interface consists of four signals: clock line (I2S\_CLK), serial data line (I2S\_SD), word select line (I2S\_WS), and master system clock (I2S\_MCLK). FX3 can generate the system clock as an output on I2S\_MCLK or accept an external system clock input on I2S MCLK. The sampling frequencies supported by the I<sup>2</sup>S interface are 8 kHz, 16 kHz, 32 kHz, 44.1 kHz, 48 kHz, 96 kHz and 192 kHz. #### **Boot Options** FX3 can load boot images from various sources, selected by the configuration of the PMODE pins. Following are the FX3 boot options: - Boot from USB - Boot from I<sup>2</sup>C - Boot from SPI - ☐ Cypress SPI Flash parts supported are S25FS064S (64-Mbit), S25FS128S (128-Mbit) and S25LFL064L (64-Mbit). - □ W25Q32FW (32-Mbit) is also supported. - Boot from GPIF II ASync ADMux mode - Boot from GPIF II Sync ADMux mode - Boot from GPIF II ASync SRAM mode **Table 2. FX3 Booting Options** | PMODE[2:0] <sup>[1]</sup> | Boot From | |---------------------------|---------------------------------------------------| | F00 | Sync ADMux (16-bit) | | F01 | Async ADMux (16-bit) | | F11 | USB boot | | F0F | Async SRAM (16-bit) | | F1F | I <sup>2</sup> C, On Failure, USB Boot is Enabled | | 1FF | I <sup>2</sup> C only | | 0F1 | SPI, On Failure, USB Boot is Enabled | #### Reset #### **Hard Reset** A hard reset is initiated by asserting the Reset# pin on FX3. The specific reset sequence and timing requirements are detailed in Figure 29 on page 43 and Table 23 on page 43. All I/Os are tristated during a hard reset. Note however, that the on-chip bootloader has control after a hard reset and it will configure I/O signals depending on the selected boot mode; see AN76405 - EZ-USB® FX3™ Boot Options for more details. #### Soft Reset In a soft reset, the processor sets the appropriate bits in the PP INIT control register. There are two types of Soft Reset: - CPU Reset The CPU Program Counter is reset. Firmware does not need to be reloaded following a CPU Reset. - Whole Device Reset This reset is identical to Hard Reset. - The firmware must be reloaded following a Whole Device Reset #### Note 1. F indicates Floating. ### Clocking FX3 allows either a crystal to be connected between the XTALIN and XTALOUT pins or an external clock to be connected at the CLKIN pin. The XTALIN, XTALOUT, CLKIN, and CLKIN\_32 pins can be left unconnected if they are not used. Crystal frequency supported is 19.2 MHz, while the external clock frequencies supported are 19.2, 26, 38.4, and 52 MHz. FX3 has an on-chip oscillator circuit that uses an external 19.2-MHz (±100 ppm) crystal (when the crystal option is used). An appropriate load capacitance is required with a crystal. Refer to the specification of the crystal used to determine the appropriate load capacitance. The FSLC[2:0] pins must be configured appropriately to select the crystal- or clock-frequency option. The configuration options are shown in Table 3. Clock inputs to FX3 must meet the phase noise and jitter requirements specified in Table 4. The input clock frequency is independent of the clock and data rate of the FX3 core or any of the device interfaces. The internal PLL applies the appropriate clock multiply option depending on the input frequency. Table 3. Crystal/Clock Frequency Selection | FSLC[2] | FSLC[1] | FSLC[0] | Crystal/Clock<br>Frequency | |---------|---------|---------|----------------------------| | 0 | 0 | 0 | 19.2-MHz crystal | | 1 | 0 | 0 | 19.2-MHz input CLK | | 1 | 0 | 1 | 26-MHz input CLK | | 1 | 1 | 0 | 38.4-MHz input CLK | | 1 | 1 | 1 | 52-MHz input CLK | Table 4. FX3 Input Clock Specifications | Parameter | Description | Specific | cation Units | | | |-----------------------------|----------------|----------|--------------|--------|--| | Parameter | Description | Min | Max | Ullits | | | | 100-Hz offset | ı | <b>–</b> 75 | | | | | 1-kHz offset | - | -104 | | | | Phase noise | 10-kHz offset | - | -120 | dB | | | | 100-kHz offset | _ | -128 | | | | | 1-MHz offset | - | -130 | | | | Maximum frequency deviation | _ | - | 150 | ppm | | | Duty cycle | _ | 30 | 70 | | | | Overshoot | _ | - | 3 | % | | | Undershoot | _ | _ | -3 | | | | Rise time/fall time | _ | _ | 3 | ns | | #### 32-kHz Watchdog Timer Clock Input FX3 includes a watchdog timer. The watchdog timer can be used to interrupt the ARM926EJ-S core, automatically wake up the FX3 in Standby mode, and reset the ARM926EJ-S core. The watchdog timer runs a 32-kHz clock, which may be optionally supplied from an external source on a dedicated FX3 pin. The firmware can disable the watchdog timer. Requirements for the optional 32-kHz clock input are listed in Table 5. Table 5. 32-kHz Clock Input Requirements | Parameter | Min | Max | Units | |---------------------|-----|------|-------| | Duty cycle | 40 | 60 | % | | Frequency deviation | _ | ±200 | ppm | | Rise time/fall time | _ | 200 | ns | Document Number: 001-52136 Rev. \*X #### **Power** FX3 has the following power supply domains: - IO\_VDDQ: This is a group of independent supply domains for digital I/Os. The voltage level on these supplies is 1.8 V to 3.3 V. FX3 provides six independent supply domains for digital I/Os listed as follows (see Table 7 on page 15 for details on each of the power domain signals): - □ VIO1: GPIF II I/O - □ VIO2: IO2 - □ VIO3: IO3 - □ VIO4: UART-/SPI/I<sup>2</sup>S - □ VIO5: I<sup>2</sup>C and JTAG (supports 1.2 V to 3.3 V) - □ CVDDQ: This is the supply voltage for clock and reset I/O. It should be either 1.8 V or 3.3 V based on the voltage level of the CLKIN signal. - □ V<sub>DD</sub>: This is the supply voltage for the logic core. The nominal supply-voltage level is 1.2 V. This supplies the core logic circuits. The same supply must also be used for the following: - AVDD: This is the 1.2-V supply for the PLL, crystal oscillator, and other core analog circuits - **U3TXVDDQ/U3RXVDDQ**: These are the 1.2-V supply voltages for the USB 3.0 interface. - VBATT/VBUS: This is the 3.2-V to 6-V battery power supply for the USB I/O and analog circuits. This supply powers the USB transceiver through FX3's internal voltage regulator. VBATT is internally regulated to 3.3 V. #### Note: No specific power-up sequence for FX3 power domains. Minimum power on reset time of 1 ms should be met and the power domains must be stable for FX3 operation. #### **Power Modes** FX3 supports the following power modes: - Normal mode: This is the full-functional operating mode. The internal CPU clock and the internal PLLs are enabled in this mode. - Normal operating power consumption does not exceed the sum of I<sub>CC</sub> Core max and I<sub>CC</sub> USB max (see Table 8 on page 19 for current consumption specifications). - □ The I/O power supplies VIO2, VIO3, VIO4, and VIO5 can be turned off when the corresponding interface is not in use. VIO1 cannot be turned off at any time if the GPIF II interface is used in the application. - Low-power modes (see Table 6): - □ Suspend mode with USB 3.0 PHY enabled (L1) - Suspend mode with USB 3.0 PHY disabled (L2) - ☐ Standby mode (L3) - □ Core power-down mode (L4) Table 6. Entry and Exit Methods for Low-Power Modes | Low-Power Mode | Characteristics | Methods of Entry | Methods of Exit | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------| | Suspend Mode with USB 3.0 PHY | ■ The power consumption in this mode does not exceed ISB <sub>1</sub> | ARM926EJ-S core can put FX3 into | ■ D+ transitioning to low or high | | Enabled (L1) | ■ USB 3.0 PHY is enabled and is in U3 mode (one of the suspend modes defined by the | suspend mode. For example, on<br>USB suspend condition, firmware<br>may decide to put FX3 into suspend | ■ D- transitioning to low or high | | | USB 3.0 specification). This one block alone is operational with its internal clock while all other clocks are shut down | mode ■ External Processor, through the use | ■ Impedance change on OTG_ID pin | | | ■ All I/Os maintain their previous state | f ''' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' | ■ Resume condition on SSRX± | | | ■ Power supply for the wakeup source and core power must be retained. All other | | ■ Detection of VBUS | | | power domains can be turned on/off individually The states of the configuration registers, buffer memory, and all internal RAM are maintained | | ■ Level detect on<br>UART_CTS<br>(programmable | | | | | polarity) | | | All transactions must be completed before | | ■ GPIF II interface assertion of CTL[0] | | | FX3 enters Suspend mode (state of outstanding transactions are not preserved) | | ■ Assertion of RESET# | | | ■ The firmware resumes operation from where it was suspended (except when woken up by RESET# assertion) because the program counter does not reset | | | Table 6. Entry and Exit Methods for Low-Power Modes (continued) | | Exit Methods for Low-Power Modes (contin | , | M-41 | |---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Low-Power Mode | Characteristics | Methods of Entry | Methods of Exit | | Suspend Mode with<br>USB 3.0 PHY<br>Disabled (L2) | <ul> <li>The power consumption in this mode does not exceed ISB<sub>2</sub></li> <li>USB 3.0 PHY is disabled and the USB</li> </ul> | Firmware executing on<br>ARM926EJ-S core can put FX3 into<br>suspend mode. For example, on<br>USB suspend condition, firmware | <ul><li>D+ transitioning to low or high</li><li>D- transitioning to low</li></ul> | | | interface is in suspend mode | or high | | | | ■ The clocks are shut off. The PLLs are disabled | may decide to put FX3 into suspend mode ■ External Processor, through the use | ■ Impedance change on OTG_ID pin | | | ■ All I/Os maintain their previous state | of mailbox registers can put FX3 into suspend mode | ■ Detection of VBUS | | | ■ USB interface maintains the previous state | Suspenia mode | ■ Level detect on UART_CTS (programmable | | | Power supply for the wakeup source and<br>core power must be retained. All other<br>power domains can be turned on/off<br>individually | | polarity) ■ GPIF II interface assertion of CTL[0] | | | ■ The states of the configuration registers, buffer memory and all internal RAM are maintained | | ■ Assertion of RESET# | | | <ul> <li>All transactions must be completed before<br/>FX3 enters Suspend mode (state of<br/>outstanding transactions are not<br/>preserved)</li> </ul> | | | | | ■ The firmware resumes operation from where it was suspended (except when woken up by RESET# assertion) because the program counter does not reset | | | | Standby Mode (L3) | ■ The power consumption in this mode does not exceed ISB3 | ■ Firmware executing on ARM926EJ-S core or external | ■ Detection of VBUS | | | ■ All configuration register settings and program/data RAM contents are preserved. However, data in the buffers or other parts of the data path, if any, is not guaranteed. Therefore, the external processor should take care that the data needed is read before putting FX3 into this Standby Mode | processor configures the appropriate register | ■ Level detect on UART_CTS (Programmable Polarity) ■ GPIF II interface assertion of CTL[0] ■ Assertion of RESET# | | | ■ The program counter is reset after waking up from Standby | | | | | ■ GPIO pins maintain their configuration | | | | | ■ Crystal oscillator is turned off | | | | | ■ Internal PLL is turned off | | | | | ■ USB transceiver is turned off | | | | | ■ ARM926EJ-S core is powered down. Upon wakeup, the core re-starts and runs the program stored in the program/data RAM | | | | | ■ Power supply for the wakeup source and core power must be retained. All other power domains can be turned on/off individually | | | Table 6. Entry and Exit Methods for Low-Power Modes (continued) | Low-Power Mode | Characteristics | Methods of Entry | Methods of Exit | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------| | Core Power Down<br>Mode (L4) | ■ The power consumption in this mode does not exceed ISB₄ | ■ Turn off V <sub>DD</sub> | ■ Reapply VDD | | Mode (L4) | ■ Core power is turned off | | ■ Assertion of RESET# | | | <ul> <li>All buffer memory, configuration registers,<br/>and the program RAM do not maintain<br/>state. After exiting this mode, reload the<br/>firmware</li> </ul> | | | | | ■ In this mode, all other power domains can be turned on/off individually | | | **Note:** The power consumption depends on how the FX3 IOs are utilized in the application. Refer to KBA85505 to estimate the current consumption by different power domains (VIO1–VIO5). ### Digital I/Os FX3 has internal firmware-controlled pull-up or pull-down resistors on all digital I/O pins. An internal 50-k $\Omega$ resistor pulls the pins high, while an internal 10-k $\Omega$ resistor pulls the pins low to prevent them from floating. The I/O pins may have the following states: - Tristated (High-Z) - Weak pull-up (via internal 50 k $\Omega$ ) - Pull-down (via internal 10 k $\Omega$ ) - Hold (I/O hold its value) when in low-power modes - The JTAG TDI, TMS, and TRST# signals have fixed 50-kΩ internal pull-ups, and the TCK signal has a fixed 10-kΩ pull-down resistor. All unused I/Os should be pulled high by using the internal pull-up resistors. All unused outputs should be left floating. All I/Os can be driven at full-strength, three-quarter strength, half-strength, or quarter-strength. These drive strengths are configured separately for each interface. #### **GPIOs** EZ-USB enables a flexible pin configuration both on the GPIF II and the serial peripheral interfaces. Any unused control pins (except CTL[15]) on the GPIF II interface can be used as GPIOs. Similarly, any unused pins on the serial peripheral interfaces may be configured as GPIOs. See Pin Configurations for pin configuration options. All GPIF II and GPIO pins support an external load of up to 16 pF for every pin. #### **EMI** FX3 meets EMI requirements outlined by FCC 15B (USA) and EN55022 (Europe) for consumer electronics. FX3 can tolerate EMI, conducted by the aggressor, outlined by these specifications and continue to function as expected. #### System-level ESD FX3 has built-in ESD protection on the D+, D–, and GND pins on the USB interface. The ESD protection levels provided on these ports are: - ±2.2-kV human body model (HBM) based on JESD22-A114 Specification - ±6-kV contact discharge and ±8-kV air gap discharge based on IEC61000-4-2 level 3A - ±8-kV Contact Discharge and ±15-kV Air Gap Discharge based on IEC61000-4-2 level 4C. This protection ensures the device continues to function after ESD events up to the levels stated in this section. The SSRX+, SSRX-, SSTX+, and SSTX- pins only have up to ±2.2-kV HBM internal ESD protection. ## **Pin Configurations** Figure 6. FX3 121-ball BGA Ball Map (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|----------|----------|----------|----------|----------|----------|----------|----------|--------------|--------------|----------| | Α | U3VSSQ | U3RXVDDQ | SSRXM | SSRXP | SSTXP | SSTXM | AVDD | VSS | DP | DM | NC | | В | VIO4 | FSLC[0] | R_USB3 | FSLC[1] | U3TXVDDQ | CVDDQ | AVSS | VSS | VSS | VDD | TRST# | | С | GPIO[54] | GPIO[55] | VDD | GPIO[57] | RESET# | XTALIN | XTALOUT | R_USB2 | OTG_ID | TDO | VIO5 | | D | GPIO[50] | GPIO[51] | GPIO[52] | GPIO[53] | GPI0[56] | CLKIN_32 | CLKIN | VSS | I2C_GPIO[58] | I2C_GPI0[59] | NC | | Е | GPIO[47] | VSS | VIO3 | GPIO[49] | GPI0[48] | FSLC[2] | TDI | TMS | VDD | VBATT | VBUS | | F | VIO2 | GPIO[45] | GPIO[44] | GPIO[41] | GPI0[46] | TCK | GPIO[2] | GPIO[5] | GPIO[1] | GPIO[0] | VDD | | G | VSS | GPI0[42] | GPIO[43] | GPIO[30] | GPI0[25] | GPI0[22] | GPI0[21] | GPI0[15] | GPIO[4] | GPIO[3] | VSS | | Н | VDD | GPIO[39] | GPIO[40] | GPIO[31] | GPI0[29] | GPIO[26] | GPIO[20] | GPI0[24] | GPI0[7] | GPIO[6] | VIO1 | | J | GPIO[38] | GPIO[36] | GPI0[37] | GPIO[34] | GPI0[28] | GPIO[16] | GPIO[19] | GPI0[14] | GPIO[9] | GPIO[8] | VDD | | K | GPIO[35] | GPI0[33] | VSS | VSS | GPI0[27] | GPI0[23] | GPIO[18] | GPI0[17] | GPI0[13] | GPIO[12] | GPI0[10] | | L | VSS | VSS | VSS | GPI0[32] | VDD | VSS | VDD | INT# | VIO1 | GPI0[11] | VSS | Figure 7. FX3 Hi-Speed 121-Ball BGA Ball Map (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|----------|----------|----------|----------|----------|----------|----------|----------|--------------|--------------|----------| | Α | VSS | VDD | NC | NC | NC | NC | AVDD | VSS | DP | DM | NC | | В | VIO4 | FSLC[0] | NC | FSLC[1] | VDD | CVDDQ | AVSS | VSS | VSS | VDD | TRST# | | С | GPIO[54] | GPIO[55] | VDD | GPIO[57] | RESET# | XTALIN | XTALOUT | R_USB2 | OTG_ID | TDO | VIO5 | | D | GPIO[50] | GPIO[51] | GPIO[52] | GPIO[53] | GPI0[56] | CLKIN_32 | CLKIN | VSS | I2C_GPIO[58] | I2C_GPI0[59] | NC | | E | GPI0[47] | VSS | VIO3 | GPIO[49] | GPI0[48] | FSLC[2] | TDI | TMS | VDD | VBATT | VBUS | | F | VIO2 | GPIO[45] | GPIO[44] | GPI0[41] | GPI0[46] | TCK | GPIO[2] | GPIO[5] | GPIO[1] | GPIO[0] | VDD | | G | VSS | GPI0[42] | GPIO[43] | GPIO[30] | GPI0[25] | GPI0[22] | GPI0[21] | GPIO[15] | GPIO[4] | GPIO[3] | VSS | | Н | VDD | GPIO[39] | GPIO[40] | GPI0[31] | GPI0[29] | GPI0[26] | GPI0[20] | GPI0[24] | GPI0[7] | GPIO[6] | VIO1 | | J | GPIO[38] | GPIO[36] | GPI0[37] | GPIO[34] | GPI0[28] | GPIO[16] | GPIO[19] | GPI0[14] | GPIO[9] | GPIO[8] | VDD | | К | GPIO[35] | GPIO[33] | VSS | VSS | GPI0[27] | GPIO[23] | GPIO[18] | GPI0[17] | GPIO[13] | GPIO[12] | GPIO[10] | | L | VSS | VSS | VSS | GPIO[32] | VDD | VSS | VDD | INT# | VIO1 | GPI0[11] | VSS | Note: A2 and C3 need not be connected for FX3 Hi-Speed part. Document Number: 001-52136 Rev. \*X ## **Pin Description** Table 7. CYUSB3012 and CYUSB3014 Pin List | BGA | Power Domain | I/O | Name | Description | | | |-----|--------------|-----|----------|-------------------------|--------------------------|--| | | | | | GPIF II Interface | Slave FIFO Interface [2] | | | F10 | VIO1 | I/O | GPIO[0] | DQ[0] | DQ[0] | | | F9 | VIO1 | I/O | GPIO[1] | DQ[1] | DQ[1] | | | F7 | VIO1 | I/O | GPIO[2] | DQ[2] | DQ[2] | | | G10 | VIO1 | I/O | GPIO[3] | DQ[3] | DQ[3] | | | G9 | VIO1 | I/O | GPIO[4] | DQ[4] | DQ[4] | | | F8 | VIO1 | I/O | GPIO[5] | DQ[5] | DQ[5] | | | H10 | VIO1 | I/O | GPIO[6] | DQ[6] | DQ[6] | | | H9 | VIO1 | I/O | GPIO[7] | DQ[7] | DQ[7] | | | J10 | VIO1 | I/O | GPIO[8] | DQ[8]/A0 <sup>[3]</sup> | DQ[8]/A0 <sup>[3]</sup> | | | J9 | VIO1 | I/O | GPIO[9] | DQ[9]/A1 <sup>[3]</sup> | DQ[9]/A1 <sup>[3]</sup> | | | K11 | VIO1 | I/O | GPIO[10] | DQ[10] | DQ[10] | | | L10 | VIO1 | I/O | GPIO[11] | DQ[11] | DQ[11] | | | K10 | VIO1 | I/O | GPIO[12] | DQ[12] | DQ[12] | | | K9 | VIO1 | I/O | GPIO[13] | DQ[13] | DQ[13] | | | J8 | VIO1 | I/O | GPIO[14] | DQ[14] <sup>[4]</sup> | DQ[14] <sup>[4]</sup> | | | G8 | VIO1 | I/O | GPIO[15] | DQ[15] <sup>[4]</sup> | DQ[15] <sup>[4]</sup> | | | J6 | VIO1 | I/O | GPIO[16] | PCLK | CLK | | | K8 | VIO1 | I/O | GPIO[17] | CTL[0] | SLCS# | | | K7 | VIO1 | I/O | GPIO[18] | CTL[1] | SLWR# | | | J7 | VIO1 | I/O | GPIO[19] | CTL[2] | SLOE# | | | H7 | VIO1 | I/O | GPIO[20] | CTL[3] | SLRD# | | | G7 | VIO1 | I/O | GPIO[21] | CTL[4] | FLAGA | | | G6 | VIO1 | I/O | GPIO[22] | CTL[5] | FLAGB | | | K6 | VIO1 | I/O | GPIO[23] | CTL[6] | GPIO | | | H8 | VIO1 | I/O | GPIO[24] | CTL[7] | PKTEND# | | | G5 | VIO1 | I/O | GPIO[25] | CTL[8] | GPIO | | | H6 | VIO1 | I/O | GPIO[26] | CTL[9] | GPIO | | | K5 | VIO1 | I/O | GPIO[27] | CTL[10] | GPIO | | | J5 | VIO1 | I/O | GPIO[28] | CTL[11] | A1 | | | H5 | VIO1 | I/O | GPIO[29] | CTL[12] | A0 | | | G4 | VIO1 | I/O | GPIO[30] | PMODE[0] | PMODE[0] | | | H4 | VIO1 | I/O | GPIO[31] | PMODE[1] | PMODE[1] | | | L4 | VIO1 | I/O | GPIO[32] | PMODE[2] | PMODE[2] | | | L8 | VIO1 | I/O | INT# | INT#/CTL[15] | CTL[15] | | <sup>2.</sup> Slave FIFO is an example configuration of GPIF II Interface. The Slave FIFO control signal assignments can be modified using GPIF-II designer tool. 3. For 8-bit data bus configuration, GPIO[8] and GPIO[9] act as address lines. 4. GPIF II can also be configured as a serial interface. The DQ[15] pin becomes a serial output and DQ[14] becomes a serial input in this mode. Table 7. CYUSB3012 and CYUSB3014 Pin List (continued) | BGA | Power Domain | I/O | Name | ame Description | | | | | | |-----|--------------|-----|----------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------|--------------------------------------|----------|--------------| | | | | | 32-bit Data<br>Bus | 16 - bit Data Bus<br>+ UART + SPI +<br>I2S | 16 - bit Data<br>Bus + UART<br>+ GPIO | 16 - bit<br>Data Bus +<br>SPI + GPIO | | GPIO<br>only | | K2 | VIO2 | I/O | GPIO[33] | DQ[16] | GPIO | GPIO | GPIO | GPIO | GPIO | | J4 | VIO2 | I/O | GPIO[34] | DQ[17] | GPIO | GPIO | GPIO | GPIO | GPIO | | K1 | VIO2 | I/O | GPIO[35] | DQ[18] | GPIO | GPIO | GPIO | GPIO | GPIO | | J2 | VIO2 | I/O | GPIO[36] | DQ[19] | GPIO | GPIO | GPIO | GPIO | GPIO | | J3 | VIO2 | I/O | GPIO[37] | DQ[20] | GPIO | GPIO | GPIO | GPIO | GPIO | | J1 | VIO2 | I/O | GPIO[38] | DQ[21] | GPIO | GPIO | GPIO | GPIO | GPIO | | H2 | VIO2 | I/O | GPIO[39] | DQ[22] | GPIO | GPIO | GPIO | GPIO | GPIO | | Н3 | VIO2 | I/O | GPIO[40] | DQ[23] | GPIO | GPIO | GPIO | GPIO | GPIO | | F4 | VIO2 | I/O | GPIO[41]/A0 <sup>[5]</sup> | DQ[24] | GPIO | GPIO | GPIO | GPIO | GPIO | | G2 | VIO2 | I/O | GPIO[42]/A1 <sup>[5]</sup> | DQ[25] | GPIO | GPIO | GPIO | GPIO | GPIO | | G3 | VIO2 | I/O | GPIO[43] | DQ[26] | GPIO | GPIO | GPIO | GPIO | GPIO | | F3 | VIO2 | I/O | GPIO[44] | DQ[27] | GPIO | GPIO | GPIO | GPIO | GPIO | | F2 | VIO2 | I/O | GPIO[45] | GPIO | GPIO GPIO GPIO | | GPIO | GPIO | GPIO | | F5 | VIO3 | I/O | GPIO[46] | DQ[28] | UART_RT S GPIO | | GPIO | GPIO | GPIO | | E1 | VIO3 | I/O | GPIO[47] | DQ[29] | UART_CT S | GPIO | GPIO | GPIO | GPIO | | E5 | VIO3 | I/O | GPIO[48] | DQ[30] | UART_TX | GPIO | GPIO | GPIO | GPIO | | E4 | VIO3 | I/O | GPIO[49] | DQ[31] | UART_R X | GPIO | GPIO | GPIO | GPIO | | D1 | VIO3 | I/O | GPIO[50] | I2S_CLK | I2S_CLK | GPIO | GPIO | GPIO | GPIO | | D2 | VIO3 | I/O | GPIO[51] | I2S_SD | I2S_SD | GPIO | GPIO | GPIO | GPIO | | D3 | VIO3 | I/O | GPIO[52] | I2S_WS | I2S_WS | GPIO | GPIO | GPIO | GPIO | | D4 | VIO4 | I/O | GPIO[53] | UART_RTS | SPI_SCK | UART_RTS | SPI_SCK | GPIO | GPIO | | C1 | VIO4 | I/O | GPIO[54] | UART_CTS | SPI_SSN | UART_CTS | SPI_SSN | I2S_CLK | GPIO | | C2 | VIO4 | I/O | GPIO[55] | UART_TX | SPI_MIS O | UART_TX | SPI_MISO | I2S_SD | GPIO | | D5 | VIO4 | I/O | GPIO[56] | UART_RX | SPI_MOS I | UART_RX | SPI_MOSI | I2S_WS | GPIO | | C4 | VIO4 | I/O | GPIO[57] | I2S_MCLK | I2S_MCL K | GPIO | GPIO | I2S_MCLK | GPIO | | | | | • | | | USB Port | | | | | | | | | | CYUSB301X | | CYUS | B201X | | | A3 | U3RXVDDQ | _ | SSRXM | | SSRX- | | | 1C | | | A4 | U3RXVDDQ | _ | SSRXP | | SSRX+ | | ١ | 1C | | | A6 | U3TXVDDQ | 0 | SSTXM | | SSTX- | | ١ | 1C | | | A5 | U3TXVDDQ | 0 | SSTXP | | | ١ | 1C | | | | В3 | U3TXVDDQ | I/O | R_usb3 | Precision resistor for USB 3.0 NC (Connect a 200 ±1% resistor between this pin and GND) | | | | | | | C9 | VBUS/VBATT | ı | OTG_ID | | | OTG_ID | | | | | A9 | VBUS/VBATT | I/O | DP | D+ | | | | | | | A10 | VBUS/VBATT | I/O | DM | D- | | | | | | | C8 | VBUS/VBATT | I/O | R_usb2 | Precision resistor for USB 2.0 (Connect a 6.04 k ±1% resistor between this pin and GND) | | | | | | Document Number: 001-52136 Rev. \*X Note 5. For 24-bit data bus configuration, GPIO[41] and GPIO[42] act as address lines. Table 7. CYUSB3012 and CYUSB3014 Pin List (continued) | BGA | Power Domain | 1/0 | Name | Description | |-----|---------------|----------|--------------|----------------------| | DOA | 1 Ower Bomain | | Nume | Clock and Reset | | B2 | CVDDQ | | FSLC[0] | FSLC[0] | | C6 | AVDD | I/O | XTALIN | XTALIN | | C7 | AVDD | I/O | XTALOUT | XTALOUT | | B4 | CVDDQ | 1 | FSLC[1] | FSLC[1] | | E6 | CVDDQ | l i | FSLC[2] | FSLC[2] | | D7 | CVDDQ | <u> </u> | CLKIN | CLKIN | | D6 | CVDDQ | | CLKIN_32 | CLKIN_32 | | C5 | CVDDQ | ı | RESET# | RESET# | | | | | | I2C and JTAG | | D9 | VIO5 | I/O | I2C_GPIO[58] | I <sup>2</sup> C_SCL | | D10 | VIO5 | I/O | I2C_GPIO[59] | I <sup>2</sup> C_SDA | | E7 | VIO5 | ı | TDI | <br>TDI | | C10 | VIO5 | 0 | TDO | TDO | | B11 | VIO5 | ı | TRST# | TRST# | | E8 | VIO5 | ı | TMS | TMS | | F6 | VIO5 | ı | TCK | TCK | | D11 | VIO5 | 0 | O[60] | GPIO | | | | | | Power | | E10 | | PWR | VBATT | | | B10 | | PWR | VDD | | | | | PWR | VDD | | | A1 | | PWR | U3VSSQ | | | E11 | | PWR | VBUS | | | D8 | | PWR | VSS | | | H11 | | PWR | VIO1 | | | E2 | | PWR | VSS | | | L9 | | PWR | VIO1 | | | G1 | | PWR | VSS | | | | | PWR | VIO1 | | | | | PWR | VSS | | | F1 | | PWR | VIO2 | | | G11 | | PWR | VSS | | | | | PWR | VIO2 | | | E3 | | PWR | VIO3 | | | L1 | | PWR | VSS | | | B1 | | PWR | VIO4 | | | L6 | | PWR | VSS | | | | | PWR | VSS | | | В6 | | PWR | CVDDQ | | | B5 | | PWR | U3TXVDDQ | | | A2 | | PWR | U3RXVDDQ | | | C11 | | PWR | VIO5 | | Document Number: 001-52136 Rev. \*X Table 7. CYUSB3012 and CYUSB3014 Pin List (continued) | BGA | Power Domain | I/O | Name | Description | |-----|--------------|-----|------|-------------| | L11 | | PWR | VSS | | | A7 | | PWR | AVDD | | | B7 | | PWR | AVSS | | | C3 | | PWR | VDD | | | B8 | | PWR | VSS | | | E9 | | PWR | VDD | | | B9 | | PWR | VSS | | | F11 | | PWR | VDD | | | | | PWR | VSS | GND | | | | PWR | VDD | | | | | PWR | VSS | GND | | | | PWR | VSS | GND | | H1 | | PWR | VDD | | | L7 | | PWR | VDD | | | J11 | | PWR | VDD | | | L5 | | PWR | VDD | | | K4 | | PWR | VSS | | | L3 | | PWR | VSS | | | K3 | | PWR | VSS | | | L2 | | PWR | VSS | | | A8 | | PWR | VSS | | | | | | NC | No Connect | | A11 | | | NC | No Connect | ## **Electrical Specifications** #### **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device | device. | | |---------------------------------------------------------------------------------------------|-------------------------| | Storage temperature | –65 °C to +150 °C | | Ambient temperature with power supplied (Industrial) | –40 °C to +85 °C | | Ambient temperature with power supplied (Commercial) | 0 °C to +70 °C | | Supply voltage to ground potential V <sub>DD</sub> , A <sub>VDDQ</sub> | 1.25 V | | V <sub>IO1</sub> ,V <sub>IO2</sub> , V <sub>IO3</sub> , V <sub>IO4</sub> , V <sub>IO5</sub> | 3.6 V | | U3TX <sub>VDDQ</sub> , U3RX <sub>VDDQ</sub> | 1.25 V | | DC input voltage to any input pin | V <sub>CC</sub> + 0.3 V | | | | outputs in high Z state ......V<sub>CC</sub> + 0.3 V (VCC is the corresponding I/O voltage) Static discharge voltage ESD protection levels: ■ ± 2.2-kV HBM based on JESD22-A114 - Additional ESD protection levels on D+, D-, and GND pins, and serial peripheral pins - ± 6-kV contact discharge, ± 8-kV air gap discharge based on IEC61000-4-2 level 3A, ± 8-kV contact discharge, and ± 15-kV air gap discharge based on IEC61000-4-2 level 4C | Latch-up current> 200 mA | |----------------------------------------------------------------------| | Maximum output short-circuit current for all I/Os (cumulative)100 mA | | Maximum output current per I/O (source or sink)20 mA | | Operating Conditions | | |-------------------------------------------------------|------------------| | T <sub>A</sub> (ambient temperature under bias) | | | Industrial | –40 °C to +85 °C | | Commercial | 0 °C to +70 °C | | $V_{DD}$ , $A_{VDDQ}$ , $U3TX_{VDDQ}$ , $U3RX_{VDDQ}$ | | | Supply voltage | 1.15 V to 1.25 V | | V <sub>BATT</sub> supply voltage | 3.2 V to 6 V | | $V_{IO1},V_{IO2},V_{IO3},V_{IO4},C_{VDDQ}$ | | | Supply voltage | 1.7 V to 3.6 V | | V <sub>IO5</sub> supply voltage | 1.15 V to 3.6 V | #### **DC Specifications** DC voltage applied to #### Table 8. DC Specifications | Parameter | Description | Min | Max | Units | Notes | |----------------------|------------------------------------------|----------------|------------|-------|---------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Core voltage supply | 1.15 | 1.25 | V | 1.2-V typical | | A <sub>VDD</sub> | Analog voltage supply | 1.15 | 1.25 | V | 1.2-V typical | | V <sub>IO1</sub> | GPIF II I/O power supply domain | 1.7 | 3.6 | V | 1.8-, 2.5-, and 3.3-V typical | | V <sub>IO2</sub> | IO2 power supply domain | 1.7 | 3.6 | V | 1.8-, 2.5-, and 3.3-V typical | | $V_{IO3}$ | IO3 power supply domain | 1.7 | 3.6 | V | 1.8-, 2.5-, and 3.3-V typical | | V <sub>IO4</sub> | UART/SPI/I2S power supply domain | 1.7 | 3.6 | V | 1.8-, 2.5-, and 3.3-V typical | | V <sub>BATT</sub> | USB voltage supply | 3.2 | 6 | V | 3.7-V typical | | V <sub>BUS</sub> | USB voltage supply | 4.0 | 6 | V | 5-V typical | | U3TX <sub>VDDQ</sub> | USB 3.0 1.2-V supply | 1.15 | 1.25 | V | 1.2-V typical. A 22-µF bypass capacitor is required on this power supply. N/A for CYUSB201X | | U3RX <sub>VDDQ</sub> | USB 3.0 1.2-V supply | 1.15 | 1.25 | V | 1.2-V typical. A 22-µF bypass capacitor is required on this power supply. N/A for CYUSB201X | | C <sub>VDDQ</sub> | Clock voltage supply | 1.7 | 3.6 | V | 1.8-, 3.3-V typical | | $V_{IO5}$ | I <sup>2</sup> C and JTAG voltage supply | 1.15 | 3.6 | V | 1.2-, 1.8-, 2.5-, and 3.3-V typical | | V <sub>IH1</sub> | Input HIGH voltage 1 | 0.625 ×<br>VCC | VCC + 0.3 | V | For 2.0 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V (except USB port). VCC is the corresponding I/O voltage supply. | | V <sub>IH2</sub> | Input HIGH voltage 2 | VCC - 0.4 | VCC + 0.3 | V | For 1.7 V $\leq$ V <sub>CC</sub> $\leq$ 2.0 V (except USB port). VCC is the corresponding I/O voltage supply. | | V <sub>IL</sub> | Input LOW voltage | -0.3 | 0.25 × VCC | V | VCC is the corresponding I/O voltage supply. | Table 8. DC Specifications (continued) | Parameter | Description | Min | Max | Units | Notes | |------------------------------------|----------------------------------------------------------------------------|-----------|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OH</sub> | Output HIGH voltage | 0.9 × VCC | _ | V | $I_{OH}$ (max) = -100 μA tested at quarter drive strength. VCC is the corresponding I/O voltage supply. Refer to Table 9 on page 21 for values of $I_{OH}$ at various drive strength and VCC. | | V <sub>OL</sub> | Output LOW voltage | _ | 0.1 × VCC | V | $I_{OL}$ (min) = +100 $\mu$ A tested at quarter drive strength. VCC is the corresponding I/O voltage supply. Refer to Table 9 on page 21 for values of $I_{OL}$ measured at various drive strength and VCC. | | I <sub>IX</sub> | Input leakage current for all pins except SSTXP/SSXM/SSRXP/SSRXM | -1 | 1 | μА | All I/O signals held at V <sub>DDQ</sub> (For I/Os with a pull-up or pull-down resistor connected, the leakage current increases by V <sub>DDQ</sub> /R <sub>pu</sub> or V <sub>DDQ</sub> /R <sub>PD</sub> | | I <sub>OZ</sub> | Output High-Z leakage current for all pins except SSTXP/ SSXM/ SSRXP/SSRXM | -1 | 1 | μA | All I/O signals held at V <sub>DDQ</sub> | | I <sub>CC</sub> Core | Core and analog voltage operating current | - | 200 | mA | Total current through A <sub>VDD</sub> , V <sub>DD</sub> | | I <sub>CC</sub> USB <sup>[6]</sup> | USB voltage supply operating current | - | 60 <sup>[6]</sup> | mA | - | | I <sub>SB1</sub> | Total suspend current during suspend mode with USB 3.0 PHY enabled (L1) | - | - | mA | Core current: 1.5 mA I/O current: 20 µA USB current: 2 mA For typical PVT (typical silicon, all power supplies at their respective nominal levels at 25 °C) | | I <sub>SB2</sub> | Total suspend current during suspend mode with USB 3.0 PHY disabled (L2) | - | - | mA | Core current: 250 µA I/O current: 20 µA USB current: 1.2 mA For typical PVT (Typical silicon, all power supplies at their respective nominal levels at 25 °C) | | I <sub>SB3</sub> | Total standby current during standby mode (L3) | - | - | μА | Core current: 60 μA<br>I/O current: 20 μA<br>USB current: 40 μA<br>For typical PVT (typical silicon, all power supplies<br>at their respective nominal levels at 25 °C) | | I <sub>SB4</sub> | Total standby current during core power-down mode (L4) | - | - | μА | Core current: 0 µA I/O current: 20 µA USB current: 40 µA For typical PVT (typical silicon, all power supplies at their respective nominal levels at 25 °C) | | V <sub>RAMP</sub> | Voltage ramp rate on core and I/O supplies | 0.2 | 50 | V/ms | Voltage ramp must be monotonic | | V <sub>N</sub> | Noise level permitted on V <sub>DD</sub> and I/O supplies | _ | 100 | mV | Max p-p noise level permitted on all supplies except $A_{VDD}$ | | V <sub>N_AVDD</sub> | Noise level permitted on A <sub>VDD</sub> supply | _ | 20 | mV | Max p-p noise level permitted on A <sub>VDD</sub> | $\begin{tabular}{ll} \textbf{Note} \\ 6. & \textbf{For CYUSB2014 I}_{CC} \begin{tabular}{ll} \textbf{USB is typically 22 mA-23 mA}. \end{tabular}$ Table 9. $I_{\mbox{\scriptsize OH}}/I_{\mbox{\scriptsize OL}}$ values for different drive strength and $V_{\mbox{\scriptsize DDIO}}$ values | V <sub>DDIO</sub> (V) | V <sub>OH</sub> (V) | V <sub>OL</sub> (V) | Drive Strength | I <sub>OH max</sub> (mA) | I <sub>OL min</sub> (mA) | |-----------------------|---------------------|---------------------|----------------|--------------------------|--------------------------| | 1.7 | 1.53 | 0.17 | Quarter | 1.02 | 2.21 | | | | | Half | 1.51 | 3.28 | | | | | Three-Quarters | 1.83 | 3.85 | | | | | Full | 2.28 | 4.73 | | 2.5 | 2.25 | 0.25 | Quarter | 5.03 | 3.96 | | | | | Half | 7.38 | 5.84 | | | | | Three-Quarters | 8.89 | 6.89 | | | | | Full | 11.07 | 8.61 | | 3.6 | 3.24 | 0.36 | Quarter | 7.80 | 5.74 | | | | | Half | 11.36 | 8.64 | | | | | Three-Quarters | 13.64 | 10.15 | | | | | Full | 16.92 | 12.67 | ### **Thermal Characteristics** **Table 10. Thermal Characteristics** | Parameter | Description | Value | Unit | |--------------------|------------------------------------------|-------|------| | T <sub>J MAX</sub> | Maximum Junction Temperature | 125 | °C | | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | 34.66 | °C/W | | $\Theta_{JB}$ | Thermal resistance (junction to board) | 27.03 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | 13.57 | °C/W | ## **AC Timing Parameters** #### **GPIF II lines AC characteristics at 100 MHz** Table 11. GPIF II lines AC characteristics at 100 MHz | Symbol | Parameter | Min | Тур | Max | Unit | |--------|------------|-----|-----|-----|------| | Tr | Rise time | _ | _ | 2.5 | ns | | Tf | Fall time | _ | _ | 2.5 | ns | | Tov | Overshoot | _ | _ | 3 | % | | Tun | Undershoot | - | _ | 3 | % | #### **GPIF II PCLK Jitter characteristics** Table 12. GPIF II PCLK Jitter characteristics | Clk Freq (MHz) | Period Jitter (ps) | C-C min (ps) | C-C max (ps) | |----------------|--------------------|--------------|--------------| | 10.08 | 354.44 | -187.92 | 204.55 | | 25.2 | 205.97 | -153.54 | 126.53 | | 50.4 | 144.62 | -100.16 | 85.769 | | 100.8 | 171.43 | -155.13 | 157.14 | **Note:** The clock jitter is measured using internally generated PCLK. ie. PCLK is configured as an output from GPIF. The data is measured over 10,000 clock cycles. Document Number: 001-52136 Rev. \*X Page 21 of 58 ### **GPIF II Timing** CLK DQ[31:0] CTL(IN) CTL(OUT) Figure 8. GPIF II Timing in Synchronous Mode tCLKH tCLKI tDS tDH tLZ Data1 (OUT) (OUT) tCOH **↔**I Table 13. GPIF II Timing Parameters in Synchronous Mode [7] tCLK | Parameter | Description | Min | Max | Units | |-----------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-------| | Frequency | Interface clock frequency | - | 100 | MHz | | tCLK | Interface clock period | 10 | _ | ns | | tCLKH | Clock high time | 4 | _ | ns | | tCLKL | Clock low time | 4 | _ | ns | | tS | CTL input to clock setup time | 2 | _ | ns | | tH | CTL input to clock hold time | 0.5 | _ | ns | | tDS | Data in to clock setup time | 2 | _ | ns | | tDH | Data in to clock hold time | 0.5 | _ | ns | | tCO | Clock to data out propagation delay when DQ bus is already in output direction | - | 7 | ns | | tCOE | Clock to data out propagation delay when DQ lines change to output from tristate and valid data is available on the DQ bus | - | 9 | ns | | tCTLO | Clock to CTL out propagation delay | - | 8 | ns | | tDOH | Clock to data out hold | 2 | _ | ns | | tCOH | Clock to CTL out hold | 0 | _ | ns | | tHZ | Clock to high-Z | _ | 8 | ns | | tLZ | Clock to low-Z | 0 | _ | ns | tCTLO #### Note <sup>7.</sup> All parameters guaranteed by design and validated through characterization. Figure 9. GPIF II Timing in Asynchronous Mode Figure 10. GPIF II Timing in Asynchronous DDR Mode Table 14. GPIF II Timing in Asynchronous Mode<sup>[8, 9]</sup> Note The following parameters assume one state transition | Parameter | Description | Min | Max | Units | |--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------| | DS Data In to DLE setup time. Valid in DDR async mode. | | 2.3 | - | ns | | tDH | Data In to DLE hold time. Valid in DDR async mode. | | _ | ns | | tAS | Address In to ALE setup time | | _ | ns | | tAH | Address In to ALE hold time | 2 | _ | ns | | tCTLassert | CTL I/O asserted width for CTRL inputs without DQ input association and for outputs. | 7 | _ | ns | | tCTLdeassert | CTL I/O deasserted width for CTRL inputs without DQ input association and for outputs. | 7 | _ | ns | | tCTLassert_DQassert | CTL asserted pulse width for CTL inputs that signify DQ inputs valid at the asserting edge but do not employ in-built latches (ALE/DLE) for those DQ inputs. | 20 | - | ns | | tCTLdeassert_DQassert | CTL deasserted pulse width for CTL inputs that signify DQ input valid at the asserting edge but do not employ in-built latches (ALE/DLE) for those DQ inputs. | 7 | _ | ns | | tCTLassert_DQdeassert | CTL asserted pulse width for CTL inputs that signify DQ inputs valid at the deasserting edge but do not employ in-built latches (ALE/DLE) for those DQ inputs. | 7 | - | ns | | tCTLdeassert_DQdeassert | CTL deasserted pulse width for CTL inputs that signify DQ inputs valid at the deasserting edge but do not employ in-built latches (ALE/DLE) for those DQ inputs. | 20 | _ | ns | | tCTLassert_DQlatch | CTL asserted pulse width for CTL inputs that employ in-built latches (ALE/DLE) to latch the DQ inputs. In this non-DDR case, in-built latches are always close at the deasserting edge. | 7 | - | ns | | tCTLdeassert_DQlatch | CTL deasserted pulse width for CTL inputs that employ in-built latches (ALE/DLE) to latch the DQ inputs. In this non-DDR case, in-built latches always close at the deasserting edge. | | - | ns | | tCTLassert_DQlatchDDR | DR CTL asserted pulse width for CTL inputs that employ in-built latches (DLE) to latch the DQ inputs in DDR mode. | | _ | ns | | tCTLdeassert_DQlatchDDR | CTL deasserted pulse width for CTL inputs that employ in-built latches (DLE) to latch the DQ inputs in DDR mode. | 10 | _ | ns | | tAA | DQ/CTL input to DQ output time when DQ change or CTL change needs to be detected and affects internal updates of input and output DQ lines. | | 30 | ns | | tDO | CTL to data out when the CTL change merely enables the output flop update whose data was already established. | | 25 | ns | | tOELZ | CTL designated as OE to low-Z. Time when external devices should stop driving data. | | - | ns | | tOEHZ | CTL designated as OE to high-Z | 8 | 8 | ns | | tCLZ | CTL (non-OE) to low-Z. Time when external devices should stop driving data. | | _ | ns | | tCHZ | CTL (non-OE) to high-Z | 30 | 30 | ns | | tCTLalpha | CTL to alpha change at output | _ | 25 | ns | | tCTLbeta | CTL to beta change at output | _ | 30 | ns | | tDST | Addr/data setup when DLE/ALE not used | 2 | _ | ns | | tDHT | Addr/data hold when DLE/ALE not used | 20 | - | ns | #### Notes <sup>8.</sup> All parameters guaranteed by design and validated through characterization. 9. "alpha" output corresponds to "early output" and "beta" corresponds to "delayed output". Please refer to the GPIFII Designer Tool for the use of these outputs. #### Slave FIFO Interface Synchronous Slave FIFO Read Sequence Description - FIFO address is stable and SLCS is asserted - FLAG indicates FIFO not empty status - SLOE is asserted. SLOE is an output-enable only, whose sole function is to drive the data bus. - SLRD is asserted The FIFO pointer is updated on the rising edge of the PCLK, while the SLRD is asserted. This starts the propagation of data from the newly addressed location to the data bus. After a propagation delay of tco (measured from the rising edge of PCLK), the new data value is present. N is the first data value read from the FIFO. To have data on the FIFO data bus, SLOE must also be asserted. The same sequence of events is applicable for a burst read. #### FLAG Usage: The FLAG signals are monitored for flow control by the external processor. FLAG signals are outputs from FX3 that may be configured to show empty, full, or partial status for a dedicated thread or the current thread that is addressed. #### Socket Switching Delay (Tssd): The socket-switching delay is measured from the time EPSWITCH# is asserted by the master, with the new socket address on the address bus, to the time the Current\_Thread\_D-MA\_Ready flag is asserted. For the Producer socket, the flag is asserted when it is ready to receive data in the DMA buffer. For the Consumer socket, the flag is asserted when it is ready to drive data out of the DMA buffer. For a synchronous slave FIFO interface, the switching delay is measured in the number of GPIF interface clock cycles; for an asynchronous slave FIFO interface, in PIB clock cycles. This is applicable only for the 5-bit Slave FIFO interface; there is no socket-switching delay in FX3's 2-bit Slave FIFO interface, which makes use of thread switching in the GPIF™ II state machine. **Note** For burst mode, the SLRD# and SLOE# are asserted during the entire duration of the read. When SLOE# is asserted, the data bus is driven (with data from the previously addressed FIFO). For each subsequent rising edge of PCLK, while the SLRD# is asserted, the FIFO pointer is incremented and the next data value is placed on the data bus. Figure 11. Synchronous Slave FIFO Read Mode Synchronous Slave FIFO Write Sequence Description - FIFO address is stable and the signal SLCS# is asserted - External master or peripheral outputs the data to the data bus - SLWR# is asserted - While the SLWR# is asserted, data is written to the FIFO and on the rising edge of the PCLK, the FIFO pointer is incremented - The FIFO flag is updated after a delay of t WFLG from the rising edge of the clock The same sequence of events is also applicable for burst write **Note** For the burst mode, SLWR# and SLCS# are asserted for the entire duration, during which all the required data values are written. In this burst write mode, after the SLWR# is asserted, the data on the FIFO data bus is written to the FIFO on every rising edge of PCLK. The FIFO pointer is updated on each rising edge of PCLK. **Short Packet:** A short packet can be committed to the USB host by using the PKTEND#. The external device or processor should be designed to assert the PKTEND# along with the last word of data and SLWR# pulse corresponding to the last word. The FIFOADDR lines must be held constant during the PKTEND# assertion. **Zero-Length Packet:** The external device or processor can signal a Zero-Length Packet (ZLP) to FX3 simply by asserting PKTEND#, without asserting SLWR#. SLCS# and address must be driven as shown in Figure 12. Figure 12. Synchronous Slave FIFO Write Mode Figure 13. Synchronous Slave FIFO ZLP Write Cycle Timing Table 15. Synchronous Slave FIFO Parameters<sup>[10]</sup> | Parameter | Description | Min | Max | Units | |----------------|--------------------------------------|-----|-----|--------------| | FREQ | Interface clock frequency | - | 100 | MHz | | tCYC | Clock period | 10 | _ | ns | | tCH | Clock high time | 4 | _ | ns | | tCL | Clock low time | 4 | _ | ns | | tRDS | SLRD# to CLK setup time | 2 | _ | ns | | tRDH | SLRD# to CLK hold time | 0.5 | _ | ns | | tWRS | SLWR# to CLK setup time | 2 | _ | ns | | tWRH | SLWR# to CLK hold time | 0.5 | _ | ns | | tCO | Clock to valid data | _ | 7 | ns | | tDS | Data input setup time | 2 | _ | ns | | tDH | CLK to data input hold | 0.5 | _ | ns | | tAS | Address to CLK setup time | 2 | _ | ns | | tAH | CLK to address hold time | 0.5 | _ | ns | | tOELZ | SLOE# to data low-Z | 0 | _ | ns | | tCFLG | CLK to flag output propagation delay | _ | 8 | ns | | tOEZ | SLOE# deassert to Data Hi Z | _ | 8 | ns | | tPES | PKTEND# to CLK setup | 2 | _ | ns | | tPEH | CLK to PKTEND# hold | 0.5 | _ | ns | | tCDH | CLK to data output hold | 2 | _ | ns | | tSSD | Socket switching delay | 2 | 68 | Clock cycles | | tACCD | Latency from SLRD# to Data | 2 | 2 | Clock cycles | | tFAD | Latency from SLWR# to FLAG | 3 | 3 | Clock cycles | | Note Three-cyc | cle latency from ADDR to DATA/FLAGS. | | • | • | #### Note Document Number: 001-52136 Rev. \*X <sup>10.</sup> All parameters guaranteed by design and validated through characterization. Asynchronous Slave FIFO Read Sequence Description - FIFO address is stable and the SLCS# signal is asserted. - SLOE# is asserted. This results in driving the data bus. - SLRD # is asserted. - Data from the FIFO is driven after assertion of SLRD#. This data is valid after a propagation delay of tRDO from the falling edge of SLRD#. - FIFO pointer is incremented on deassertion of SLRD# In Figure 14, data N is the first valid data read from the FIFO. For data to appear on the data bus during the read cycle, SLOE# must be in an asserted state. SLRD# and SLOE# can also be tied. The same sequence of events is also shown for a burst read. **Note** In the burst read mode, during SLOE# assertion, the data bus is in a driven state (data is driven from a previously addressed FIFO). After assertion of SLRD# data from the FIFO is driven on the data bus (SLOE# must also be asserted). The FIFO pointer is incremented after deassertion of SLRD#. Figure 14. Asynchronous Slave FIFO Read Mode #### **Asynchronous Read Cycle Timing** Asynchronous Slave FIFO Write Sequence Description - FIFO address is driven and SLCS# is asserted - SLWR# is asserted. SLCS# must be asserted with SLWR# or before SLWR# is asserted - Data must be present on the tWRS bus before the deasserting edge of SLWR# - Deassertion of SLWR# causes the data to be written from the data bus to the FIFO, and then the FIFO pointer is incremented - The FIFO flag is updated after the tWFLG from the deasserting edge of SLWR. The same sequence of events is shown for a burst write. Note that in the burst write mode, after SLWR# deassertion, the data is written to the FIFO, and then the FIFO pointer is incremented. **Short Packet**: A short packet can be committed to the USB host by using the PKTEND#. The external device or processor should be designed to assert the PKTEND# along with the last word of data and SLWR# pulse corresponding to the last word. The FIFOADDR lines must be held constant during the PKTEND# assertion. **Zero-Length Packet**: The external device or processor can signal a zero-length packet (ZLP) to FX3 simply by asserting PKTEND#, without asserting SLWR#. SLCS# and the address must be driven as shown in Figure 16 on page 30. **FLAG Usage**: The FLAG signals are monitored by the external processor for flow control. FLAG signals are FX3 outputs that can be configured to show empty, full, and partial status for a dedicated address or the current address. Figure 15. Asynchronous Slave FIFO Write Mode #### **Asynchronous Write Cycle Timing** tWRPE: SLWR#de-assert to PKTEND deassert = 2 ns min (This means that PKTEND should not be be deasserted before SLWR#) Note: PKTEND must be asserted at the same time as SLWR#. Table 16. Asynchronous Slave FIFO Parameters<sup>[11]</sup> | Parameter | Description | | Max | Units | |-----------|------------------------------------------------|-----|------|-------| | tRDI | SLRD# low | 20 | _ | ns | | tRDh | SLRD# high | 10 | _ | ns | | tAS | Address to SLRD#/SLWR# setup time | 7 | _ | ns | | tAH | SLRD#/SLWR#/PKTEND to address hold time | 2 | _ | ns | | tRFLG | SLRD# to FLAGS output propagation delay | _ | 35 | ns | | tFLG | ADDR to FLAGS output propagation delay | _ | 22.5 | ns | | tRDO | SLRD# to data valid | _ | 25 | ns | | tOE | OE# low to data valid | _ | 25 | ns | | tLZ | OE# low to data low-Z | 0 | _ | ns | | tOH | SLOE# deassert data output hold | _ | 22.5 | ns | | tWRI | SLWR# low | 20 | _ | ns | | tWRh | SLWR# high | 10 | _ | ns | | tWRS | Data to SLWR# setup time | 7 | _ | ns | | tWRH | SLWR# to Data Hold time | 2 | _ | ns | | tWFLG | SLWR#/PKTEND to Flags output propagation delay | _ | 35 | ns | | tPEI | PKTEND low | 20 | _ | ns | | tPEh | PKTEND high | 7.5 | _ | ns | | tWRPE | SLWR# deassert to PKTEND deassert | | _ | ns | #### Note <sup>11.</sup> All parameters guaranteed by design and validated through characterization. ### Host Processor Interface (P-Port) Timing Asynchronous SRAM Timing Figure 17. Non-multiplexed Asynchronous SRAM Read Timing Figure 18. Non-multiplexed Asynchronous SRAM Write Timing (WE# and CE# Controlled) #### Write Cycle 1 WE# Controlled, OE# High During Write ### Write Cycle 2 CE# Controlled, OE# High During Write CE# tAW tAH tAH DATA I/O VALID DATA tWC Figure 19. Non-multiplexed Asynchronous SRAM Write Timing (WE# controlled, OE# LOW) Write Cycle 3 WE# Controlled. OE# Low Note: tWP must be adjusted such that tWP > tWHZ + tDS Table 17. Asynchronous SRAM Timing Parameters<sup>[12]</sup> | Parameter | Description | Min | Max | Units | |-----------|--------------------------------------|------|------|-------| | _ | SRAM interface bandwidth | _ | 61.5 | Mbps | | tRC | Read cycle time | 32.5 | _ | ns | | tAA | Address to data valid | _ | 30 | ns | | tAOS | Address to OE# LOW setup time | 7 | _ | ns | | tOH | Data output hold from address change | 3 | - | ns | | tOHH | OE# HIGH hold time | 7.5 | _ | ns | | tOHC | OE# HIGH to CE# HIGH | 2 | - | ns | | tOE | OE# LOW to data valid | _ | 25 | ns | | tOLZ | OE# LOW to LOW-Z | 0 | _ | ns | | tWC | Write cycle time | 30 | _ | ns | | tCW | CE# LOW to write end | 30 | _ | ns | | tAW | Address valid to write end | 30 | _ | ns | | tAS | Address setup to write start | 7 | _ | ns | | tAH | Address hold time from CE# or WE# | 2 | _ | ns | | tWP | WE# pulse width | 20 | _ | ns | | tWPH | WE# HIGH time | 10 | _ | ns | | tCPH | CE# HIGH time | 10 | _ | ns | | tDS | Data setup to write end | 7 | _ | ns | | tDH | Data hold to write end | 2 | - | ns | | tWHZ | Write to DQ HIGH-Z output | _ | 22.5 | ns | | tOEZ | OE# HIGH to DQ HIGH-Z output | _ | 22.5 | ns | | tOW | End of write to LOW-Z output | 0 | _ | ns | #### Note Document Number: 001-52136 Rev. \*X <sup>12.</sup> All parameters guaranteed by design and validated through characterization. ### ADMux Timing for Asynchronous Access A[0:7]/DQ[0:15] Valid Address Valid Data Valid Addr Valid Addr Valid Addr Valid Data Valid Data Valid Data Valid Addr Valid Data Figure 20. ADMux Asynchronous Random Read #### Note: - 1. Multiple read cycles can be executed while keeping CE# low. - 2. Read operation ends with either de-assertion of either OE# or CE#, whichever comes earlier. Figure 21. ADMux Asynchronous Random Write #### Note: - 1. Multiple write cycles can be executed while keeping CE# low. - 2. Write operation ends with de-assertion of either WE# or CE#, whichever comes earlier. Table 18. Asynchronous ADMux Timing Parameters $^{[13]}$ | Parameter | Description | Min | Max | Units | Notes | | | |-----------|---------------------------------------------------|----------|----------|----------|-------------------------------------------------------------------------|--|--| | | ADMux Asynchronous READ Access Timing Parameters | | | | | | | | tRC | Read cycle time (address valid to address valid) | 54.5 | _ | ns | This parameter is dependent on when the P-port processors deasserts OE# | | | | tACC | Address valid to data valid | _ | 32 | ns | - | | | | tCO | CE# assert to data valid | _ | 34.5 | ns | - | | | | tAVOE | ADV# deassert to OE# assert | 2 | _ | ns | - | | | | tOLZ | OE# assert to data LOW-Z | 0 | _ | ns | - | | | | tOE | OE# assert to data valid | _ | 25 | ns | - | | | | tHZ | Read cycle end to data HIGH-Z | _ | 22.5 | ns | - | | | | | ADMux Asynchronous V | VRITE Ac | cess Tim | ing Para | meters | | | | tWC | Write cycle time (Address Valid to Address Valid) | _ | 52.5 | ns | - | | | | tAW | Address valid to write end | 30 | _ | ns | - | | | | tCW | CE# assert to write end | 30 | _ | ns | - | | | | tAVWE | ADV# deassert to WE# assert | 2 | _ | ns | - | | | | tWP | WE# LOW pulse width | 20 | _ | ns | - | | | | tWPH | WE# HIGH pulse width | 10 | _ | ns | - | | | | tDS | Data valid setup to WE# deassert | 18 | _ | ns | - | | | | tDH | Data valid hold from WE# deassert | 2 | _ | ns | - | | | | | ADMux Asynchronous Common | READ/W | RITE Ac | cess Tim | ing Parameters | | | | tAVS | Address valid setup to ADV# deassert | 5 | _ | ns | - | | | | tAVH | Address valid hold from ADV# deassert | 2 | _ | ns | - | | | | tVP | ADV# LOW pulse width | 7.5 | _ | ns | - | | | | tCPH | CE# HIGH pulse width | 10 | _ | ns | - | | | | tVPH | ADV# HIGH pulse width | 15 | _ | ns | _ | | | | tCEAV | CE# assert to ADV# assert | 0 | _ | ns | _ | | | #### Note <sup>13.</sup> All parameters guaranteed by design and validated through characterization. ## Synchronous ADMux Timing Figure 22. Synchronous ADMux Interface - Read Cycle Timing Note: - 1) External P-Port processor and FX3 operate on the same clock edge 2) External processor sees RDY assert 2 cycles after OE # asserts and and sees RDY deassert a cycle after the data appears on the output - 3) Valid output data appears 2 cycle after OE # asserted. The data is held until OE # deasserts 4) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader) Figure 23. Synchronous ADMux Interface - Write Cycle Timing - 1) External P-Port processor and FX3 operate on the same clock edge 2) External processor sees RDY assert 2 cycles after WE # asserts and deassert 3 cycles after the edge sampling the data. 3) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader) Figure 24. Synchronous ADMux Interface - Burst Read Timing Note: - 1) External P-Port processor and FX3 work operate on the same clock edge - 2) External processor sees RDY assert 2 cycles after OE# asserts and and sees RDY deassert a cycle after the last burst data appears on the output - 3) Valid output data appears 2 cycle after OE# asserted. The last burst data is held until OE# deasserts - 4) Burst size of 4 is shown. Transfer size for the operation must be a multiple of burst size Burst size is usually power of 2. RDY will not deassert in the middle of the burst. - 5) External processor cannot deassert OE in the middle of a burst. If it does so, any bytes remaining in the burst packet could get lost. - 6) Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader) Figure 25. Sync ADMux Interface - Burst Write Timing Note: - 1) External P-Port processor and FX3 operate on the same clock edge - 2) External processor sees RDY assert 2 cycles after WE # asserts and deasserts 3 cycles after the edge sampling the last burst data - 3) Transfer size for the operation must be a multiple of burst size. Burst size is usually power of 2. RDY will not deassert in the middle of the burst. Burst size of 4 is shown - 4) External processor cannot deassert WE in the middle of a burst. If it does so, any bytes remaining in the burst packet could get lost. 5)Two cycle latency is shown for 0-100 MHz operation. Latency can be reduced by 1 cycle for operations at less than 50 MHz (this 1 cycle latency is not supported by the bootloader). Table 19. Synchronous ADMux Timing Parameters<sup>[14]</sup> | Parameter | Description | Min | Max | Unit | |-----------|--------------------------------|-----|-----|------| | FREQ | Interface clock frequency | - | 100 | MHz | | tCLK | Clock period | 10 | _ | ns | | tCLKH | Clock HIGH time | 4 | _ | ns | | tCLKL | Clock LOW time | 4 | - | ns | | tS | CE#/WE#/DQ setup time | 2 | _ | ns | | tH | CE#/WE#/DQ hold time | 0.5 | _ | ns | | tCH | Clock to data output hold time | 0 | _ | ns | | tDS | Data input setup time | 2 | _ | ns | | tDH | Clock to data input hold | 0.5 | _ | ns | | tAVDOE | ADV# HIGH to OE# LOW | 0 | - | ns | | tAVDWE | ADV# HIGH to WE# LOW | 0 | _ | ns | | tHZ | CE# HIGH to Data HIGH-Z | - | 8 | ns | | tOHZ | OE# HIGH to Data HIGH-Z | - | 8 | ns | | tOLZ | OE# LOW to Data LOW-Z | 0 | _ | ns | | tKW | Clock to RDY valid | _ | 8 | ns | ## **Serial Peripherals Timing** I<sup>2</sup>C Timing Figure 26. I<sup>2</sup>C Timing Definition ## Note <sup>14.</sup> All parameters guaranteed by design and validated through characterization. Table 20. I<sup>2</sup>C Timing Parameters<sup>[15]</sup> | Parameter | Description | Min | Max | Units | | | |-------------------------------------------|---------------------------------------------------------------|-----|------|-------|--|--| | I <sup>2</sup> C Standard Mode Parameters | | | | | | | | fSCL | SCL clock frequency | 0 | 100 | kHz | | | | tHD:STA | Hold time START condition | 4 | _ | μs | | | | tLOW | LOW period of the SCL | 4.7 | _ | μs | | | | tHIGH | HIGH period of the SCL | 4 | _ | μs | | | | tSU:STA | Setup time for a repeated START condition | 4.7 | _ | μs | | | | tHD:DAT | Data hold time | 0 | _ | μs | | | | tSU:DAT | Data setup time | 250 | _ | ns | | | | tr | Rise time of both SDA and SCL signals | _ | 1000 | ns | | | | tf | Fall time of both SDA and SCL signals | _ | 300 | ns | | | | tSU:STO | Setup time for STOP condition | 4 | _ | μs | | | | tBUF | Bus free time between a STOP and START condition | 4.7 | _ | μs | | | | tVD:DAT | Data valid time | _ | 3.45 | μs | | | | tVD:ACK | Data valid ACK | _ | 3.45 | μs | | | | tSP | Pulse width of spikes that must be suppressed by input filter | n/a | n/a | | | | | | I <sup>2</sup> C Fast Mode Parameters | • | • | • | | | | fSCL | SCL clock frequency | 0 | 400 | kHz | | | | tHD:STA | Hold time START condition | 0.6 | _ | μs | | | | tLOW | LOW period of the SCL | 1.3 | _ | μs | | | | tHIGH | HIGH period of the SCL | 0.6 | _ | μs | | | | tSU:STA | Setup time for a repeated START condition | 0.6 | _ | μs | | | | tHD:DAT | Data hold time | 0 | _ | μs | | | | tSU:DAT | Data setup time | 100 | _ | ns | | | | tr | Rise time of both SDA and SCL signals | _ | 300 | ns | | | | tf | Fall time of both SDA and SCL signals | _ | 300 | ns | | | | tSU:STO | Setup time for STOP condition | 0.6 | _ | μs | | | | tBUF | Bus free time between a STOP and START condition | 1.3 | _ | μs | | | | tVD:DAT | Data valid time | _ | 0.9 | μs | | | | tVD:ACK | Data valid ACK | _ | 0.9 | μs | | | | tSP | Pulse width of spikes that must be suppressed by input filter | 0 | 50 | ns | | | Note 15. All parameters guaranteed by design and validated through characterization. Table 20. I<sup>2</sup>C Timing Parameters<sup>[15]</sup> (continued) | Parameter | Description | Min | Max | Units | | | |-----------|------------------------------------------------------------------------------|------|------|-------|--|--| | | I <sup>2</sup> C Fast Mode Plus Parameters (Not supported at I2C_VDDQ=1.2 V) | | | | | | | fSCL | SCL clock frequency | 0 | 1000 | kHz | | | | tHD:STA | Hold time START condition | 0.26 | _ | μs | | | | tLOW | LOW period of the SCL | 0.5 | _ | μs | | | | tHIGH | HIGH period of the SCL | 0.26 | _ | μs | | | | tSU:STA | Setup time for a repeated START condition | 0.26 | _ | μs | | | | tHD:DAT | Data hold time | 0 | _ | μs | | | | tSU:DAT | Data setup time | 50 | _ | ns | | | | tr | Rise time of both SDA and SCL signals | _ | 120 | ns | | | | tf | Fall time of both SDA and SCL signals | _ | 120 | ns | | | | tSU:STO | Setup time for STOP condition | 0.26 | _ | μs | | | | tBUF | Bus-free time between a STOP and START condition | 0.5 | _ | μs | | | | tVD:DAT | Data valid time | _ | 0.45 | μs | | | | tVD:ACK | Data valid ACK | - | 0.55 | μs | | | | tSP | Pulse width of spikes that must be suppressed by input filter | 0 | 50 | ns | | | I<sup>2</sup>S Timing Diagram Figure 27. I<sup>2</sup>S Transmit Cycle Table 21. I<sup>2</sup>S Timing Parameters<sup>[16]</sup> | Parameter | Description | Min | Max | Units | | |----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|----------|-------|--| | tT | I <sup>2</sup> S transmitter clock cycle | Ttr | _ | ns | | | tTL | I <sup>2</sup> S transmitter cycle LOW period | 0.35 Ttr | _ | ns | | | tTH | I <sup>2</sup> S transmitter cycle HIGH period | 0.35 Ttr | _ | ns | | | tTR | I <sup>2</sup> S transmitter rise time | _ | 0.15 Ttr | ns | | | tTF | I <sup>2</sup> S transmitter fall time | _ | 0.15 Ttr | ns | | | tThd | I <sup>2</sup> S transmitter data hold time | 0 | _ | ns | | | tTd | I <sup>2</sup> S transmitter delay time | _ | 0.8tT | ns | | | Note tT is selectable through clock gears. Max Ttr is designed for 96-kHz codec at 32 bits to be 326 ns (3.072 MHz). | | | | | | ## Note Document Number: 001-52136 Rev. \*X <sup>16.</sup> All parameters guaranteed by design and validated through characterization. ## SPI Timing Specification Figure 28. SPI Timing SPI Master Timing for CPHA = 0 SPI Master Timing for CPHA = 1 Table 22. SPI Timing Parameters<sup>[17]</sup> | Parameter | Description | Min | Max | Units | |-----------|-------------------------------------|-----------------------------|------------------------------|-------| | fop | Operating frequency | 0 | 33 | MHz | | tsck | Cycle time | 30 | _ | ns | | twsck | Clock high/low time | 13.5 | _ | ns | | tlead | SSN-SCK lead time | 1/2 tsck <sup>[18]</sup> -5 | 1.5 tsck <sup>[18]</sup> + 5 | ns | | tlag | Enable lag time | 0.5 | 1.5 tsck <sup>[18]</sup> +5 | ns | | trf | Rise/fall time | _ | 8 | ns | | tsdd | Output SSN to valid data delay time | _ | 5 | ns | | tdv | Output data valid time | _ | 5 | ns | | tdi | Output data invalid | 0 | _ | ns | | tssnh | Minimum SSN high time | 10 | _ | ns | | tsdi | Data setup time input | 8 | _ | ns | | thoi | Data hold time input | 0 | _ | ns | | tdis | Disable data output on SSN high | 0 | _ | ns | ## Notes <sup>17.</sup> All parameters guaranteed by design and validated through characterization. 18. Depends on LAG and LEAD setting in the SPI\_CONFIG register. ## **Reset Sequence** FX3's hard reset sequence requirements are specified in this section. Table 23. Reset and Standby Timing Parameters | Parameter | Definition | Conditions | Min (ms) | Max (ms) | |-----------|--------------------------------------------------------------------------------------|---------------|----------|----------| | tRPW | Minimum DECETH and a width | Clock Input | 1 | - | | IKPVV | Minimum RESET# pulse width | Crystal Input | 1 | _ | | tRH | Minimum high on RESET# | - | 5 | _ | | +DD | tRR Reset recovery time (after which Boot loader begins firmware download) | Clock Input | 1 | _ | | uxix | | Crystal Input | 5 | | | tSBY | Time to enter standby/suspend (from the time MAIN_CLOCK_EN/MAIN_POWER_EN bit is set) | _ | _ | 1 | | tWU | Time to wakeup from standby | Clock Input | 1 | _ | | IVVO | | Crystal Input | 5 | _ | | tWH | Minimum time before Standby/Suspend source may be reasserted | _ | 5 | _ | Figure 29. Reset Sequence ## **Package Diagram** 2X 0.10 C E В A1 CORNER 10 9 8 7 5 A1 CORNER 0000000000c 00000000000 В 00000000000 00000000000 D SD 00000000000 Ε D1 向 00000000000 (datum A) G 00000000000 ⊕0000ф00000 0000000000 eD 00000000000 △ 0.10 C 2X TOP VIEW SE BOTTOM VIEW // 0.20 C DETAIL A 0.080 121XØb ∕5∖ ⊕ Ø0.15 (M) C A B Ø0.08 (M) C 0000000 SIDE VIEW DETAIL A Figure 30. 121-ball BGA Package Diagram #### NOTES: | 0)/44001 | DIMENSIONS | | | | | |----------|----------------|-----------|------|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | Α | - | - | 1.20 | | | | A1 | 0.15 | - | - | | | | D | | 10.00 BSC | | | | | E | | 10.00 BSC | | | | | D1 | 8.00 BSC | | | | | | E1 | 8.00 BSC | | | | | | MD | 11 | | | | | | ME | 11 | | | | | | N | | 121 | | | | | Ø b | 0.25 0.30 0.35 | | | | | | eD | 0.80 BSC | | | | | | eE | 0.80 BSC | | | | | | SD | 0.00 | | | | | | SE | 0.00 | | | | | - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH. - 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - 5. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - 6. "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. - 1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS. $001\text{-}54471\ ^{*}\text{F}$ ## **Ordering Information** **Table 24. Ordering Information** | Ordering Code | USB | SRAM (kB) | GPIF II Data Bus Width | Operating Temperature | Package Type | |----------------|---------|-----------|------------------------|-----------------------|--------------| | CYUSB3011-BZXC | USB 3.0 | 256 | 16-bit | 0 °C to +70 °C | 121-ball BGA | | CYUSB3012-BZXC | USB 3.0 | 256 | 32-bit | 0 °C to +70 °C | 121-ball BGA | | CYUSB3013-BZXC | USB 3.0 | 512 | 16-bit | 0 °C to +70 °C | 121-ball BGA | | CYUSB3014-BZXC | USB 3.0 | 512 | 32-bit | 0 °C to +70 °C | 121-ball BGA | | CYUSB3014-BZXI | USB 3.0 | 512 | 32-bit | –40°C to +85°C | 121-ball BGA | | CYUSB2014-BZXC | USB 2.0 | 512 | 32-bit | 0 °C to +70 °C | 121-ball BGA | | CYUSB2014-BZXI | USB 2.0 | 512 | 32-bit | –40 °C to +85 °C | 121-ball BGA | ## **Ordering Code Definitions** ## **Acronyms** | Acronym | Description | |------------------|---------------------------------------------| | DMA | direct memory access | | FIFO | first in, first out | | GPIF | general programmable interface | | HNP | host negotiation protocol | | I <sup>2</sup> C | inter-integrated circuit | | I <sup>2</sup> S | inter IC sound | | MISO | master in, slave out | | MOSI | master out, slave in | | MMC | multimedia card | | MSC | mass storage class | | MTP | media transfer protocol | | OTG | on-the-go | | OVP | overvoltage protection | | PHY | physical layer | | PLL | phase locked loop | | PMIC | power management IC | | PVT | process voltage temperature | | RTOS | real-time operating system | | SCL | serial clock line | | SCLK | serial clock | | SD | secure digital | | SD | secure digital | | SDA | serial data clock | | SDIO | secure digital input / output | | SLC | single-level cell | | SLCS | Slave Chip Select | | SLOE | Slave Output Enable | | SLRD | Slave Read | | SLWR | Slave Write | | SPI | serial peripheral interface | | SRP | session request protocol | | SSN | SPI slave select (Active low) | | UART | universal asynchronous receiver transmitter | | UVC | USB Video Class | | USB | universal serial bus | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|----------------------| | °C | degree Celsius | | μA | microamperes | | μs | microseconds | | mA | milliamperes | | Mbps | Megabits per second | | MBps | Megabytes per second | | MHz | mega hertz | | ms | milliseconds | | ns | nanoseconds | | Ω | ohms | | pF | pico Farad | | V | volts | ## **Errata** This section describes the errata for Revision D, C and B of the FX3. Details include errata trigger conditions, scope of impact, available workaround, and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions. ## **Part Numbers Affected** | Part Number | Device Characteristics | |----------------|------------------------| | CYUSB301x-xxxx | All Variants | | CYUSB201x-xxxx | All Variants | ## **Qualification Status** Product Status: Production ## **Errata Summary** The following table defines the errata applicability to available Rev. D EZ-USB FX3 SuperSpeed USB Controller family devices. | Items | [Part Number] | Silicon Revision | Fix Status | |---------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|----------------------------------------| | Turning off VIO1 during Normal, Suspend, and Standby modes causes the FX3 to stop working. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | USB enumeration failure in USB boot mode when FX3 is self-powered. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 3. Extra ZLP is generated by the COMMIT action in the GPIF II state. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 4. Invalid PID Sequence in USB 2.0 ISOC data transfer. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | <ol><li>USB data transfer errors are seen when ZLP is followed by<br/>data packet within same microframe.</li></ol> | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 6. Bus collision is seen when the I2C block is used as a master in the I2C Multi-master configuration. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Use FX3 in single-master configuration | | 7. Low Power U1 Fast-Exit Issue with USB3.0 host controller. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 8. USB data corruption when operating on hosts with poor link quality. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 9. Device treats Rx Detect sequence from the USB 3.0 host as a valid U1 exit LFPS burst. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | | 10. I2C Data Valid (tVD:DAT) specification violation at 400 kHz with a 40/60 duty cycle. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | No workaround needed | | 11. FX3 Device does not respond correctly to Port Capability Request from Host after multiple power cycles. | CYUSB301x-xxxx<br>CYUSB201x-xxxx | Rev. D, C, B | Workaround provided | Document Number: 001-52136 Rev. \*X ### 1. Turning off VIO1 during Normal, Suspend, and Standby modes causes the FX3 to stop working. ## **■**Problem Definition Turning off the VIO1 during Normal, Suspend, and Standby modes will cause the FX3 to stop working. #### **■**Parameters Affected N/A #### **■**Trigger Conditions This condition is triggered when the VIO1 is turned off during Normal, Suspend, and Standby modes. #### ■Scope Of Impact FX3 stops working. #### **■**Workaround VIO1 must stay on during Normal, Suspend, and Standby modes. #### **■Fix Status** No fix. Workaround is required. #### 2. USB enumeration failure in USB boot mode when FX3 is self-powered. #### **■**Problem Definition When FX3 is self-powered and not connected to the USB host, it enters low-power mode and does not wake up when connected to USB host afterwards. This is because the bootloader does not check the VBUS pin on the connector to detect USB connection. It expects that the USB bus is connected to the host when it is powered on. #### **■**Parameters Affected N/A ### **■**Trigger Conditions This condition is triggered when FX3 is self-powered in USB boot mode. ## **■**Scope Of Impact Device does not enumerate #### **■**Workaround Reset the device after connecting to USB host. #### ■Fix Status No fix. Workaround is required. ## 3. Extra ZLP is generated by the COMMIT action in the GPIF II state. #### **■**Problem Definition When COMMIT action is used in a GPIF-II state without IN\_DATA action then an extra Zero Length Packet (ZLP) is committed along with the data packets. #### **■**Parameters Affected N/A #### ■Trigger Conditions This condition is triggered when COMMIT action is used in a state without IN DATA action. ## **■**Scope Of Impact Extra ZLP is generated. #### ■Workaround Use IN\_DATA action along with COMMIT action in the same state. #### **■Fix Status** No fix. Workaround is required. #### 4. Invalid PID Sequence in USB 2.0 ISOC data transfer. #### **■**Problem Definition When the FX3 device is functioning as a high speed USB device with high bandwidth isochronous endpoints, the PID sequence of the ISO data packets is governed solely by the isomult setting. The length of the data packet is not considered while generating the PID sequence during each microframe. For example, even if a short packet is being sent on an endpoint with MULT set to 2; the PID used will be DATA2 #### **■**Parameters Affected N/A #### **■**Trigger Conditions This condition is triggered when high bandwidth ISOC transfer endpoints are used. #### **■**Scope Of Impact ISOC data transfers failure. #### ■Workaround This problem can be worked around by reconfiguring the endpoint with a lower isomult setting prior to sending short packets, and then switching back to the original value. #### ■Fix Status No fix. Workaround is required. #### 5. USB data transfer errors are seen when ZLP is followed by data packet within same microframe. #### **■**Problem Definition Some data transfer errors may be seen if a Zero Length Packet is followed very quickly (within one microframe or 125 us) by another data packet on a burst enabled USB IN endpoint operating at super speed. #### ■Parameters Affected N/A #### **■Trigger Conditions** This condition is triggered in SuperSpeed transfer with ZLPs #### **■**Scope Of Impact Data failure and lower data speed. ## ■Workaround The solution is to ensure that some time is allowed to elapse between a ZLP and the next data packet on burst enabled USB IN endpoints. If this cannot be ensured at the data source, the CyU3PDmaChannelSetSuspend() API can be used to suspend the corresponding USB DMA socket on seeing the EOP condition. The channel operation can then be resumed as soon as the suspend callback is received. #### **■Fix Status** No fix. Workaround is required. ## 6. Bus collision is seen when the I<sup>2</sup>C block is used as a master in the I<sup>2</sup>C Multi-master configuration. #### **■**Problem Definition When FX3 is used as a master in the I<sup>2</sup>C multi-master configuration, there can be occasional bus collisions. ## **■**Parameters Affected NA #### **■**Trigger Conditions This condition is triggered only when the FX3 I<sup>2</sup>C block operates in Multi-master configuration. ## ■Scope Of Impact The FX3 I<sup>2</sup>C block can transmit data when the I<sup>2</sup>C bus is not idle leading to bus collision. #### **■**Workaround Use FX3 as a single master. #### **■Fix Status** No fix. #### 7. Low Power U1 Fast-Exit Issue with USB3.0 host controller. #### **■**Problem Definition When FX3 device transitions from Low power U1 state to U0 state within 5 µs after entering U1 state, the device sometimes fails to transition back to U0 state, resulting in USB Reset. #### **■**Parameters Affected N/A #### **■**Trigger Conditions This condition is triggered during low power transition mode. #### ■Scope Of Impact Unexpected USB warm reset during data transfer. #### ■Workaround This problem can be worked around in the FW by disabling LPM (Link Power Management) during data transfer. #### **■Fix Status** FW workaround is proven and reliable. ### 8. USB data corruption when operating on hosts with poor link quality. #### **■**Problem Definition If FX3 is operating on a USB 3.0 link with poor signal quality, the device could send corrupted data on any of the IN endpoints (including the control endpoint). #### **■**Parameters Affected N/A ## **■Trigger Conditions** This condition is triggered when the USB3.0 link signal quality is very poor. #### ■Scope Of Impact Data corruption in any of the IN endpoints (including the control endpoint). #### **■**Workaround The application firmware should perform an error recovery by stalling the endpoint on receiving CYU3P\_USBEPSS\_RESET\_EVT event, and then stop and restart DMA path when the CLEAR\_FEATURE request is received. Note: SDK versions 1.3.3 and above internally manages the DMA transfers and performs the endpoint reset when potential error conditions are seen. For more details in application firmware, please refer to GpiftoUsb example available with SDK. ## ■Fix Status FW Work-around is proven and reliable. ## 9. Device treats Rx Detect sequence from the USB 3.0 host as a valid U1 exit LFPS burst. #### **■**Problem Definition The USB 3.0 PHY in the FX3 device uses an electrical idle detector to determine whether LFPS is being received. The duration for which the receiver does not see an electrical idle condition is timed to detect various LFPS bursts. This implementation causes the device to treat an Rx Detect sequence from the USB host as a valid U1 exit LFPS burst. ### **■**Parameters Affected NA ### **■**Trigger Conditions This condition is triggered when the USB host is initiating an Rx Detect sequence while the USB 3.0 Link State Machine on the FX3 is in the U1 state. Since the host will only perform Rx Detect sequence in the RX Detect and U2 states, the error condition is seen only in cases where the USB link on the host has moved into the U2 state while the link on FX3 is in the U1 state. #### ■Scope Of Impact FX3 moves into Recovery prematurely leading to a Recovery failure followed by Warm Reset and USB re-enumeration. This sequence can repeat multiple times resulting in data transfer failures. #### ■Workaround FX3 can be configured to transition from U1 to U2 a few microseconds before the host does so. This will ensure that the link will be in U2 on the device side before the host attempts any Rx Detect sequence; thereby preventing a false detection of U1 exit. #### **■Fix Status** Workaround is implemented in FX3 SDK library 1.3.4 and above. ## 10. I<sup>2</sup>C Data Valid (tVD:DAT) specification violation at 400 kHz with a 40/60 duty cycle. #### ■Problem Definition $I^2$ C Data Valid (tVD:DAT) parameter at 400 kHz with a 40/60 duty cycle is 1.0625 $\mu$ s, which exceeds the $I^2$ C specification limit of 0.9 $\mu$ s. #### **■**Parameters Affected N/A ## **■**Trigger Conditions This violation occurs only at 400 kHz with a 40/60 duty cycle of the I<sup>2</sup>C clock. #### ■Scope Of Impact Setup time ( $t_{SUDAT}$ ) is met with a huge margin for the transmitted data for 400 kHz and so $t_{vd:DAT}$ violation will not cause any data integrity issues. #### ■Workaround No workaround needed. #### **■Fix Status** No fix needed. ## 11. FX3 Device does not respond correctly to Port Capability Request from Host after multiple power cycles. #### **■**Problem Definition During multiple power cycles, sometimes the FX3 device does not respond correctly to the Port Capability request (Link Packet) from the USB Controller. In view of this, FX3 does not get the subsequent Port Configuration request from the USB controller, resulting in SS.Disabled state. The device fails to recover from this state and finally results in enumeration failure. #### ■Parameters Affected N/A #### **■Trigger Conditions** This condition is triggered when the FX3 provides an incorrect response to the Port Capability request from the host. ### **■**Scope Of Impact Device fails to enumerate after multiple retries. #### **■**Workaround Since the host does not send the Port Configuration request to the FX3 device, it causes a Port Configuration request timeout interrupt to be triggered in the device. This interrupt is handled in the FX3 SDK 1.3.4 onwards to generate and signal CY\_U3P\_US-B\_EVENT\_LMP\_EXCH\_FAIL event to the application. This event should be handled in the user application such that it does a USB Interface Block Restart. Refer the Knowledge Base Article (KBA225778) for more details and the firmware workaround example project. #### **■Fix Status** Suggested firmware work-around is proven and reliable. Document Number: 001-52136 Rev. \*X # **Document History Page** | | Title: CYUS<br>Number: 00 | | SB201X, EZ-U | SB <sup>®</sup> FX3: SuperSpeed USB Controller | |----------|---------------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 2669761 | VSO /<br>PYRS | 03/06/2009 | New data sheet. | | *A | 2758370 | VSO | 09/01/2009 | Updated the part# from CYX01XXBB to CYUSB3011-BZXI Changed the title from "ADVANCE" to "ADVANCE INFORMATION" In page 1, the second bullet (Flexible Host Interface), add "32-bit, 100 MHz" to first sub bullet. In page 1, changed the second bullet "Flexible Host Interface" to General Programmable Interface". In page 1, the second bullet (Flexible Host Interface), removed "DMA Slave Support" and "MMC Slave support with Pass through Boot" sub bullets. In page 1, third bullet, changed "50 μA with Core Power" to "60 μA with Core Power" In page 1, fifth bullet, added "at 1 MHz" In page 1, seventh bullet, added "up to 4MHz" to UART In page 1, Applications Section, move "Digital Still Cameras" to second line. In page 1, Applications Section, added "Machine Vision" and Industrial Cameras" Added ™ to GPIF and FX3. In page 1, updated Logic Block Diagram. In page 2, section of "Functional Overview", updated the whole section. In page 2, removed the section of "Product Interface" In page 2, removed the section of "Product Interface" In page 2, removed the section of "GPIF II" In page 2, added a section of "GPIF II" In page 2, added a section of "CPU" In page 2, added a section of "CPU" In page 2, added a section of "Boot Options" In page 2, added a section of "Boot Options" In page 2, added a section of "ReNumeration" In page 2, added a section of "Power" In the section of "Package", replaced "West Bridge USB 3.0 Platform" by FX In the section of "Package", added 0.8 mm pitch in front of BGA. Added Pin List (Table 1) | | *B | 2779196 | VSO/PYRS | 09/29/2009 | Features: Added the thrid bullet "Fully accessible 32-bit ARM9 core with 512kB of embedded SRAM" Added the thrid line "EZ USB™ Software and DVK for easy code developmer Table 1: Pin 74, corrected to NC - No Connect. Changed title to EZ-USB™ FX3: SuperSpeed USB Controller | | *C | 2823531 | OSG | 12/08/2009 | Added data sheet to the USB 3.0 EROS spec 001-51884. No technical updates. | | *D | 3080927 | OSG | 11/08/2010 | Changed status from Advance to Preliminary Changed part number from CYUSB3011 to CYUSB3014 Added the following sections: Power, Digital I/Os, Digital I/Os, System-level ESD, DC Specifications, AC Timing Parameters, Reset Sequence, Package Diagram Added DC Specifications table Updated feature list Updated Pin List Added support for selectable clock input frequencies. Updated block diagram Updated part number Updated package diagram | | Document<br>Document | Document Title: CYUSB301X/CYUSB201X, EZ-USB <sup>®</sup> FX3: SuperSpeed USB Controller Document Number: 001-52136 | | | | | |----------------------|--------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *E | 3204393 | OSG | 03/24/2011 | Updated Slave FIFO protocol and added ZLP signaling protocol Changed GPIFII asynchronous tDO parameter Changed Async Slave FIFO tOE parameter Changed Async Slave FIFO tRDO parameter Added tCOE parameter to GPIFII Sync mode timing parameters Renamed GPIFII Sync mode tDO to tCO and tDO_ss0 to tCO_ss0 Modified description of GPIFII Sync tCO (previously tDO) parameter Changed tAH(address hold time) parameter in Async Slave FIFO modes to be with respect to rising edge of SLWR#/SLRD# instead of falling edge. Correspondingly, changed the tAH number. Removed 24 bit data bus support for GPIFII. | | | *F | 3219493 | OSG | 04/07/2011 | Minor ECN - Release to web. No content changes. | | | *G | 3235250 | GSZ | 04/20/2011 | Minor updates in Features. | | | *H | 3217917 | OSG | 04/06/2011 | Updated GPIFII Synchronous Timing diagram. Added SPI Boot option. Corrected values of R_USB2 and R_USB3. Corrected TCK and TRST# pull-up/pull-down configuration. Minor updates to block diagrams. Corrected Synchronous Slave FIFO tDH parameter. | | | * | 3305568 | DSG | 07/07/2011 | Minor ECN - Correct ECN number in revision *F. No content changes. | | | *J | 3369042 | OSG | 12/06/2011 | Changed datasheet status from Preliminary to Final. Changed tWRPE parameter to 2ns Updated tRR and tRPW for crystal input Added clarification regarding I <sub>OZ</sub> and I <sub>IX</sub> Updated Sync SLave FIFO Read timing diagram Updated SPI timing diagram Removed tGRANULARITY parameter Updated I2S Timing diagram and tTd parameter Updated 121-ball BGA package diagram. Added clarification regarding VCC in DC Specifications table In Power Modes description, stated that VIO1 cannot be turned off at any time if the GPIFII is used in the application Updated Absolute Maximum Ratings Added requirement for by-pass capacitor on U3RX <sub>VDDQ</sub> and U3TX <sub>VDDQ</sub> Updated tPEI parameter in Async Slave FIFO timing table Updated Sync Slave FIFO write and read timing diagrams Updated I2C interface tVD:ACK parameter for 1MHz operation Clarified that CTL[15] is not usable as a GPIO | | | *K | 3534275 | OSG | 02/24/2012 | Corrected typo in the block diagram. | | | *L | 3649782 | OSG | 08/16/2012 | Changed part number to CYUSB301X. Added 256 KB range for embedded SRAM. Updated Functional Overview, Other Interfaces, and Clocking sections. Added Pin List for CYUSB3011 and CYUSB3013 parts. Updated Ordering Information with new part numbers. | | | *M | 3848148 | OSG | 12/20/2012 | Updated 121-ball BGA package diagram to current revision. | | | *N | 4016006 | OSG | 05/31/2013 | Included Commercial Temperature Range related information in all instances across the document. Included 131-ball WLCSP Package related information in all instances across the document. Updated Pin Description: Updated Table 7. Updated Package Diagram: Added 131-ball WLCSP Package Diagram. Updated Ordering Information: Updated part numbers. | | | Document<br>Document | Document Title: CYUSB301X/CYUSB201X, EZ-USB® FX3: SuperSpeed USB Controller Document Number: 001-52136 | | | | | |----------------------|--------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *0 | 4368374 | RSKV | 05/02/2014 | Updated Package Diagram: spec 001-62221 – Changed revision from *B to *C. Updated to new template. Completing Sunset Review. | | | *P | 4474200 | ANOP | 08/14/2014 | Added CYUSB201x MPNs, ball map, and pin list to the datasheet. | | | *Q | 4668496 | DBIR | 02/24/2015 | Updated Features: Updated Logic Block Diagram. Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Added More Information. Updated Application Examples: Updated Application Examples: Updated Figure 1. Updated Figure 2. Updated Gescription. Removed Figure "USB Interface Signals". Updated Reset: Updated description. Removed Figure "USB Interface Signals". Updated Hard Reset: Updated Hard Reset: Updated Pin Configurations: Updated Pin Configurations: Updated Pin Description: Updated Pin Description: Updated Table 7: Updated arbile "CYUSB3011 and CYUSB3013 Pin List (GPIF II with 16-bit Data Bus Width)". Removed Table "CYUSB2014 Pin List (GPIF II with 32-bit Data Bus Width)". Updated DC Specifications: Added ISS parameter and its details. Updated Slave FIFO Interface: Updated Synchronous Slave FIFO Read Sequence Description: Updated Figure 11. Updated Table 15. Updated AC Timing Parameters: Added Host Processor Interface (P-Port) Timing. Updated Firata. Replaced West Bridge Benicia with FX3. | | | *R | 4703347 | AMDK | 03/27/2015 | Updated Slave FIFO Interface: Updated Synchronous Slave FIFO Read Sequence Description: Updated Figure 11. Updated Synchronous Slave FIFO Write Sequence Description: Updated Figure 12. Updated Table 15: Updated minimum value of tSSD parameter. Added tACCD, tFAD parameters and their details. | | | Document<br>Document | Title: CYUS<br>Number: 00 | B301X/CYU<br>01-52136 | SB201X, EZ-U | SB <sup>®</sup> FX3: SuperSpeed USB Controller | |----------------------|---------------------------|-----------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | *S | 5160624 | AJAI | 04/07/2016 | Updated Electrical Specifications: Updated DC Specifications: Updated Table 8 (Removed I <sub>SS</sub> parameter and its corresponding details). Updated Errata: Updated Errata Summary: Updated description. Added item "Bus collision is seen when the I <sup>2</sup> C block is used as a master in the I <sup>2</sup> C Multi-master configuration." and its corresponding details in the table | | *T | 5306567 | MDDD | 06/29/2016 | Updated AC Timing Parameters: Updated GPIF II Timing: Updated Table 13: Changed maximum value of t <sub>CO</sub> parameter from 8 ns to 7 ns. Updated Slave FIFO Interface: Updated Synchronous Slave FIFO Write Sequence Description: Updated Table 15: Changed maximum value of t <sub>CO</sub> parameter from 8 ns to 7 ns. Updated to new template. | | *U | 5703914 | GNKK | 04/20/2017 | Updated Cypress logo and copyright information. | | *V | 6033885 | DBIR | 02/19/2018 | Removed 131-ball WLCSP Package related information in all instances acros the document. Updated Package Diagram: spec 001-54471 – Changed revision from *E to *F. Updated to new template. | | *W | 6230334 | HPPC | 09/25/2018 | Updated Features: Updated More Information: Updated More Information: Updated Gescription. Updated Functional Overview: Updated USB Interface: Removed "EZ-Dtect". Updated JTAG Interface: Updated description. Updated Gescription. Updated Other Interfaces: Updated I2S Interface: Updated Boot Options: Updated Boot Options: Updated Boot Options: Updated Power: Updated description. Updated Power: Updated Fin Configurations: Updated Figure 6. Updated Figure 6. Updated Figure 7. Updated Fin Description: Updated Table 7. Updated Table 7. Updated Table 8. Added Table 9. Added Thermal Characteristics. Updated AC Timing Parameters: Added GPIF II lines AC characteristics at 100 MHz. Added GPIF II IPCLK Jitter characteristics. | | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *W (cont.) | 6230334 | HPPC | 09/25/2018 | Updated Errata: Updated description. Updated Errata Summary: Updated description. Updated description. Updated details in "Silicon Revision" column for all items in the table. Added items "Low Power U1 Fast-Exit Issue with USB3.0 host controller.", "USB data corruption when operating on hosts with poor link quality.", "Device treats Rx Detect sequence from the USB 3.0 host as a valid U1 exit LFPS burst.", "I <sup>2</sup> C Data Valid (tVD:DAT) specification violation at 400 kHz with a 40/60 duty cycle." and their corresponding details in the table. | | *X | 6413477 | HPPC | 12/17/2018 | Updated Pin Description: Updated Table 7. Updated Errata: Updated Errata Summary: Updated description. Added item "FX3 Device does not respond correctly to Port Capability Reques from Host after multiple power cycles." and its corresponding details in the table. | ## Sales, Solutions, and Legal Information ## Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ## **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2009–2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any initiability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall indemise, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress prod Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-52136 Rev. \*X Revised December 17, 2018 Page 58 of 58 OOO «ЛайфЭлектроникс" "LifeElectronics" LLC ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703 Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии. С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров ## Мы предлагаем: - Конкурентоспособные цены и скидки постоянным клиентам. - Специальные условия для постоянных клиентов. - Подбор аналогов. - Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям. - Приемлемые сроки поставки, возможна ускоренная поставка. - Доставку товара в любую точку России и стран СНГ. - Комплексную поставку. - Работу по проектам и поставку образцов. - Формирование склада под заказчика. - Сертификаты соответствия на поставляемую продукцию (по желанию клиента). - Тестирование поставляемой продукции. - Поставку компонентов, требующих военную и космическую приемку. - Входной контроль качества. - Наличие сертификата ISO. В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам. Конструкторский отдел помогает осуществить: - Регистрацию проекта у производителя компонентов. - Техническую поддержку проекта. - Защиту от снятия компонента с производства. - Оценку стоимости проекта по компонентам. - Изготовление тестовой платы монтаж и пусконаладочные работы. Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru