# **High Efficiency Integrated Power Solution**<br>**DEVICES** for Multicell Lithium Ion Annlications for Multicell Lithium Ion Applications

# Data Sheet **[ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf)**

### <span id="page-0-0"></span>**FEATURES**

**Wide input voltage range: 4.0 V to 15 V High efficiency architecture Up to 2 MHz switching frequency 6 synchronous rectification dc-to-dc converters Channel 1 buck regulator: 3 A maximum Channel 2 buck regulator: 1.15 A maximum Channel 3 buck regulator: 1.5 A maximum Channel 4 buck regulator: 0.8 A maximum Channel 5 buck regulator: 2 A maximum Channel 6 configurable buck or buck boost regulator 2 A maximum for buck regulator configuration 1.5 A maximum for buck boost regulator configuration Channel 7 high voltage, high performance LDO regulator: 30 mA maximum 2 low quiescent current keep-alive LDO regulators LDO1 regulator: 400 mA maximum LDO2 regulator: 300 mA maximum Control circuit Charge pump for internal switching driver power supply I 2C-programmable output levels and power sequencing Package: 72-ball, 4.5 mm × 4.0 mm × 0.6 mm WLCSP** 

**(0.5 mm pitch)**

#### <span id="page-0-1"></span>**APPLICATIONS**

**DSLR cameras Non-reflex (mirrorless) cameras Portable instrumentation**

#### <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is a fully integrated, high efficiency power solution for multicell lithium ion battery applications. The device can connect directly to the battery, which eliminates the need for preregulators and, therefore, increases the battery life of the system.

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates two keep-alive LDO regulators, five synchronous buck regulators, a configurable four-switch buck boost regulator, and a high voltage LDO regulator. Th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is a highly integrated power solution that incorporates all power MOSFETs, feedback loop compensation, voltage setting resistor dividers, and discharge switches, as well as a charge pump to generate a global bootstrap voltage.

**FUNCTIONAL BLOCK DIAGRAM**

<span id="page-0-2"></span>

All these features help to minimize the number of external components and PCB space required, providing significant advantages for portable applications. The switching frequency is selectable on each channel from 750 kHz to 2 MHz.

Key functions for power applications, such as soft start, selectable preset output voltage, and flexible power-up and power-down sequences, are provided on chip and are programmable via the I<sup>2</sup>C interface with fused factory defaults. Th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is available in a 72-ball WLCSP 0.5 mm pitch package.

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADP5080.pdf&product=ADP5080&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

# **ADP5080**

# **TABLE OF CONTENTS**



<span id="page-1-0"></span>

4/14-Revision A: Initial Version



# <span id="page-2-0"></span>**SPECIFICATIONS**

 $T_J = 25^{\circ}$ C,  $V_{VBATT} = 7.2$  V,  $V_{VREG1} = V_{VDRx} = 5$  V,  $V_{VREG2} = V_{VDDIO} = 3.3$  V, unless otherwise noted.

#### <span id="page-2-1"></span>**Table 1.**





### <span id="page-3-0"></span>**HOUSEKEEPING BLOCK SPECIFICATIONS**

 $T_J = 25^{\circ}\text{C}, \text{V}_{\text{VBATT}} = 7.2 \text{ V}, \text{V}_{\text{VREG1}} = \text{V}_{\text{VDRx}} = 5 \text{ V}, \text{V}_{\text{VREG2}} = \text{V}_{\text{VDDIO}} = 3.3 \text{ V}, \text{unless otherwise noted.}$ 

**Table 2.** 



### <span id="page-4-0"></span>**DC-TO-DC CONVERTER BLOCK SPECIFICATIONS**

 $T_J = 25^{\circ}$ C,  $V_{VBATT} = 7.2$  V,  $V_{VREG1} = V_{VDRx} = 5$  V,  $V_{VREG2} = V_{VDDIO} = 3.3$  V, unless otherwise noted.

#### <span id="page-4-1"></span>**Table 3.**





# Data Sheet **ADP5080**



### <span id="page-6-0"></span>**LINEAR REGULATOR BLOCK SPECIFICATIONS**

 $T_J = 25^{\circ}$ C,  $V_{VBATT} = 7.2$  V,  $V_{VREG1} = V_{VDRx} = 5$  V,  $V_{VREG2} = V_{VDDIO} = 3.3$  V, unless otherwise noted.



<sup>1</sup> Dropout voltage is defined as the input-to-output voltage differential when the input voltage is set to the nominal output voltage.

### <span id="page-7-0"></span>**I 2 C INTERFACE TIMING SPECIFICATIONS**

 $T_J = 25$ °C,  $V_{VBATT} = 7.2$  V,  $V_{VDRx} = 5$  V,  $V_{VREG2} = V_{VDDIO} = 3.3$  V, unless otherwise noted.



 $^1$  A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the V $_{\rm{H}}$  minimum of the SCL signal) to bridge the undefined region of the SCL falling edge.

 $2 C_B$  is the total capacitance of one bus line in picofarads (pF).

#### *Timing Diagram*



*Figure 2. I 2 C Interface Timing Diagram*

# <span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 6.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### <span id="page-8-1"></span>**THERMAL RESISTANCE**

θJA is specified for worst-case conditions; that is, a device soldered in a circuit board for surface-mount packages. Note that actual  $\theta_{JA}$  depends on the application environment.

#### <span id="page-8-3"></span>**Table 7. Thermal Resistance**



<sup>1</sup> PCB type conforms to JEDEC JESD51-9 standard.

 $2$  1.25 W power dissipation with zero airflow.

#### <span id="page-8-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-9-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 8. Pin Function Descriptions**



e<br>H



# <span id="page-11-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS















# Data Sheet **ADP5080**













*Figure 19. Channel 1 Load Transient, V<sub>OUT</sub> = 1.1 V, FPWM Mode* 



*Figure 20. Channel 1 Load Transient, Vout* = 1.1 V, Auto PSM Mode



*Figure 21. Channel 2 Load Transient, Vout* = 1.2 V, FPWM Mode

# **2 4 CH2** 20.0mV **bwd <b>BW** 20.0M<br>CH2 20.0mV **bwd 20.0M** 200µs/DIV 20.0MS/s as a compact of the 200µs/DIV 20.0MS/s as a compact of the 200µs/DIV 20.0MS/s and 200µs/DIV 20.0MS/s and 200µs/DIV 20.0MS/s and 200µs/DIV 20.0MS/s an **200µs/DIV 20.0MS/s**

*Figure 22. Channel 2 Load Transient, Vout* = 1.2 V, Auto PSM Mode



*Figure 23. Channel 3 Load Transient, Vout* = 1.8 V, FPWM Mode



*Figure 24. Channel 3 Load Transient, Vout* = 1.8 V, Auto PSM Mode



*Figure 25. Channel 4 Load Transient, Vout* = 3.3 V, FPWM Mode



*Figure 26. Channel 4 Load Transient, Vout* = 3.3 V, Auto PSM Mode



*Figure 27. Channel 5 Load Transient, Vout* = 3.3 V, FPWM Mode



*Figure 28. Channel 5 Load Transient, Vout* = 3.3 V, Auto PSM Mode



*Figure 29. Channel 6 Load Transient, Vout* = 5 V, FPWM Mode



*Figure 30. Channel 6 Load Transient, Vout* = 5 V, Auto PSM Mode



*Figure 31. VREG1 Load Transient, VREG1 = 5 V*



*Figure 32. VREG2 Load Transient, VREG2 = 3.3 V*



# <span id="page-17-0"></span>APPLICATION CIRCUIT



*Figure 35. Typical Application Circuit*

# <span id="page-18-0"></span>THEORY OF OPERATION

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is a fully integrated, high efficiency power solution for multicell lithium ion battery applications. The device can connect directly to the battery, which eliminates the need for preregulators and increases the battery life of the system.

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates two keep-alive LDO regulators, five synchronous buck regulators, one configurable buck boost regulator, and one high voltage LDO regulator. An integrated charge pump provides the switch driver power supply. Along with the integrated power FETs and drivers, integrated compensation, soft start, and FB dividers contribute to minimize the number of external components and the PCB layout space, providing significant advantages for portable applications.

Factory programming sets the default values for the output voltages, fault behavior, switching frequency, start-up time, and other functions. These values can also be programmed via the I<sup>2</sup>C interface. The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) features a built-in sequencer that provides automatic startup and shutdown timing based on these settings.

### <span id="page-18-1"></span>**UVLO AND POR**

The undervoltage lockout (UVLO) and power-on reset (POR) functions prevent abnormal behavior and force a smooth shutdown when input voltages fall below the minimum required levels. The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) incorporates UVLO on VBATT, PVIN1, and VDR12; it incorporates POR on VREG2. The thresholds are low enough to ensure normal operation down to 4 V at VBATT with ample hysteresis to avoid chattering.

#### *Undervoltage Lockout (UVLO)*

If the PVIN1 voltage of Channel 1 falls below the UVLO threshold  $(V<sub>UVLO (F)</sub>)$ , all channels, as well as the charge pump, are turned off. However, LDO1 and LDO2 remain operational.

As the input voltage rises, the regulator channels do not restart automatically. EN must be toggled after a UVLO event to restart channels in sequencer mode or manual mode. For more information about enabling channels using sequencer mode and manual mode, see the Enabling [and Disabling](#page-29-0) the Output Channels section.

The VDRx pins provide the gate drive voltage to the internal power FETs. If the VDR12 voltage falls below 2.9 V (typical), all channels except LDO1 and LDO2 shut down to prevent malfunction of the power FETs. As with a PVIN UVLO event, EN must be toggled to restart channel operation.

#### <span id="page-18-4"></span>*Power-On Reset (POR)*

If the VBATT voltage falls below its UVLO threshold ( $V<sub>UVLO(BATT)</sub>$ ), all channels, including LDO1 and LDO2, are shut down. This event forces a power-on reset.

VREG2 is the voltage supply for the internal digital circuit blocks. If the VREG2 voltage falls below the power-on reset threshold (VUVLO (POR)) of 2.4 V typical, th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) shuts down, and all registers are reset to their default values.

### <span id="page-18-2"></span>**DISCHARGE SWITCH**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates discharge switches for Channel 1 to Channel 7. These switches help to discharge the output capacitors quickly when a channel is turned off. The discharge switches are turned on when the EN signal goes low or when a channel is manually turned off via I<sup>2</sup>C control, provided that the discharge function was enabled by setting the DSCGx\_ON bit (x is 1 to 7) in Register 1. The default values for the discharge switches are factory fuse programmed.

### <span id="page-18-3"></span>**KEEP-ALIVE LDO REGULATORS**

The keep-alive LDO linear regulators (LDO1 and LDO2) are kept alive as long as a valid supply voltage is applied to the VBATT pin. The LDO regulators are used to power the internal control block of the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) so that the device is ready for the enable (EN) signal. The outputs of LDO1 and LDO2 are also available via the VREG1 and VREG2 pins for external circuits that are also kept alive during system standby.

When VBATT initially rises above the UVLO threshold, LDO1 begins operation, followed by LDO2. When all UVLO thresholds are cleared, the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is in standby mode and ready to be enabled. If an external voltage is used to drive VDDIO, VDDIO can be on before VBATT; otherwise, LDO2 provides power to VDDIO via the VREG2 output.

#### *LDO1*

LDO1 regulates the supply voltage applied to the VBATT pin to either 5.0 V or 5.5 V and is capable of providing up to 400 mA. LDO1 internally supplies LDO2, as well as external circuits, including the VDRx pins supplied through the VREG1 pin.

The LDO1 output is enabled when the VBATT pin voltage rises above the UVLO threshold and is disabled when the VBATT pin voltage falls below the UVLO threshold.

#### **VISW1 Input**

A 5.0 V to 5.5 V regulator connected to the VISW1 pin can take over from LDO1 to supply the internal circuit of th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) and the VREG1 load. To enable this feature, set the SEL\_INP\_LDO1 bit (Bit 0 in Register 33) high after the VISW1 pin voltage settles above 4.7 V.

If the VISW1 pin voltage falls below 4.5 V, LDO1 resumes control automatically. However, if the VISW1 source is disabled, it is recommended that the SEL\_INP\_LDO1 bit be reset to 0 before turning off the VISW1 pin source.

The use of an external regulator connected to the VISW1 pin is intended to achieve better system power efficiency by allowing a switching power supply to take over the LDO1 linear regulator when the system is powered up to operation. If the VISW1 input is not used, tie it to GND. The VISW1 input is not active until EN is high.

#### **Current Limit for LDO1**

LDO1 is rated to a maximum load current of 400 mA. Above this level, the current-limit feature limits the current to protect the device.

The VISW1 input has an independent current-limit circuit with a typical threshold of 500 mA. If this overcurrent threshold is exceeded, the VISW1 input is immediately disconnected and LDO1 takes over to supply the VREG1 current. After the VISW1 input is turned off due to a current-limit event, it can be reset only by toggling the EN pin.

#### **Discharge Switch for LDO1**

A discharge switch at the VREG1 pin turns on during low VBATT pin voltage (3.5 V  $\pm$  0.1 V hysteresis), removing the charge of the external capacitor via a 1 k $\Omega$  resistor.



*Figure 36. VREG1, LDO1, and VISW1*

#### *LDO2*

LDO2 regulates the internally routed VREG2 pin voltage to 3 V, 3.15 V, 3.2 V, or 3.3 V and is capable of providing up to 300 mA. LDO2 internally supplies the control block of the [ADP5080,](http://www.analog.com/ADP5080?doc=ADP5080.pdf) as well as external circuits supplied through the VREG2 pin.

The LDO2 output is enabled when the VBATT pin voltage rises above the UVLO threshold and is disabled when the VBATT pin voltage falls below the UVLO threshold.

#### **VISW2 Input**

A 3.0 V to 3.3 V regulator connected to the VISW2 pin can take over from LDO2 to supply the internal circuit of th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) and the VREG2 load. To enable this feature, set the SEL\_INP\_LDO2 bit (Bit 4 in Register 33) high after the VISW2 pin voltage settles above 2.7 V.

If the VISW2 pin voltage falls below 2.55 V, LDO2 resumes control automatically. However, if the VISW2 source is disabled, it is recommended that the SEL\_INP\_LDO2 bit be reset to 0 before turning off the VISW2 pin source.

The use of an external regulator connected to the VISW2 pin is intended to achieve better system power efficiency by allowing a switching power supply to take over the LDO2 linear regulator when the system is powered up to operation. If the VISW2 input

is not used, tie it to GND. The VISW2 input is not active until EN is high.

Because the VISW2 input supplies VREG2 with no regulation, the maximum voltage that can be applied to VISW2 is 3.3 V. The VISW2 input has a relatively high resistance compared to the LDO2 path. As a result, VISW2 regulation may not be sufficient when used to supply heavier loads.

#### **Current Limit for LDO2**

LDO2 is rated to a maximum load current of 300 mA. Above this level, the current-limit feature limits the current to protect the device.

The VISW2 input has an independent current-limit circuit with a typical threshold of 300 mA. If this overcurrent threshold is exceeded, the VISW2 input is immediately disconnected and LDO2 takes over to supply the VREG2 current. After the VISW2 input is turned off due to a current-limit event, it can be reset only by toggling the EN pin.

#### **Discharge Switch for LDO2**

A discharge switch at the VREG2 pin turns on during low VBATT pin voltage (3.5 V  $\pm$  0.1 V hysteresis), removing the residual charge of the external capacitor via a 12  $\Omega$  resistor.



*Figure 37. VREG2, LDO2, and VISW2*

### <span id="page-21-0"></span>**DC-TO-DC CONVERTER CHANNELS**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates five buck regulators and a configurable buck only/buck boost regulator. These regulators can be configured for various functions including auto PSM, auto DCM, DVS, and gate scaling. Each function is included only in the channels where it is most effective (se[e Table 9\)](#page-21-1).

#### *Channel 1, Channel 2, and Channel 3: Buck Regulators with Flex-Mode Architecture*

Channel 1, Channel 2, and Channel 3 feature Flex-Mode™ current mode control, which eliminates minimum on time requirements and allows duty cycles as low as 0%. Flex-Mode uses a unique adaptive control architecture that maintains stable operation over a wide range of application conditions. With Flex-Mode control, very high step-down ratios can be achieved while maintaining high efficiency and excellent transient performance.

#### **Selecting the Output Voltage, Channel 1 to Channel 3**

The output voltage of Channel 1, Channel 2, or Channel 3 is selected from one of the preset values available in the VIDx bits, where x is 1, 2, or 3 (see [Table 39](#page-46-0) an[d Table 41\)](#page-47-0). The default output voltage value is factory fuse programmed.

Channel 3 has an adjustable mode option that can be selected using the VID3 bits. When the adjustable output voltage mode is selected, the output voltage is set by an external feedback resistor divider. Select resistor values such that the desired output voltage is divided down to 0.8 V and the paralleled resistance seen from the dividing node does not exceed 25 k $\Omega$  (see the Setting the [Output Voltage \(Adjustable Mode Channels\)](#page-33-2) section). Channel 1 can also be used in adjustable output mode by setting the VID1 bits to 0.8 V and using external feedback resistors with values less than 1 kΩ. When using the adjustable mode for Channel 1 or Channel 3, be aware of the minimum off time restriction, which may limit the range of available output voltages.

Channel 1, Channel 2, and Channel 3 are designed for very low duty cycle operation. However, at very high duty cycle, these channels have a limited range due to the minimum off time restriction (see [Table 3\)](#page-4-1). The minimum input voltage capability for a given output voltage can be determined using the following equation:

 $V_{IN\_MIN} = V_{OUT}/(1 - t_{OFF\_MIN} \times f_{SW})$ 

If the input voltage falls below this level, the output voltage droops below its nominal value.

#### **Current-Limit Protection, Channel 1 to Channel 3**

Channel 1, Channel 2, and Channel 3 use valley mode current limit (se[e Figure 38\)](#page-21-2). In valley mode current-limit protection, inductor current is sensed during the low-side on cycle, immediately before the high-side FET turns on. If the inductor current is above the current-limit threshold at this point, the next switching pulse is skipped.



<span id="page-21-2"></span>Switching does not resume until the current falls below the limit threshold. This behavior creates an inherent frequency foldback feature, which makes valley mode current-limit protection very robust against runaway inductor current. Because this type of current limit senses current before switching, it is also relatively immune to switching noise.

[Table 3](#page-4-1) provides the valley current threshold specifications. The actual load current-limit threshold varies with inductor value, frequency, and input and output voltage.

When the current-limit threshold is exceeded, load current is not allowed to increase further. Therefore, as the load impedance is reduced, the current limit forces the output voltage to fall. The falling output voltage in turn toggles the PWRGx, UVx, and FAULT error flags.

In the extreme event of an output voltage short circuit, the UVP function protects the device against excessive current during the on cycle (see th[e Undervoltage Protection](#page-31-0) (UVP) section).



#### <span id="page-21-1"></span>**Table 9. DC-to-DC Converter Specifications and Functions**

<sup>1</sup> Channel 1 has two available voltage ranges.

#### **Discharge Switch, Channel 1 to Channel 3**

Each channel incorporates a discharge switch. For Channel 1 and Channel 2, the discharge switch is located at the FB1 and FB2 pins, respectively; for Channel 3, the discharge switch is located at the SW3 pin. The discharge switch can be turned on when the corresponding channel output is turned off, removing the residual charge of the external capacitor via a 125  $Ω$  resistor. The discharge switch can be enabled by setting the appropriate DSCGx\_ON bit in Register 1.

#### <span id="page-22-2"></span>**Gate Scaling (Channel 1 Only)**

Channel 1 features a gate scaling function, which improves efficiency in light load conditions. When enabled by setting the GATE\_SCAL1 bit in Register 32, gate scaling halves the size of the Channel 1 switching FETs, reducing the gate charge-up current—which is a non-negligible loss element in light load conditions—while allowing increased R<sub>DSON</sub>, whose effect is less significant in these conditions. When gate scaling is enabled, only SW1A is used for the Channel 1 switch node because it is assumed that the load current is light.

#### <span id="page-22-1"></span>**Dynamic Voltage Scaling (DVS) Function**

Channel 1 and Channel 2 incorporate a dynamic voltage scaling (DVS) function. DVS provides a stair-step transition in output voltage when the preset value for the output voltage is reprogrammed on the fly (se[e Figure 39\)](#page-22-0).



<span id="page-22-0"></span>The output voltage for Channel 1 is programmed using the VID1 bits in Register 12; the output voltage for Channel 2 is programmed using the VID2 bits in Register 13. When the DVS function is enabled, the voltage transition takes place according to the steps set by the VID1 or VID2 bits (se[e Table 39](#page-46-0) and [Table 41\)](#page-47-0). The transition time from one step to the next is specified by the interval programmed in Register 17 using the DVSx\_INTVAL bits (where x is 1 or 2). The DVS function is enabled by setting the EN\_DVSx bit in Register 17.

For Channel 2, DVS operation is limited to an output voltage range of 1.0 V to 1.25 V.

When Channel 1 or Channel 2 is configured for DVS operation, toggling EN low does not immediately reset the VID code to its initial state. Instead Channel 1 or Channel 2 returns to its configured output voltage according to the steps set by the VID1 or VID2 bits (se[e Table 39](#page-46-0) an[d Table 41,](#page-47-0) respectively).



*Figure 40. Buck Regulator Block Diagram: Channel 1, Channel 2, and Channel 3*

#### *Channel 4 and Channel 5: Current Mode Buck Regulators*

Channel 4 and Channel 5 are internally compensated current mode control buck regulators (see [Figure 41\)](#page-23-0). Combined with the integrated charge pump, these channels are designed to operate at high duty cycles up to 100%.

#### <span id="page-23-1"></span>**Selecting the Output Voltage, Channel 4 and Channel 5**

The output voltage of Channel 4 or Channel 5 is selected from one of the preset values available in the VIDx bits, where x is 4 or 5 (se[e Table 43\)](#page-48-0). The default output voltage value is factory fuse programmed.

Channel 4 has an adjustable mode option that can be selected using the VID4 bits. When the adjustable output voltage mode is selected, the output voltage is set by an external feedback resistor divider. Select resistor values such that the desired output voltage is divided down to 0.8 V and the paralleled resistance

seen from the dividing node does not exceed 25 k $\Omega$  (see the [Setting the Output Voltage \(Adjustable Mode Channels\)](#page-33-2) section). When using the adjustable mode for Channel 4, be aware of the minimum on time restriction, which may limit the range of available output voltages.

Channel 4 and Channel 5 are designed for very high duty cycle operation. However, at very low duty cycle, these channels have a limited range due to the minimum on time restriction (75 ns typical) inherent in current mode control. The maximum input voltage capability for a given output voltage can be determined using the following equation:

$$
V_{IN\_MAX} = V_{OUT}/(t_{ON\_MIN} \times f_{SW})
$$

If the input voltage rises above this level, the output voltage continues to be regulated; however, switching pulses are skipped, which may increase output voltage ripple.



<span id="page-23-0"></span>

#### <span id="page-24-0"></span>**Current-Limit Protection, Channel 4 and Channel 5**

Channel 4 and Channel 5 have integrated cycle-by-cycle currentlimit protection. In this type of current-limit protection, inductor current is sensed throughout the high-side on cycle. If the inductor current rises above the current-limit threshold during this time, the switching pulse is immediately terminated until the next cycle. This behavior causes the duty cycle to decrease, which in turn causes the output voltage to fall. The falling output voltage then toggles the PWRGx, UVx, and FAULT error flags. Because there is substantial parasitic noise at the rising edge of the high-side switch, some blanking time is required to prevent false current-limit triggering. This required blanking time determines the minimum on time of the channel.

Unlike valley mode current-limit protection, peak mode currentlimit protection has no inherent frequency foldback. In extreme conditions such as a short circuit or inductor saturation, peak mode current limit is susceptible to runaway inductor current. To prevent this, th[e ADP5080 p](http://www.analog.com/ADP5080?doc=ADP5080.pdf)rovides frequency foldback on Channel 4, Channel 5, and Channel 6. When the output voltage falls below approximately 80% of its nominal value, the switching frequency is halved. The frequency is halved again if the output voltage falls below approximately 40% of its nominal value. The frequency foldback feature allows more time for inductor current to decay, eliminating the possibility of current runaway.

[Table 3](#page-4-1) provides the peak current-limit threshold specifications. The actual load current-limit threshold varies with inductor value, frequency, and input and output voltage.

#### **Discharge Switch, Channel 4 and Channel 5**

Each channel incorporates a discharge switch. For Channel 4, the discharge switch is located at the SW4 pin; for Channel 5, the discharge switch is located at the FB5 pin. The discharge switch can be turned on when the corresponding channel output is turned off, removing the residual charge of the external capacitor via a 125 Ω resistor. The discharge switch can be enabled by setting the appropriate DSCGx\_ON bit in Register 1.

#### <span id="page-24-1"></span>**Channel 6: Buck or Buck Boost Regulator**

Channel 6 is a current mode control, four-switch buck boost regulator that can be configured as a buck only regulator. In a system in which the input voltage never falls below the Channel 6 output, using the buck only configuration reduces the losses caused by the switching FETs of the boost side. The buck only configuration yields better power efficiency, as well as lower output ripple and noise.

#### **Buck Only Configuration**

For the buck only configuration, set the BUCK6\_ONLY bit (Bit 4 in Register 30) to 1. The default value of this bit is factory fuse programmed. When Channel 6 is configured for buck only mode, connect the inductor between the SW6A and VOUT6 pins, leaving the SW6B pin open (se[e Figure 42\)](#page-25-0). This configuration bypasses the boost side switching FET.

#### **Buck Boost Configuration**

For the buck boost configuration, set the BUCK6\_ONLY bit (Bit 4 in Register 30) to 0. The default value of this bit is factory fuse programmed. For the buck boost configuration, connect the inductor between the SW6A and SW6B pins (se[e Figure 42\).](#page-25-0)  Make sure that no capacitor is connected to the SW6B pin.

In buck boost operation, Channel 6 automatically switches between the buck and boost modes as the input voltage varies.

- In buck mode, the primary FETs (SW6A) switch with the SW6B high-side FET operating at 100% duty cycle.
- In boost mode, all four FETs are typically switching, although the primary high-side FET is capable of a 100% duty cycle.

When the input voltage is close to the output voltage, Channel 6 operates in buck boost mode with all four power FETs switching. This four-switch mode of operation ensures a smooth transition and excellent regulation, regardless of input voltage conditions.

The BOOST6\_VTH bits (Bits[1:0] in Register 30) set the input voltage threshold for the boost FETs to start switching. A lower threshold provides higher efficiency because the region where all four switches are in operation is smaller. The lowest setting for these bits (11) sets an input voltage threshold that is still high enough to prevent dropout in most cases. However, under heavy load current at the lowest threshold setting, the buck side may reach a 100% duty cycle and some output droop may occur. The second lowest setting for these bits (00) is recommended for heavy load applications. The default value of these bits is factory fuse programmed.

#### **Selecting the Output Voltage, Channel 6**

The output voltage of Channel 6 is selected from one of the preset values available in the VID6 bits (see [Table 45\)](#page-48-1). The default output voltage value is factory fuse programmed.

Channel 6 has an adjustable mode option that can be selected using the VID6 bits. When the adjustable output voltage mode is selected, the output voltage is set by an external feedback resistor divider. Select resistor values such that the desired output voltage is divided down to 0.8 V while the paralleled resistance seen from the dividing node does not exceed 25 k $\Omega$  (see the Setting [the Output Voltage \(Adjustable Mode Channels\) s](#page-33-2)ection).

Because Channel 6 can operate in boost mode, there is no practical output voltage limitation other than the maximum rating. When using the adjustable output voltage in buck only mode, be aware of the minimum on time restriction, which may limit the range of available output voltages. The minimum on time limitation is essentially the same as for Channel 4 and Channel 5 (see the [Selecting the Output Voltage, Channel 4 and Channel 5](#page-23-1) section).

#### **Current-Limit Protection, Channel 6**

Like Channel 4 and Channel 5, Channel 6 has integrated cycleby-cycle current-limit protection. In this type of current-limit protection, inductor current is sensed throughout the high-side on cycle. The Channel 6 current limit is sensed on the primary high-side FET (SW6A). For more information, see th[e Current-](#page-24-0)[Limit Protection, Channel 4 and Channel 5](#page-24-0) section.

#### **Discharge Switch, Channel 6**

Each channel incorporates a discharge switch. For Channel 6, the discharge switch is located at the VOUT6 pin. The discharge switch can be turned on when the Channel 6 output is turned off, removing the residual charge of the external capacitor via a 110  $\Omega$  resistor. The discharge switch can be enabled by setting the DSCG6\_ON bit in Register 1.



<span id="page-25-0"></span>*Figure 42. Channel 6 Buck or Buck Boost Regulator Block Diagram*

### <span id="page-26-0"></span>**LIGHT LOAD AND OTHER MODES OF OPERATION FOR THE DC-TO-DC CONVERTER CHANNELS**

Each dc-to-dc converter channel in the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) has two or three options to handle light load conditions, whereas asynchronous dc-to-dc converters simply transition to discontinuous conduction mode (DCM). Although light load modes provide higher efficiency and longer battery life, they are also associated with increased ripple and noise. This trade-off requires the user to select the option that best suits the application, usually on a channel by channel basis (see [Table 9\)](#page-21-1). The modes of operation are illustrated i[n Figure 43,](#page-26-1) which shows the inductor current and the switch node in auto PSM, auto DCM, and FPWM modes.

#### *Slew Rate Adjustment*

Each channel has a slew rate adjustment option, which is set using the ADJ\_SRx bit (where x is 1 to 6) in the OPT\_SR\_ADJ register (Register 31). When the ADJ\_SRx bit is set, the switch node slew rate for the channel is reduced, which in turn reduces high frequency spike noise. Enabling this feature reduces the efficiency of the channel, however, due to increased switching losses. For this reason, use the slew rate adjustment feature only when low output noise is critical.

#### *Forced PWM (FPWM) Mode*

Forced pulse-width modulation (FPWM) mode maintains PWM operation despite light load conditions, allowing negative current to flow from the inductor through the low-side switching FET. This mode is also referred to as continuous conduction mode (CCM). The FPWM option has the lowest efficiency, but may be selected when constant frequency and low ripple are absolutely required, regardless of load.

#### *Auto DCM*

Automatic discontinuous conduction mode (auto DCM) is available on Channel 5 and Channel 6. Auto DCM turns off the low-side switching FET when the inductor current falls to zero during the tore period, preventing negative current from flowing through the low-side FET. This operation is equivalent to that of traditional flywheel diode-based PWM regulators. Auto DCM has higher efficiency than FPWM mode because negative inductor current is not allowed, but rather is recirculated to the input side. At very light loads in auto DCM, some pulse skipping occurs and, therefore, switching is not at a constant frequency.

#### *Auto PSM*

Automatic power save mode (auto PSM) is similar to auto DCM, except that it intentionally turns on the high-side FET with a fixed period (approximately  $80\%$  of nominal t<sub>ON</sub>). This operation forces the regulator to skip a number of PWM cycles. Compared to auto DCM, auto PSM skips a larger number of cycles and begins skipping cycles at a higher load current. Auto PSM reduces switching losses dramatically and improves efficiency, as shown in [Figure 44.](#page-26-2) However, in light load conditions, larger output voltage ripple can be expected.



<span id="page-26-1"></span>*Figure 43. Auto PSM, Auto DCM, and FPWM Operation (Switch Node and Inductor Current Shown, Dashed Line Indicates 0 A)*



<span id="page-26-2"></span>*Figure 44. Efficiency of Auto PSM, Auto DCM, and FPWM Operation*

#### *Selecting Light Load Switching Modes*

Each dc-to-dc converter channel can be configured with its own light load switching mode using the AUTO-PSMx bits in Register 28 and, for Channel 5 and Channel 6, the DCM56 bit in Register 32 (see [Table 10](#page-26-3) and [Table 11\)](#page-26-4).

#### <span id="page-26-3"></span>**Table 10. Light Load Switching Modes, Channel 1 to Channel 4**



<span id="page-26-4"></span>



 $1 X =$  don't care.

### <span id="page-27-0"></span>**SWITCHING CLOCK**

Th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates a highly accurate switching clock for the dc-to-dc converters and the charge pump. As shown in [Figure 45,](#page-27-1) the internal clock can also be bypassed and the system synchronized to an external clock. When the internal clock source is used, the switching frequency for each dc-to-dc converter and the charge pump can be configured.



#### <span id="page-27-1"></span>*External Synchronization Mode*

When an external clock is present at the SYNC pin, all dc-to-dc converters and the charge pump automatically use it as their master switching clock; the FREQx bit settings in Register 18 are ignored. When using external synchronization mode, ensure that the external clock is already stable before the EN signal is asserted to avoid unexpected behavior in the converters. When an external clock is used, the clock must operate within the specifications listed in [Table](#page-2-1) 1.

### *Selecting the Internal Clock Frequency*

If the SYNC pin is tied high or low, the device uses the internal clock. The internal oscillator generates a master clock at either 2.0 MHz or 1.5 MHz, as specified by the SEL\_FSW bit in Register 18. The internal clock is active when EN is high.

The master clock is divided down by half so that each dc-to-dc converter can select  $1 \times$  or  $1/2 \times$  the master clock frequency. The frequency of each channel is set using the FREQx bit (where x is 1 to 6) in Register 18. For example, if the master clock is set to 1.5 MHz, Channel 1 through Channel 6 can be configured to operate at 750 kHz or 1.5 MHz, but not at 1 MHz or 2 MHz.

For the charge pump, the FREQ\_CP bits set the switching frequency (see th[e Charge Pump Switching Frequency](#page-28-3) section).

### *Selecting the External Resistor*

An external 100 k $\Omega$  resistor from the FREQ pin to GND is required for the internal clock source oscillator. To obtain an accurate clock frequency, select a high precision resistor with a low temperature coefficient. A 1 nF bypass capacitor is also recommended at the FREQ pin.

#### *Phase Shifting*

Each dc-to-dc converter can be configured to use the inverted phase of the master clock by setting the PHASEx bit (where x is 1 to 6) in Register 20. Setting channels out of phase with each other helps reduce rms current stress on the input capacitors and spreads switching energy over two cycles. Phase shifting reduces possible interference in a system due to propagated switching noise on the input rail.

When any channel is operated at  $1/2 \times f_{SW}$ , the higher frequency channel must be set out of phase to have any effect on the apparent phase of the lower frequency channel (se[e Figure 46\)](#page-27-2).





<span id="page-27-2"></span>Any channel at  $1 \times f_{SW}$  has the expected, set phase relationship to the master clock. However, when a channel operates at  $1/2 \times f_{SW}$ , it always appears to be in phase with the master clock and with any in-phase channel at  $1 \times f_{SW}$ . This relationship is illustrated by the lines labeled 1 and 2 in [Figure 46;](#page-27-2) regardless of the phase setting, Line 1 or Line 2 is always aligned to the rising edge.

To set a channel operating at  $1/2 \times f_{SW}$  out of phase, the highest frequency channel must be set out of phase. Referring to the lines labeled 3 in [Figure 46,](#page-27-2) the channel operating at  $1/2 \times f_{SW}$  is now out of phase with the channel operating at  $1 \times f_{SW}$ , regardless of the phase setting.

#### *CLKO Pin*

The clock output (CLKO) pin can output the internal switching clock used for Channel 1. The output is enabled by setting the EN\_CLKO bit in Register 19 to 1. The CLKO output stays low when external clocking is used or when the EN\_CLKO bit is set to 0.

### <span id="page-28-0"></span>**SOFT START FUNCTION**

To provide controlled output voltage ramping on startup, the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) incorporates soft start control for each dc-to-dc converter. The ramp-up period to reach the target voltage can be set to 1 ms, 2 ms, 4 ms, or 8 ms using the SSx bit (where x is 1 to 6) in Register 2 or Register 3. The default soft start values are factory fuse programmed. It is not recommended that the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) be started up into a full load condition.

### <span id="page-28-1"></span>**CHANNEL 7: HIGH VOLTAGE LDO REGULATOR**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) integrates a high voltage LDO linear regulator, which allows input voltages up to 25 V (se[e Figure 47\)](#page-28-4). The LDO regulator outputs one of four preset regulated voltages and is capable of providing up to 30 mA.



*Figure 47. High Voltage LDO (Channel 7)*

#### <span id="page-28-4"></span>*Selecting the Output Voltage, Channel 7*

The output voltage of Channel 7 is selected from one of the preset values (12 V, 9 V, 6 V, or 5 V) using the VID7 bits in Register 16. The default value is factory fuse programmed.

#### *Discharge Switch, Channel 7*

Each channel incorporates a discharge switch. For Channel 7, the discharge switch is located at the VOLDO7 pin. The discharge switch can be turned on when Channel 7 is turned off, removing the residual charge of the external capacitor via an internal 1 kΩ resistor. The discharge switch can be enabled by setting the DSCG7\_ON bit in Register 1.

#### <span id="page-28-2"></span>**CHARGE PUMP**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) includes an integrated charge pump, which provides power to the high-side switching NMOS FET driver (see [Figure 48\)](#page-28-5). The charge pump raises the voltage applied to the PVINCP pin by the VDR5 pin voltage, making the voltage available at the BSTCP pin. In a typical application, the PVINCP pin is supplied by the battery (VBATT), and the VDR5 pin is supplied by VREG1 (5 V or 5.5 V). Thus, the output voltage at the BSTCP pin is VBATT  $+ 5$  V or 5.5 V, which is ideal for driving the high-side FET driver supply pin for each channel, BSTx.



*Figure 48. Charge Pump for BSTx Supply*

<span id="page-28-5"></span>The charge pump requires a minimum VBATT voltage to start up. In some cases, the start-up threshold, which is 4 V typical, may be higher than the rising UVLO threshold.

If the BSTCP voltage drops approximately 2.5 V below the nominal value, th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) shuts down to prevent abnormal switching. An OVP or UVP fault is not indicated in this case.

#### <span id="page-28-3"></span>*Charge Pump Switching Frequency*

The internal clock source generates either 2.0 MHz or 1.5 MHz, as set by the SEL\_FSW bit in Register 18. This master frequency is further divided by 1/2, 1/4, 1/8, or 1/16 by the FREQ\_CP bits in Register 19 (se[e Table 53\)](#page-50-0). If the master clock frequency is set to 2.0 MHz, the charge pump switching clock frequency can be 1.0 MHz, 500 kHz, 250 kHz, or 125 kHz. If the master frequency is set to 1.5 MHz, the charge pump switching clock frequency can be 750 kHz, 375 kHz, 188 kHz, or 94 kHz. Typically, a setting of 1/4 in 1.5 MHz operation or 1/8 in 2 MHz operation is recommended for the best efficiency. Lower settings may not provide enough boost voltage when all channels are operating at load.

If an external clock is used, the charge pump frequency can be set to 1/4 or 1/8 of the external frequency using the FREQ\_CP bits. Charge pump efficiency is slightly affected by the duty cycle of the external clock; a 50% duty cycle is the optimal point of operation.

#### *Capacitor Selection*

A 1  $\mu$ F capacitor is used for each charge pump capacitor ( $C_{\text{FLY}}$ and  $C<sub>OUT</sub>$ ; se[e Figure 48\)](#page-28-5). The voltage rating of these capacitors must be adequate for the charge-up voltage, that is, the PVINCP pin voltage across C<sub>FLY</sub> and the VDR5 pin voltage across C<sub>OUT</sub>.

#### *Protection Diode*

It is strongly recommended that a protection diode be mounted as shown i[n Figure 48](#page-28-5) to avoid problems during power-up while the BSTCP voltage is charging. Use a Schottky diode that can withstand a 1 A peak current.

### *Using the Charge Pump as the Channel 7 Input Supply*

The charge pump can also be used to generate a high voltage for the Channel 7 input. This configuration is enabled by adding the circuit shown i[n Figure 49](#page-29-1) in parallel with the BSTx generating circuit shown i[n Figure 48.](#page-28-5)



<span id="page-29-1"></span>*Figure 49. Charge Pump Used as a High Voltage Supply for Channel 7*

The circuit shown i[n Figure 49](#page-29-1) generates VILDO7 with the voltage  $V_{\text{PWINCP}} + 2 \times V_{\text{VDR5}}$ . In a typical application, this voltage is equivalent to  $V_{VBATT}$  + 10 V to 11 V (PVINCP = VBATT;  $VDR5 = VREG1 = 5.5 V or 5 V.$ 

### <span id="page-29-0"></span>**ENABLING AND DISABLING THE OUTPUT CHANNELS**

Each channel (Channel 1 to Channel 7) can be turned on and off using the sequencer mode or the manual mode. A channel configured for sequencer mode is automatically turned on and off by assertion and deassertion of the EN pin, with individually programmed delay times. A channel configured for manual mode does not automatically start when EN goes high, but can be turned on or off via I 2 C control, as required.

#### <span id="page-29-3"></span>*Sequencer Mode*

When the MODE  $ENx$  bit (x is 1 to 7) is set in Register 29, the specified channel turns on and off under the control of the internal sequencer, which is triggered by the EN pin (see [Figure 50\)](#page-29-2).

When the EN pin goes high, each channel controlled by the sequencer begins a soft start after the delay time specified by the EN\_DLYx bits (see [Table 23,](#page-41-0) [Table 25,](#page-42-0) [Table 27,](#page-42-1) and [Table 29\)](#page-43-0). Similarly, when the EN pin goes low, the channel turns off after the delay time specified by the DIS\_DLYx bits (see [Table 31,](#page-43-1)  [Table 33,](#page-44-0) [Table 35,](#page-45-0) an[d Table 37\)](#page-45-1).

Note tha[t Figure 50](#page-29-2) shows the logical states of each channel; it does not show soft start and discharge ramps. The disable delay time for all channels can be increased to four times its configured value by setting the DIS\_DLY\_EXTEND bit in Register 35.

When all channels controlled by the sequencer are turned on, each channel can be manually turned off or on using the CH $x$  ON bit ( $x$  is 1 to 7) in Register 48. When the CH $x$  ON bit is used to turn a channel on or off, the enable state of the channel changes immediately, regardless of the settings of the EN\_DLYx and DIS\_DLYx bits.

When using the sequencer mode, note the following:

- A channel that is controlled by the sequencer cannot be turned off manually until after the sequencer turns on all the channels that it controls and the soft start period has ended. This ready state can be identified by reading the PWRGx bits (x is 1 to 7) in Register 24.
- After the EN pin is asserted, writing to the VIDx bits is forbidden while the internal sequencer is in operation to prevent unexpected behavior. The internal sequencer is in operation from the assertion of the EN pin until the PWRGx bits in Register 24 go high.

#### *Manual Mode*

When the MODE\_ENx bit (x is 1 to 7) is cleared in Register 29, the specified channel turns on and off under I 2 C control. All channels that are not configured for sequencer mode can be manually turned on or off using the CHx\_ON bits (x is 1 to 7) in the PCTRL register (Register 48). Writing 1 to the CHx\_ON bit enables the channel only when the EN pin is logic high.

When the EN pin is taken low, all channels configured for manual mode turn off immediately, and all the CHx\_ON bits are reset to 0. While the EN pin is low, any data written to or read from the CHx\_ON bits is not valid.



<span id="page-29-2"></span>*Figure 50. Example Power-Up/Power-Down Sequence Using Sequencer Mode*

#### **EN Function**

The EN pin has an internal pull-down resistor that holds the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) in standby mode until the pin is actively pulled high. The EN function does not take effect until the device is ready for operation, that is, until all the following conditions are met:

- VBATT pin voltage (VUVLO (BATT)) is above 3.3 V.
- VREG1 pin voltage is within the specified range.
- VREG2 pin voltage ( $V<sub>UVLO (POR)</sub>$ ) is within the specified range.
- Device is not in thermal shutdown.
- Internal oscillator is stable (typically 250 μs).
- PVIN1 pin voltage  $(V<sub>UVLO (R)</sub>)$  is above 3.7 V.
- VDR12 pin voltage is above 2.95 V.

If any of these conditions are not met during operation, the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) shuts down, as described in th[e UVLO and POR](#page-18-1)  section.

#### <span id="page-30-4"></span>**EN34 Function**

The EN34 pin allows Channel 3, Channel 4, or both channels to be independently enabled and disabled using the EN34 pin. This functionality can be enabled on either or both channels using the DIS EN34 CHx bits (x is 3 or 4) in Register 35.

When the DIS\_EN34\_CHx bit is set low, the channel is not turned on until both the EN and EN34 pins are high. If Channel 3 or Channel 4 is in sequencer mode, EN34 must be high before EN goes high to maintain the enable delay timing on the channels (see th[e Sequencer Mode](#page-29-3) section). If EN is high when the EN34 pin is taken high, Channel 3 or Channel 4 is immediately enabled or disabled, regardless of whether the channel is configured for manual mode or sequencer mode.

When the DIS\_EN34\_CHx bit is set high, Channel 3 or Channel 4 is enabled and disabled in the same way as all the other channels in the device, and the EN34 pin has no effect on the operation of the channel.

Regardless of the state of the DIS\_EN34\_CHx bits, disabling Channel 3 and Channel 4 does not cause FAULT to go low (see the [Fault Function](#page-30-1) section). This means that the power-good flags for Channel 3 and Channel 4 do not need to be masked. FAULT goes low only when Channel 3 or Channel 4 is enabled using the CH3\_ON or CH4\_ON bit and the PWRG3 or PWRG4 bit subsequently goes low.

### <span id="page-30-0"></span>**POWER-GOOD FUNCTION**

The power-good status of each channel (PWRGx bit) can be read back from the PWRG register (Register 24). A value of 1 for the PWRGx bit indicates that the regulated output voltage of Channel x is within 85% to 125% of its nominal value. When the regulated output voltage of a channel falls below this level, the PWRGx bit is set to 0. As shown in [Figure 51,](#page-30-2) hysteresis is applied to both the upper and lower boundaries to minimize power-good chattering.



### <span id="page-30-2"></span><span id="page-30-1"></span>**FAULT FUNCTION**

The FAULT pin is an open-drain output that indicates the logical OR status of the PWRGx bits for all channels. When any PWRGx bit = 0, the  $\overline{FAULT}$  pin goes low. As shown in Figure 52, FAULT has approximately 70 ms of blanking time after EN is asserted to allow for the enable delay and soft start times. After the blanking period, a PWRGx low bit causes FAULT to go low immediately. FAULT remains low until the EN pin is toggled or power is cycled. If an OVP or UVP condition at startup forces a shutdown before the FAULT blanking period ends, FAULT does not go low.



<span id="page-30-3"></span>If a channel is not enabled manually or via the sequencer, the PWRGx bit remains low. This forces FAULT low unless the channel is masked by the MASK\_PWRGx bit in Register 25. This does not apply to Channel 3 and Channel 4, as described in the [EN34 Function s](#page-30-4)ection.







No  $\vert$  No  $\vert$  All channels are operational

<span id="page-31-3"></span>

#### <span id="page-31-0"></span>**UNDERVOLTAGE PROTECTION (UVP)**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) incorporates undervoltage protection (UVP) on Channel 1 to Channel 7. When the output of any channel falls below 65% of the specified voltage, UVP shuts down all seven channels by internally resetting the CHx\_ON bits in Register 48. Channel 5 can be configured for standalone undervoltage protection (see the Channel 5 Standalone [Undervoltage Detection](#page-31-1) [Option](#page-31-1) section).

#### *UVP Detection Delay*

Undervoltage detection includes a debounce delay, which is configured in Register 23 (see [Table 57\)](#page-51-0). The undervoltage condition is recognized only after it continues for the period specified by the UV\_DLY bits in Register 23 (see [Figure 54\)](#page-31-2). Setting the UV\_DLY bits to 11 disables UVP.



<span id="page-31-2"></span><span id="page-31-1"></span>*Channel 5 Standalone Undervoltage Detection Option*

If desired, undervoltage protection on Channel 5 can be isolated from UVP on all the other channels. When the SEL\_IND\_UV5 bit is set high in Register 34, an undervoltage condition on Channel 5 causes only Channel 5 to be shut down (see [Table 12\)](#page-31-3). If this option is selected, the UV\_DLY5 bits in Register 34 can be used to set a UVP detection delay for Channel 5 only.

#### *Recovering from UVP*

After the cause of the undervoltage condition is removed, the outputs can be recovered by toggling EN from low to high. If standalone Channel 5 undervoltage shutdown is enabled (by setting the SEL\_IND\_UV5 bit in Register 34), Channel 5 can be recovered by setting the CH5\_ON bit in Register 48 to 1.

The undervoltage status of a channel is stored in the UVPST register (Register 26) after shutdown and can be read back from the UVx bit in Register 26. The UVx bit is cleared by writing a 1 to it.

### <span id="page-32-0"></span>**OVERVOLTAGE PROTECTION (OVP)**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) incorporates overvoltage protection (OVP) on Channel 1 to Channel 6. When the output of any of these channels rises above 125% of the specified voltage, OVP shuts down all six channels by internally resetting the CHx\_ON bits in Register 48.

#### *OVP Detection Delay*

Overvoltage detection includes a debounce delay, which is configured in Register 23 (see [Table 57\)](#page-51-0). The overvoltage condition is recognized only after it continues for the period specified by the OV\_DLY bits in Register 23 (see [Figure 55\)](#page-32-1). Setting the OV\_DLY bits to 11 disables OVP.

#### *Recovering from OVP*

After the cause of the overvoltage condition is removed, the outputs can be recovered by toggling EN from low to high. The overvoltage status of a channel is stored in the OVPST register (Register 27) after shutdown and can be read back from the OVx bit in Register 27. The OVx bit is cleared by writing a 1 to it.

<span id="page-32-1"></span>

# <span id="page-33-0"></span>APPLICATIONS INFORMATION

This section provides component and PCB layout guidelines to ensure optimal device performance, efficiency, stability, and minimal switching noise and crosstalk.

#### <span id="page-33-1"></span>**COMPONENT SELECTION FOR THE BUCK AND BUCK BOOST REGULATORS**

#### <span id="page-33-2"></span>*Setting the Output Voltage (Adjustable Mode Channels)*

Channel 3, Channel 4, and Channel 6 can be configured for an adjustable output voltage. [Table 9](#page-21-1) provides the adjustable output voltage range for these channels. When any of these channels is configured for adjustable mode, connect a resistor divider to the FBx pin between  $V<sub>OUT</sub>$  and GND, as shown in [Figure 56.](#page-33-3)



*Figure 56. Feedback Resistors for Adjustable Output*

<span id="page-33-3"></span>The resistor values can be calculated as follows, where 0.8 V is the typical FB voltage, and 20 k $\Omega$  is a good typical value for R<sub>FB</sub> BOT.

$$
R_{FB\_TOP} = \frac{(V_{OUT} - 0.8 \text{ V}) \times R_{FB\_ROT}}{0.8 \text{ V}}
$$

Note that changing the output voltage often requires a change to the inductor  $(L)$  and output capacitor  $(C_{\text{OUT}})$  values. After the  $\rm V_{\rm OUT}$  value is selected, calculate and test the L and  $\rm C_{\rm OUT}$  values (see th[e Selecting the Inductor](#page-33-4) section and th[e Selecting the](#page-34-0)  [Output Capacitor](#page-34-0) section).

#### <span id="page-33-4"></span>*Selecting the Inductor*

The required inductor value can be determined by the input and output voltages, the switching frequency, and the ripple current, as shown in Equation 1.

$$
L = \frac{V_{IN} - V_{OUT}}{I_{RIPPLE}} \times \frac{1}{f_{SW}} \times \frac{V_{OUT}}{V_{IN}}
$$
(1)

where:

*L* is the inductor value.

*fSW* is the switching frequency.

*IRIPPLE* is a peak-to-peak value for the ripple current.

In general, the recommended ripple current is 30% of the maximum load current. Therefore, Equation 1 can be rewritten as follows:

$$
L = \frac{V_{IN} - V_{OUT}}{0.3 \times I_{LOAD}} \times \frac{1}{f_{SW}} \times \frac{V_{OUT}}{V_{IN}}
$$
 (2)

Note that ripple current varies with input voltage. The typical input voltage can be used to determine the inductor value. However, to avoid inductor saturation and current limit, also calculate the inductor value with the worst-case input voltage  $(V<sub>IN</sub> max)$ .

The maximum rated current of the selected inductor (both rms current and saturation current) must be greater than the peak inductor current  $(I_{\text{PEAK}})$  at the maximum load current. If the rating of the inductor is not sufficient, the inductor may saturate due to inductor value degradation, causing it to reach the current limit, even in a lower load condition than expected.

The peak current can be estimated using Equation 3.

 $I_{PEAK} = I_{LOAD} + (I_{RIPPLE}/2)$  (3)

If the 30% ripple guideline is followed, typical peak current is simplified as follows:

$$
I_{PEAK} = (I_{LOAD} + 0.15) \times I_{LOAD} = 1.15 \times I_{LOAD}
$$
 (4)

Another important specification to consider is the parasitic series resistance in the inductor: dc resistance (DCR). A larger DCR decreases efficiency, but a larger size inductor typically has lower DCR. Therefore, the trade-off between available space on the PCB and device performance must be considered carefully.

Equation 1 to Equation 4 apply to the buck regulators. Although Channel 6 is a buck boost regulator, the inductor value can be determined using the buck regulator mode of operation given that the available step-up ratio in boost mode is relatively small (4 V at the PVIN6 pin to 5.5 V at the VOUT6 pin) compared to the available step-down ratio. Therefore, an inductor value selected for buck regulator mode typically works equally well in boost regulator mode.

[Table 13](#page-34-1) lists recommended inductor values for a range of voltages and frequencies. The values provided are based on a wide operating range and assume the maximum load current for each channel. In the actual application, larger or smaller values may be more appropriate. In general, the inductor value can be increased or decreased by one standard value from the recommended 30% ripple guideline. A larger inductance provides higher efficiency, whereas smaller values results in better transient response and a smaller footprint. Note that inductor values much smaller or larger than the ones recommended i[n Table 13](#page-34-1) may cause control loop instability.

It is also important to note that because the current-limit protection monitors peak or valley current, the selected inductance affects the load current level at which current limit is triggered.

#### <span id="page-34-1"></span>**Table 13. Suggested Inductors**



#### *Selecting the Input Capacitor*

Step-down switching regulators draw current from the input supply in pulses that have very fast rise and fall times. Low ESR ceramic input capacitors are required to reduce the input voltage ripple and provide bypass for high frequency switching noise. If not well bypassed, the input noise can cause poor device performance, instability, and increased conducted and radiated emissions (EMI).

Each switching channel should have approximately  $10 \mu$ F of input bypass capacitance. Place the input capacitors as close as possible to the PVINx and PGNDx pins. Place an additional ceramic input capacitor at VBATT. It is usually beneficial to use multiple capacitors in parallel instead of a single high value capacitor.

Note that ceramic capacitors have very strong dc bias characteristics and lose as much as 80% of their capacitance value at the rated voltage. Also, note that the rise in case temperature due to rms current in the input capacitor can be quite high on the input of a buck regulator. For these reasons, capacitors of X5R and X7R type or better are recommended. A good estimate for the rms current in the input capacitor of a single channel is

$$
I_{\rm RMS} = \; \frac{I_{\rm{}LOAD} \times \sqrt{V_{\rm{}OUT} \times (V_{\rm{}IN} - V_{\rm{}OUT})}}{V_{\rm{}IN}}
$$

#### <span id="page-34-0"></span>*Selecting the Output Capacitor*

The output capacitor is important for regulator operation because it affects the loop stability, output voltage ripple, and load transient response.

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is designed to operate with low ESR ceramic output capacitors. Higher output capacitor values reduce the output voltage ripple and improve load transient step response. When choosing an output capacitor value, it is also important to account for the loss of capacitance due to output voltage dc bias.

[Table 14](#page-35-2) lists the minimum recommended capacitor values for each channel. Note that the capacitor values shown in [Table 14](#page-35-2) are nominal values, not derated values. The capacitors listed work for the full range of operating frequency and load.

Lower values can be used at higher frequency or lighter load currents. However, exercise caution when using values smaller than the minimum recommended values; too small an output capacitor can result in unstable operation. Output capacitance can typically be increased with no practical limit without causing stability problems. Greater capacitance improves ripple and transient performance.

<span id="page-35-2"></span>



Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric that is adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of at least  $2 \times V_{\text{OUT}}$  are recommended for best performance.

The peak-to-peak output voltage ripple for the selected output capacitor and inductor values is calculated using Equation 5.

$$
V_{RIPPLE} = \frac{V_{IN}}{(2\pi \times f_{SW}) \times 2 \times L \times C_{OUT}} = \frac{I_{RIPPLE}}{8 \times f_{SW} \times C_{OUT}} \tag{5}
$$

High ESR capacitors are not recommended because they increase output ripple and can cause loop instability. Equation 5 assumes ceramic capacitors and does not include ESR.

For optimal performance, place output capacitors to minimize PCB parasitics. Connect capacitor pads directly to the output and GND power paths, not via separate traces. For purposes of high frequency noise reduction, it can be beneficial to use multiple capacitors in parallel instead of a single high value capacitor.

Because Channel 6 operates in buck boost mode, the output capacitors see large switching currents. Therefore, placement of the output capacitors requires additional attention. Make sure to place the output capacitors as close as possible to the VOUT6 and PGND6 pins of Channel 6.

### <span id="page-35-0"></span>**COMPONENT SELECTION FOR THE LDO REGULATORS**

#### *Selecting the Capacitors*

Use low ESR capacitors for all LDO input and output capacitors. Lower ESR reduces the output impedance and ripple voltage. High ESR capacitors are not recommended due to ripple and stability of the LDO control loop. Therefore, it is recommended that surface-mount ceramic capacitors be used. The X5R and X7R type of capacitor is preferable for adequate performance.

Use an output capacitor with a value from 2.2  $\mu$ F to 10  $\mu$ F for VREG2. Values of 4.7 µF to 10 µF are recommended for  $VREG1$ ; 4.7  $\mu$ F is the minimum requirement for stability.

For the Channel 7 high voltage LDO regulator, the minimum required output capacitor value for the VOLDO7 pin is 1 µF. Because Channel 7 is a high voltage output, make sure to account for capacitor bias voltage derating. If the charge pump doubler circuit is used as the input supply to Channel 7, the maximum recommended value for the Channel 7 output capacitor is 3.3 µF. This is to prevent overloading the charge pump during startup.

### <span id="page-35-1"></span>**PCB LAYOUT RECOMMENDATIONS**

Proper printed circuit board (PCB) layout is essential for optimal device performance and thermal dissipation, and to minimize switching noise and electromagnetic interference (EMI). A few key layout guidelines are provided in the following sections.

#### *Sensitive Signal Treatment*

It is important to isolate sensitive signal traces from noisy switching traces. The FBx pins and the FREQ pin are sensitive to noise coupling and should be routed away from noise sources. Any node with high dV/dt—such as SWx, BSTx, and SCL—is considered a noise source.

Additional noisy circuit areas to avoid are the main areas of high switching current: primarily the input capacitors and PGNDx connections. Finally, do not route sensitive nodes below or near the inductors. If a sensitive signal trace must cross a noisy source, it is recommended that at least one PCB ground layer be placed between these signal traces as a shield.

#### *Grounding*

It is recommended that the analog ground (AGND) and power ground (PGND) planes be separated. The AGND plane is used for the device reference voltage; therefore, it should be as quiet as possible and not used as a current path. The PGND plane serves as the current return path for the regulators. PGND can be very noisy due to the flow of current, as well as the presence of switching noise. Therefore, care must be taken with the connection of the AGND and PGND planes so that currents flowing in the PGND plane do not intrude on the AGND region. Connect the AGND and PGND planes at a single point, preferably at the device.

The PGNDx nodes are part of the regulation loop for each switching regulator and carry fast switching currents. Therefore, it is critical that the PGNDx regions for each switching regulator be separated and connected to the PGND plane at the output capacitor ground. This prevents interference from adjacent channels and helps contain switching noise. Multiple vias are recommended for the connection between the PGNDx regions and the PGND plane.

To improve thermal performance and noise immunity, each AGND or PGND layer should have as much copper coverage as possible.

#### *External Component Placement and Signal Routing*

The majority of the critical switching regulator pins are located on the outer bumps of the device, making it easier to lay out and connect to the external components. In general, make traces that handle large current as wide and short as possible. This consideration applies to the traces for PVINx, SWxA, SWxB, SWx, PGNDx, and VOUT6.

Make traces that handle switching currents as short as possible. These critical areas are PVINx, SW6B, VOUT6, and PGNDx. Reducing the trace length on these nodes helps mitigate noise coupling. For these connections, avoid using vias because they add parasitic inductance in the current path. If vias are required due to routing restrictions, place multiple vias in parallel.

For the buck regulators, the input capacitor has placement priority. Place the input capacitor as close as possible to the PVINx and PGNDx pins with wide trace connections. For Channel 6, the critical component connections are the input capacitor and the output capacitor. Connect these components as close as possible to the PVIN6, VOUT6, and PGND6 pins.

For all channels, keep the SWx pin to inductor connection as short as possible to minimize capacitive coupling. Because the SWx nodes carry high current, the traces must be wide enough to handle it.

#### <span id="page-36-0"></span>**THERMAL CONSIDERATIONS**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is a high efficiency power converter. However, in applications with heavy loads at high ambient temperature  $(T_A)$ , the heat dissipated on the device may exceed the maximum junction temperature of 125 $^{\circ}$ C. If the junction temperature  $(T_{I})$ exceeds 165°C, the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) enters thermal shutdown (TSD), and all outputs are disabled. When the junction temperature falls below approximately 150°C, TSD is cleared. After a TSD event, the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) does not restart automatically, but must be reenabled with the EN pin.

The junction temperature can be calculated using Equation 6.

$$
T_J = T_A + T_R \tag{6}
$$

where  $T_R$  is the rise in junction temperature of the device due to power dissipation.

The rise in junction temperature is directly proportional to the power dissipation in the device, as shown in Equation 7.

$$
T_R = PD_{LOSS} \times \theta_{JA} \tag{7}
$$

where:

*PDLOSS* is the power dissipation in th[e ADP5080.](http://www.analog.com/ADP5080?doc=ADP5080.pdf)

*θJA* is the junction-to-ambient thermal resistance of the package mounted on a PCB.

The  $\theta_{IA}$  value provided in [Table 7](#page-8-3) is for a JEDEC standard board. However, this value is only a benchmark and does not necessarily correlate to the thermal performance of a real-world PCB.

The thermal performance of the WLCSP package itself is given by the  $\theta_{JB}$  value (se[e Table 7\)](#page-8-3). This value is the thermal resistance from junction to solder ball and varies little with PCB design.

To determine the junction temperature, it is recommended that the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) case temperature be measured under worst-case conditions. The case temperature  $(T_C)$  is defined as the temperature on the top surface of the device and can be calculated using Equation 8.

$$
T_C = T_A + PD_{LOSS} \times (\theta_{JA} - \theta_{JC})
$$
\n(8)

where:

 $\theta$ <sub>*IC*</sub> is the junction-to-case thermal resistance of the package, which is 0.2°C/W.

Because  $\theta_{\text{JC}}$  is very low, it can be seen from Equation 9 that the measured value of  $T_c$  is a good approximation of  $T_J$ .

$$
T_J = T_C + T_R = T_C + PD_{LOSS} \times \theta_{JC} \approx T_C \tag{9}
$$

The estimated junction temperature or measured case temperature in worst-case conditions must be less than the maximum junction temperature of 125°C.

11639-050

# <span id="page-37-0"></span>I 2 C INTERFACE

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) includes an I 2 C-compatible serial interface to control the power management blocks and to read back system status. The I<sup>2</sup>C serial interface provides access to the internal registers of the [ADP5080.](http://www.analog.com/ADP5080?doc=ADP5080.pdf) For detailed information about the registers, see the [Control Register Information](#page-39-0) section.

All registers programmed by the I 2 C interface are cleared and reset to their default values by a power-on reset (see the [Power-On](#page-18-4)  [Reset \(POR\)](#page-18-4) section). The CHx\_ON bits in the PCTRL register (Register 48) are cleared by a power-on reset or by taking the EN pin low.

The I<sup>2</sup>C interface operates at clock frequencies of up to 400 kHz. The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) does not respond to general calls. Th[e ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) accepts multiple masters, but if the device is in read mode, access is limited to one master until the data transmission is completed.

### <span id="page-37-1"></span>**SDA AND SCL PINS**

The [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) has two dedicated I<sup>2</sup>C pins: SDA and SCL. SDA is an open-drain line for receiving and transmitting data. SCL is an input line for receiving the clock signal. These buses must be externally pulled up to the VDDIO supply.

Serial data is transferred by the SCL rising edge. The read data is generated at the SDA pin in read mode. If the VVDDIO voltage level is below the undervoltage threshold (typically 950 mV), the EN signal goes low, and the SDA and SCL pins are left high-Z. The internal level shifter is disabled to prevent corrupt data from being received.

Note that the SCL pin must be pulled high to VDDIO during power-up so that the programmed fuse settings are properly loaded into the I<sup>2</sup>C registers at power-on reset (POR). This restriction does not apply as long as VDDIO is low. If VDDIO is supplied by VREG2, SCL must be high impedance until VREG2 rises above the POR threshold. If VDDIO is supplied by an external I 2 C host, either SCL must be held high or the VDDIO supply must be off until the VREG2 voltage rises above the POR threshold.

### <span id="page-37-2"></span>**I 2 C ADDRESS**

The 7-bit I<sup>2</sup>C chip address for the [ADP5080](http://www.analog.com/ADP5080?doc=ADP5080.pdf) is 0x30 (011 0000); the subaddress is used to select one of the user registers, through which the I 2 C master communicates with the [ADP5080.](http://www.analog.com/ADP5080?doc=ADP5080.pdf)

### <span id="page-37-3"></span>**SELF-CLEARING REGISTER BITS**

Register 26 and Register 27 are status registers that contain self-clearing register bits. These bit are cleared automatically when a 1 is written to the status bit. Therefore, it is not necessary to write a 0 to the status bit to clear it.

### <span id="page-37-4"></span>**I 2 C INTERFACE TIMING DIAGRAMS**

[Figure 57](#page-37-5) is a timing diagram for the  $I<sup>2</sup>C$  write operation. [Figure 58](#page-37-6) an[d Figure 59](#page-38-0) are timing diagrams for the  $I<sup>2</sup>C$  read operation. Register 48 (PCTRL register) has a special status flag in Bit 7 that indicates the presence of valid data in this register (see [Figure 59\)](#page-38-0). If Bit  $7 = 0$ , the data is not yet valid, and the read operation must be repeated until the status bit changes to 1.

<span id="page-37-5"></span>

<span id="page-37-6"></span>*Figure 58. I2 C Read from Registers with No Read Status Bit (All Registers Except PCTRL)*

## Data Sheet **ADP5080**

<span id="page-38-0"></span>

Rev. A | Page 39 of 64

# <span id="page-39-0"></span>CONTROL REGISTER INFORMATION

### <span id="page-39-1"></span>**CONTROL REGISTER MAP**

[Table 15](#page-39-2) lists all control registers for th[e ADP5080.](http://www.analog.com/ADP5080?doc=ADP5080.pdf) Any bits shown as blank are reserved.

### <span id="page-39-2"></span>**Table 15. Control Register Map**



#### <span id="page-40-0"></span>**CONTROL REGISTER DETAILS**

This section describes the bit functions of each register used by the [ADP5080.](http://www.analog.com/ADP5080?doc=ADP5080.pdf)

#### *Register 1: DSCG (Discharge Switch Control), Address 0x01*

Register 1 disables and enables the discharge switch for Channel 1 to Channel 7. The default values are defined by the fuse option.

#### **Table 16. Register 1 Bit Assignments**





#### **Table 17. DSCG Register, Bit Function Descriptions**

#### *Register 2: SFTTIM1234 (Soft Start Time for Channel 1, Channel 2, Channel 3, and Channel 4), Address 0x02*

Register 2 sets the soft start time for Channel 1 to Channel 4. The default values are defined by the fuse option.

#### **Table 18. Register 2 Bit Assignments**



#### **Table 19. SFTTIM1234 Register, Bit Function Descriptions**



#### *Register 3: SFTTIM567 (Soft Start Time for Channel 5, Channel 6, and Channel 7), Address 0x03*

Register 3 sets the soft start time for Channel 5 to Channel 7. The default values are defined by the fuse option.

#### **Table 20. Register 3 Bit Assignments**



#### **Table 21. SFTTIM567 Register, Bit Function Descriptions**



#### *Register 4: EN\_DLY12 (Enable Delay Time for Channel 1 and Channel 2), Address 0x04*

Register 4 sets the enable delay time for Channel 1 and Channel 2. The default values are defined by the fuse option.

#### **Table 22. Register 4 Bit Assignments**



#### <span id="page-41-0"></span>**Table 23. EN\_DLY12 Register, Bit Function Descriptions**



#### *Register 5: EN\_DLY34 (Enable Delay Time for Channel 3 and Channel 4), Address 0x05*

Register 5 sets the enable delay time for Channel 3 and Channel 4. The default values are defined by the fuse option.





#### <span id="page-42-0"></span>**Table 25. EN\_DLY34 Register, Bit Function Descriptions**

#### *Register 6: EN\_DLY56 (Enable Delay Time for Channel 5 and Channel 6), Address 0x06*

Register 6 sets the enable delay time for Channel 5 and Channel 6. The default values are defined by the fuse option.





#### <span id="page-42-1"></span>**Table 27. EN\_DLY56 Register, Bit Function Descriptions**



#### *Register 7: EN\_DLY7 (Enable Delay Time for Channel 7), Address 0x07*

Register 7 sets the enable delay time for Channel 7. The default value is defined by the fuse option.

#### **Table 28. Register 7 Bit Assignments**



#### <span id="page-43-0"></span>**Table 29. EN\_DLY7 Register, Bit Function Descriptions**



#### *Register 8: DIS\_DLY12 (Disable Delay Time for Channel 1 and Channel 2), Address 0x08*

Register 8 sets the disable delay time for Channel 1 and Channel 2. The disable delay depends on the setting of the DIS\_DLY\_EXTEND bit in Register 35 (Bit 2 in Address 0x23). The default values are defined by the fuse option.

#### **Table 30. Register 8 Bit Assignments**



#### <span id="page-43-1"></span>**Table 31. DIS\_DLY12 Register, Bit Function Descriptions**



#### *Register 9: DIS\_DLY34 (Disable Delay Time for Channel 3 and Channel 4), Address 0x09*

Register 9 sets the disable delay time for Channel 3 and Channel 4. The disable delay depends on the setting of the DIS\_DLY\_EXTEND bit in Register 35 (Bit 2 in Address 0x23). The default values are defined by the fuse option.

#### **Table 32. Register 9 Bit Assignments**



#### <span id="page-44-0"></span>**Table 33. DIS\_DLY34 Register, Bit Function Descriptions**



# ADP5080 Data Sheet

#### *Register 10: DIS\_DLY56 (Disable Delay Time for Channel 5 and Channel 6), Address 0x0A*

Register 10 sets the disable delay time for Channel 5 and Channel 6. The disable delay depends on the setting of the DIS\_DLY\_EXTEND bit in Register 35 (Bit 2 in Address 0x23). The default values are defined by the fuse option.

#### **Table 34. Register 10 Bit Assignments**



#### <span id="page-45-0"></span>**Table 35. DIS\_DLY56 Register, Bit Function Descriptions**



#### *Register 11: DIS\_DLY7 (Disable Delay Time for Channel 7), Address 0x0B*

Register 11 sets the disable delay time for Channel 7. The disable delay depends on the setting of the DIS\_DLY\_EXTEND bit in Register 35 (Bit 2 in Address 0x23). The default value is defined by the fuse option.

#### **Table 36. Register 11 Bit Assignments**



#### <span id="page-45-1"></span>**Table 37. DIS\_DLY7 Register, Bit Function Descriptions**



#### *Register 12: VID1 (Output Voltage for Channel 1), Address 0x0C*

Register 12 sets the output voltage for Channel 1. The output voltage depends on the setting of the REDUCE\_VOUT1 bit in Register 35 (Bit 3 in Address 0x23). The default value is defined by the fuse option.

#### **Table 38. Register 12 Bit Assignments**



#### <span id="page-46-0"></span>**Table 39. VID1 Register, Bit Function Descriptions**



#### *Register 13: VID23 (Output Voltage for Channel 2 and Channel 3), Address 0x0D*

 $1111 = 1.0 V.$ 

Register 13 sets the output voltage for Channel 2 and Channel 3. The default values are defined by the fuse option.

#### **Table 40. Register 13 Bit Assignments**



#### **Bits Bit Name Access Description** [6:4] VID3 R/W These bits set the output voltage for Channel 3.  $000 = 1.8 V.$  $001 = 1.5$  V.  $010 = 1.35$  V.  $011 = 1.3 V.$  $100 = 1.25$  V.  $101 = 1.225$  V.  $110 = 1.2 V.$ 111 = adjustable mode. [3:0] VID2 R/W These bits set the output voltage for Channel 2.  $0000 = 3.3 V.$  $0001 = 3.2 V.$  $0010 = 3.15$  V.  $0011 = 3.00 V.$  $0100 = 1.8 V.$  $0101 = 1.25 V.$  $0110 = 1.225 V.$  $0111 = 1.2 V.$  $1000 = 1.175$  V.  $1001 = 1.15$  V.  $1010 = 1.125$  V.  $1011 = 1.1$  V.  $1100 = 1.075$  V.  $1101 = 1.05 V.$  $1110 = 1.025$  V.

#### <span id="page-47-0"></span>**Table 41. VID23 Register, Bit Function Descriptions**

#### *Register 14: VID45 (Output Voltage for Channel 4 and Channel 5), Address 0x0E*

Register 14 sets the output voltage for Channel 4 and Channel 5. The default values are defined by the fuse option.





#### <span id="page-48-0"></span>**Table 43. VID45 Register, Bit Function Descriptions**

#### *Register 15: VID6 (Output Voltage for Channel 6), Address 0x0F*

Register 15 sets the output voltage for Channel 6. The default value is defined by the fuse option.

#### **Table 44. Register 15 Bit Assignments**



#### <span id="page-48-1"></span>**Table 45. VID6 Register, Bit Function Descriptions**



#### *Register 16: VID7\_LDO12 (Output Voltage for Channel 7, LDO1, and LDO2), Address 0x10*

Register 16 sets the output voltage for Channel 7, LDO1, and LDO2. The default values are defined by the fuse option.

#### **Table 46. Register 16 Bit Assignments**



#### **Table 47. VID7\_LDO12 Register, Bit Function Descriptions**



#### *Register 17: DVS12 (DVS Control for Channel 1 and Channel 2), Address 0x11*

Register 17 configures the dynamic voltage scaling (DVS) function for Channel 1 and Channel 2. For more information, see th[e Dynamic](#page-22-1)  [Voltage Scaling \(DVS\) Function](#page-22-1) section.

#### **Table 48. Register 17 Bit Assignments**



#### **Table 49. DVS12 Register, Bit Function Descriptions**



#### *Register 18: SEL\_FREQ (Switching Frequency for Channel 1 to Channel 6), Address 0x12*

Register 18 sets the master switching frequency ( $f_{SW}$ ) and the switching frequency for each channel. The default values are defined by the fuse option.

#### **Table 50. Register 18 Bit Assignments**



#### **Bits Bit Name Access Description** 7 SEL\_FSW  $\vert$  R/W  $\vert$  This bit selects the master switching frequency (f<sub>SW</sub>).  $0 = f<sub>SW</sub>$  is 2 MHz.  $1 = f<sub>SW</sub>$  is 1.5 MHz. 5 FREQ6 R/W This bit sets the switching frequency for Channel 6.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f_{SW}$ . 4 FREQ5 R/W This bit sets the switching frequency for Channel 5.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f_{SW}$ . 3 FREQ4 R/W This bit sets the switching frequency for Channel 4.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f_{SW}$ . 2 FREQ3 R/W This bit sets the switching frequency for Channel 3.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f_{SW}$ . 1 FREQ2 R/W This bit sets the switching frequency for Channel 2.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f$ sw. 0 | FREQ1 | R/W | This bit sets the switching frequency for Channel 1.  $0 = 1 \times f_{SW}$ .  $1 = 1/2 \times f_{SW}$ .

#### **Table 51. SEL\_FREQ Register, Bit Function Descriptions**

#### *Register 19: SEL\_FREQ\_CP (Charge Pump Frequency), Address 0x13*

Register 19 sets the switching frequency for the charge pump and configures the CLKO output. The switching frequency for the charge pump depends on whether the device is synchronized to the internal clock or to an external clock. The default values are defined by the fuse option.

#### **Table 52. Register 19 Bit Assignments**



#### <span id="page-50-0"></span>**Table 53. SEL\_FREQ\_CP Register, Bit Function Descriptions**



#### *Register 20: SEL\_PHASE (Switching Phase for Channel 1 to Channel 6), Address 0x14*

Register 20 is used to reverse the phase of the switching clock to spread switching energy over time. The default values for Channel 2 to Channel 6 are defined by the fuse option.

#### **Table 54. Register 20 Bit Assignments**



#### **Table 55. SEL\_PHASE Register, Bit Function Descriptions**



#### *Register 23: PROT\_DLY (Undervoltage/Overvoltage Protection Delay Times), Address 0x17*

Register 23 sets the delay times to start undervoltage and overvoltage protection. The default values are defined by the fuse option.

#### **Table 56. Register 23 Bit Assignments**



#### <span id="page-51-0"></span>**Table 57. PROT\_DLY Register, Bit Function Descriptions**



#### *Register 24: PWRG (Power-Good Status), Address 0x18*

Register 24 is the read-only register for the power-good status of Channel 1 to Channel 7. A value of 1 for any PWRGx bit indicates that the power for that channel is good. The EN signal logic level can be monitored using Bit 7 of this register.

#### **Table 58. Register 24 Bit Assignments**



#### **Table 59. PWRG Register, Bit Function Descriptions**



#### *Register 25: MASK\_PWRG (Power-Good Masked Channels), Address 0x19*

Register 25 masks and unmasks the power-good status for Channel 1 to Channel 7. The default values are defined by the fuse option.

#### **Table 60. Register 25 Bit Assignments**



#### **Table 61. MASK\_PWRG Register, Bit Function Descriptions**



#### *Register 26: UVPST (Undervoltage Protection Status), Address 0x1A*

Register 26 indicates the status of the undervoltage protection on Channel 1 to Channel 7. To clear any bit in this register, write a 1 to the bit.

#### **Table 62. Register 26 Bit Assignments**



#### **Table 63. UVPST Register, Bit Function Descriptions**



#### *Register 27: OVPST (Overvoltage Protection Status), Address 0x1B*

Register 27 indicates the status of the overvoltage protection on Channel 1 to Channel 6. To clear any bit in this register, write a 1 to the bit.



#### **Table 65. OVPST Register, Bit Function Descriptions**



#### *Register 28: AUTO-PSM (Auto PSM or Forced PWM Mode for Channel 1 to Channel 6), Address 0x1C*

Register 28 configures Channel 1 to Channel 6 for either forced PWM operation or automatic PWM/PSM operation. The default values are defined by the fuse option.

#### **Table 66. Register 28 Bit Assignments**



#### **Table 67. AUTO-PSM Register, Bit Function Descriptions**



#### *Register 29: SEQ\_MODE (Sequencer Mode), Address 0x1D*

Register 29 selects the power-up/power-down control mode for Channel 1 to Channel 7: I<sup>2</sup>C control (manual) mode or sequencer mode (for more information, see the Enabling [and Disabling](#page-29-0) the Output Channels section). The default values are defined by the fuse option.

#### **Table 68. Register 29 Bit Assignments**



#### **Table 69. SEQ\_MODE Register, Bit Function Descriptions**



#### *Register 30: ADJ\_BST\_VTH6 (Adjust Boost Kick-In Threshold and Regulation Mode for Channel 6), Address 0x1E*

Register 30 sets the regulation mode for Channel 6 (buck boost or buck only) and adjusts the threshold of the boost regulator kick-in point when Channel 6 is configured for buck boost regulation mode (for more information, see th[e Channel 6: Buck or Buck](#page-24-1) Boost [Regulator](#page-24-1) section). The default values are defined by the fuse option.

#### **Table 70. Register 30 Bit Assignments**



#### **Table 71. ADJ\_BST\_VTH6 Register, Bit Function Descriptions**



#### *Register 31: OPT\_SR\_ADJ(Slew Rate Adjustment for Channel 1 to Channel 6), Address 0x1F*

Register 31 slows the switching slew rate of the specified channel, which reduces high frequency switching noise. The default value is 0 for all channels.

#### **Table 72. Register 31 Bit Assignments**



#### **Bits Bit Name Access Description** 5 ADJ\_SR6 R/W This bit sets the slew rate for Channel 6.  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate. 4 ADJ\_SR5 R/W This bit sets the slew rate for Channel 5.  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate. 3 ADJ\_SR4 R/W This bit sets the slew rate for Channel 4.  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate. 2  $|ADJSR3|$  R/W  $|This bit sets the slew rate for Channel 3.$  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate. 1 ADJ\_SR2 R/W This bit sets the slew rate for Channel 2.  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate. 0 ADJ\_SR1 R/W This bit sets the slew rate for Channel 1.  $0 =$  normal slew rate (default).  $1 =$  reduced slew rate.

#### **Table 73. OPT\_SR\_ADJ Register, Bit Function Descriptions**

#### *Register 32: DCM56\_GSCAL1 (Auto DCM for Channel 5 and Channel 6, Gate Scaling for Channel 1), Address 0x20*

Register 32 is used to enable or disable automatic DCM mode on Channel 5 and Channel 6. Register 32 is also used to set the gate size for Channel 1: either full or half size (for more information, see th[e Gate Scaling \(Channel 1 Only\)](#page-22-2) section). The default values are defined by the fuse option.

#### **Table 74. Register 32 Bit Assignments**



#### **Table 75. DCM56\_GSCAL1 Register, Bit Function Descriptions**



#### *Register 33: SEL\_INP\_LDO12 (Input Selection for LDO1 and LDO2), Address 0x21*

Register 33 is used to set the input path for LDO1 and LDO2. The default values are defined by the fuse option.

#### **Table 76. Register 33 Bit Assignments**



#### **Table 77. SEL\_INP\_LDO12 Register, Bit Function Descriptions**



#### *Register 34: SEL\_IND\_UV5 (Independent UVP Control for Channel 5), Address 0x22*

Register 34 configures independent UVP control for Channel 5. When Bit 0 is set to 1, UVP control on Channel 5 operates independently of UVP control on the other channels, and the UV\_DLY5 bits can be used to set a delay time separate from the UV\_DLY setting in Register 23. The default values are defined by the fuse option.

#### **Table 78. Register 34 Bit Assignments**



#### **Table 79. SEL\_IND\_UV5 Register, Bit Function Descriptions**



#### *Register 35: OPTION\_SEL (Channel 1 Output Voltage Reduction, Disable Delay Time Increase, EN34 Function), Address 0x23*

Register 35 is used to set the following options: Channel 1 output voltage range, global disable delay time range, and independent enable function for Channel 3 and Channel 4 via the EN34 pin. The default values are defined by the fuse option.

#### **Table 80. Register 35 Bit Assignments**



#### **Table 81. OPTION\_SEL Register, Bit Function Descriptions**



#### *Register 48: PCTRL (Channel Enable Control), Address 0x30*

Register 48 enables and disables the operation of individual channels (Channel 1 to Channel 7). This register is reset when the EN pin is taken low or when an internal power-on reset occurs. All channels that are not configured for sequencer mode in Register 29 (Address 0x1D) can be manually turned on and off using the CHx\_ON bits in the PCTRL register. Writing 1 to the CHx\_ON bit takes effect only when the EN pin is logic high. When the EN pin is logic low, all channels configured for manual mode turn off immediately, and the appropriate CHx\_ON bits are reset. When the EN pin is low, any data written to or read from the PCTRL register is not valid.

#### **Table 82. Register 48 Bit Assignments**





# **Table 83. PCTRL Register, Bit Function Descriptions**

# <span id="page-60-0"></span>FACTORY DEFAULT OPTIONS

[Table 84](#page-60-1) lists the factory default options programmed into the [ADP5080 w](http://www.analog.com/ADP5080?doc=ADP5080.pdf)hen the device is ordered (see the [Ordering Guide\)](#page-62-1). To order the device with options other than the default options, contact your local Analog Devices sales or distribution representative. For information about all available configuration options, see th[e Control Register Details](#page-40-0) section.

| Register       | Register<br>Addr (Hex) | <b>Register Name</b> | <b>Bit</b>     | <b>Bit Name</b>  | <b>Default Setting</b> | <b>Binary</b><br>Code | <b>Description</b>            |
|----------------|------------------------|----------------------|----------------|------------------|------------------------|-----------------------|-------------------------------|
| $\mathbf{1}$   |                        | <b>DSCG</b>          | 6              | DSCG7_ON         |                        | $\mathbf{1}$          |                               |
|                | 0x01                   |                      |                |                  | On                     |                       | Channel 7 output discharge    |
|                |                        |                      | 5              | DSCG6_ON         | On                     | 1                     | Channel 6 output discharge    |
|                |                        |                      | 4              | DSCG5_ON         | On                     | 1                     | Channel 5 output discharge    |
|                |                        |                      | 3              | DSCG4_ON         | On                     | 1                     | Channel 4 output discharge    |
|                |                        |                      | 2              | DSCG3_ON         | On                     | 1                     | Channel 3 output discharge    |
|                |                        |                      | $\mathbf{1}$   | DSCG2_ON         | On                     | 1                     | Channel 2 output discharge    |
|                |                        |                      | 0              | DSCG1_ON         | On                     | $\mathbf{1}$          | Channel 1 output discharge    |
| $\overline{2}$ | 0x02                   | SFTTIM1234           | $[7:6]$        | SS4              | 8 ms                   | 11                    | Channel 4 soft start time     |
|                |                        |                      | [5:4]          | SS <sub>3</sub>  | 1 ms                   | 00                    | Channel 3 soft start time     |
|                |                        |                      | [3:2]          | SS <sub>2</sub>  | 1 <sub>ms</sub>        | 00                    | Channel 2 soft start time     |
|                |                        |                      | $[1:0]$        | SS <sub>1</sub>  | 1 <sub>ms</sub>        | 00                    | Channel 1 soft start time     |
| $\overline{3}$ | 0x03                   | SFTTIM567            | 4              | SS7              | 2 ms                   | $\mathbf 0$           | Channel 7 soft start time     |
|                |                        |                      | $[3:2]$        | SS <sub>6</sub>  | 2 ms                   | 01                    | Channel 6 soft start time     |
|                |                        |                      | [1:0]          | SS <sub>5</sub>  | 8 ms                   | 11                    | Channel 5 soft start time     |
| $\overline{4}$ | 0x04                   | EN_DLY12             | [6:4]          | EN_DLY2          | 2 ms                   | 001                   | Channel 2 enable delay time   |
|                |                        |                      | [2:0]          | EN_DLY1          | 0 ms                   | 000                   | Channel 1 enable delay time   |
| 5              | 0x05                   | EN_DLY34             | [6:4]          | EN_DLY4          | 0 <sub>ms</sub>        | 000                   | Channel 4 enable delay time   |
|                |                        |                      | [2:0]          | EN_DLY3          | 0 ms                   | 000                   | Channel 3 enable delay time   |
| 6              | 0x06                   | EN_DLY56             | $[6:4]$        | EN_DLY6          | 4 ms                   | 010                   | Channel 6 enable delay time   |
|                |                        |                      | [2:0]          | EN_DLY5          | 4 ms                   | 010                   | Channel 5 enable delay time   |
| $\overline{7}$ | 0x07                   | EN_DLY7              | $[2:0]$        | EN_DLY7          | 6 ms                   | 011                   | Channel 7 enable delay time   |
| 8              | 0x08                   | DIS_DLY12            | [6:4]          | DIS_DLY2         | 0 ms                   | 000                   | Channel 2 disable delay time  |
|                |                        |                      | [2:0]          | DIS_DLY1         | 12 <sub>ms</sub>       | 011                   | Channel 1 disable delay time  |
| 9              | 0x09                   | DIS_DLY34            | $[6:4]$        | DIS_DLY4         | 0 <sub>ms</sub>        | 000                   | Channel 4 disable delay time  |
|                |                        |                      | $[2:0]$        | DIS_DLY3         | 0 <sub>ms</sub>        | 000                   | Channel 3 disable delay time  |
| 10             | 0x0A                   | DIS_DLY56            | [6:4]          | DIS_DLY6         | 0 ms                   | 000                   | Channel 6 disable delay time  |
|                |                        |                      | [2:0]          | DIS_DLY5         | 0 ms                   | 000                   | Channel 5 disable delay time  |
| 11             | 0x0B                   | DIS_DLY7             | $[2:0]$        | DIS_DLY7         | 0 <sub>ms</sub>        | 000                   | Channel 7 disable delay time  |
| 12             | 0x0C                   | VID1                 | $[4:0]$        | VID1             | 0.80V                  | 11111                 | Channel 1 output voltage      |
| 13             | 0x0D                   | VID <sub>23</sub>    | [6:4]          | VID <sub>3</sub> | Adjustable             | 111                   | Channel 3 output voltage      |
|                |                        |                      | [3:0]          | VID <sub>2</sub> | 1.8V                   | 0100                  | Channel 2 output voltage      |
| 14             | 0x0E                   | VID45                | [6:4]          | VID5             | 3.3V                   | 011                   | Channel 5 output voltage      |
|                |                        |                      | [2:0]          | VID4             | Adjustable             | 111                   | Channel 4 output voltage      |
| 15             | 0x0F                   | VID <sub>6</sub>     | $[3:0]$        | VID <sub>6</sub> | Adjustable             | 1111                  | Channel 6 output voltage      |
| 16             | 0x10                   | VID7_LDO12           | [6:5]          | VID_LDO2         | 3.3V                   | $00\,$                | LDO2 output voltage           |
|                |                        |                      | 4              | VID_LDO1         | 5.0 V                  | 1                     | LDO1 output voltage           |
|                |                        |                      | [1:0]          | VID7             | 5.0 V                  | 11                    | Channel 7 output voltage      |
| 18             | 0x12                   | SEL_FREQ             | $\overline{7}$ | SEL_FSW          | 2 MHz                  | 0                     | Master clock frequency        |
|                |                        |                      | 5              | FREQ6            | $1/2 \times f_{SW}$    | 1                     | Channel 6 switching frequency |
|                |                        |                      | 4              | FREQ5            | $1/2 \times f_{SW}$    | 1                     | Channel 5 switching frequency |
|                |                        |                      | 3              | FREQ4            | $1/2 \times f_{SW}$    | 1                     | Channel 4 switching frequency |
|                |                        |                      | $\overline{2}$ | FREQ3            | $1/2 \times f_{SW}$    | 1                     | Channel 3 switching frequency |
|                |                        |                      | $\mathbf{1}$   | FREQ2            | $1/2 \times f_{SW}$    | 1                     | Channel 2 switching frequency |
|                |                        |                      | 0              | FREQ1            | $1/2 \times f_{SW}$    | $\mathbf{1}$          | Channel 1 switching frequency |

<span id="page-60-1"></span>**Table 84. Factory Default Fuse Option Settings** 

# ADP5080 Data Sheet



# <span id="page-62-0"></span>OUTLINE DIMENSIONS



#### <span id="page-62-1"></span>**ORDERING GUIDE**



<sup>1</sup> Z = RoHS Compliant Part.

# **NOTES**

I 2 C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).

**©2013–2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D11639-0-4/14(A)**



www.analog.com

Rev. A | Page 64 of 64



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*