# **HV9911**

# Switch-Mode LED Driver IC with High Current Accuracy

#### **Features**

- Switch-mode Controller for Single-switch Drivers:
  - Buck
  - Boost
  - Buck-boost
  - SEPIC
- · Works with High-side Current Sensing
- · Closed-loop Control of Output Current
- High Pulse-Width Modulation (PWM) Dimming Ratio
- Internal 250V Linear Regulator (can be extended using external Zener Diodes)
- Internal 2% Voltage Reference (0°C < T<sub>A</sub> < 85°C)
- Constant Frequency or Constant Off-time Operation
- Programmable Slope Compensation
- · Logic Input for Enable and PWM Dimming
- +0.2A/-0.4A Gate Driver
- · Output Short-circuit Protection
- · Output Overvoltage Protection
- · Synchronization Capability
- Programmable Metal-Oxide Semiconductor Field-Effect Transistor (MOSFET) Current Limit

#### **Applications**

- RGB Backlight Applications
- · Battery-powered LED Lamps
- · Other DC/DC LED Drivers

#### **General Description**

The HV9911 is an LED driver IC designed to control single-switch PWM converters (buck, boost, buck-boost and SEPIC) in a Constant Frequency or Constant Off-time mode. The controller uses a peak current control scheme with programmable slope includes compensation and an internal transconductance amplifier to control the output current in closed loop, enabling high output current accuracy. In the Constant Frequency mode, multiple HV9911s can be synchronized with each other or with an external clock using the sync pin. Programmable MOSFET current limit enables current limiting during Input Undervoltage and Output Overload conditions. The IC also includes a 0.2A source and 0.4A sink gate driver for high-power applications. An internal 9V-250V linear regulator powers the IC, eliminating the need for a separate power supply. The HV9911 provides a TTL-compatible PWM dimming input that can accept an external control signal with a duty ratio of 0%-100% and a frequency of up to a few kilohertz. The IC also provides a FAULT output which, can be used to disconnect the LEDs in case of a Fault condition, using an external disconnect FET.

The HV9911-based LED driver is ideal for RGB backlight applications with DC inputs. HV9911-based LED lamp drivers can achieve efficiency in excess of 90% for buck and boost applications.

#### Package Type



#### **Functional Block Diagram**



#### **Typical Application Circuit (Boost)**



#### **Typical Application Circuit (Buck)**



## **Typical Application Circuit (SEPIC)**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| V <sub>IN</sub> to GND                                                             |                                 |
|------------------------------------------------------------------------------------|---------------------------------|
| V <sub>DD</sub> to GND                                                             | 0.3V to +13.5V                  |
| CS to GND                                                                          | 0.3V to (V <sub>DD</sub> +0.3V) |
| PWMD to GND                                                                        |                                 |
| Gate to GND                                                                        | 0.3V to (V <sub>DD</sub> +0.3V) |
| All Other Pins to GND                                                              | 0.3V to (V <sub>DD</sub> +0.3V) |
| Continuous Power Dissipation (T <sub>A</sub> = +25°C; Derate 10 mW/°C above +25°C) | 1000 mW                         |
| Operating Ambient Temperature, T <sub>A</sub>                                      | 40°C to +85°C                   |
| Maximum Junction Temperature, T <sub>J(MAX)</sub>                                  | +125°C                          |
| Storage Temperature, T <sub>S</sub>                                                |                                 |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

| <b>Electrical Specifications</b> : T <sub>A</sub> = 25°C and V <sub>IN</sub> = 24V unless otherwise specified. |                      |        |      |       |      |                                                                                                                      |  |  |
|----------------------------------------------------------------------------------------------------------------|----------------------|--------|------|-------|------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                                                                                      | Sym.                 | Min.   | Тур. | Max.  | Unit | Conditions                                                                                                           |  |  |
| INPUT                                                                                                          |                      |        |      |       |      |                                                                                                                      |  |  |
| Input DC Supply Voltage Range                                                                                  | $V_{INDC}$           | Note 2 | 1    | 250   | V    | DC input voltage (Note 1)                                                                                            |  |  |
| Shutdown Mode Supply Current                                                                                   | I <sub>INSD</sub>    | _      | 1    | 1.5   | mA   | PWMD connected to GND,<br>V <sub>IN</sub> = 24V ( <b>Note 1</b> )                                                    |  |  |
| INTERNAL REGULATOR                                                                                             |                      |        |      |       |      |                                                                                                                      |  |  |
| Internally Regulated Voltage                                                                                   | V <sub>DD</sub>      | 7.25   | 7.75 | 8.25  | V    | V <sub>IN</sub> = 9V–250V, I <sub>DD(EXT)</sub> = 0,<br>PWMD connected to GND<br>( <b>Note 1</b> )                   |  |  |
| V <sub>DD</sub> Undervoltage Lockout<br>Threshold                                                              | UVLO                 | 6.65   | 6.9  | 7.2   | V    | V <sub>DD</sub> Rising                                                                                               |  |  |
| V <sub>DD</sub> Undervoltage Lockout<br>Hysteresis                                                             | ΔUVLO                | _      | 500  | _     | mV   |                                                                                                                      |  |  |
| Steady State External Voltage that can be applied at the V <sub>DD</sub> Pin                                   | V <sub>DD(EXT)</sub> | _      | _    | 12    | V    | Note 3                                                                                                               |  |  |
| REFERENCE                                                                                                      |                      |        |      |       |      |                                                                                                                      |  |  |
| REF Pin Voltage                                                                                                | $V_{REF}$            | 1.225  | 1.25 | 1.275 | ٧    | REF bypassed with a 0.1 $\mu$ F capacitor to GND, I <sub>REF</sub> = 0, V <sub>DD</sub> = 7.75V, PWMD = GND (Note 1) |  |  |
| Line Regulation of Reference<br>Voltage                                                                        | V <sub>REFLINE</sub> | 0      | _    | 20    | mV   | REF bypassed with a 0.1 $\mu$ F capacitor to GND, I <sub>REF</sub> = 0, V <sub>DD</sub> = 7.25V–12V, PWMD = GND      |  |  |

- **Note 1:** Denotes specifications which apply over the full operating ambient temperature range of  $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ 
  - 2: See Section 3.3 "Minimum Input Voltage at VIN Pin" for minimum input voltage.
  - 3: Parameters might not be within specifications if the external V<sub>DD</sub> voltage is greater than V<sub>DD(EXT)</sub> or if V<sub>DD</sub> is less than 7.25V.
  - 4: For design guidance only

#### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| <b>Electrical Specifications</b> : $T_A = 25$ °C and $V_{IN} = 24$ V unless otherwise specified. |                       |       |            |            |            |                                                                                                                             |  |  |  |
|--------------------------------------------------------------------------------------------------|-----------------------|-------|------------|------------|------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter                                                                                        | Sym.                  | Min.  | Тур.       | Max.       | Unit       | Conditions                                                                                                                  |  |  |  |
| Load Regulation of Reference<br>Voltage                                                          | V <sub>REFLOAD</sub>  | 0     | _          | 10         | mV         | REF bypassed with a 0.1 μF capacitor to GND, I <sub>REF</sub> = 0μ–500μ, PWMD = GND                                         |  |  |  |
| PMW DIMMING                                                                                      |                       |       |            |            |            |                                                                                                                             |  |  |  |
| PWMD Input Low Voltage                                                                           | V <sub>PWMD(LO)</sub> | _     | _          | 0.8        | V          | V <sub>DD</sub> = 7.25V–12V ( <b>Note 1</b> )                                                                               |  |  |  |
| PWMD Input High Voltage                                                                          | V <sub>PWMD(HI)</sub> | 2     | _          | _          | V          | V <sub>DD</sub> = 7.25V–12V ( <b>Note 1</b> )                                                                               |  |  |  |
| PWMD Pull-down Resistance                                                                        | R <sub>PWMD</sub>     | 50    | 100        | 150        | kΩ         | V <sub>PWMD</sub> = 5V                                                                                                      |  |  |  |
| GATE                                                                                             |                       |       |            |            |            |                                                                                                                             |  |  |  |
| Gate Short-circuit Current                                                                       | I <sub>SOURCE</sub>   | 0.2   | _          | _          | Α          | $V_{GATE} = 0V, V_{DD} = 7.75V$                                                                                             |  |  |  |
| Gate Sinking Current                                                                             | I <sub>SINK</sub>     | 0.4   | _          | _          | Α          | V <sub>GATE</sub> = 7.75V, V <sub>DD</sub> = 7.75V                                                                          |  |  |  |
| Gate Output Rise Time                                                                            | T <sub>RISE</sub>     | _     | 50         | 85         | ns         | $C_{GATE} = 1 \text{ nF, } V_{DD} = 7.75V$                                                                                  |  |  |  |
| Gate Output Fall Time                                                                            | T <sub>FALL</sub>     | _     | 25         | 45         | ns         | $C_{GATE} = 1 \text{ nF}, V_{DD} = 7.75V$                                                                                   |  |  |  |
| OVERVOLTAGE PROTECTION                                                                           |                       |       | •          |            |            |                                                                                                                             |  |  |  |
| IC Shutdown Voltage                                                                              | V <sub>OVP</sub>      | 1.215 | 1.25       | 1.285      | V          | V <sub>DD</sub> = 7.25V–12V,<br>OVP rising ( <b>Note 1</b> )                                                                |  |  |  |
| CURRENT SENSE                                                                                    |                       |       | l.         |            |            |                                                                                                                             |  |  |  |
| Leading Edge Blanking                                                                            | T <sub>BLANK</sub>    | 100   | _          | 375        | ns         |                                                                                                                             |  |  |  |
| Delay to Output of COMP Comparator                                                               | T <sub>DELAY1</sub>   | _     | _          | 180        | ns         | COMP = $V_{DD}$ , $C_{LIM}$ = REF,<br>$V_{CS}$ = 0 mV to 600 mV<br>(step up)                                                |  |  |  |
| Delay to Output of C <sub>LIMIT</sub> Comparator                                                 | T <sub>DELAY2</sub>   | _     | _          | 180        | ns         | $ \begin{array}{l} {\rm COMP = V_{DD},} \\ {\rm C_{LIM} = 300~mV, V_{CS} = 0~mV~to} \\ {\rm 400~mV~(step~up)} \end{array} $ |  |  |  |
| Comparator Offset Voltage                                                                        | V <sub>OFFSET</sub>   | -10   | _          | 10         | mV         |                                                                                                                             |  |  |  |
| INTERNAL TRANSCONDUCTANCE                                                                        |                       |       | ı          |            |            |                                                                                                                             |  |  |  |
| Gain Bandwidth Product                                                                           | GB                    | _     | 1          | _          | MHz        | 75 pF capacitance at COMP pin (Note 4)                                                                                      |  |  |  |
| Open-loop DC Gain                                                                                | A <sub>V</sub>        | 66    | _          | _          | dB         | Output open                                                                                                                 |  |  |  |
| Input Common Mode Range                                                                          | V <sub>CM</sub>       | -0.3  | _          | 3          | V          | Note 4                                                                                                                      |  |  |  |
| Output Voltage Range                                                                             | Vo                    | 0.7   | _          | 6.75       | _          | V <sub>DD</sub> = 7.75V ( <b>Note 4</b> )                                                                                   |  |  |  |
| Transconductance                                                                                 | 9 <sub>m</sub>        | 340   | 435        | 530        | μΑ/V       |                                                                                                                             |  |  |  |
| Input Offset Voltage                                                                             | V <sub>OFFSET</sub>   | -2    | _          | 4          | mV         |                                                                                                                             |  |  |  |
| Input Bias Current                                                                               | I <sub>BIAS</sub>     | _     | 0.5        | 1          | nA         | Note 4                                                                                                                      |  |  |  |
| OSCILLATOR                                                                                       | -                     | -     |            | -          | -          | •                                                                                                                           |  |  |  |
| Oscillator Frequency                                                                             | f <sub>OSC1</sub>     | 88    | 100<br>350 | 112<br>392 | kHz<br>kHz | $R_T$ = 909 kΩ (Note 1)<br>$R_T$ = 261 kΩ (Note 1)                                                                          |  |  |  |
| Maximum Duty Cycle                                                                               | f <sub>OSC2</sub>     | 308   |            | 392        | кнz<br>%   | NT - 201 K22 (NOTE 1)                                                                                                       |  |  |  |
| Maximum Duty Cycle                                                                               | D <sub>MAX</sub>      | _     | 90         | 20         |            |                                                                                                                             |  |  |  |
| Sync Output Current                                                                              | IOUTSYNC              | _     | 10         | 20         | μΑ         | V < 0.1V                                                                                                                    |  |  |  |
| Sync Input Current  Note 1: Denotes specifications whi                                           | I <sub>INSYNC</sub>   | 0     | <u> </u>   | 200        | μΑ         | V <sub>SYNC</sub> < 0.1V                                                                                                    |  |  |  |

Note 1: Denotes specifications which apply over the full operating ambient temperature range of  $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ 

<sup>2:</sup> See Section 3.3 "Minimum Input Voltage at VIN Pin" for minimum input voltage.

<sup>3:</sup> Parameters might not be within specifications if the external V<sub>DD</sub> voltage is greater than V<sub>DD(EXT)</sub> or if V<sub>DD</sub> is less than 7.25V.

<sup>4:</sup> For design guidance only

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| Electrical Specifications: T <sub>A</sub> = 25°C and V <sub>IN</sub> = 24V unless otherwise specified. |                          |      |      |      |      |                                                                             |  |  |
|--------------------------------------------------------------------------------------------------------|--------------------------|------|------|------|------|-----------------------------------------------------------------------------|--|--|
| Parameter                                                                                              | Sym.                     | Min. | Тур. | Max. | Unit | Conditions                                                                  |  |  |
| OUTPUT SHORT CIRCUIT                                                                                   |                          |      |      |      |      |                                                                             |  |  |
| Propagation Time for Short-circuit Detection                                                           | T <sub>OFF</sub>         | _    | _    | 250  | ns   | I <sub>REF</sub> = 200 mV,<br>FDBK = 450 mV, FAULT goes<br>from high to low |  |  |
| Fault Output Rise Time                                                                                 | T <sub>RISE, FAULT</sub> | _    | _    | 300  | ns   | 1 nF capacitor at FAULT pin                                                 |  |  |
| Fault Output Fall Time                                                                                 | T <sub>FALL, FAULT</sub> | _    | _    | 200  | ns   | 1 nF capacitor at FAULT pin                                                 |  |  |
| Amplifier Gain at I <sub>REF</sub> Pin                                                                 | G <sub>FAULT</sub>       | 1.8  | 2    | 2.2  | _    | I <sub>REF</sub> = 200 mV                                                   |  |  |
| SLOPE COMPENSATION                                                                                     |                          |      |      |      |      |                                                                             |  |  |
| Current sourced out of SC Pin                                                                          | I <sub>SLOPE</sub>       | 0    | _    | 100  | μA   |                                                                             |  |  |
| Internal Current Mirror Ratio                                                                          | G <sub>SLOPE</sub>       | 1.8  | 2    | 2.2  | _    | $I_{SLOPE}$ = 50 μA,<br>RC <sub>SENSE</sub> = 1 kΩ                          |  |  |

- **Note 1:** Denotes specifications which apply over the full operating ambient temperature range of  $-40^{\circ}\text{C} < \text{T}_{\text{A}} < +85^{\circ}\text{C}$ 
  - 2: See Section 3.3 "Minimum Input Voltage at VIN Pin" for minimum input voltage.
  - 3: Parameters might not be within specifications if the external V<sub>DD</sub> voltage is greater than V<sub>DD(EXT)</sub> or if V<sub>DD</sub> is less than 7.25V.
  - 4: For design guidance only

#### **TEMPERATURE SPECIFICATIONS**

| <b>Temperature Characteristics:</b> Unless otherwise noted, for all specifications $T_A = T_J = +25$ °C. |                |      |           |      |      |            |  |  |  |
|----------------------------------------------------------------------------------------------------------|----------------|------|-----------|------|------|------------|--|--|--|
| Parameter                                                                                                | Sym.           | Min. | Тур. Мах. |      | Unit | Conditions |  |  |  |
| TEMPERATURE RANGE                                                                                        |                |      |           |      |      |            |  |  |  |
| Operating Ambient Temperature                                                                            | T <sub>A</sub> | -40  | _         | +85  | °C   |            |  |  |  |
| Maximum Junction Temperature                                                                             | $T_{J(MAX)}$   | _    | _         | +125 | °C   |            |  |  |  |
| Storage Temperature                                                                                      | Ts             | -65  | _         | +150 | °C   |            |  |  |  |
| PACKAGE THERMAL RESISTANCE                                                                               |                |      |           |      |      |            |  |  |  |
| 16-lead SOIC                                                                                             | $\theta_{JA}$  | _    | 83        | _    | °C/W |            |  |  |  |

#### 2.0 PIN DESCRIPTION

Table 2-1 shows the description of pins in HV9911. Refer to **Package Type** for the location of pins.

TABLE 2-1: PIN DESCRIPTION TABLE

| Pin Number | Pin Name | Description                                                                                                                                                                                                                               |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VIN      | This pin is the input of a 250V high-voltage regulator.                                                                                                                                                                                   |
| 2          | VDD      | This is a power supply pin for all internal circuits. It must be bypassed with a low ESR capacitor to GND (at least 0.1 uF).                                                                                                              |
| 3          | Gate     | This pin is the output gate driver for an external N-channel power MOSFET.                                                                                                                                                                |
| 4          | GND      | This is the ground return for all circuits. This pin must be connected to the return path from the input.                                                                                                                                 |
| 5          | CS       | This pin is used to sense the drain current of the external power FET. It includes a built-in 100 ns (minimum) blanking time.                                                                                                             |
| 6          | SC       | This is slope compensation for current sense. A resistor between SC and GND will program the slope compensation. In case of constant Off-time mode of operation, slope compensation is unnecessary and the pin can be left open.          |
| 7          | RT       | This pin sets the frequency or the off-time of the power circuit. A resistor between RT and GND will program the circuit in Constant Frequency mode. A resistor between RT and gate will program the circuit in a constant Off-time mode. |
| 8          | Sync     | This I/O pin may be connected to the sync pin of other HV9911 circuits and will cause the oscillators to lock to the highest frequency oscillator.                                                                                        |
| 9          | CLIM     | This pin provides a programmable input current limit for the converter. The current limit can be set by using a resistor divider from the REF pin.                                                                                        |
| 10         | REF      | This pin provides 2% accurate reference voltage. It must be bypassed with at least a 10 nF–0.22 $\mu$ F capacitor to GND.                                                                                                                 |
| 11         | FAULT    | This pin is pulled to ground when there is an Output Short-circuit condition or Output Overvoltage condition. This pin can be used to drive an external MOSFET in the case of boost converters to disconnect the load from the source.    |
| 12         | OVP      | This pin provides the overvoltage protection for the converter. When the voltage at this pin exceeds 1.25V, the gate output of the HV9911 is turned off and FAULT goes low. The IC will turn on when the power is recycled.               |
| 13         | PWMD     | When this pin is pulled to GND (or left open), switching of the HV9911 is disabled. When an external TTL high level is applied to it, switching will resume.                                                                              |
| 14         | COMP     | Stable closed-loop control can be accomplished by connecting a compensation network between COMP and GND.                                                                                                                                 |
| 15         | IREF     | The voltage at this pin sets the output current level. The current reference can be set using a resistor divider from the REF pin.                                                                                                        |
| 16         | FDBK     | This pin provides output current feedback to the HV9911 by using a current sense resistor.                                                                                                                                                |

#### 3.0 DETAILED DESCRIPTION

#### 3.1 Power Topology

The built-in linear regulator of the HV9911 can operate up to 250V at the  $V_{\rm IN}$  pin. The linear regulator provides an internally regulated voltage of 7.75V (typical) at  $V_{\rm DD}$  if the input voltage is within 9V to 250V. This voltage is used to power the IC and also provide the power to external circuits connected at the  $V_{\rm DD}$  and  $V_{\rm REF}$  pins. This linear regulator can be turned off by overdriving the  $V_{\rm DD}$  pin using an external bootstrap circuit at voltages higher than 8.25V (up to 12V).

In practice, the input voltage range of the IC is limited by the current drawn by the IC. Thus, it becomes important to determine the current drawn by the IC to find out the maximum and minimum operating voltages at the  $V_{\rm IN}$  pin. The main component of the current drawn by the IC is the current drawn by the switching FET driver at the gate pin. To estimate this current, we need to know a few parameters of the FET being used in the design and the switching frequency.

The typical waveform of the current being sourced out of gate is illustrated in Figure 3-1. Figure 3-2 shows the equivalent circuit of the gate driver and the external FET. The values of  $V_{DD}$  and  $R_{GATE}$  for the HV9911 are 7.75V and  $40\Omega$ , respectively.

Note: The equations given below are approximations and are to be used for estimation purposes only. The actual values will likely differ from the computed values.

Consider the case when the external FET is FDS3692 and the switching frequency is  $f_S$  = 200 kHz with an LED string voltage  $V_O$  = 80V. With the FET's specifications, the following parameters can be determined:

$$C_{ISS} = 746pF$$

$$C_{GD} = C_{RSS} = 27pF$$

$$C_{GS} = C_{ISS} - C_{GD} = 719pF$$

$$V_{TH} = 3V$$



FIGURE 3-1: Current Sourced Out of Gate at FET Turn-on Driver.



FIGURE 3-2: Equivalent Circuit of the Gate Driver.

When the external FET is being turned on, current is being sourced out of the gate, and that current is being drawn from the input. Thus, the average current drawn from  $V_{DD}$  (and from  $V_{IN}$ ) needs to be computed. Without going into the details of the FET operation, the various values in the graph in Figure 3-1 can be computed as specified in Table 3-1.

**TABLE 3-1:** 

| Parameter        | Formula                                                                                                  | Value<br>(for a given<br>example) |
|------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------|
| I <sub>PK</sub>  | $V_{DD}/R_{GATE}$                                                                                        | 193.75 mA                         |
| I <sub>1</sub>   | $(V_{DD} - V_{TH})/R_{GATE}$                                                                             | 118.75 mA                         |
| t <sub>1</sub>   | $-R_{GATE} \times C_{ISS} \times In (I_1/I_{PK})$                                                        | 14.61 ns                          |
| t <sub>2</sub>   | $[(V_O - V_{TH}) \times C_{GD}]/I_1 (1)$                                                                 | 17.5 ns                           |
|                  | $[(V_{IN} - V_{TH}) \times_{GD}]/I_1$ ( 2)                                                               |                                   |
| t <sub>3</sub>   | 2.3 x R <sub>GATE</sub> x C <sub>GS</sub>                                                                | 66 ns                             |
| l <sub>avg</sub> | $[l_1 \times (t_1 + t_2) + 0.5 \times (l_{PK} - l_1) \times t_1 + 0.5 \times l_1 \times t_3] \times f_S$ | 1.66 mA                           |

Note 1: For a boost converter

2: For a buck converter

The total current being drawn from the linear regulator for a typical HV9911 circuit can be computed as shown in Table 3-2.

**TABLE 3-2:** 

| Current                                             | Formula                                                 | Typical<br>Value ( 2) |  |  |
|-----------------------------------------------------|---------------------------------------------------------|-----------------------|--|--|
| Quiescent Current                                   | 1000 μΑ                                                 | 1000 μΑ               |  |  |
| Current sourced out of REF pin                      | $(V_{REF}/R_{L1} + R_{L2}) + (V_{REF}/R_{R1} + R_{R2})$ | 100 μΑ                |  |  |
| Current sourced out of RT pin                       | 6V/R <sub>T</sub>                                       | 13.25 μΑ              |  |  |
| Current sourced out of SC pin (1)                   | (1/2) x (2.5V/R <sub>SLOPE</sub> )                      | 30.8 μΑ               |  |  |
| Current sourced out of CS pin (1)                   | 2.5V/R <sub>SLOPE</sub>                                 | 61.6 µA               |  |  |
| Current drawn by FET Gate Driver                    | I <sub>AVG</sub>                                        | 1660 μΑ               |  |  |
| Total Current<br>drawn from the<br>Linear Regulator |                                                         | 2.865 mA              |  |  |

Note 1: For a Discontinuous mode converter, the currents sourced out of the SC and CS pins will be zero.

2: The values provided are based on the Continuous Conduction mode boost design in the Microchip application note, "AN-H55 Boost Converter LED Drivers Using the HV9911."

# 3.2 Maximum Input Voltage at V<sub>IN</sub> Pin Computed using the Power Dissipation Limit

When the regulator is drawing about 2.8 mA, the maximum input voltage that the HV9911 can withstand without damage will depend on the ambient temperature. If we consider an ambient temperature of  $40^{\circ}\text{C}$ , the power dissipation in the package cannot exceed the  $P_{\text{MAX}}$  in Equation 3-1:

#### **EQUATION 3-1:**

$$P_{MAX} = 1000mW - 10mW \times (40^{\circ}C - 25^{\circ}C)$$
  
= 850mW

The above equation is based on package power dissipation limits as indicated in the **Absolute Maximum Ratings** † of this data sheet.

To dissipate a maximum power of 850 mW in the package, the maximum input voltage cannot exceed the value in Equation 3-2:

#### **EQUATION 3-2:**

$$\begin{aligned} V_{INMAX} &= P_{MAX} / I_{TOTAL} \\ &= 296 \, V \end{aligned}$$

Since the maximum voltage is far greater than the actual input voltage of 24V, power dissipation will not be a problem for this design.

For this design, at 24V input, the increase in the junction temperature of the IC (over ambient) is determined as show in Equation 3-3:

#### **EQUATION 3-3:**

$$\Delta\theta = V_{IN} \times I_{TOTAL} \times \theta_{ja}$$
$$= 5.64 \,^{\circ}C$$

Where:

 $\theta_{ja}$  is the junction to ambient thermal impedance of HV9911's 16-lead SOIC package.

#### 3.3 Minimum Input Voltage at V<sub>IN</sub> Pin

The minimum input voltage at which the converter will start and stop depends on the minimum voltage drop required for the linear regulator. The internal linear regulator will control the voltage at the  $V_{DD}$  pin when  $V_{IN}$  is between 9V and 250V. However, when  $V_{IN}$  is less than 9V, the converter will still function as long as  $V_{DD}$  is greater than the undervoltage lockout. Thus, the converter might be able to start at input voltages lower than 9V. The start/stop voltages at the  $V_{IN}$  pin can be determined using the minimum voltage drop across the linear regulator as a function of the current drawn. This data is shown in Figure 3-3 for different junction temperatures.



**FIGURE 3-3:** Graph of the Input Current vs. Minimum Voltage Drop Across Linear Regulator for Different Junction Temperatures.

Assume a maximum junction temperature of 85°C (this gives a reasonable temperature rise of 45°C at an ambient temperature of 40°C). At 2.86 mA input current, the minimum voltage drop from Figure 3-3 can be approximately estimated to be  $V_{DROP} = 0.75V$ . However, before the IC starts switching, the current drawn will be the total current minus the gate drive current. In this case, that current is  $I_{Q_TOTAL} = 1.2$  mA. At this current level, the voltage drop is approximately  $V_{DROP1} = 0.4V$ . Thus, the start/stop  $V_{IN}$  voltages can be computed as demonstrated in Equation 3-4 and Equation 3-5 below.

#### **EQUATION 3-4:**

$$\begin{split} V_{IN(START)} &= UVLO_{MAX} + V_{DROP1} \\ &= 7.2\,V + 0.4\,V \\ &= 7.60\,V \end{split}$$

#### **EQUATION 3-5:**

$$\begin{split} V_{IN(STOP)} &= UVLO_{MAX} - 0.5V + V_{DROP} \\ &= 7.2V - 0.5V + 0.75V \\ &= 7.45V \end{split}$$

Note:

In some cases, if the gate drive draws too much current,  $V_{IN(START)}$  might be less than  $V_{IN(STOP)}$ . In such cases, the control IC will oscillate between on and off if the input voltage is between the start and stop voltages. In these circumstances, it is recommended that the input voltage be kept higher than  $V_{IN(STOP)}$ .

#### 3.4 Reference

The HV9911 includes a 2% accurate 1.25V reference, which can be used as the reference for the output current as well as to set the switch current limit. This reference is also used internally to set the overvoltage protection threshold. The reference is buffered so that it can deliver a maximum of 500  $\mu$ A external current to drive the external circuitry. The reference should be bypassed with at least a 10 nF low ESR capacitor.

Note:

To avoid abnormal startup conditions, the bypass capacitor at the REF pin should not exceed 0.22 μF.

#### 3.5 Oscillator

The oscillator can be set in two ways. Connecting the oscillator resistor between the  $R_T$  and gate pins will program the off-time. Connecting the resistor between  $R_T$  and GND will program the time period.

In both cases, resistor  $R_T$  sets the current, which charges an internal oscillator capacitor. The capacitor voltage ramps up linearly and when the voltage increases beyond the internal set voltage, a comparator triggers the set input of the internal SR flip-flop. This starts the next switching cycle. The time period of the oscillator can be computed as shown in Equation 3-6.

#### **EQUATION 3-6:**

$$T_S \approx R_T \times 11pF$$

#### 3.6 Slope Compensation

For converters operating in the Constant Frequency mode, slope compensation becomes necessary to ensure stability of the Peak Current mode controller, if the operating duty cycle is greater than 50%. Choosing a slope compensation which is one half of the down slope of the inductor current ensures that the converter will be stable for all duty cycles.

Slope compensation can be programmed by two resistors  $R_{SLOPE}$  and  $R_{SC}$ . Assuming a down slope of DS (A/ $\mu$ s) for the inductor current, the slope compensation resistors can be computed as illustrated in Equation 3-7.

#### **EQUATION 3-7:**

 $R_{SLOPE} = (10 \times R_{SC})/(DS \times 10^6 \times T_S \times R_{CS})$ 

A typical value for  $R_{SC}$  is 499 $\Omega$ .

Note: The maximum current that can be sourced out of the SC pin is 100 μA. This limits the minimum value of the  $R_{SLOPE}$  resistor to 25 kΩ. If the equation for slope compensation produces a value of  $R_{SLOPE}$  less than this value, then  $R_{SC}$  would have to be increased accordingly. It is recommended that  $R_{SLOPE}$  be chosen within the range of 25 kΩ–50 kΩ.

#### 3.7 Current Sense

The current sense input of the HV9911 includes a built-in 100 ns (minimum) blanking time to prevent spurious turn off due to the initial current spike when the FET turns on.

The HV9911 includes two high-speed comparators—one is used during normal operation and the other is used to limit the maximum input current during Input Undervoltage or Overload conditions.

The IC includes an internal resistor divider network, which steps down the voltage at the COMP pin by a factor of 15. This stepped-down voltage is given to one of the comparators as the current reference. The reference to the other comparator, which acts to limit the maximum inductor current, is given externally.

It is recommended that the sense resistor  $R_{CS}$  be chosen so as to provide about 250 mV current sense signal.

#### 3.8 Current Limit

Current limit has to be set by a resistor divider from the 1.25V reference available on the IC. Assuming a maximum operating inductor current  $I_{pk}$  (including the ripple current), the voltage at the CLIM pin can be set as shown in Equation 3-8.

#### **EQUATION 3-8:**

$$V_{CLIM} {\geq 1.2 \times I_{PK} \times R_{CS} + (5 \times R_{SC}/R_{SLOPE}) \times 0.9}$$

Note that this equation assumes a current limit at 120% of the maximum input current. Also, if  $V_{CLIM}$  is greater than 450 mV, the saturation of the internal opamp will determine the limit on the input current rather than the CLIM pin. In such a case, the sense resistor  $R_{CS}$  should be reduced until  $V_{CLIM}$  reduces below 450 mV.

It is recommended that no capacitor be connected between CLIM and GND.

#### 3.9 Fault Protection

The HV9911 has a built-in output overvoltage protection and output short-circuit protection. Both protection features are latched, which means that the power to the IC must be recycled to reset the IC. The IC also includes a FAULT pin which goes low during any Fault condition. At startup, a monoshot circuit (triggered by the POR circuit) resets an internal flip-flop which causes FAULT to go high and remains high during normal operation. This also allows the gate drive to function normally. This pin can be used to drive an external disconnect switch (Q2 in the Typical Application Circuit (Boost)) which will disconnect the load during a Fault condition. This disconnect switch is very important in a boost converter, as turning off the switching FET (Q1) during an Output Short-circuit condition will not remove the fault (Q1 is not in the path of the fault current). The disconnect switch will help to disconnect the shorted load from the input.

#### 3.10 Overvoltage Protection

Overvoltage protection is achieved by connecting the output voltage to the OVP pin through a resistive divider. The voltage at the OVP pin is constantly compared to the internal 1.25V. When the voltage at this pin exceeds 1.25V, the IC is turned off and FAULT goes low.

#### 3.11 Output Short-circuit Protection

The output short circuit condition is indicated by FAULT. As mentioned earlier, at startup, a monoshot circuit (triggered by the POR circuit) resets an internal flip-flop, which causes FAULT to go high and remains high during normal operation. This also makes the gate drive function normally.

The steady state current is reflected in the reference voltage connected to the transconductance amplifier. The instantaneous output current is sensed from the FDBK terminal of the amplifier. The short circuit threshold current is internally set to 200% of the steady-state current.

During Short-circuit condition, when the current exceeds the internally set threshold, the SR flip-flop is set and FAULT goes low. At the same time, the gate driver of the power FET is inhibited, providing a latching protection. The system can be reset by cycling the input voltage to the IC.

Note: The short circuit FET should be connected before the current sense resistor as reversing  $R_S$  and  $Q_2$  will affect the accuracy of the output current (due to the additional voltage drop across  $Q_2$  which will be sensed).

#### 3.12 Synchronization

The sync pin is an input/output (I/O) port to a fault tolerant peer-to-peer and/or master clock synchronization circuit. For synchronization, the sync pins of multiple HV9911-based converters can be connected together and may also be connected to the open drain output of a master clock. When connected in this manner, the oscillators will lock to the device with the highest operating frequency. When synchronizing multiple ICs, it is recommended that the same timing resistor corresponding to the switching frequency be used in all the HV9911 circuits.

Due to the length of the connecting lines for the sync pins, a resistor between sync and GND may be required to damp any ringing due to parasitic capacitances on rare occasions. It is recommended that the resistor chosen be greater than 300  $k\Omega.$ 

When synchronized in this manner, a permanent High or Low condition on the sync pin will result in a loss of synchronization, but the HV9911-based converters will continue to operate at their individually set operating frequencies. Since loss of synchronization will not result in a total system failure, the sync pin is considered fault tolerant.

Note:

The HV9911 is designed to sync up to four ICs at a time without the use of an external buffer. To sync more than four ICs, it is recommended that a buffered external clock be used.

#### 3.13 Internal 1 MHz Transconductance Amplifier

The HV9911 includes a built-in 1 MHz transconductance amplifier with tri-state output, which can be used to close the feedback loop. The output current sense signal is connected to the FDBK pin and the current reference is connected to the  $I_{REF}$  pin.

The output of the opamp is controlled by the signal applied to the PWMD pin. When PWMD is high, the output of the opamp is connected to the COMP pin. When PWMD is low, the output is left open. This enables the integrating capacitor to hold the charge when the PWMD signal has turned off the gate drive. When the IC is enabled, the voltage on the integrating capacitor will force the converter into Steady state almost instantaneously.

The output of the opamp is buffered and connected to the current sense comparator using a 15:1 divider. The buffer helps prevent the integrator capacitor from discharging during the PWM Dimming state.

#### 3.14 Linear Dimming

Linear dimming can be achieved by varying the voltage at the  $I_{REF}$  pin, as the output current is proportional to the voltage at the  $I_{REF}$  pin. This can be done either by using a potentiometer from the  $I_{REF}$  pin or applying an external voltage source to the  $I_{REF}$  pin.

Note:

Due to the offset voltage of the transconductance opamp, pulling the  $I_{REF}$  pin very close to GND will cause the internal short circuit comparator to trigger and shut down the IC. This limits the linear dimming range of the IC. However, a 1:10 linear dimming range can be easily obtained. It is recommended that the PWMD pin be used to get zero output current rather than pull the  $I_{REF}$  pin to GND.

#### 3.15 PWM Dimming

PWM dimming can be achieved by driving the PWMD pin with a TTL-compatible source. The PWM signal is connected internally to three different nodes—the transconductance amplifier, the FAULT output and the gate output.

When the PWMD signal is high, the gate and FAULT pins are enabled, and the transconductance opamp's output is connected to the external compensation network. Thus, the internal amplifier controls the output current. When the PWMD signal goes low, the output of the transconductance amplifier is disconnected from the compensation network. Therefore the integrating capacitor maintains the voltage across it. The gate is disabled, so the converter stops switching and the FAULT pin goes low, turning off the disconnect switch.

The output capacitor of the converter determines the converter's PWM dimming response because the capacitor has to get charged and discharged whenever the PWMD signal goes high or low. In the case of a buck converter, since the inductor current is continuous, a very small capacitor is used across the LEDs. This minimizes the effect of the capacitor on the PWM dimming response of the converter. However, in the case of a boost converter, the output current is discontinuous, and a very large output capacitor is required to reduce the ripple in the LED current. Thus, this capacitor will have a significant impact on the PWM dimming response. By turning off the disconnect switch when PWMD goes low, the output capacitor is prevented from being discharged. This dramatically improves the boost converter's PWM dimming response.

Note: Disconnecting the capacitor might cause a sudden spike in the capacitor voltage as the energy in the inductor is dumped into the capacitor. This might trigger the OVP comparator if the OVP point is set too close to the maximum operating voltage. Thus, either the capacitor has to be sized slightly larger or the OVP set point has to be increased.

Note: Pulling the PWMD pin 0.3V below the GND may cause latch-up conditions on the HV911 IC. This abnormal condition can happen if there is a long cable between the PWM signal and the PWMD pin of the IC. It is recommended that a 1 k $\Omega$  resistor be connected between the PWMD pin and the PWM signal input to the HV9911. This resistor, when placed close to the IC, will damp out any ringing that might cause the voltage at the PWMD pin to go below GND.

# 3.16 Avoiding False Shutdowns of the HV9911

The HV9911 has two fault modes which trigger a latched Protection mode—an Overcurrent (or Short-circuit) Protection and an Overvoltage Protection.

To prevent false triggering due to the tripping of the overvoltage comparator resulting from noise in the GND traces on the PCB, it is recommended that a 1 nF–10 nF capacitor be connected between the OVP pin and GND. Although this capacitor slightly slows down the response of the Overvoltage Protection circuitry, it does not affect the overall performance of the converter as the large output capacitance in the boost design will limit the rate of output voltage increase.

In some cases, the Overcurrent Protection may be triggered during PWM dimming, when the  $\overline{\mathsf{FAULT}}$  goes high and the disconnect switch is turned on. This triggering of the Overcurrent Protection is related to the parasitic capacitance of the LED string (shown as a lumped capacitance  $\mathsf{C}_{\mathsf{LED}}$  in Figure 3-4).



FIGURE 3-4: Output of the Boost Converter Showing LED Parsed Capacitance.

During normal PWM dimming operation, the HV9911 maintains the voltage across the output capacitor ( $C_{\rm O}$ ) by turning off the disconnect switch and preserving the charge in the output capacitance when the PWM dimming signal is low. At the same time, the voltage at the drain of the disconnect FET is some non-zero value  $V_{\rm D}$ . When the PWM dimming signal goes high, FET  $Q_{\rm 2}$  is turned on. This causes the voltage at the drain of the FET ( $V_{\rm D}$ ) to instantly become zero. Assuming a constant output voltage  $V_{\rm O}$ , i<sub>sense</sub> can be computed as shown in Equation 3-9.

#### **EQUATION 3-9:**

$$\begin{split} i_{SENSE} &= C_{LED} \times d \times (V_O - V_D)/dt \\ &= -C_{LED} \times dV_D/dt \end{split}$$

In this case, the rate of fall of the disconnect FET's drain voltage is a large value (since the FET turns on very quickly) and this causes a spike of current through the sense resistor, which could trigger the overcurrent protection (depending on the parasitic capacitance of the LED string).

To prevent this condition, a simple RC low-pass filter network can be added as shown in Figure 3-5. Typical values are  $R_{\text{F}}$  = 1 k $\Omega$  and  $C_{\text{F}}$  = 470 pF. This filter will block the FDBK pin from seeing the turn-on spike and normalize the PWM dimming operation of the HV9911 boost converter. This will have a minimal effect on the stability of the loop but will increase the response time to an output short. If the increase in the response time is large, it might damage the output current sense resistor due to exceeding its peak-current rating.



**FIGURE 3-5:** Adding a Low-pass Filter to Prevent Pulse Triggering.

The increase in the short-circuit response time can be computed using the various component values of the boost converter. Consider a boost converter with a nominal output current  $I_O=350~\text{mA}$ , an output sense resistor  $R_S=1.24\Omega$ , LED string voltage  $V_O=100V$  and an output capacitor  $C_O=2~\text{mF}$ . The disconnect FET is a TN2510N8 which has a saturation current  $I_{SAT}=3A$  (at  $V_{GS}=6V$ ). See "TN2510N8 N-Channel Enhancement-Mode Vertical DMOS FET." The increase in the short-circuit response time due to the RC filter can then be computed as shown in Equation 3-10:

#### **EQUATION 3-10:**

$$\begin{split} \Delta t &\approx R_F \times C_F \times \left| In \left( 1 - \frac{I_O}{I_{SAT} - I_O} \right) \right| \\ &= 1k\Omega \times 470 pF \times \left| In \left( 1 - \frac{0.35A}{3A - 0.35A} \right) \right| \\ &\approx 66 ns \end{split}$$

This increase is found to be negligible (note that the equation is valid for  $\Delta T << R_S \ x \ C_O).$  In this case,  $R_S \ x \ C_O = 2.48 \ \mu s,$  and the condition holds.

#### 3.17 Sizing the Output Sense Resistor

To avoid exceeding the peak current rating of the output sense resistor during Short-circuit conditions, the power rating of the resistor has to be chosen properly.

In this case, the maximum power dissipated in the sense resistor can be determined as demonstrated in Equation 3-11.

#### **EQUATION 3-11:**

$$P_{SC} = I_{SAT}^2 \times R_S$$
$$= 11 W$$

For a 1.24 $\Omega$  1/4W resistor, the maximum power it can dissipate for a single 1 ms pulse of current is 11W. Since the total short-circuit time is about 350 ns, including the 300 ns time for turn-off, the resistor should be able to handle the current.

#### 4.0 PACKAGING INFORMATION

#### 4.1 **Package Marking Information**





Legend: XX...X Product Code or Customer-specific information Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) Week code (week of January 1 is week '01') WW NNN

Alphanumeric traceability code

(e3) Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package.

In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo.

## 16-Lead SOIC (Narrow Body) Package Outline (NG)

9.90x3.90mm body, 1.75mm height (max), 1.27mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

#### Note:

This chamfer feature is optional. If it is not present, then a Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo          | ol  | Α     | A1   | A2    | b    | D      | E     | E1    | е           | h    | L    | L1          | L2          | θ          | θ1  |
|----------------|-----|-------|------|-------|------|--------|-------|-------|-------------|------|------|-------------|-------------|------------|-----|
|                | MIN | 1.35* | 0.10 | 1.25  | 0.31 | 9.80*  | 5.80* | 3.80* |             | 0.25 | 0.40 |             |             | 0°         | 5°  |
| Dimension (mm) | NOM | -     | -    | 1     | -    | 9.90   | 6.00  | 3.90  | 1.27<br>BSC | -    | -    | 1.04<br>REF | 0.25<br>BSC | -          | -   |
| ()             | MAX | 1.75  | 0.25 | 1.65* | 0.51 | 10.00* | 6.20* | 4.00* |             | 0.50 | 1.27 |             | 230         | <b>8</b> º | 15° |

JEDEC Registration MS-012, Variation AC, Issue E, Sept. 2005.
\* This dimension is not specified in the JEDEC drawing.

Drawings are not to scale.

| Н | V | /9 | 9 | 1 | 1 |
|---|---|----|---|---|---|
|   |   | •  | • | • |   |

NOTES:

#### APPENDIX A: REVISION HISTORY

#### **Revision A (February 2017)**

- Converted Supertex Doc# DSFP-HV9911 to Microchip DS20005580A
- Changed the packing quantity of the NG M901 media type from 1000/Reel to 2600/Reel
- Changed the packaging quantity of the NG M934 media type from 2500/Reel to 2600/Reel
- Made minor text changes throughout the document

#### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO        | . XX                                 | - X - X                                                                                                  | Ex       | Examples:   |                                                                                                                                                                                |  |  |  |
|----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Device         | Package<br>Options                   | T T<br>Environmental Media Type                                                                          | a)       | HV9911NG-G: | Switch-mode LED Driver IC with<br>High Current Accuracy, 16-lead<br>SOIC Package, 45/Tube                                                                                      |  |  |  |
| Device:        | HV9911 = NG =                        | Switch-mode LED Driver IC with High<br>Current Accuracy                                                  | b)<br>c) |             | : Switch-mode LED Driver IC with<br>High Current Accuracy, 16-lead<br>SOIC, 2600/Reel<br>: Switch-mode LED Driver IC with<br>High Current Accuracy, 16-lead<br>SOIC, 2600/Reel |  |  |  |
| Environmental: | G =                                  | Lead (Pb)-free/RoHS-compliant Package                                                                    |          |             |                                                                                                                                                                                |  |  |  |
| Media Types:   | (blank) = M901 = M934 = Types M901 a | 45/Tube for an NG Package 2600/Reel for an NG package 2600/Reel for an NG package                        |          |             |                                                                                                                                                                                |  |  |  |
| was stand      |                                      | nd M934, the base quantity for tape and reel D/reel. Both options will result in the delivery of s/reel. |          |             |                                                                                                                                                                                |  |  |  |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1401-8



#### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address:

www.microchip.com

Atlanta
Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY

Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

Harbour City, Kowloon

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

**China - Shenyang** Tel: 86-24-2334-2829

Fax: 86-24-2334-2393 China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest

**Spain - Madrid** Tel: 34-91-708-08-90

Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Microchip:

HV9911NG-G HV9911NG-G M934 HV9911NG-G-M934 HV9911NG-G-M901



OOO «ЛайфЭлектроникс" "LifeElectronics" LLC

ИНН 7805602321 КПП 780501001 P/C 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 3010181090000000703 БИК 044030703

Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.

С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров

#### Мы предлагаем:

- Конкурентоспособные цены и скидки постоянным клиентам.
- Специальные условия для постоянных клиентов.
- Подбор аналогов.
- Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.
- Приемлемые сроки поставки, возможна ускоренная поставка.
- Доставку товара в любую точку России и стран СНГ.
- Комплексную поставку.
- Работу по проектам и поставку образцов.
- Формирование склада под заказчика.
- Сертификаты соответствия на поставляемую продукцию (по желанию клиента).
- Тестирование поставляемой продукции.
- Поставку компонентов, требующих военную и космическую приемку.
- Входной контроль качества.
- Наличие сертификата ISO.

В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.

Конструкторский отдел помогает осуществить:

- Регистрацию проекта у производителя компонентов.
- Техническую поддержку проекта.
- Защиту от снятия компонента с производства.
- Оценку стоимости проекта по компонентам.
- Изготовление тестовой платы монтаж и пусконаладочные работы.



Тел: +7 (812) 336 43 04 (многоканальный) Email: org@lifeelectronics.ru