

MARVELL'

# **88X5113**

Integrated 100G/40G/Quad 25 Gbps Ethernet PHY with Copper Cable and Backplane Drive Capability

**Datasheet - Public**

Doc. No. MV-S110852-U0, Rev. B July 30, 2018



#### **Document Conventions**



[For more information, visit our website at: www.marvell.com](http://www.marvell.com )

#### Disclaimer

THIS DOCUMENT AND THE INFORMATION FURNISHED IN THIS DOCUMENT ARE PROVIDED "AS IS" WITHOUT ANY WARRANTY. MARVELL EXPRESSLY DISCLAIMS AND MAKES NO WARRANTIES OR GUARANTEES, WHETHER EXPRESS, ORAL, IMPLIED, STATUTORY, ARISING BY OPERATION OF LAW, OR AS A<br>RESULT OF USAGE OF TRADE, COURSE OF DEALING, OR COURSE OF PERFORMANCE, INCLUDING THE IMPLIED

This document, including any software or firmware included or referenced in this document is owned by Marvell. The information furnished in this document is provided for<br>reference purposes only for use with Marvell product for use as critical components in medical devices, military systems, life or critical support devices, or related systems. Marvell is not liable, in whole or in part, and the user<br>shall indemnify and hold Marvell harmless

Copyright © 2018. Marvell International Ltd. All rights reserved.

## **88X5113 Datasheet - Public**



**Integrated 100G/40G/Quad 25 Gbps Ethernet PHY with Copper Cable and**

**Backplane Drive Capability**

#### Marvell. Moving Forward Faster



## <span id="page-2-0"></span>**PRODUCT OVERVIEW**

The Marvell<sup>®</sup> 88X5113 device is a fully integrated single chip Ethernet transceiver that supports 25 GbE full-duplex transmission, over a variety of media including optics, passive copper cables and backplanes.

The device operates as a single port 100 Gbps Ethernet PHY/Quad port 25 Gbps Ethernet PHY. In this mode, the 88X5113 100 GbE and 25 GbE transmission over a variety of media including optics, passive copper cables and backplanes.

The 88X5113 has long reach SERDES, and includes Auto-Negotiation and coefficient training functionality.

In the 100 Gbps and 25 Gbps Ethernet PHY modes, the 88X5113 connects to the MAC/Switch device over a CAUI-4 or 25GAUI interface respectively. On the host interface, the device also supports the IEEE 802.3 Clause 91 100G Reed Solomon Forward Error Correction (RS-FEC) as well as the IEEE 802.3 Clause 108 RS-FEC and IEEE 802.3 Clause 74 KR-FEC for 25 GbE operation. These along with the support for Auto-Negotiation and training protocol enable the device to interface with the MAC over a 100G-KR4/25G-KR backplane link.

The PHY mode, the line interface of the 88X5113, is fully compliant to the IEEE 802.3bj and IEEE 802.3bm standards for 100 GbE and IEEE 802.3by specifications for 25 GbE operation over passive copper cables, optics and backplanes. The device supports the IEEE 802.3 Clause 91 and IEEE 802.3 Clause 108 Reed Solomon Forward Error Correction (RS-FEC) features, IEEE 802.3 Clause 74 KR-FEC, and Auto-Negotiation and coefficient training protocol required by the IEEE 802.3bj and IEEE 802.3by standards.

Internal registers can be accessed via an MDIO/MDC serial management interface which is compliant with IEEE 802.3 specification Clause 45. An MDC frequency of up to 25 MHz supported.

The 88X5113 is manufactured in a 14 mm x 14 mm 169-pin FCBGA package.

#### **Features**

- Single port 100 GbE/Quad 25 GbE PHY functionality
- Line equalization capability that meets IEEE 802.3bj and 802.3by specifications
- 100G/40GBASE-KR4/25G-KR compliant Host interface that exceed XLAUI/25GAUI requirements
- Fully autonomous adaptive equalization on line and host receivers
- 3 tap transmit FIR with programmable level and pre-emphasis
- Fully symmetric architecture with 100 GbE and 25 GbE RS-FEC and 10GE/25GE KR-FEC on both line and host interfaces
- Auto-Negotiation for backplanes and cable assemblies as defined by IEEE 802.3 Clause 73 of IEEE 802.3
- Support for transmit coefficient training protocol
- Clause 45 MDIO register access
- Ability to initialize the device from an external EEPROM
- Hardware interrupt pin for hardware interrupt generation capability
- LED pins with fully programmable event mapping and solid/blink modes
- Packet and PRBS pattern generation/checking capability
- **Loopback mode for diagnostics**
- Non-destructive eye monitors on all high speed interfaces
- IEEE-1149.1 and 1149.6 JTAG support
- Operating temperature range up to 105°C Junction
- °C Junction<br>ge with 1mn<br> ■ 14 mm x 14 mm 169-pin FCBGA package with 1mm ball pitch

#### **Applications**

- 25 Gbps Ethernet NICs
- 100 Gbps/25 Gbps Ethernet line cards
- 100 Gbps/25 Gbps Ethernet backplanes

I



#### <span id="page-3-0"></span>**Figure 1: 88X5113 in a 25 GbE/100 GE Line Card Application**



#### <span id="page-3-1"></span>**Figure 2: 88X5113 in a 25 GbE/100 GE Blade Switch/Server Application**



## **Table of Contents**





#### 88X5113 **Datasheet - Public**







# **List of Figures**







## **List of Tables**







**88X5113 Datasheet - Public**



# <span id="page-12-0"></span>**1 General Device Description**

The 88X5113 device is an Ethernet SERDES Transceiver that supports one port of 100GBASE-R4, consortium 50GBASE-R2, overclocked 40GBASE-R2, 40GBASE-R4, and four ports of 25GBASE-R, consortium 25GBASE-R, 10GBASE-R, 5GBASE-R, 2.5GBASE-X, 1000BASE-X, and SGMII on both the line and host interfaces. Auto-Negotiation, equalization and KR training are available to support backplane, twin-ax, and optical options in the various modes. Reed Solomon FEC and KR-FEC can be enabled as well. The various CAUI-4, XLPPI, XLAUI, SFI, XFI interfaces are supported.

The device can be used in PCS mode application where data is passed from one PCS to another PCS.

Device registers can be accessed through standard Clause 45 MDC/MDIO. The device operates from a 0.9V/0.95V (I-temp operation) digital core voltage and a 1.0V analog voltage. The digital I/O signals can operate at 3.3V, 2.5V, 1.8V, 1.5V, 1.2V, and 1.05V. The device utilizes a 14 mm x 14 mm 169-ball FCBGA package, and supports an operating junction temperature of up to105°C.





#### <span id="page-13-0"></span>**Figure 3: 88X5113 Device Functional Block Diagram**

# <span id="page-14-0"></span>**2 Signal Description**



<span id="page-14-1"></span>



## <span id="page-15-0"></span>**2.1 Pin Map**



**(Top View)**

## <span id="page-16-0"></span>**2.2 Pin Description**



#### <span id="page-16-1"></span>**Table 2: Line Side Interface**

#### <span id="page-16-2"></span>**Table 3: Host Side Interface**





The SERDES receiver is AC coupled on-chip. There is no off-chip AC-coupling capacitor required as long as the Rx input common mode is between AGND and AVDD  $(1.0V)$  and Rx amplitude is less than 1200 mVpp differential.





#### <span id="page-17-0"></span>**Table 4: Clocking and Reference**

#### <span id="page-17-1"></span>**Table 5: Configuration and Reset**



#### <span id="page-17-2"></span>**Table 6: Management Interface**



#### <span id="page-17-3"></span>**Table 7: EEPROM/GPIO**



<span id="page-18-0"></span>**Table 8: JTAG**

| Pin $#$        | Pin Name   | Pin<br>Type | <b>Description</b>                                                                                                 |
|----------------|------------|-------------|--------------------------------------------------------------------------------------------------------------------|
| C <sub>9</sub> | TDI        | DI/PU       | JTAG Test In                                                                                                       |
| B6             | <b>TDO</b> | DO, OD      | JTAG Test Out                                                                                                      |
| C <sub>5</sub> | <b>TMS</b> | DI/PU       | <b>JTAG Test Control</b>                                                                                           |
| C <sub>8</sub> | <b>TCK</b> | DI/PU       | <b>JTAG Test Clock</b>                                                                                             |
| B <sub>5</sub> | TRSTn      | DI/PU       | <b>JTAG Test Reset</b><br>For normal operation, TRST n should be pulled low with a 4.7 kohm<br>pull-down resistor. |

#### <span id="page-18-1"></span>**Table 9: GPIO/LED**



#### <span id="page-18-2"></span>**Table 10: TEST**





#### <span id="page-19-0"></span>**Table 11: Power and Ground**





#### **Table 11: Power and Ground (Continued)**





#### **Table 11: Power and Ground (Continued)**

## <span id="page-22-1"></span><span id="page-22-0"></span>**2.3 88X5113 Device Pin Assignment List**

**Table 12:88X5113 Pin List — Alphabetical by Signal Name**





#### **88X5113 Datasheet - Public**











# <span id="page-25-0"></span>**3 Functional Description**

This section describes the chip-level functionality. Sections [4](#page-63-1) and [5](#page-93-2) describe the individual units in detail.

## <span id="page-25-1"></span>**3.1 Data Path**

[Figure](#page-25-2) 4 shows the chip data path in the main operational mode – PCS mode. The various interface configuration are listed in the Interface Modes of Operation table in [Section](#page-63-1) 4. The register settings to set the various configurations are described in [Section](#page-63-1) 4 and [Section](#page-93-2) 5.

#### <span id="page-25-2"></span>**Figure 4: 88X5113 Main Operational Modes**



### <span id="page-26-0"></span>**3.1.1 PCS Mode**

In the PCS mode, the receive data is terminated by the PCS. The data is retransmitted by a second PCS frequency locked to the local reference clock. The FIFO will insert or delete idles during IPG to compensate for any frequency difference between the received data and the retransmitted data.

While in this mode both the line and host side can enable Auto-Negotiation and perform KR training. The host and line interfaces can mix and match PCS and FEC as long as both sides are running at the same nominal speed. The valid combinations between the host and line configurations are shown in [Table](#page-26-1) 13.

| Line             | <b>Host</b>      |
|------------------|------------------|
| P1X <sup>1</sup> | P <sub>1</sub> X |
| P <sub>1</sub> X | P <sub>1</sub> P |
| P <sub>1</sub> P | P <sub>1</sub> X |
| P <sub>1</sub> S | P <sub>1P</sub>  |
| P2.5X            | P2.5X            |
| P <sub>5</sub>   | P <sub>5</sub>   |
| P <sub>10</sub>  | P <sub>10</sub>  |
| P <sub>25</sub>  | P <sub>25</sub>  |
| P <sub>25</sub>  | P40              |
| P40              | P40              |
| P <sub>50</sub>  | P <sub>50</sub>  |
| P100             | P100             |

<span id="page-26-1"></span>**Table 13: Valid PCS Mode Interface Connections**

1. Refer to the Interface Modes of Operation table in [Section](#page-63-1) 4 for details.



## <span id="page-27-0"></span>**3.2 Reset**

A hardware reset (RESETn) will reset the entire chip and initialize all the registers to their hardware reset default.

A software reset has a similar effect on the affected units as a hardware reset except all Retain-type registers will hold their value, and the Update registers will have the previously written values take effect.

All the reset registers described are self-clear with the exception of on-chip processor and on-chip Processor Block reset bits.

[Table](#page-27-1) 14 describes various reset bits available in the device.

#### <span id="page-27-1"></span>**Table 14: Reset Bits**



#### **Table 14: Reset Bits (Continued)**

**Note**



The Reset table does not include various internal only reset bits.

The Global Hardware Reset register has the same function as the pin reset. It should be issued right after the chip is powered up to make sure the chip starts from a known state. It could be skipped if the pin reset was asserted.

The Port Hardware Reset register resets the line side or host side accordingly. It can be covered by global hardware reset, only apply to one side of the chip, and the same is true for port software reset. This is for debug only.

PMA and PCS software resets are IEEE-compliant registers. They are physically the same but implemented at different register addresses as specified in the IEEE specification. The register will be applied to the corresponding sub-port PCS or the coupled PCS (40G, 100G, or 200G).

During the chip power-on, it is recommended to use global software reset bit or mode software reset bit to apply the configuration (speed, mode) changes. Per lane/interface based mode software reset is often used when changing the operation modes and speeds. They are specifically assigned to the same register as modes setting bits so programming one register can bring up the new mode.



## <span id="page-29-0"></span>**3.3 Hardware Configuration**

PHYAD[3:0] and CONFIG[2:0] are sampled at the de-assertion of RESETn. PHYAD[3:0] and CONFIG[2:0] must not change after it is sampled. If PHYAD[3:0] and CONFIG[2:0] change when RESETn is high, then the device will have unpredictable behavior as it enters into an invalid mode. The configuration pins are tied either high or low. The settings are shown in [Table](#page-29-1) 15.

The device will exit reset in a powered down state. Software configuration is then required to get the device into an operational state.



#### <span id="page-29-1"></span>**Table 15: Hardware Configuration**

## <span id="page-30-0"></span>**3.4 Register Access**

Registers can be accessed either through MDC/MDIO or the TWSI. Only one mode can be enabled at a time and is configured during hardware reset. For either mode, the MDC pins is used for the clock and MDIO is used for data.

### <span id="page-30-1"></span>**3.4.1 IEEE MDC/MDIO Register Access**

<span id="page-30-5"></span>The management interface provides access to the internal registers via the MDC and MDIO pins and is compliant with IEEE 802.3 Clause 45. MDC is the management data clock input and it can run to a maximum rate of 25 MHz. At high MDIO fanouts, the maximum rate may be decreased depending on the output loading. MDIO is the management data input/output and is a bidirectional signal that runs synchronously to MDC.

PHY address is configured during the hardware reset sequence. Refer to Section 3.2, Reset, on [page](#page-27-0) 28 for detailed information on how to configure PHY addresses.

Typical read and write operations on the management interface are shown in [Figure](#page-30-2) 5 and [Figure](#page-30-3) 6. All the required serial management registers are implemented as well as several optional registers. A description of the registers can be found in the device registers documentation.

<span id="page-30-2"></span>



<span id="page-30-3"></span>**Figure 6: Typical MDC/MDIO Write Operation**



The extensions for Clause 45 MDIO indirect register accesses are specified in [Table](#page-30-4) 16.

<span id="page-30-4"></span>





The MDIO implements a 16-bit address register that stores the address of the register to be accessed. For an address cycle, it contains the address of the register to be accessed on the next cycle. For read, write, post-read-increment-address cycles, the field contains the data for the register. At power up and reset, the contents of the register are undefined.

Write, read, and post-read-increment-address frames access the address register, though only post-read-increment-address frame modifies the contents of the address register.

### <span id="page-31-0"></span>**3.4.2 TWSI Register Access**

Registers can also be accessed over the TWSI. This TWSI interface is a slave interface and should not be confused with the master interface that is used to read the EEPROM. In the following discussion, SSCL represents the clock and SSDA represents the data. This is to avoid confusion with the SCL and SDA pins used to read the EEPROM. When the TWSI mode is enabled, the MDC and MDIO pins correspond to SSCL and SSDA functions.

For the TWSI device address, the address [4:2] bits from pin PHYADR[3:1] are latched during hardware reset and the device address bits ([6:5]) are fixed at 10. The address bits [1:0] is fixed at 00,01,10, and 11 for each 4-lane port.

The TWSI features are as follows:

- 7-bit device address/8-bit data transfers
- 100 Kbps mode (Standard mode, SSCL up to 100 kHz)
- 400 Kbps mode (Fast mode, SSCL up to 400 kHz)

Multiple devices using the TWSI can share and lump up the MDC and MDIO lines and are pulled up with a resistor ranging from 4.5 kΩ to 10 kΩ.

#### <span id="page-31-1"></span>**3.4.2.1 Bus Operation**

The Master generates one clock pulse for each data bit transferred. The high or low state of the data line can only change when the clock signal on the SSCL line is low. A high to low transition on the SSDA line while SSCL is high defines a Start. A low to high transition on the SSDA line while the SSCL is high defines a Stop. Start (S), Repeated Start (Sr), and Stop (P) conditions are always generated by the Master. Acknowledge (A) and Not Acknowledge (A) can be generated by either the Slave or Master.

The Master continuously monitors for Start and Stop conditions. Whenever a Stop is detected, the device goes into standby mode, and the current operation is canceled. The Slave recovers from this error condition, and waits for the next transfer to begin.

Data transfer with Acknowledge is always obligatory. The receiver must pull down the SSDA line during the Acknowledge clock pulse so that it remains stable low during the high period of this clock pulse.

If the Slave does not Acknowledge the device address, then the Master must abort the transfer. This is indicated by the Slave generating the Not Acknowledge on the first byte to follow. The Slave device then leaves the data line high, and the Master must generate a Stop or a Repeated Start condition. When the Slave is transmitting data on the bus and the Master responds with a Not Acknowledge, the Slave must receive a Stop or a Repeated Start condition. If neither is received, it is an error condition. The Slave recovers from this error condition and waits for the next transfer to begin.

#### <span id="page-32-0"></span>**3.4.2.2 Clause 45 Encapsulation**

All TWSI transactions will encapsulate PHYAD and DEVAD along with the R/W bit and 3-bit instruction in the first 2 bytes as shown in [Figure](#page-32-1) 7. In all diagrams, the shaded portion is generated by the master and the unshaded portion by the device. The INS[2:0] definition is summarized in [Table](#page-32-2) 17.

<span id="page-32-1"></span>

S 10  $\big|_4$ PHYAD $\big|_0$   $\big|_8$   $\big|$  A  $\big|_2$ INS $\big|_4$ DEVAD $\big|_0$  A

| INS[2:0] | Header                                | <b>Address</b>         |
|----------|---------------------------------------|------------------------|
| 000      | Abbreviated Header - Use stored REGAD | Stored REGAD unchanged |
| 001      | Abbreviated Header - Use stored REGAD | Post-increment REGAD   |
| 010      | Full Header - Use specified REGAD     | Stored REGAD unchanged |
| 011      | Full Header - Use specified REGAD     | Post-increment REGAD   |
| 100      | Dummy Write                           |                        |
| 101      | Reserved                              | Reserved               |
| 110      | Reserved                              | Reserved               |
| 111      | Reserved                              | Reserved               |

<span id="page-32-2"></span>**Table 17: INS[2:0] Definition**

In Clause 45 MDIO access, the REGAD[15:0] is set independently of the data access. There are two methods to specify the REGAD. The first method is to fully specify the REGAD in the transaction as shown in [Figure](#page-33-0) 8, [Figure](#page-33-1) 9, [Figure](#page-34-2) 12, and [Figure](#page-34-3) 13. The second method is to use abbreviated header where the stored REGAD register is used as shown in [Figure](#page-34-0) 10, [Figure](#page-34-1) 11, [Figure](#page-34-4) 14, and [Figure](#page-34-5) 15.

The stored REGAD register is updated on each TWSI transaction. The stored REGAD register can be updated by a dummy write command as shown in [Figure](#page-34-6) 16.

The Clause 45 encapsulation does not differentiate between random versus sequential read/write. All reads and writes can be sustained by the master by not sending a stop bit. So, one or more 16-bit words can be passed with the same encapsulated header. REGAD may or may not be post-incremented after each 16-bit word transfer depending on the INS[2:0].

All 16-bit read/write operations operate atomically. If a write transaction terminates with only 8 bits of the 16-bit word written in, then the 8 bit is discarded and REGAD will not post-increment (if selected). If a read transaction terminates with only 8 bits of the 16-bit word read, then the other 8-bits will be lost forever (that is, in the case of a clear on read register) and REGAD will not post-increment (if selected).

All read transactions must read least one byte of data. Write transactions can be dummy writes if no data is transferred. If no data is transferred, then no post-incrementing will occur.

The slave will acknowledge the first byte only when PHYAD[4:0] matches and the two most significant bits are 10 (binary).

The slave will acknowledge the second byte only if all the following conditions are met:

The first byte was acknowledged by the slave.



**88X5113 Datasheet - Public**

- The DEVAD[4:0] is among the supported device addresses in the PHY.
- INS[2] bit is a 0 (that is, it will not respond to reserved instructions).

The slave will acknowledge the third and subsequent bytes if all the following conditions are met:

- The first and second bytes was acknowledged by the slave.
- The transaction is a write transaction.
- A start bit or stop bit is not detected since the second acknowledge.

The slave will acknowledge the third and fourth bytes if all the following conditions are met:

- The first and second bytes was acknowledged by the slave.
- The instruction indicates a full header is being sent.
- A start bit (not counting the one at the beginning of the current transaction) or stop bit is not detected since the second acknowledge by the slave.

The slave will output 8-bit data if all the following conditions are met:

- The first and second bytes was acknowledged by the slave.
- The third and fourth bytes was acknowledge by the slave if instruction indicates a full header is being sent.
- The transaction is a read transaction.
- A start bit (not counting the one at the beginning of the current transaction), stop bit or no-acknowledge is not detected.

The slave will abort the current 16-bit transfer and will not post-increment the REGAD if a stop bit or no-acknowledge is prematurely detected. All further activities on the bus are ignored by the slave until a start bit is detected.

If the first byte of the REGAD is written and the transaction terminates without the second byte of REGAD being written, then the internal REGAD register will not update.

If a start bit is prematurely detected, then the slave will abort the current 16-bit transfer and will not post-increment the REGAD. This premature start bit will immediately trigger the start of the next I<sup>2</sup>C transaction.

If post-increment is active and the REGAD is 0xFFFF, then the REGAD will roll over to 0x0000.

#### <span id="page-33-0"></span>**Figure 8: Write, Full Header, Retain REGAD**



#### <span id="page-33-1"></span>**Figure 9: Write, Full Header, Post-Increment**



#### <span id="page-34-0"></span>**Figure 10: Write, Abbreviated Header, Retain REGAD**



#### <span id="page-34-1"></span>**Figure 11: Write, Abbreviated Header, Post-Increment**



<span id="page-34-2"></span>**Figure 12: Read, Full Header, Retain REGAD**



#### <span id="page-34-3"></span>**Figure 13: Read, Full Header, Post-Increment**



#### <span id="page-34-4"></span>**Figure 14: Read, Abbreviated Header, Retain REGAD**



#### <span id="page-34-5"></span>**Figure 15: Read, Abbreviated Header, Post-Increment**



#### <span id="page-34-6"></span>**Figure 16: Dummy Write Command to Set REGAD**

 $\frac{1}{2}$  10  $\frac{1}{4}$ PHYAD  $_0$  M/A | 01x  $\frac{1}{4}$ DEVAD  $_0$  |A  $\frac{1}{15}$  REGAD  $_8$  |A  $\frac{1}{7}$  REGAD  $_0$  |A |P | Address for DEVAD at REGAD



## <span id="page-35-0"></span>**3.5 TWSI, GPIO, and LED**

## <span id="page-35-1"></span>**3.5.1 GPIO[3:0] and LED[3:0]**

The GPIO pins are shared between the GPIO and LED functional modes. Each pin can be programmed independently to operate in GPIO or LED modes. The pin mapping is summarized in [Table](#page-35-4) 18.

<span id="page-35-4"></span>



GPIO[0] pin is configured to GPIO mode by setting register bits 31.F437.15:14 to 01. This pin can be configured in LED mode by setting register bits 31.F437.15:14 to 10.

The GPIO[3:1] are similar and are configured in GPIO mode by setting register bits 31.F439.15 (for GPIO[1]), 31.F43B.15 (GPIO[2]), and 31.F43D.15 (GPIO[3]) to 0 individually. These pins can be configured in LED mode by setting register bits 31.F439.15 (for GPIO[1]), 31.F43B.15 (GPIO[2]), and 31.F43D.15 (GPIO[3]) to 1 individually.

In GPIO mode, each pin can operate bidirectionally and can be individually configured. In the input mode, these pins can be used as interrupts. The GPIO operations are described in the sections below.

#### <span id="page-35-2"></span>**3.5.1.1 Controlling and Sensing**

In the GPIO mode, registers 31.F437.13, 31.F439.13, 31.F43B.13, and 31.F43D.13 control whether the GPIO pins are inputs or outputs. Each pin can be individually controlled. Registers 31.F437.7, 31.F439.7, 31.F43B.7, and 31.F43D.7 allow the pins to be controlled and sensed. When configured as input, a read to registers 31.F437.7, 31.F439.7, 31.F43B.7 and 31.F43D.7 will return the real-time sampled state of the pins GPIO[0], GPIO[1], GPIO[2], and GPIO[3], respectively at the time of the read. A write to these register will write to the output register, but have no immediate effect on the pin since the pin is configured to be an input. The input is sampled once every 6.4 ns (equivalent to one reference clock period). When configured as output, a write will write to the output register which will in turn drive the state of the pin. A read to registers 31.F437.7, 31.F439.7, 31.F43B.7, and 31.F43D.7 will return the value in the output registers.

#### <span id="page-35-3"></span>**3.5.1.2 GPIO Interrupts**

When the GPIO pins are configured as input, several types of interrupt events can be generated as described in [Table](#page-36-0) 19. Register bits 31.F437.10:8, 31.F439.10:8, 31.F43B.10:8, and 31.F43D.10:8 allow each pin to be configured to generate interrupt on one of 5 types of events - Low Level, High Level, High to Low Transition, Low to High Transition, and Transitions on Either Edge. The interrupt generation can also be disabled. When an interrupt event is generated on pin GPIO[0], it is latched
high in the sticky register 31.F437.11. Similarly, when interrupt event is generated on GPIO[1], GPIO[2] or GPIO[3], they are latched in the sticky register 31.F439.11, 31.F43B.11, and 31.F43D.11. The register bits will remain high until read. The GPIO interrupt can be asserted when an event occurs through pins GPIO[3:0]. Registers 31.F437.12, 31.F439.12, 31.F43B.12, and 31.F43D.12 set the interrupt enables.

Registers 31.F437.12 and 31.F437.11 are bitwise AND together to generate a GPIO[0] interrupt. Registers 31.F439.12 and 31.F439.11 are bitwise AND together to generate a GPIO[1] interrupt. Similarly, registers 31.F43B.12 and 31.F43B.11 are bitwise AND together to generate a GPIO[2] interrupt and registers 31.F43D.12 and 31.F43D.11 are bitwise AND together to generate a GPIO[3] interrupt. If the result is non-zero the GPIO interrupt will assert. For interrupt polarity control, refer to [Table](#page-36-0) 19.

<span id="page-36-0"></span>**Table 19: GPIO/LED Controls**

| Register                                                    | <b>Function</b>                                          | <b>Setting</b>                                                                                                                                                                                                                                                                                            | Mode   |
|-------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 31.F437.15:14                                               | GPIO 0 Function                                          | 00 = GPIO[0] is used for signaling.<br>01 = GPIO[0] is used for GPIO 0 function.<br>10 = GPIO[0] is used for LED 0 function.<br>$11 =$ Reserved.<br>(LED 0 can only select lane 0 as LED function)                                                                                                        | R/W    |
| 31.F439.15<br>31.F43B.15<br>31.F43D.15                      | <b>GPIO n Function</b><br>where $n = 1, 2, 3$            | 0 = GPIO [n] pin is used for GPIO 1 function.<br>1 = GPIO [n] pin is used for LED 1 function.<br>(LED n can only select lane n as LED function)                                                                                                                                                           | R/W    |
| 31.F437.13<br>31.F439.13<br>31.F43B.13<br>31.F43D.13        | LED n Output Enable<br>where $n = 0, 1, 2, 3$            | This bit has no effect unless register $31.F437.15:14 = 01$ .<br>$0 =$ Input<br>$1 =$ Output                                                                                                                                                                                                              | R/W    |
| 31.F437.12<br>31.F439.12<br>31.F43B.12<br>31.F43D.12        | GPIO n Interrupt<br>Enable<br>where $n = 0, 1, 2, 3$     | $0 = Disable$<br>$1 =$ Enable                                                                                                                                                                                                                                                                             | R/W    |
| 31.F437.11<br>31.F439.11<br>31.F43B.11<br>31.F43D.11        | <b>GPIO n Interrupt Status</b><br>where $n = 0, 1, 2, 3$ | This bit is not valid unless register $31.F437.15:14 = 01$ and<br>$31.F437.13 = 0.$<br>$0 = No$ interrupt has occurred.<br>$1 = An$ interrupt has occurred.                                                                                                                                               | RO, LH |
| 31.437.10:8<br>31.F439.10:8<br>31.F43B.10:8<br>31.F43D.10:8 | <b>GPIO n Interrupt Select</b><br>where $n = 0, 1, 2, 3$ | Interrupt is effective only when $31.F437.13 = 0$ .<br>$000 = No$ Interrupt<br>$001$ = Reserved<br>010 = Interrupt on Low Level<br>011 = Interrupt on High Level<br>100 = Interrupt on High to Low<br>101 = Interrupt on Low to High<br>$110 =$ Reserved<br>111 = Interrupt on Low to High or High to Low | R/W    |







## **3.5.1.3 LED**

The GPIO[3:0] pins can be used to drive LED pins. Setting register 31.F437.15:14 to 10 and registers 31.F439.15, 31.F43B.15, and 31.F43D.15 to 1 will configure the GPIO[0], GPIO[1], GPIO[2], GPIO[3] pin in the LED mode and named as LED[0], LED[1], LED[2] and LED[3]. Registers 31.F438, 31.F43A, 31.F43C, and 31.F43E control the operation of the LED pins. LED[3:0] will operate per this section unless the pin is used for GPIO purposes. [Figure](#page-37-0) 17 shows the general chaining of function for the LEDs. The various functions are described in the following sections. All LED pins are tri-state outputs.

#### <span id="page-37-0"></span>**Figure 17: LED Chain**



#### **LED Operations**

The LED pins relay various statuses of the PHY so that they can be displayed by the LEDs.

The status that the LEDs display is defined by registers 31.F438, 31.F43A, 31.F43C, and 31.F43E as shown in [Table](#page-38-0) 20. For each LED, if the condition selected by bits 11:8 is true, then the LED will blink. If the condition selected by bits 7:4 is true, then the LED will be solid on. If both selected conditions are true, then the blink will take precedence.

LED0 displays the status of lane 0, and LED1 displays the status of lane 1, and so on. Register bit 31.F438.12 is set to 1 to display the status of system (host) side transmit activity, receive activity and link status register on LED 0. Setting 31.F438.12 to 0 will display the status of line side on LED 0. Similarly, register bits 31.F43A.12, 31.F43C.12, and 31.F43E.12 are used to select the status of the host side or the line side for LED1, LED2, and LED3.

## **LED Polarity**

There are a variety of methods to hook up the LEDs. Some examples are shown in [Figure](#page-38-1) 18. Registers 31.F438.1:0, 31.F43A.1:0, 31.F43C.1:0, and 31.F43E.1:0 specify the output polarity for the LED function to accommodate a variety of installation options. The lower bit of each pair specified the on (active) state of the LED, either high or low. The upper bit of each pair specifies whether the off state of the LED should be driven to the opposite level of the on state or Hi-Z.

<span id="page-38-1"></span>



<span id="page-38-0"></span>







#### **Table 20: LED[3:0] Control and Status Register Bits (Continued)**

## **Pulse Stretching and Blinking**

Register 31.F435.14:12 specifies the pulse stretching duration for a particular activity. Only the transmit activity, receive activity, and (transmit or receive) activity are stretched. All other statuses are not stretched since they are static in nature and no stretching is required.

Some status will require blinking instead of a solid on. Registers 31.F435.10:8 and 31.F435.6:4 specify the two blink rates. The pulse stretching is applied first and the blinking will reflect the duration of the stretched pulse. Registers 31.F438.2, 31.F43A.2, 31.F43C.2, and 31.F43E.2 select which of the two blink rates to use for LED0 to LED3, respectively.

- 0 = Select Blink Rate 1.
- 1 = Select Blink Rate 2.

**Table 21: LED Timer Control**

| Register   | <b>Function</b> | <b>Setting</b> | Mode |
|------------|-----------------|----------------|------|
| 31.F435.15 | Reserved        | Set to 0.      | R/W  |







# **3.5.2 TWSI, GPIO 4, and GPIO 5**

The SCL and SDA pins are for TWSI mode and have the option to be used for GPIO functional mode. In TWSI mode, the SCL and SDA pins are coupled together, where the SCL pin is used as a clock, and SDA is used as a serial bidirectional data. The pin mapping is summarized in [Table](#page-41-0) 22.

#### <span id="page-41-0"></span>**Table 22: TWSI and GPIO Signal Mapping**



The SCL and SDA pins are configured to TWSI mode by setting 31.F430.14 to 0. TWSI is the default mode for these pins. SCL pin is configured in GPIO mode by setting register bits 31.F430.14 to 1. Similarly, SDA pin is configured in GPIO mode by setting register bits 31.F432.14 to 1.

TWSI is the two-wire serial interface standard. In a special mode, TWSI is used to load the SERDES and chip management firmware from an external EEPROM immediately after the reset is de-asserted. EEPROM is attached to the TWSI interface via the SCL and SDA pins. This interface can also be used to write the external EEPROM from an internal RAM using the embedded processor.

#### **Table 23: SCL Control**





# **Table 23: SCL Control (Continued)**

## **Table 24: SDA Control**





# **Table 24: SDA Control (Continued)**





## **Table 25: I/O Open Drain Control**



# **3.5.3 Two-wire Serial Interface (TWSI)**

TWSI is used to load the SERDES and chip management firmware from an external EEPROM. EEPROM is attached to the TWSI interface via the SCL and SDA pins. This interface can also be used to write the external EEPROM from an internal RAM using the embedded processor. External pull up resisters are required to connect to SCL and SDA pins.

# **3.6 Interrupt**

Various functional units in the device can generate interrupt on the INTn pin. The INTn interrupt pin will be active if any of the events enabled in the interrupt enable register occurs. If an interrupt event corresponding to a disabled interrupt enable bit occurs, then the corresponding interrupt status bit will be set even though the event does not activate the INTn pin.

By default, the INTn is driven low when an enabled interrupt is active. The polarity of the INTn pin can be changed by programming register 31.F421.2:1. The INTn pin can also be forced to be active by setting the register 31.F421.0 to 1.

| Register    | <b>Function</b>               | Setting                                                                                                                                                                                                                             |
|-------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31.F421.2:1 | Interrupt Polarity            | 00 = Active - drive INT low, Inactive - drive INT high<br>01 = Active - drive INT high, Inactive - drive INT low<br>10 = Active - drive INT low, Inactive - tri-state INT<br>11 = Active - drive INT high, Inactive - tri-state INT |
| 31.F421.0   | Force Interrupt Pin<br>Active | $0 =$ Normal operation<br>$1 =$ Force interrupt pin active.                                                                                                                                                                         |

**Table 26: Global Interrupt Control**

The interrupts are cleared after a read to the interrupt status register. F

The Global Interrupt Status register ([Table](#page-46-0) 27) summarizes which unit is requesting the interrupt. The interrupts are logically ORed along with register 31.F421.0 to form the interrupt output (INTn). The Global Interrupt Status register bits do not have corresponding Interrupt Enable bits. All the interrupt enables/masks are located within each unit.

[Figure](#page-46-1) 19 diagram shows the interrupt hierarchy and aggregation from different blocks.

<span id="page-46-1"></span>**Figure 19: Interrupt Hierarchy and Aggregation from Different Blocks**



<span id="page-46-0"></span>**Table 27: Global Interrupt Status**



[Table](#page-47-0) 28, [Table](#page-47-1) 29, [Table](#page-48-0) 30, and [Table](#page-48-1) 31 summarize the Line Side (N Unit) interrupt control and statuses for various interface modes. Excessive link error can be monitored to generate an interrupt event (See [Table](#page-49-0) 32).

The Host Side (M Unit) has the same set of interrupt function with the exception that the device register is 4 (instead of 3).



Each bit of the Interrupt Status register will be masked with the Interrupt Enable register, respectively, and each enabled output is ORed to form the aggregated unit interrupt. The Port Interrupt Statuses (register 31.F004.0 – Line Side Interrupt, register 31.F004.2 – System Side Interrupt) are the result of logical OR of the aggregated unit interrupt.

<span id="page-47-0"></span>**Table 28: 1G/2.5G Interrupt Enable, Interrupt Status, and Real-Time Status**

| <b>Bit Descriptions</b>           | Interrupt<br>Enable | Interrupt<br><b>Status</b> | Real-Time<br><b>Status</b> |
|-----------------------------------|---------------------|----------------------------|----------------------------|
| Speed Changed                     | 3.Bn01.14           | 3.Bn02.14                  | -                          |
| Duplex Changed                    | 3.Bn01.13           | 3.Bn02.13                  | -                          |
| Page Received                     | 3.Bn01.12           | 3.Bn02.12                  | $\overline{\phantom{0}}$   |
| <b>Auto-Negotiation Completed</b> | 3.Bn01.11           | 3.Bn02.11                  | $\overline{\phantom{0}}$   |
| Link Up to Link Down              | 3.Bn01.10           | 3.Bn02.10                  | -                          |
| Link Down to Link Up              | 3.Bn01.9            | 3.Bn02.9                   |                            |
| Symbol Error                      | 3.Bn01.8            | 3.Bn02.8                   | -                          |
| <b>False Carrier</b>              | 3.Bn01.7            | 3.Bn02.7                   |                            |

Where n = 0, 2, 4, 6 for Lane 0, 1, 2, and 3, respectively.

#### <span id="page-47-1"></span>**Table 29: 10G/25G Interrupt Enable, Interrupt Status, and Real-Time Status**



Where n = 0, 2, 4, 6 for Lane 0, 1, 2, and 3, respectively.

| <b>Bit Descriptions</b>        | <b>Interrupt Enable</b> | <b>Interrupt Status</b> | Real-Time<br><b>Status</b> |
|--------------------------------|-------------------------|-------------------------|----------------------------|
| <b>Local Fault Transmitted</b> | 3.9001.11               | 3.9002.11               | 3.9003.11                  |
| <b>Local Fault Received</b>    | 3.9001.10               | 3.9002.10               | 3.9003.10                  |
| Lane Alignment                 | 3.9001.9                | 3.9002.9                | 3.9003.9                   |
| Tx Lane Count err              | 3.9001.8                | 3.9002.8                | 3.9003.8                   |
| JIT 0 Lock Change              | 3.9001.7                | 3.9002.7                | 3.9003.7                   |
| JIT Local-Fault Lock Change    | 3.9001.6                | 3.9002.6                | 3.9003.6                   |
| Link Status Change             | 3.9001.5                | 3.9002.5                | 3.9003.5                   |
| High BER Change                | 3.9001.4                | 3.9002.4                | 3.9003.4                   |
| Lane 3:0 Block Lock Change     | 3.9001.3:0              | 3.9002.3:0              | 3.9003.3:0                 |
| <b>CRC</b>                     | 3.904A.2                | 3.904B.2                | -                          |
| FIFO Overflow                  | 3.904A.1                | 3.904B.1                | $\qquad \qquad$            |
| <b>FIFO Underflow</b>          | 3.904A.0                | 3.904B.0                |                            |

<span id="page-48-0"></span>**Table 30: 40G/50G Interrupt Enable, Interrupt Status, and Real-Time Status**

Where n = 0, 2, 4, 6 for Lane 0, 1, 2, and 3, respectively.

<span id="page-48-1"></span>





Where  $n = 0$ , 2 for Lane 0, 2, respectively.

#### <span id="page-49-0"></span>**Table 32: Excessive Link Error Interrupt Enable, Interrupt Status, and Real-Time Status**



The interrupt from the processor block is for debug or patch program: details are not provided here (For further details, refer to [Section](#page-58-0) 3.10).

All of the GPIO interrupts are only valid when the multi-function pins are configured as GPIO Inputs.



## **Table 33: GPIO1, GPIO2, GPIO3, GPIO4, CLK\_OUT\_SE1, CLK\_OUT\_SE2 Pins Interrupt**

[Table](#page-50-0) 34 summarizes the temperature sensor and GPIOs interrupt.

#### <span id="page-50-0"></span>**Table 34: Temp Sensor and GPIOs, Interrupt Enable, Interrupt Status**





# **Datasheet - Public**

## **Table 34: Temp Sensor and GPIOs, Interrupt Enable, Interrupt Status (Continued)**



# **3.7 Power Management**

The device will exit reset in a powered down state.

In general, it is not necessary to power down an unused interface. The device will automatically power down any unused circuits. Each of the ports or blocks can be manually powered down by setting the respective power down control bits as described in [Table](#page-52-0) 35.

To prevent fragmentation, the power down control function is designed to wait until the datapath is IDLE with the exception of Per Lane/Interface Mode Power Down control bits that are activated immediately and may cause fragmentation in the datapath.

#### <span id="page-52-0"></span>**Table 35: Power Down Control Bits**



Registers 3.F000 through 3.F003 or 4.F000 through 4.F003 define the operation modes for fixed mode. The power down bit 13 of them is only to be used for fixed mode. When Aneg is enabled, these registers are ignored.



# **3.8 IEEE 1149.1 and 1149.6 Controller**

The IEEE 1149.1 standard defines a test access port and boundary-scan architecture for digital integrated circuits and for the digital portions of mixed analog/digital integrated circuits. The IEEE 1149.6 standard defines a test access port and boundary-scan architecture for AC-coupled signals.

This standard provides a solution for testing assembled printed circuit boards and other products based on highly complex digital integrated circuits and high-density surface-mounting assembly techniques.

The device implements the instructions shown in [Table](#page-53-0) 36. Upon reset, ID\_CODE instruction is selected. The instruction opcodes are shown in [Table](#page-53-0) 36.



#### <span id="page-53-0"></span>**Table 36: TAP Controller Opcodes**

The device reserves five pins called the Test Access Port (TAP) to provide test access:

- Test Mode Select Input (TMS)
- **Test Clock Input (TCK)**
- Test Data Input (TDI)
- Test Data Output (TDO)
- Test Reset Input (TRSTn)

To ensure race-free operation all input and output data is synchronous with the test clock (TCK). TAP input signals (TMS and TDI) are clocked into the test logic on the rising edge of TCK, while output signal (TDO) is clocked on the falling edge. For additional details refer to the IEEE 1149.1 Boundary Scan Architecture document.

## **3.8.1 BYPASS Instruction**

The BYPASS instruction uses the bypass register. This register contains a single shift-register stage and is used to provide a minimum length serial path between the TDI and TDO pins of the 88X5113 device when test operation is not required. This arrangement allows rapid movement of test data to and from other testable devices in the system.

## **3.8.2 SAMPLE/PRELOAD Instruction**

The SAMPLE/PRELOAD instruction enables scanning of the boundary-scan register without causing interference to the normal operation of the device. Two functions are performed when this instruction is selected: sample and preload.

Sample allows a snapshot to be taken of the data flowing from the system pins to the on-chip test logic or vice versa, without interfering with normal operation. The snapshot is taken on the rising edge of TCK in the Capture-DR controller state, and the data can be viewed by shifting through the component's TDO output.

While sampling and shifting data out through TDO for observation, preload enables an initial data pattern to be shifted in through TDI and to be placed at the latched parallel output of the boundary-scan register cells that are connected to system output pins. This step ensures that known data is driven through the system output pins upon entering the extest instruction. Without preload, indeterminate data would be driven until the first scan sequence is complete. The shifting of data for the sample and preload phases can occur simultaneously. While data capture is being shifted out, the preload data can be shifted in.

The boundary scan register for CONFIG[2] is closest to TDO.

[Table](#page-54-0) 37 lists the boundary scan order where:

TDI  $\rightarrow$  LIN[0]  $\rightarrow$  ...  $\rightarrow$  CONFIG[2] $\rightarrow$  TDO

<span id="page-54-0"></span>









| Order | <b>Ball</b> | Type             |
|-------|-------------|------------------|
| 47    | GPIO[3]     | Output           |
| 48    | GPIO[3]     | Input            |
| 49    | LOP[3]      | AC Output        |
| 50    | LON[3]      | <b>AC Output</b> |
| 51    | LIP[3]      | AC Input         |
| 52    | LIN[3]      | AC Input         |
| 53    | LOP[2]      | AC Output        |
| 54    | LON[2]      | <b>AC Output</b> |
| 55    | LIP[2]      | AC Input         |
| 56    | LIN[2]      | AC Input         |
| 57    | LOP[1]      | AC Output        |
| 58    | LON[1]      | AC Output        |
| 59    | LIP[1]      | AC Input         |
| 60    | LIN[1]      | AC Input         |
| 61    | LOP[0]      | AC Output        |
| 62    | LON[0]      | AC Output        |
| 63    | LIP[0]      | AC Input         |
| 64    | LIN[0]      | AC Input         |

**Table 37: Boundary Scan Chain Order (Continued)**

## **3.8.3 EXTEST Instruction**

The EXTEST instruction enables circuitry external to the 88X5113 device (typically the board interconnections) to be tested. Prior to executing the EXTEST instruction, the first test stimulus to be applied is shifted into the boundary-scan registers using the sample/preload instruction. So, when the change to the extest instruction occurs, known data is driven immediately from the 88X5113 to its external connections. The SERDES output pins will be driven to static levels. The positive and negative legs of the SERDES output pins are controlled via a single boundary scan cell.The positive leg outputs the level specified by the boundary scan cell while the negative leg outputs the opposite level.

# **3.8.4 CLAMP Instruction**

The CLAMP instruction enables the state of the signals driven from component pins to be determined from the boundary-scan register while the bypass register is selected as the serial path between TDI and TDO. The signals driven from the component pins do not change while the clamp instruction is selected.



# **3.8.5 HIGH-Z Instruction**

The HIGH-Z instruction places all of the digital component system logic outputs in an inactive high-impedance drive state. In this state, an in-circuit test system may drive signals onto the connections normally driven by a component output without incurring the risk of damage to the component.



The SERDES outputs cannot be tri-stated.

# **3.8.6 ID CODE Instruction**

The ID CODE contains the manufacturer identity, part and version.

**Table 38: ID CODE Instruction**

| Version      | <b>Part Number</b> | <b>Manufacturer Identity</b> |       |
|--------------|--------------------|------------------------------|-------|
| Bit 31 to 28 | Bit 27 to 12       | Bit 11 to 1                  | Bit 0 |
| 0000         | 0000000001000110   | 00111101001                  |       |

# **3.8.7 EXTEST\_PULSE Instruction**

When the AC/DC select is set to DC the EXTEST\_PULSE instruction has the same behavior as the EXTEST instruction.

When the AC/DC select is set to AC, the EXTEST\_PULSE instruction has the same behavior as the EXTEST instruction except for the behavior of the SERDES output pins.

As in the EXTEST instruction, the test stimulus must first be shifted into the boundary-scan registers. Upon the execution of the EXTEST\_PULSE instruction the SERDES positive output pins output the level specified by the test stimulus and SERDES negative output pins output the opposite level.

However, if the TAP controller enters into the Run-Test/Idle state the SERDES positive output pins output the inverted level specified by the test stimulus and SERDES negative output pins output the opposite level.

When the TAP controller exits the Run-Test/Idle state, the SERDES positive output pins again output the level specified by the test stimulus and SERDES negative output pins output the opposite level.

# **3.8.8 EXTEST\_TRAIN Instruction**

When the AC/DC select is set to DC, the EXTEST\_TRAIN instruction has the same behavior as the EXTEST instruction.

When the AC/DC select is set to AC, the EXTEST\_TRAIN instruction has the same behavior as the EXTEST instruction except for the behavior of the SERDES output pins.

As in the EXTEST instruction, the test stimulus must first be shifted into the boundary-scan registers. Upon the execution of the EXTEST\_PULSE instruction the SERDES positive output pins output the level specified by the test stimulus and SERDES negative output pins output the opposite level.

However, if the TAP controller enters into the Run-Test/Idle state the SERDES output pins will toggle between inverted and non-inverted levels on the falling edge of TCK. This toggling will continue for as long as the TAP controller remains in the Run-Test/Idle state.

When the TAP controller exits the Run-Test/Idle state, the SERDES positive output pins again output the level specified by the test stimulus and SERDES negative output pins output the opposite level. Reference Clock

An external oscillator provides a reference for the on-board transmit Phase Lock Loop (PLL) and clock generation block that provides internal clocks for both the transmit and receive data paths. A 156.25 MHz differential clock should be connected to the CLKP/CLKN pins. AC coupling is required for the pins. The detail requirements for CLKP/CLKN inputs are listed in [Section](#page-152-0) 7.7.

The device can generate a 25 MHz differential output clock on the CLK25P/CLK25N pins that is frequency locked to the 156.25 MHz clock on the CLKP/CLKN pins. If AVDDT is connected to 2.5V or 3.3V supply, then the CLK25P/CLK25N will start oscillating when CLKP/CLKN oscillates at start up. The 25 MHz clock can be disabled by coupling AVDDT to VSS. Additional details on the 25 MHz clock can be found in [Section](#page-98-0) 6.1.

# **3.9 Temperature Sensor**

The device contains an internal temperature sensor.

# <span id="page-58-0"></span>**3.10 On-chip Processor**

The chip has a small, efficient microcontroller with supporting hardware designed to offload the system's CPU by automating configuration and workaround tasks.

The processor block can access any register with a PHY and Dev address. It monitors the status of the chip, such as PCS mode, temperature reading, link status, and when it detects an irregularity, it initiates software routines to reconfigure or recover the chip. It supports the boot code loading function through the dedicated TWSI interface from external EEPROM to the internal RAM. There is also a provision to program the external EEPROM from the internal RAM through the common TWSI interface.

# **3.11 Synchronous Ethernet Mode**

The device can output a divide-down version of recovered clock for other chips to synchronize to it. It has two applications as shown in following figures.







Note: Only relevant signals paths shown in figure for clarity



## **Figure 21: Synchronous Ethernet with 88X5113 in an Ethernet Application**

Note: Only relevant signal paths shown in figure for clarity

The recovered clock can be chosen from line side or host side, and from lane 0 to lane 3. The device has three methods to send out recovered clock (called RCLK A,B,C). RCLK A is sent to Interrupt pin (INTn). The RCLK B is sent to SCL pin. RCLK C is sent to SDA pin.

[Figure](#page-61-0) 22 shows the registers to configure final recovered clock RCLK A to INTn pin. Register 31.F422 is controlling Line side clock divider 1. Bit 0 will choose 32T clock when set to 1 and choose 40T clock when set to 0. Bit 2:1 will choose clock from lane 0~3. Bit 4 is set to 1 to enable the clock divider 1. Bit 5 will set whether to enable clock divider after SERDES clock is ready (set 1). Bit 15:8 configures the divider ratio for clock divider 1. The divide ratio is 2 to the power of ([15:8] +1).





<span id="page-61-0"></span>

Register 31.F424 controls the host-side clock divider 1. It has same definition as 31.F422.

Register 31.F423 and 31.F425 control Recovered Clock divider 2 of Line Side and Host side correspondingly.

The Line divider 1 clock and divider 2 clock go through MUX 1 and MUX2 to output two clocks (clock1 and clock2) for top-level. It is controlled by 31.F426.0 and 31.F426.2.

The Host divider 1 clock and divider 2 clock go through MUX1 and MUX2 to output two clocks (clock1 and clock2) for top-level. It is controlled by 31.F426.4 and 31.F426.6.

Line clock1, clock2 and Host clock1, clock2 will go through top-level two-level multiplexes to generate final RCLK A, B or C. Each of them can be chosen from either Line or Host side, either from clock1 or clock2 individually.

As shown in [Figure](#page-61-0) 22, 31.F427.3:0 configures the final 4 to 1 selection for RCLK A (to INTn pin). Bit 0 selects Line clock1 or clock2. Bit 1 selects Host clock1 or clock2. Bit 3 choose the clock from Line or Host. Bit 4 is the final clock enable. The controls for RCLK B (to SCL) is 31.F427.7:4. The controls for RCLK C (to SDA) is 31.F427.11:8.

# **3.12 Power Supplies**

The device requires the following supplies to power the core and I/O.

- AVDDL, AVDDH, and AVDDC should be tied together and sourced from the same power supply on the board.
- AVDDL: Line SERDES 1.0V supply
- AVDDH: Host SERDES 1.0V supply
- AVDDC: Common analog 1.0V supply
- AVDDT: For 25 MHz PLL and temperature sensor function. 3.3V or 2.5V is required for operation.
- **DEDUARY COUPLE AVDDT to VSS if the 25 MHz PLL and the temperature sensor functions are not needed.** This pin can be tied together with VDDON or VDDOS with filtering to separate it from the digital supply.
- Core 0.9V(Commercial) digital supply
- VDDON: Digital I/O supply. For 2.5V or 3.3V operation, the VSEL\_N pin should be tied to VSS. For 1.05V, 1.2V, 1.5V, 1.8V operation, the VSEL\_N pin should be tied to VDDON. The pins running on the VDDON supply are RESETn, SCL, SDA, TDI, TDO, TCK, TMS, TRSTn, GPIO[3:0].
- VDDOS: Digital I/O supply. For 2.5V or 3.3V operation, the VSEL\_S pin should be tied to VSS. For 1.05V, 1.2V, 1.5V, and 1.8V operation, the VSEL\_S pin should be tied to VDDOS. The pins running on the VDDOS supply are MDC, MDIO, INTn, PHYAD[3:0], CONFIG[2:0], TEST[1:0].



# **4 Line Side Description**

The line interface comprises four differential input lanes and four differential output lanes. [Table](#page-65-0) 40 lists out what is active for all the modes. The device can be configured to operate in single-port operation or four sub-port operation depending on how many SERDES lanes are used to form the port. Each sub-port's mode of operation can be configured via Auto-Negotiation or forced mode. Any of the modes shown in [Table](#page-65-0) 40 can be set via forced mode. However, only the modes with the Y in the last column can be configured via Clause 73 Auto-Negotiation. [Table](#page-68-0) 41 shows the register setting required to force a particular mode. Register 3.F000n is used to select the sub-port n. 40 Gbps, 50 Gbps, and 100 Gbps speeds are not supported by sub-ports 1, 2, and 3.

For the purpose of the subsequent discussion, we will refer only to the registers in sub-port 0 unless otherwise noted. The registers in ports 1, 2, and 3 are offset as shown in the Equivalent Registers Between Line and Host Interface table in [Section](#page-93-0) 5 and behave in the same way as sub-port 0. Single-port operation (multi-lane port operation) maps into sub-port 0. That is, sub-port 0 supports all speeds, while sub-port 1, 2, and 3 supports neither 40 Gbps, 50 Gbps, nor 100 Gbps speeds.

The priority for mode selection is listed in decreasing order of priority:

- 1. If Auto-Negotiation of sub-port 0 is enabled (7.0000.12 = 1) and any capability that requires multiple lanes is advertised (for example, 40 Gbps, 50 Gbps, or 100 Gbps), then operation on sub-ports 1, 2, and 3 are disabled. Registers 3.F000 to 3.F0003 are ignored. Auto-Negotiation will determine the mode to operate. Even if the Auto-Negotiation result in a single-lane operation, sub-ports 1, 2, and 3 will still be disabled.
- 2. If Auto-Negotiation of sub-port 0 is disabled (7.0000.12 = 0), then register 3.F000 is used to force the mode of operation on sub-port 0. If a capability that requires multiple lanes is selected, then operation on sub-ports 1, 2, and 3 are disabled and registers 3.F001 to 3.F003 are ignored.
- 3. If neither #1 nor #2 above are in effect, then each sub-port operates independently. If sub-port n Auto-Negotiation is enabled then Auto-Negotiation will determine the mode to operate and register 3.F00n is ignored.
- 4. If none of the above are in effect, then register 3.F00n will determine the mode of operation.

If Auto-Negotiation is disabled on sub-port n and register 3.F00n selects a mode that requires Clause 72 training, then it is the user's responsibility to properly set the Auto-Negotiation registers to advertise only the capability that is consistent with the mode requested in register 3.F00n even though register 7.0000.12 is set to 0. The Auto-Negotiation in this case is used only to synchronize the two link partners in order to start the Clause 72 training. As part of the Clause 72 training procedure, the device will automatically initiate Auto-Negotiation even though register 7.0000.12 is set to 0. When Auto-Negotiation completes the device will commence Clause 72 training for the mode selected in register 3.F00n. The device only checks that Auto-Negotiation completes, and does not check whether the resolved capability matches the mode selected in register 3.F00n.

# **4.1 Interface Modes of Operation**

[Table](#page-64-0) 39 provides a description of the interface modes of operations detailed in [Table](#page-65-0) 40.

<span id="page-64-0"></span>**Table 39: Mode Definition Reference**

| Symbol                 | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Type</b>            | $P = PCS$<br>$R =$ Retimer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Speed                  | $1 = 1$ Gbps - single lane<br>$2.5 = 2.5$ Gbps - single lane<br>$5 = 5$ Gbps - single lane<br>$10 = 10$ Gbps - single lane<br>25 = 25 Gbps - 1 lane x 25 Gbps or 2 lanes x 12.5 Gbps or 4 lanes x 6.25G<br>$40 = 40$ Gbps - 4 lanes x 10 Gbps<br>50 = 50 Gbps - 1 lane x 50 Gbps or 2 lanes x 25 Gbps or 4 lanes x 12.5 Gbps<br>$100 = 100$ Gbps - 2 lanes x 50 Gbps or 4 lanes x 25 Gbps<br>$200 = 200$ Gbps - 4 lanes x 50 Gbps                                                                                                                                                                                                                                                             |
| Training/AN/Co<br>ding | $X = BASE-X$<br>S = SGMII System<br>$P = SGMI$ PHY<br>$L = N RZ BASE-R/X$ , no Auto-Negotiation<br>K = NRZ BASE-R/X, Backplane<br>C = NRZ BASE-R, Twinax<br>$J =$ Same as K except consortium<br>B = Same as C except consortium<br>$M =$ same as L Non-Standard 50GBASE-R2<br>$U = PAM4 BASE-R$ , no Auto-Negotiation<br>Q = PAM4 BASE-R, Twin ax/Backplane<br>Y = Same as L for Non-Standard 25GBASE-R2, no Auto-Negotiation<br>Z = Same as C for Non-Standard 25GBASE-R2, Auto-Negotiation<br>A = Same as L for Non-Standard 25GBASE-R4, no Auto-Negotiation<br>G = Same as C for Non-Standard 25GBASE-R4, Auto-Negotiation<br>H = Same as K for Non-Standard 25GBASE-R4, Auto-Negotiation |
| <b>FEC</b>             | $N = No FEC$<br>$F = KR\text{-}FEC$ (Firecode)<br>$R = RS-FEC (528, 514)$<br>$P = RS-FEC (544, 514)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



## <span id="page-65-0"></span>**Table 40: Interface Modes of Operation**









## **Table 40: Interface Modes of Operation (Continued)**



- **•** 2.5G and 5G mode currently being defined in IEEE 802.3 CU4HDD study group.
- **•** Clause 73 Auto-Negotiation can be turned on or off. Bits being defined by CU4HDD.
- **•** The P100KN mode is non-standard but requires Auto-Negotiation to be on to start training. The 100GBASE-CR4 bit will be used.
- **•** 50GBASE-R4 uses 40GBASE-R4 Auto-Negotiation ability bits to negotiate. This is a custom mode where both link partners know a-priori to negotiate to 50G
- **•** R400Q uses AN based on Clause 73, with use of allocated next page field for CR-8 and Clause 136 start up protocol for pre-coder/training options.

#### <span id="page-68-0"></span>**Table 41: Register Control to Select Mode of Operation**

**Note**





## **Table 41: Register Control to Select Mode of Operation (Continued)**







1. 3.F00n where n is sub-port n.

2. Where X means don't care.









## **Table 42: Base Link Register on PCS Modes (Continued)**

# **4.2 Electrical Interface**

The input of the SERDES (Rx) is AC coupled on die while the output (Tx) is not AC coupled. All SERDES inputs and outputs are internally terminated by 50 $Ω$  each (or 100 $Ω$  differential).

The SERDES transmitter uses has a three-tap (1 pre-tap and 1 post-tap) FIR filter is implemented for the purpose of channel equalization. The FIR tap values are automatically adjusted during Clause 72 training or can be manually adjusted to optimize the transmit eye over a particular channel.

[Table](#page-65-0) 40 Line I/O column lists out the supported electrical interfaces. Refer to the appropriate standards for detailed information.

# **4.3 PCS and PMA**

The device supports many different modes of operation as shown in [Table](#page-65-0) 40, all the PCS modes reduce down to four PCS types as shown in [Table](#page-71-0) 43. There are four copies of each single-lane PCS types forming four sub-ports and one copy of each multi-lane PCS on sub-port 0. The register location of each PCS type are summarized in the Equivalent Registers Between Line and Host Interface table in [Section](#page-93-0) 5.



<span id="page-71-0"></span>
# **4.3.1 100GBASE-R4 PCS (Modes P100\*)**

The various 100GBASE-R4 PCS and PMA operate according to IEEE 802.3ba, 802.3bj, and 802.3bm specifications depending on the type selected. In general, a 64B/66B coding and scrambling is used to improve the transmission characteristics of the serial data and ease clock recovery at the receiver. The data stream is distributed across 20 virtual lanes. The alignment markers allows the lanes to be aligned and lanes to be reordered at the receiver. The Reed Solomon FEC reduces the bit error rate of the recovered data.

100GBASE-LR4 up to the CAUI-4 interface takes the path from the CGMII through the 20:4 bit multiplexer to the serializer on the egress direction. It takes the path from the de-serializer though the 4:20 de-multiplexer to the CGMII in the ingress direction. The Reed Solomon FEC is not used and there is no training of the transmitter FIR coefficients.

100GBASE-SR4 up to the CAUI-4 interface takes the path from the CGMII through the transcoder through the Reed Solomon encoder through the symbol distribution to the serializer on the egress direction. The alignment marker is remapped and sent to the Reed Solomon encoder. The receive path starts from the de-serializer through the alignment/de-skew/reorder though the Reed Solomon to the CGMII in the ingress direction. There is no training of the transmitter FIR coefficients. The Reed Solomon uses the RS (528, 514) code.

100GBASE-CR4 (to the CR4 PMD) path is identical to 100GBASE-SR4 except IEEE 802.3 Clause 72.6.10 training occurs to set the transmitter FIR coefficients and the receiver equalization is tuned for shielded balanced copper cabling.

100GBASE-KR4 path is identical to 100GBASE-CR4 except the transmitter FIR and the receiver equalization is tuned for KR4 electrical backplanes.

RS (528, 514). In modes where the Reed Solomon FEC is active, the behavior of the FEC can be modified by setting register 1.00C8.1:0.

- 00 = Full error detection and correction, set 1.00C8 = 16'h0000.
- 01 = Error detection without correction. Blocks with errors will be intentionally corrupted to prevent uncorrectable errors from propagating, set 1.00C8 = 16'h0001.
- 10 = Error detection without correction. Blocks with errors will be passed as received.
- The detected error will be reported in registers 1.00CC and 1.00CD.

Each of the bit settings requires a software reset to take effect.

P100KN is a non-standard mode that operates similarly to 100GBASE-LR4 without FEC, but IEEE 802.3 Clause 72.6.10 training occurs. When in this mode, the 100GBASE-CR4 Auto-Negotiation ability is set to initiate the training.



#### **Figure 23: 100GBASE-R4 Data Path**



# **4.3.2 40GBASE-R4, 50GBASE-R4, 50GBASE-R2 PCS (Modes P40\*, P50\*)**

The 40GBASE-R4 PCS operates according to the IEEE 802.3ba specification. The PCS uses a 64B/66B coding and scrambling to improve the transmission characteristics of the serial data and ease clock recovery at the receiver. The data stream is distributed across 4 lanes. The alignment markers allow the lanes to be aligned and lanes to be swapped at the receiver. The synchronization headers for 64B/66B code enable the receiver to achieve block alignment on the receive data.

The 40GBASE-R4 datapath is shown in [Figure](#page-75-0) 24. The Reed-Solomon encoder/FEC path and 4:2 Mux/2:4 De-Mux paths are bypassed in the 40GBASE-R4 and 50GBASE-R4. The differences among the various types are described below.

40GBASE-LR4 up to the XLAUI-4 interface has no training of the transmitter FIR coefficients.

40GBASE-CR4 uses IEEE 802.3 Clause 72.6.10 training to set the transmitter FIR coefficients. The receiver equalization is tuned for shielded balanced copper cabling. The optional Clause 74 KR-FEC can be enabled or disabled.

40GBASE-KR4 path is identical to 40GBASE-CR4 except the transmitter FIR and the receiver equalization is tuned for KR4 electrical backplanes. The optional Clause 74 KR-FEC can be enabled or disabled.

P40LF is a non-standard mode that operates similarly to 40GBASE-LR4 with the KR-FEC enabled. IEEE 802.3 Clause 72.6.10 training does not takes place.

P50L\*, P50C\*, P50K\* modes are identical to each corresponding P40\* modes except the line rate is 1.25 times faster.

The 50GBASE-R2 datapath is shown in [Figure](#page-75-0) 24. The path either goes through the Reed-Solomon encoder/FEC path or the 4:2 Mux/2:4 De-Mux paths.

50GBASE-CR2 without FEC and with KR-FEC is similar to 40GBASE-CR4 except the data rate is 1.25 time faster and 4 virtual lanes are bit interleaved onto 2 lanes. This mode uses IEEE 802.3 Clause 72.6.10 training to set the transmitter FIR coefficients. The receiver equalization is tuned for shielded balanced copper cabling.

50GBASE-CR2 with RS-FEC is similar to 40GBASE-CR4 except the data rate is 1.25 times faster and 4 virtual lanes are transcoded and put through the Reed-Solomon encoder. The Reed-Solomon symbols are symbol interleaved onto two lanes. This mode uses IEEE 802.3 Clause 72.6.10 training to set the transmitter FIR coefficients. The receiver equalization is tuned for shielded balanced copper cabling.

50GBASE-KR2 path is identical to 50GBASE-CR2 except the transmitter FIR and the receiver equalization is tuned for KR electrical backplanes.

P50M\* modes are identical to each corresponding P50B\* modes except IEEE 802.3 Clause 72.6.10 training is not used.





#### <span id="page-75-0"></span>**Figure 24: 40GBASE-R4, 50GBASE-R4, and 50GBASE-R2 Datapath**

## **4.3.3 5GBASE-R, 10GBASE-R, and 25GBASE-R PCS (Modes P5L, P10\*, P25\*)**

The 10GBASE-R PCS operates according to the IEEE 802.3 Clause 49 specification. The 25GBASE-R PCS operates according to the IEEE 802.3by specification. The PCS uses a 64B/66B coding and scrambling to improve the transmission characteristics of the serial data and ease clock recovery at the receiver.

The 5GBASE-R, 10GBASE-R, and 25GBASE-R datapath is shown in [Figure](#page-77-0) 25.

10GBASE-SR/LR has no training of the transmitter FIR coefficients.

10GBASE-KR uses IEEE 802.3 Clause 72.6.10 training to set the transmitter FIR coefficients. The receiver equalization is tuned for either shielded balanced copper cabling or KR electrical backplanes. The optional Clause 74 KR-FEC can be enabled or disabled.

P10LF is a non-standard mode that operates similarly to 10GBASE-LR with the KR-FEC enabled. IEEE 802.3 Clause 72.6.10 training does not occur.

5GBASE-R is identical to 10GBASE-SR/LR running at half speed.

25GBASE-SR uses the Clause 108 RS-FEC but has no training of the transmitter FIR coefficients.

25GBASE-CR is similar to 25GBASE-SR except it uses IEEE 802.3 Clause 72.6.10 training to set the transmitter FIR coefficients. The receiver equalization is tuned for shielded balanced copper cabling. The optional Clause 74 KR-FEC can be enabled or disabled. The optional Clause 108 RS-FEC can be enabled or disabled.

25GBASE-KR path is identical to 25GBASE-CR except the transmitter FIR and the receiver equalization is tuned for KR electrical backplanes. The optional Clause 74 KR-FEC can be enabled or disabled. The optional Clause 108 RS-FEC can be enabled or disabled.

P25B\* modes are identical to each corresponding P25C\* modes except the Auto-Negotiation used is per the Consortium specification.

P25J\* modes are identical to each corresponding P25K\* modes except the Auto-Negotiation used is per the Consortium specification.

P25LN is identical to 10GBASE-SR/LR except running 2.5 times faster.

P25LF is identical to P10LF except running 2.5 times faster.



<span id="page-77-0"></span>



## **4.3.4 SGMII, 1000BASE-X, and 2.5GBASE-X**

#### **4.3.4.1 PCS**

The 1000BASE-X PCS operates according to Clause 36 of the IEEE 802.3 specification. The PCS uses a 8/10 bit coding for DC line balancing. For further details, refer to the IEEE 802.3 specification.

The SGMII protocol is also supported over 1000BASE-X. The SGMII allows 10 Mbps, 100 Mbps, and 1000 Mbps throughput over 1000BASE-X line coding.

When SGMII Auto-Negotiation is turned off  $(3.3n00.12 = 0)$ , the speed setting is programmed via register 3.3n00 bits 13 and 6. (n = 0, 2, 4, 6 for sub-ports 0, 1, 2, and 3, respectively). Link is established when the underlying 1000BASE-X establishes link.

When SGMII Auto-Negotiation is turned on  $(3.3n00.12 = 1)$ , the SGMII is set to the speed setting is determined by the Auto-Negotiation speed advertised by the link partner if the device is in SGMII (System) mode. Auto-Negotiations have to complete prior to link being established.

2.500BASE-X is identical to 1000GBASE-X operation as described except it runs 2.5 times faster. Clause 37 Auto-Negotiation is not supported in 2.500BASE-X.

## **4.3.4.2 1000BASE-X Auto-Negotiation**

1000BASE-X Auto-Negotiation is defined in Clause 37 of the IEEE 802.3 specification. It is used to auto-negotiate duplex and flow control over fiber cable. Registers 3.3n00, 3.3n04, 3.3n05, 3.3n06, 3.3n07, 3.3n08, and 3.3n0F are used to enable AN, advertise capabilities, determine the link partner's capabilities, show AN status, and show the duplex mode of operation, respectively.

The device supports Next Page option for 1000BASE-X Auto-Negotiation. Register 3.3n07 of the fiber pages is used to transmit Next Pages, and register 3.3n08 of the fiber pages is used to store the received Next Pages. The Next Page exchange occurs with software intervention. The user must set register 3.3n04.15 to enable fiber Next Page exchange. Each Next Page received in the registers should be read before a new Next Page to be transmitted is loaded in register 3.3n07.

If the PHY enables 1000BASE-X Auto-Negotiation and the link partner does not, then the link cannot be established. The device implements an Auto-Negotiation bypass mode. See [Section](#page-78-0) 4.3.4.4 for details.

#### **4.3.4.3 SGMII Auto-Negotiation**

SGMII is a de-facto standard designed by Cisco. SGMII uses 1000BASE-X coding to send data as well as Auto-Negotiation information between the PHY and the MAC. However, the contents of the SGMII Auto-Negotiation are different than the 1000BASE-X Auto-Negotiation. See the *Cisco SGMII Specification* and the *MAC Interfaces and Auto-Negotiation Application Note* for further details.

The device supports SGMII interface with and without Auto-Negotiation. Auto-Negotiation can be enabled or disabled by writing to Register 3.3n00.12 followed by a soft reset. If SGMII Auto-Negotiation is disabled, then the MAC interface link, speed, and duplex status (determined by the media side) cannot be conveyed to the MAC from the PHY. The user must program the MAC with this information in some other manner (for example, by reading PHY registers for link, speed, and duplex status).

## <span id="page-78-0"></span>**4.3.4.4 Auto-Negotiation Bypass Mode**

If the MAC or the PHY implements the Auto-Negotiation function and the other does not implement the function, then two-way communication is not possible unless Auto-Negotiation is manually disabled and both sides are configured to work in the same operational modes. To solve this problem, the device implements the SGMII Interface Auto-Negotiation Bypass Mode. When entering the state Ability Detect, a bypass timer begins to count down from an initial value of approximately 200 ms. If the device receives idles during the 200 ms, then the device will interpret that the other side is live, but cannot send configuration codes to perform Auto-Negotiation. After 200 ms, the state machine will move to a new state called Bypass. Link, Up in which the device assumes a link-up status and the operational mode is set to the value listed under the Comments column of [Table](#page-78-1) 44.

| Register<br>3.3n00.12 | Register<br>3.Bn000.13 | <b>Comments</b>                                                                                                                     |
|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0                     | X                      | No Auto-Negotiation. The user is responsible for determining the speed,<br>link, and duplex status by reading PHY registers.        |
|                       | 0                      | Normal SGMII Auto-Negotiation. Speed, link, and duplex status are<br>automatically communicated to the MAC during Auto-Negotiation. |
|                       |                        | Media Auto-Negotiation is enabled.<br>Normal operation.                                                                             |
|                       |                        | Media Auto-Negotiation is disabled.<br>After 200 ms, the PHY will disable Auto-Negotiation and the link based<br>on idles.          |

<span id="page-78-1"></span>**Table 44: SGMII Auto-Negotiation Modes**



# **4.4 Auto-Negotiation**

The device supports 802.3ap Clause 73 Auto-Negotiation as well as the next pages required for the 25/50G consortium specifications. When the Auto-Negotiation configuration bits are set correctly and Auto-Negotiation is enabled, no further user intervention is required for Auto-Negotiation to complete.

There are four copies of the Auto-Negotiation circuit on the line interface. Sub-port 0 supports all abilities shown in [Table](#page-65-0) 40 with a Y in the last column. Sub-ports 1, 2, and 3 is similar to sub-port 0 except 40G, 50G, and 100G modes are not supported.

The enabling and disabling of the Auto-Negotiation circuit for each sub-port is discussed in [Section](#page-63-0) 4. If Auto-Negotiation is disabled and the device is manually set to a mode that KR training is required, then Auto-Negotiation will still run automatically. It is the user's responsibility to properly set the Auto-Negotiation registers to advertise only the capability that is consistent with the manually set mode.

The registers to control the 802.3ap Auto-Negotiation for sub-port 0 can be found starting at register 7.0000. The registers to control sub-port 0 consortium Auto-Negotiation can be found starting at register 7.8010. The registers for sub-port 1, 2, and 3 can be found in their corresponding offset addresses as mapped in the 88X5113 Registers documentation.

# **4.5 Loopback**

# **4.5.1 Line-side Loopbacks**

[Figure](#page-80-0) 26 shows shallow line loopback (path A), deep loopbacks for line side. The deep loopback can be enabled at PCS to PMA boundary which is called PCS deep loopback (path B). The deep loopback can be at PMA to SERDES boundary so called PMA deep loopback (path C).

[Table](#page-81-0) 45 shows how to turn on shallow line loopback. Table 46 shows how to turn on deep loopbacks for line side.



<span id="page-80-0"></span>**Figure 26: Line-side Loopback**

#### <span id="page-80-1"></span>**Table 45: Shallow Line Loopback Control Bits**





The couple modes such as 40G/50G-R4, 50G-R2, and 100G-R4 always use lane 0.

<span id="page-81-0"></span>**Table 46: Deep Loopback Control Bits**

| Deep Loopback<br><b>Bits Description</b> | Unit<br>Affected                                | Register - Line<br>(PCS Deep Loopback)                                     | Register - Line<br>(PMA Deep Loopback) |
|------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|
| Deep loopback - 100G                     | Lane $0$                                        | 3.0000.14 (Loopback E in Figure 27)                                        | 1.0000.0 (Loopback F in Figure 27)     |
| Deep loopback -<br>40G/50G               | Lane $0$                                        | 3.1000.14 (Loopback E in Figure 27)                                        | 1.2000.0 (Loopback F in Figure 27)     |
| Deep loopback -<br>5G/10G/25G            | Lane <sub>0</sub><br>Lane 1<br>Lane 2<br>Lane 3 | 3.2000.14 (Loopback E in Figure 27)<br>3.2200.14<br>3.2400.14<br>3.2600.11 | 1.4000.0 (Loopback F in Figure 27)     |
| Deep loopback -<br>1G/2.5G               | Lane <sub>0</sub><br>Lane 1<br>Lane 2<br>Lane 3 | 3.3000.14<br>3.3200.14<br>3.3400.14 (Loopback F in Figure 27)<br>3.3600.14 | 1.6000.0 (Loopback F in Figure 27)     |

# **4.5.2 Host-side Loopbacks**

[Figure](#page-81-1) 27 shows the paths for shallow host loopback (D), PCS deep loopback (E), and PMA deep loopback (F) for the host side.

[Table](#page-82-0) 47 shows how to turn on a shallow host loopback. [Table](#page-82-1) 48 shows how to turn on deep loopbacks for the host side.



#### <span id="page-81-1"></span>**Figure 27: Turn On Deep Host Loopback**



#### <span id="page-82-0"></span>**Table 47: Shallow Line Loopback Control Bits**

The couple modes such as 40G/50G-R4, 50G-R2, and 100G-R4 always use lane 0.

<span id="page-82-1"></span>**Table 48: Deep Loopback Control Bits**

| Deep Loopback Bits<br><b>Description</b> | Unit<br>Affected                                | Register - Line<br>(PCS Deep Loopback)                                     | Register - Line<br>(PMA Deep Loopback) |
|------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------|
| Deep loopback - 100G                     | Lane 0                                          | 4.0000.14 (Loopback B in Figure 26)                                        | 1.1000.0 (Loopback C in Figure 26)     |
| Deep loopback - 40G/50G                  | Lane <sub>0</sub>                               | 4.1000.14 (Loopback B in Figure 26)                                        | 1.3000.0 (Loopback C in Figure 26)     |
| Deep loopback -<br>5G/10G/25G            | Lane <sub>0</sub><br>Lane 1<br>Lane 2<br>Lane 3 | 4.2000.14<br>4.2200.14<br>4.2400.14 (Loopback B in Figure 26)<br>4.2600.11 | 1.5000.0 (Loopback C in Figure 26)     |
| Deep loopback - 1G/2.5G                  | Lane 0<br>Lane 1<br>Lane 2<br>Lane 3            | 4.3000.14<br>4.3200.14<br>4.3400.14<br>4.3600.14 (Loopback B in Figure 26) | 1.7000.0 (Loopback C in Figure 26)     |



# **4.6 Synchronized FIFO**

There is a transmit synchronizing FIFO in all PCS including 1G, 10G, 25G, 40G/50G, and 100G PCS. Each of the FIFOs reconciles the frequency differences between the internal bus clock and the clock used to transmit data onto the media interface. It also buffers the data when inserting Alignment Maker. Each of the FIFOs can support a maximum frame size of 10 KB with up to ±100 PPM clock jitter.

# **4.7 Traffic Generation and Checking**

There are several packet generator and checkers in the device. There are 22 16-bit registers associated with each generator and checker. This section will refer to these registers as R00 to R21. The register mapping is shown in [Table](#page-83-0) 49.

<span id="page-83-0"></span>







1.  $N = 0, 2, 4, 6$  for sub-ports 0, 1, 2, and 3, respectively.

The packet generator and packet checker are enabled by separate control bits – R00.0 controls the packet checker and R00.1 controls the packet generator. ([Table](#page-84-0) 50).

When the packet Generator is enabled, packet stream is generated and a pair of 48-bit counters tracks the packet stream. Transmit Packet Counter (R07, R08, and R09) counts number of packets sent. Transmit Byte Counter (R10, R11, and R12) counts number of bytes sent.

Similarly, when the packet checker is enabled, received packets are examined and a set of three 48-bit counters are updated. Received Packet Counter (R13, R14, and R15) counts number of packets received. Received Byte Counter (R16, R17, and R18) counts number of bytes received, and Received Error Counter (R19, R20, and R21) counts number of received packets with CRC error.

<span id="page-84-0"></span>**Table 50: Packet Generator and Checker Control and Counters**

| Register                                              | <b>Function</b>                | <b>Description</b>                                                                                                                                                                                                                              |
|-------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>00.0</sub>                                     | Enable Packet Checker          | 1: Packet Checker is enabled.<br>0: Packet Checker is disabled.                                                                                                                                                                                 |
| R <sub>00.1</sub>                                     | <b>Enable Packet Generator</b> | 1: Packet Generator is enabled.<br>0: Packet Generator is disabled.                                                                                                                                                                             |
| R <sub>00.6</sub>                                     | Counter reset                  | 1: Clear counters.<br>0: Normal operation<br>This bit clears itself after counter reset.                                                                                                                                                        |
| R <sub>00.15</sub>                                    | Counter reset on read          | 1: Clear the counter as it is read.<br>0: The counter value is not cleared when it is read.                                                                                                                                                     |
| <b>R07</b><br><b>R08</b><br>R <sub>09</sub>           | <b>Transmit Packet Counter</b> | These are the 48-bit Tx packet counters, they are incremented as each<br>packet is sent.<br>A reset of these counters is controlled by the Counter reset bit (R00.6)<br>and the Counter reset on read bit (R00.15) above.                       |
| R <sub>10</sub><br>R <sub>11</sub><br>R <sub>12</sub> | Transmit Byte Counter          | These are the 48-bit Tx byte counters, they are incremented as each data<br>byte is sent, including CRC bytes.<br>A reset of these counters is controlled by the Counter reset bit (R00.6)<br>and the Counter reset on read bit (R00.15) above. |
| R <sub>13</sub><br>R <sub>14</sub><br>R <sub>15</sub> | <b>Received Packet Counter</b> | These are the 48-bit Rx packet counters, they are incremented as each<br>packet is received.<br>A reset of these counters is controlled by the Counter reset bit (R00.6)<br>and the Counter reset on read bit (R00.15) above.                   |





#### **Table 50: Packet Generator and Checker Control and Counters (Continued)**

## **4.7.1 Packet Generator**

A packet generator enables the device to generate traffic onto the media without a requirement to receive data from the host.

As a reference, the following depicts the basic structure of Packet Generator output in XLGMII (40G) and CGMII (100G) format.

#### **Figure 28: Packet Format**



| Register                   | <b>Function</b>                         | <b>Description</b>                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>00.1</sub>          | Enable Packet<br>Generator              | 1: The packet generator is enabled.<br>0: The packet generator is disabled.                                                                                                                                                                                                                                                                                                                                                                |
| R01.3<br>R <sub>00.2</sub> | <b>CRC</b> Disable<br><b>SFD Enable</b> | {CRC, SFD}=00:<br>CRC calculation is enabled and CGMII word 0 lane $7 \leq f$ = 0xD5.<br>CRC calculation starts after <sfd> byte in packet</sfd>                                                                                                                                                                                                                                                                                           |
|                            |                                         | {CRC, SFD}=01:<br>CRC calculation is enabled and CGMII word 0 lane $7$ <prea<math>&gt; = 0x55.<br/>CRC calculation start after 8th byte in packet</prea<math>                                                                                                                                                                                                                                                                              |
|                            |                                         | {CRC, SFD}=11:<br>Extended CRC calculation is enabled and CGMII word 0 lane $7$ <prea<math>&gt; = 0x55.<br/>Extended CRC calculation starts after [S] byte.<br/>NOTE: Extended CRC function is only available in 40G and 100G modes.</prea<math>                                                                                                                                                                                           |
|                            |                                         | {CRC, SFD}=10:<br>CRC calculation is disabled and CGMII word 0 lane $7 \leq std > 0$ and $\leq std$                                                                                                                                                                                                                                                                                                                                        |
| <b>R04</b>                 | Packet Length                           | 0x0000: Random length between 64 bytes to 1518 bytes<br>0x0001: Random length between 64 bytes to 0x0FFF bytes<br>0x0002: Random length between 64 bytes to 0x1FFF bytes<br>0x0003: Random length between 64 bytes to 0x3FFF bytes<br>0x0004: Random length between 64 bytes to 0x7FFF bytes<br>0x0005: Random length between 64 bytes to 0xFFFF bytes<br>$0x0006 - 0x0007$ ; undefined<br>$0x0008 - 0x$ FFFF = length in number of bytes. |
| R <sub>05</sub>            | Number of<br>Packets to<br>Generate     | 0x0000: Stop generation<br>0x0001 - 0xFFFE: number of packets to send<br>$0x$ FFFF = Continuous                                                                                                                                                                                                                                                                                                                                            |

**Table 51: Registers Controlling Packet Generation**

## **Figure 29: Normal CRC Calculation (in XLGMII/40G and CGMII/100G Format)**





## **Figure 30: Extended CRC Calculation (in XLGMII/40G and CGMII/100G Format)**





## **Figure 31: Packet without CRC (in XLGMII/40G and CGMII/100G Format)**



## **Table 52: IPG Configuration**





## **Table 53: Packet Data Generation**



# **4.7.2 Packet Checker**

## **Table 54: Registers Controlling Packet Checker**



# **4.8 PRBS Generation and Checking**

The device supports various IEEE defined and proprietary PRBS generators and checkers, and transmit waveform pattern generators. Only one generator and checker may be enabled at a time per lane. Unpredictable results may occur if multiple generators are enabled simultaneously.

## **4.8.1 General PRBS Generators and Checkers**

Each lane has its own general PRBS generator and checker. The register definitions for all PRBSs are same except for register offsets. [Table](#page-90-0) 55 shows all PRBS register address offsets. Lane 0 PRBS register address will be used to describe the functionality of PRBS generator and checkers.

To maintain consistency, the address offsets for the host side are listed here.



#### <span id="page-90-0"></span>**Table 55: PRBS Register Address Offsets**

Register 3.F100 controls the generator and checker. Setting register 3.F100.5 to 1 enables the generator, and setting register 3.F100.4 to 1 enables the checker. If either of these bits is set to 1, then the general PRBS generator and checker overrides the PCS-specific generators and checkers. The port should be set to the selected PCS mode before enabling the PRBS mode to achieve the desired line rate for PRBS testing. When PRBS is enabled, this has higher priority over PCS datapath. Register 3.F100.3:0 controls the pattern that is generated and checked. There is no checker for the high-frequency, low-frequency, mixed-frequency, and square-wave patterns as there are waveforms to check the transmitter performance.





#### **Table 56: Supported Line-side PRBS Patterns**

All counters are 48 bits long. If register 3.F100.13 is set to 1, then the counters will clear on read. If register 3.F100.13 is set to 0, then the counters continue counting until register 3.F100.6 is set to 1 to clear the contents. If register 3.F100.7 is set to 0, then the PRBS counters will not start to count until the checker first locks onto the incoming PRBS data. If register 3.F100.7 is set to 1, then the PRBS checker will start counting errors without first locking to the incoming PRBS data. Register 3.F100.8 indicates whether the PRBS checker has locked. All 48-bit counters are formed by three 16-bit registers. The lowest addressed register is the least significant 16 bits and the highest addressed register is the most significant 16 bits of the counter. When the least significant register is read, the two upper registers are updated and frozen so that the three register read is atomic. It is not necessary to read the upper registers. However, on subsequent reads of the least significant register, the values of the upper registers from the previous reads are lost. To get the correct upper register value the least significant register must be read first. Register 3.F101, 3.F102, and 3.F103 is the transmit bit counter. Registers 3.F104, 3.F105, and 3.F106 is the receive bit counter. Registers 3.F107, 3.F108, and 3.F109 is the receive bit error counter.

# **4.8.2 40GBASE-R4-specific Generators and Checkers**

Register 1.05DD.7 when set to 1 selects PRBS31 pattern. Registers 1.05DD.3 when set to 1 enables Tx generator. Register 1.05DD.0 when set to 1 enables Rx checker. The error counters for individual lanes are in register 1.06A4, 1.06A5, 1.06A6, and 1.06A7, which will be cleared on read.

Register 1.05DD.6 when set to 1 selects PRBS9 pattern. Registers 1.05DD.3 when set to 1 enables Tx generator.

Register 1.05E6.3:0 when set to 1 selects SW (square wave) pattern for individual lanes.

The Line Side Lane 0 to Lane 3 Registers are 3.F100, 3.F110, 3.F120, and 3.F130, respectively.

## **4.8.3 100GBASE-R4-specific Generators and Checkers**

Register 1.05DD.7 when set to 1 selects PRBS31 pattern. Registers 1.05DD.3 when set to 1 enables Tx generator. Register 1.05DD.0 when set to 1 enables Rx checker. The error counters for individual lanes are in registers 1.06A4, 1.06A5, 1.06A6, and 1.06A7, which will be cleared on read.

Register 1.05DD.6 when set to 1 selects PRBS9 pattern. Registers 1.05DD.3 when set to 1 enables Tx generator.

Register 1.05E6.3:0 when set to 1 selects SW (square wave) pattern for individual lanes.

[Table](#page-92-0) 57 lists IEEE registers to control PRBS.

|                    | Line Side                | <b>Host Side</b>         |
|--------------------|--------------------------|--------------------------|
| PCS 10G/25G lane 0 | 3.202A, 3.202B           | 4.202A, 4.202B           |
| PCS 10G/25G lane 1 | 3.222A, 3.222B           | 4.222A, 4.222B           |
| PCS 10G/25G lane 2 | 3.242A, 3.242B           | 4.242A, 4.242B           |
| PCS 10G/25G lane 3 | 3.262A, 3.262B           | 4.262A, 4.262B           |
| PMA lane 0         | 1.05DD, 1.05E6, 1.06A4-7 | 1.15DD, 1.15E6, 1.16A4-7 |
| PMA lane 1         | 1.25DD, 1.25E6, 1.26A4-7 | 1.35DD, 1.35E6, 1.36A4-7 |
| PMA lane 2         | 1.45DD, 1.45E6, 1.46A4-7 | 1.55DD, 1.55E6, 1.56A4-7 |
| PMA lane 3         | 1.65DD, 1.65E6, 1.66A4-7 | 1.75DD, 1.75E6, 1.76A4-7 |

<span id="page-92-0"></span>**Table 57: IEEE PCS and PMA PRBS Control Register**

# **4.9 Eye Monitor**

Each lane has its own non-destructive eye monitor to determine the quality of the received signal in traffic mode.



# **5 Host Side Description**

The host interface functionality is identical to the line interface in [Section](#page-63-1) 4 with the following exceptions.

The host interface comprises four differential input lanes and four differential output lanes.

All line side registers have equivalent registers in the host side as shown in [Table](#page-93-0) 58. The address either has a different DEVAD or an offset in the REGAD. All the description of the line interface functionality in [Section](#page-63-1) 4 applies to the host interface except for the register address location.

#### <span id="page-93-0"></span>**Table 58: Equivalent Registers Between Line and Host Interface**



| Line Interface |        | <b>Host Interface</b> |        | <b>Description</b>             |  |  |
|----------------|--------|-----------------------|--------|--------------------------------|--|--|
| <b>Start</b>   | End    | <b>Start</b>          | End    | ۰-                             |  |  |
| 1.4400         | 1.44FF | 1.5400                | 1.54FF | PMA (IEEE) Sub-Port 2          |  |  |
| 1.6400         | 1.64FF | 1.7400                | 1.74FF | PMA (IEEE) Sub-Port 3          |  |  |
| 1.0500         | 1.05FF | 1.1500                | 1.15FF | PMA (IEEE) Sub-Port 0          |  |  |
| 1.2500         | 1.25FF | 1.3500                | 1.35FF | PMA (IEEE) Sub-Port 1          |  |  |
| 1.4500         | 1.45FF | 1.5500                | 1.55FF | PMA (IEEE) Sub-Port 2          |  |  |
| 1.6500         | 1.65FF | 1.7500                | 1.75FF | PMA (IEEE) Sub-Port 3          |  |  |
| 1.0600         | 1.06FF | 1.1600                | 1.16FF | PMA (IEEE) Sub-Port 0          |  |  |
| 1.2600         | 1.26FF | 1.3600                | 1.36FF | PMA (IEEE) Sub-Port 1          |  |  |
| 1.4600         | 1.46FF | 1.5600                | 1.56FF | PMA (IEEE) Sub-Port 2          |  |  |
| 1.6600         | 1.66FF | 1.7600                | 1.76FF | PMA (IEEE) Sub-Port 3          |  |  |
| 1.C000         | 1.C0FF | 1.D000                | 1.D0FF | PMA (Marvell) Sub-Port 0       |  |  |
| 1.C200         | 1.C2FF | 1.D200                | 1.D2FF | PMA (Marvell) Sub-Port 1       |  |  |
| 1.C400         | 1.C4FF | 1.D400                | 1.D4FF | PMA (Marvell) Sub-Port 2       |  |  |
| 1.C600         | 1.C6FF | 1.D600                | 1.D6FF | PMA (Marvell) Sub-Port 3       |  |  |
| 1.C800         | 1.C8FF | 1.D800                | 1.D8FF | PMA (Marvell) All ports        |  |  |
| 1.C100         | 1.C1FF | 1.D100                | 1.D1FF | PMA (Marvell) Sub-Port 0       |  |  |
| 1.C300         | 1.C3FF | 1.D300                | 1.D3FF | PMA (Marvell) Sub-Port 1       |  |  |
| 1.C500         | 1.C5FF | 1.D500                | 1.D5FF | PMA (Marvell) Sub-Port 2       |  |  |
| 1.C700         | 1.C7FF | 1.D700                | 1.D7FF | PMA (Marvell) Sub-Port 3       |  |  |
| 1.C900         | 1.C9FF | 1.D900                | 1.D9FF | PMA (Marvell) All ports        |  |  |
| 1.CB00         | 1.CBFF | 1.DB00                | 1.DBFF | PMA (Marvell) All ports        |  |  |
| 1.CD00         | 1.CDFF | 1.DD00                | 1.DDFF | PMA (Marvell) All ports        |  |  |
| 1.CF00         | 1.CFFF | 1.DF00                | 1.DFFF | PMA (Marvell) All ports        |  |  |
| 3.4000         | 3.40FF | 4.4000                | 4.40FF | 200GBASE-R4 (IEEE)             |  |  |
| 3.4100         | 3.41FF | 4.4100                | 4.41FF | 200GBASE-R4 (IEEE)             |  |  |
| 3.3000         | 3.30FF | 4.3000                | 4.30FF | 1/2.5GBASE-R (IEEE) Sub-Port 0 |  |  |
| 3.3200         | 3.32FF | 4.3200                | 4.32FF | 1/2.5GBASE-R (IEEE) Sub-Port 1 |  |  |
| 3.3400         | 3.34FF | 4.3400                | 4.34FF | 1/2.5GBASE-R (IEEE) Sub-Port 2 |  |  |

**Table 58: Equivalent Registers Between Line and Host Interface (Continued)**





## **Table 58: Equivalent Registers Between Line and Host Interface (Continued)**

| Line Interface     |        | <b>Host Interface</b> |        | <b>Description</b>                    |  |  |
|--------------------|--------|-----------------------|--------|---------------------------------------|--|--|
| <b>Start</b>       | End    | <b>Start</b>          | End    | ۰-                                    |  |  |
| 3.C <sub>100</sub> | 3.C1FF | 4.C100                | 4.C1FF | 200GBASE-R4 (Marvell)                 |  |  |
| 3.B000             | 3.B0FF | 4.B000                | 4.B0FF | 1/2.5GBASE-R (Marvell) Sub-Port 0     |  |  |
| 3.B200             | 3.B2FF | 4.B200                | 4.B2FF | 1/2.5GBASE-R (Marvell) Sub-Port 1     |  |  |
| 3.B400             | 3.B4FF | 4.B400                | 4.B4FF | 1/2.5GBASE-R (Marvell) Sub-Port 2     |  |  |
| 3.B600             | 3.B6FF | 4.B600                | 4.B6FF | 1/2.5GBASE-R (Marvell) Sub-Port 3     |  |  |
| 3.B100             | 3.B1FF | 4.B100                | 4.B1FF | 1/2.5GBASE-R (Marvell) Sub-Port 0     |  |  |
| 3.B300             | 3.B3FF | 4.B300                | 4.B3FF | 1/2.5GBASE-R (Marvell) Sub-Port 1     |  |  |
| 3.B500             | 3.B5FF | 4.B500                | 4.B5FF | 1/2.5GBASE-R (Marvell) Sub-Port 2     |  |  |
| 3.B700             | 3.B7FF | 4.B700                | 4.B7FF | 1/2.5GBASE-R (Marvell) Sub-Port 3     |  |  |
| 3.A000             | 3.A0FF | 4.A000                | 4.A0FF | 5/10/25GBASE-R (Marvell) Sub-Port 0   |  |  |
| 3.A200             | 3.A2FF | 4.A200                | 4.A2FF | 5/10/25GBASE-R (Marvell) Sub-Port 1   |  |  |
| 3.A400             | 3.A4FF | 4.A400                | 4.A4FF | 5/10/25GBASE-R (Marvell) Sub-Port 2   |  |  |
| 3.A600             | 3.A6FF | 4.A600                | 4.A6FF | 5/10/25GBASE-R (Marvell) Sub-Port 3   |  |  |
| 3.A100             | 3.A1FF | 4.A100                | 4.A1FF | 5/10/25GBASE-R (Marvell) Sub-Port 0   |  |  |
| 3.A300             | 3.A3FF | 4.A300                | 4.A3FF | 5/10/25GBASE-R (Marvell) Sub-Port 1   |  |  |
| 3.A500             | 3.A5FF | 4.A500                | 4.A5FF | 5/10/25GBASE-R (Marvell) Sub-Port 2   |  |  |
| 3.A700             | 3.A7FF | 4.A700                | 4.A7FF | 5/10/25GBASE-R (Marvell) Sub-Port 3   |  |  |
| 3.9000             | 3.90FF | 4.9000                | 4.90FF | 40GBASE-R4 (Marvell) Sub-Port 0       |  |  |
| 3.9200             | 3.92FF | 4.9200                | 4.92FF | 40GBASE-R4 (Marvell) Sub-Port 1       |  |  |
| 3.9400             | 3.94FF | 4.9400                | 4.94FF | 40GBASE-R4 (Marvell) Sub-Port 2       |  |  |
| 3.9600             | 3.96FF | 4.9600                | 4.96FF | 40GBASE-R4 (Marvell) Sub-Port 3       |  |  |
| 3.9100             | 3.91FF | 4.9100                | 4.91FF | 40GBASE-R4 (Marvell)                  |  |  |
| 3.8000             | 3.80FF | 4.8000                | 4.80FF | 100GBASE-R4 (Marvell)                 |  |  |
| 3.8100             | 3.81FF | 4.8000                | 4.80FF | 100GBASE-R4 (Marvell)                 |  |  |
| 3.F000             | 3.F0FF | 4.F000                | 4.F0FF | Line or Host Common                   |  |  |
| 3.F100             | 3.F1FF | 4.F100                | 4.F1FF | Line or Host Common                   |  |  |
| 7.0000             | 7.00FF | 7.1000                | 7.10FF | AP Auto-Negotiation (IEEE) Sub-Port 0 |  |  |
| 7.0200             | 7.02FF | 7.1200                | 7.12FF | AP Auto-Negotiation (IEEE) Sub-Port 1 |  |  |

**Table 58: Equivalent Registers Between Line and Host Interface (Continued)**







In most cases, the data flow between the line and host are symmetrical and the mode settings for line and host are interchangeable. The configurations shown in [Table](#page-97-0) 59 are not reversible.

The SGMII (PHY) mode is used on the host interface instead of the SGMII (System) mode. When SGMII Auto-Negotiation is turned on (4.3n00.12 = 1, n = 0, 2, 4, 6 for sub-ports 0, 1, 2, 3 respectively), the speed advertised is set by the operational speed of the corresponding sub-port on the line interface.

<span id="page-97-0"></span>



# **6 Chip Bring Up**

The chip bring up process involves applying power and supplying a clock to the device, hardware resetting and configuring the device, load the firmware either through the EEPROM, or through the MDIO/TWSI slave, and finally configuring the registers and engaging the data path. The firmware will be reset by hardware reset. Firmware requires a reload if a hardware reset is issued.

# **6.1 Power Sequencing**

VDDON, VDDOS, AVDDL, AVDDH, AVDDC, and DVDD is applied to the device and the 156.25 MHz differential clock is applied to the CLKP/CLKN pins. This device requires no power up sequencing. However, the recommendation is to power up VDDO and AVDDT first, followed by AVDDH/L/C, followed by DVDD.

If the 25 MHz output clock is to be used on the CLK25P/CLK25N pins, then the AVDDT supply should be tied to 3.3V or 2.5V. Otherwise, it should be AC coupled to ground. AVDDT can be combined with VDDON and VDDOS but with a filtering scheme.

After all the power supplies stabilize, the 25 MHz clock will be stable 7 to 10 ms after the 156.25 MHz clock is stable. The 25 MHz clock is not dependent on the state of the RESETn pin.

# **6.2 Reset and Configuration**

RESETn should be asserted as shown in [Section](#page-107-0) 7.5.3. At the de-assertion of RESETn, hardware configuration values are latched into the device as described in [Section](#page-29-0) 3.3.



# **7 Electrical Specifications**

# **7.1 Absolute Maximum Ratings**

#### **Table 60: Absolute Maximum Ratings**

Stresses above those listed in Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.



1. 125°C is only used as bake temperature for not more than 24 hours. Long-term storage (for example, weeks or longer) should be kept at 85°C or lower.

# **7.2 Recommended Operating Conditions**



## **Table 61: Recommended Operating Conditions (Commercial)**

1. Maximum noise allowed on supplies is 5 mVppd.

2. Refer to the white paper on  $T_J$  Thermal Calculations for detailed information.



# **7.3 Package Thermal Information**

# **7.3.1 Thermal Conditions for 169-pin, FCBGA Package**





1. Refer to the white paper on  $T_J$  Thermal Calculations for detailed information.

# **7.4 Current Consumption**

# **7.4.1 88X5113 Current Consumption (Commercial)**

| Pins        | <b>Parameter</b>                 | Condition                                          | Min               | Typ | Max | <b>Units</b>   |
|-------------|----------------------------------|----------------------------------------------------|-------------------|-----|-----|----------------|
| <b>DVDD</b> | Base                             | Chip Base Power including<br>leakage               |                   | 84  | 941 | <b>mA</b>      |
|             | 1G PCS (1 lane power)            | P1X, P1S, P1P                                      | —                 | 6   | 8   | m <sub>A</sub> |
|             | 2.5G PCS (1 lane power)          | P <sub>2.5</sub> X                                 | —                 | 13  | 16  | <b>mA</b>      |
|             | 5G PCS (1 lane power)            | <b>P5L, P5K</b>                                    | —                 | 13  | 13  | m <sub>A</sub> |
|             | 10G PCS - No FEC (1 lane power)  | P10LN, P10KN                                       | —                 | 26  | 29  | <b>mA</b>      |
|             | 10G PCS - KR FEC (1 lane power)  | P10KF, P10LF                                       | $\qquad \qquad -$ | 31  | 37  | mA             |
|             | 25G PCS - No FEC (1 lane power)  | P25LN, P25LR, P25CN, P25KN,<br><b>P25BN, P25JN</b> | $\qquad \qquad -$ | 54  | 60  | <b>mA</b>      |
|             | 25G PCS - KR FEC (1 lane power)  | P25LF, P25CF, P25KF, P25BF,<br>P <sub>25</sub> JF  | -                 | 67  | 76  | <b>mA</b>      |
|             | 25G PCS - RS FEC (1 lane power)  | P25LR, P25CR, P25KR, P25BR,<br>P <sub>25</sub> JR  | $\qquad \qquad -$ | 99  | 111 | <b>mA</b>      |
|             | 40G PCS - No FEC (4 lane power)  | <b>P40LN, P40CN, P40KN</b>                         | $\qquad \qquad -$ | 97  | 109 | m <sub>A</sub> |
|             | 40G PCS - KR FEC (4 lane power)  | P40CF, P40KL, P40LF                                | —                 | 119 | 135 | m <sub>A</sub> |
|             | 50G PCS - No FEC (4 lane power)  | P50LN, P50CN, P50KN                                | -                 | 110 | 124 | <b>mA</b>      |
|             | 50G PCS - KR FEC (4 lane power)  | <b>P50CF, P50KF, P50LF</b>                         | -                 | 139 | 160 | mA             |
|             | 50G PCS - No FEC (2 lane power)  | P50MN, P50BN, P50JN                                | -                 | 107 | 122 | <b>mA</b>      |
|             | 50G PCS - KR FEC (2 lane power)  | P50MF, P50BF, P50JF                                | -                 | 120 | 135 | m <sub>A</sub> |
|             | 50G PCS - RS FEC (2 lane power)  | <b>P50MR, P50BR, P50JR</b>                         | —                 | 221 | 231 | m <sub>A</sub> |
|             | 100G PCS - No FEC (4 lane power) | P100LN, P100KN                                     | —                 | 228 | 263 | <b>mA</b>      |
|             | 100G PCS - RS FEC (4 lane power) | P100LR, P100CR, P100KR                             | —                 | 430 | 481 | <b>mA</b>      |

**Table 63: DVDD Current Consumption**

**Example**: P100LN to P100CR operation

Current consumption on DVDD = DVDD Base + P100LN + P100CR







#### **Example**: P100LN to P100CR operation

Current consumption on AVDD = AVDDL Base + AVDDH Base + P100\* + P100\* + AVDDC





# **7.4.2 88X5113 Current Consumption (Industrial)**

**Table 66: DVDD Current Consumption**

| Pins        | Parameter                        | Condition                                          | Min                      | <b>Typ</b> | Max | <b>Units</b>   |
|-------------|----------------------------------|----------------------------------------------------|--------------------------|------------|-----|----------------|
| <b>DVDD</b> | Base                             | Chip Base Power including<br>leakage               |                          | 84         | 941 | m <sub>A</sub> |
|             | 1G PCS (1 lane power)            | P1X, P1S, P1P                                      | —                        | 6          | 8   | <b>mA</b>      |
|             | 2.5G PCS (1 lane power)          | P2.5X                                              | —                        | 13         | 16  | <b>mA</b>      |
|             | 5G PCS (1 lane power)            | <b>P5L, P5K</b>                                    | —                        | 13         | 13  | <b>mA</b>      |
|             | 10G PCS - No FEC (1 lane power)  | P10LN, P10KN                                       | -                        | 26         | 29  | <b>mA</b>      |
|             | 10G PCS - KR FEC (1 lane power)  | P10KF, P10LF                                       | —                        | 31         | 37  | <b>mA</b>      |
|             | 25G PCS - No FEC (1 lane power)  | P25LN, P25LR, P25CN, P25KN,<br><b>P25BN, P25JN</b> |                          | 54         | 60  | mA             |
|             | 25G PCS - KR FEC (1 lane power)  | P25LF, P25CF, P25KF, P25BF,<br>P <sub>25</sub> JF  | —                        | 67         | 76  | <b>mA</b>      |
|             | 25G PCS - RS FEC (1 lane power)  | P25LR, P25CR, P25KR, P25BR,<br>P <sub>25</sub> JR  | $\qquad \qquad -$        | 99         | 111 | <b>mA</b>      |
|             | 40G PCS - No FEC (4 lane power)  | <b>P40LN, P40CN, P40KN</b>                         | -                        | 97         | 109 | <b>mA</b>      |
|             | 40G PCS - KR FEC (4 lane power)  | P40CF, P40KL, P40LF                                | —                        | 119        | 135 | <b>mA</b>      |
|             | 50G PCS - No FEC (4 lane power)  | P50LN, P50CN, P50KN                                | -                        | 110        | 124 | <b>mA</b>      |
|             | 50G PCS - KR FEC (4 lane power)  | P50CF, P50KF, P50LF                                | —                        | 139        | 160 | mA             |
|             | 50G PCS - No FEC (2 lane power)  | P50MN, P50BN, P50JN                                | —                        | 107        | 122 | <b>mA</b>      |
|             | 50G PCS - KR FEC (2 lane power)  | P50MF, P50BF, P50JF                                | -                        | 120        | 135 | <b>mA</b>      |
|             | 50G PCS - RS FEC (2 lane power)  | <b>P50MR, P50BR, P50JR</b>                         | —                        | 221        | 231 | mA             |
|             | 100G PCS - No FEC (4 lane power) | P100LN, P100KN                                     | $\overline{\phantom{m}}$ | 228        | 263 | <b>mA</b>      |
|             | 100G PCS - RS FEC (4 lane power) | P100LR, P100CR, P100KR                             | $\overline{\phantom{0}}$ | 430        | 481 | mA             |

**Example**: P100LN to P100CR operation

Current consumption on DVDD = DVDD Base + P100LN + P100CR



#### **Table 67: AVDDL and AVDDH Current Consumption**



#### **Example**: P100LN to P100CR operation

Current consumption on AVDD = AVDDL Base + AVDDH Base + P100\* + P100\* + AVDDC

# **7.5 Digital I/O Electrical Specifications**

**Table 68: AVDDC and AVDDT Current Consumption**



# **7.5.1 DC Operating Conditions**

#### **Table 69: DC Operating Conditions**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)





#### **Table 69: DC Operating Conditions**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)



# **7.5.2 AC Operating Conditions**

#### **Table 70: AC Operating Conditions**

(Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified)



# <span id="page-107-0"></span>**7.5.3 Reset Timing**

## **Table 71: Reset Timing**

(Over Full range of values listed in the Recommended Operating Conditions unless otherwise specified)



#### **Figure 32: Reset Timing**


# **7.5.4 MDC/MDIO Management Interface Timing**

#### **Table 72: MDC/MDIO Management Interface Timing**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)



1. T<sub>PMDC</sub> is minimum of 25 ns for 40 MHz MDC clock support with stretched TA, but 40 ns (25 MHz) with standard TA as per IEEE specification. MDC of 40 MHz is supported only with VDDO supply of 1.8V and above. For lower VDDO, MDC frequency of up to 25 MHz is supported.

2. The maximum MDC frequency is dependent on the Reference Clock used (CLK1P/N). The T<sub>P\_MDC</sub> listed is based on 156.25 MHz reference clock.

#### **Figure 33: MDC/MDIO Management Interface**





# **7.5.5 JTAG Timing**

### **Table 73: JTAG Timing**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)



### **Figure 34: JTAG Timing**



# **7.6 SERDES Electrical Specifications**

# **7.6.1 Chip-to-Module 100 Gbps/25 Gbps Electrical Characteristics**

### **7.6.1.1 Chip-to-Module 100 Gbps/25 Gbps Transmitter and Receiver Characteristics**







**Note**

The load is 100Ω differential for these parameters, unless otherwise specified. The Tx table is defined on TP1a and Rx table is defined on TP4a refer to 83E.2 CAUI-4 chip-to-module compliance point definitions in the IEEE 802.3 standard.

- Defines the allowable reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock(0ppmdelta).
- RLOD and RLID are defined accordingly: For 10 MHz -8 GHz RLOD/RLID>9.5-0.37\*f [dB] (Frequency defined in GHz). For 8 GHz -19 GHz RLOD/RLID>4.75-7.4Log(f/14) [dB] (Frequency defined in GHz).
- RLOCD and RLID Care defined accordingly: For 10 MHz -12.89 GHz RLOCD/RLIDC>22-(20/25.78)\*f [dB] (Frequency defined in GHz). For 12.89 GHz -19 GHz RLOCD/RLIDC>15-(6/25.78)\*f [dB] (Frequency defined in GHz).
- Relative to 100 $\Omega$  differential and 25 $\Omega$  common mode.
- Defined with a Bit Error Rate (BER) of 10^-15.
- Defined according to IEEE 802.3 section 83E.3.3.2 Host stressed input test.
- Vidpp refers to the peak-to-peak.
- Defined 20 to 80% of the signal. Refer to section 83E.3.1.5 Transition time in the IEEE 802.3 standard.
- Refer to section 83E.3.1.4 Differential termination mismatch in IEEE 802.3 standard.

• Refer to section 83E.3.1.6 Host output eye width and eye height in IEEE 802.3 standard. Defined on TP4 as defined in 83E.2 CAUI-4 chip-to-module compliance point definitions in IEEE 802.3 standard.





### **7.6.1.2 Chip-to-Module CAUI-4/XXVAUI-1 Interface Transmitter Output Voltage Limits and Definitions**







### **Figure 36: Chip-to-Module CAUI-4/XXVAUI-1 Transmitter Output Differential Amplitude and Eye Opening**



# **7.6.2 Chip-to-Chip 100 Gbps/25 Gbps (CAUI-4/XXVAUI-1) Electrical Characteristics**

### **7.6.2.1 Chip-to-Chip 100 Gbps/25 Gbps (CAUI-4/XXVAUI-1) Transmitter and Receiver Characteristics**

**Table 76: Chip-to-Chip Gbps CAUI-4/XXVAUI-1 Interface Transmitter and Receiver Characteristics**

| Symbol                        | <b>Description</b>                                           | Min               | Max                      | Units                    | <b>Notes</b>             |  |
|-------------------------------|--------------------------------------------------------------|-------------------|--------------------------|--------------------------|--------------------------|--|
| <b>BR</b>                     | <b>Baud</b> rate                                             | 25.78125          |                          | Gbps                     |                          |  |
| <b>Bppm</b>                   | Baud rate tolerance                                          | $-100$            | 100                      | ppm                      | $\mathbf{1}$             |  |
| UI                            | Unit interval                                                | 38.787879         |                          | ps                       | $\overline{\phantom{0}}$ |  |
| <b>Transmitter Parameters</b> |                                                              |                   |                          |                          |                          |  |
| Vodis                         | Transmitter disabled output differential noise level         | $\qquad \qquad -$ | 30                       | mV                       | $\overline{\phantom{m}}$ |  |
| Vodpp                         | Output differential maximum peak-to-peak                     |                   | 1200                     | mV                       | $\overline{\phantom{0}}$ |  |
| Vf                            | Output waveform -Steady-state voltage                        | 0.4               | 0.6                      | V                        | 12                       |  |
| Vlfpp                         | Output waveform -Linear fit pulse peak                       | $0.71*Vf$         | $\overline{\phantom{0}}$ | V                        | 12                       |  |
| Prec                          | Output waveform -Pre-cursor full-scale range                 | See note #13.     |                          | $\overline{\phantom{0}}$ | 13                       |  |
| Pstc                          | Output waveform - Post-cursor full-scale range               | See note #13.     |                          | $\overline{\phantom{0}}$ | 13                       |  |
| Vsnr                          | Transmitter signal-to-noise-and-distortion ratio             | 27                |                          | dB                       | 14                       |  |
| Vosdc                         | DC Common-mode voltage limits                                | 0.0               | 1.9                      | V                        | $\overline{\phantom{m}}$ |  |
| Vosac                         | AC Common-mode voltage limits (RMS)                          | $\equiv$          | 12                       | mV                       | $\overline{\phantom{m}}$ |  |
| <b>RLOD</b>                   | Return loss differential output                              | See note #2.      |                          | dB                       | 2, 5                     |  |
| <b>RLOC</b>                   | Return loss Common-Mode output                               | See note #3.      |                          | dB                       | 3, 5                     |  |
| Juctx                         | Output jitter - Effective bounded uncorrelated, peak-to-peak | $\qquad \qquad -$ | 0.1                      | UI                       | 10                       |  |
| Jeotx                         | Output Even-Odd jitter                                       |                   | 0.035                    | UI                       | 11                       |  |
| <b>Jtpptx</b>                 | Output jitter - Effective total uncorrelated, peak-to-peak   | $\equiv$          | 0.26                     | UI                       | 6, 9, 10                 |  |
| <b>Receiver Parameters</b>    |                                                              |                   |                          |                          |                          |  |
| Vidpp                         | Input differential voltage                                   |                   | 1200                     | mV                       | 8                        |  |
| <b>RLID</b>                   | Return loss differential input                               | See note #2.      |                          | dB                       | 2, 5                     |  |
| <b>RLIDC</b>                  | Differential to common mode input return loss                | See note #4.      |                          | dB                       | 4, 5                     |  |
| Rit                           | Receiver interference tolerance                              | See note #7.      |                          | UI                       | $\overline{7}$           |  |





### **Table 77: Chip-to-Chip CAUI-4/XXVAUI-1 Settings and Configuration**





#### **Table 77: Chip-to-Chip CAUI-4/XXVAUI-1 Settings and Configuration (Continued)**

### **7.6.2.2 Chip-to-Chip CAUI-4/XXVAUI-1 Interface Transmitter Output Voltage Limits and Definitions**

#### **Figure 37: Chip-to-Chip CAUI-4/XXVAUI-1 Interface Transmitter Output Voltage Limits and Definitions**





### **Figure 38: Chip-to-Chip CAUI-4/XXVAUI-1 Transmitter Output Differential Amplitude and Eye Opening**



# **7.6.3 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Electrical Characteristics**

### **7.6.3.1 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Interface Transmitter and Receiver Characteristics**

#### **Table 78: 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Interface Transmitter and Receiver Characteristics**





#### **Table 78: 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Interface Transmitter and Receiver Characteristics (Continued)**





The load is 100Ω differential for these parameters, unless otherwise specified. General Comment: The Tx table is defined on TP2 as defined in 92.11 Test fixtures in 802.3 IEEE standard. General Comment: The Rx table is defined onTP3 as defined in 92.11 Test fixtures in 802.3 IEEE standard.

- Defines the allowable reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).
- RLOD and RLID are defined accordingly: For 10 MHz -8 GHz RLOD/RLID>9.5-0.37\*f [dB] (Frequency defined in GHz). For 8 GHz -19 GHz RLOD/RLID>4.75-7.4\*Log(f/14) [dB] (Frequency defined in GHz).
- RLOCD and RLID Care defined accordingly: For 10 MHz -12.89 GHz RLOCD/RLIDC>22-(20/25.78)\*f [dB] (Frequency defined in GHz). For 12.89 GHz -19 GHz RLOCD/RLIDC>15-(6/25.78)\*f [dB] (Frequency defined in GHz).
- Relative to 100 $\Omega$  differential and 25 $\Omega$  common mode.
- Defined with a Bit Error Rate (BER) of 10^-5.
- Defined according to IEEE 802.3 section 92.8.4.4 Receiver interference tolerance test.
- Vidpp refers to the peak-to-peak. Defined according to IEEE 802.3 section 92.8.4.1 Receiver input amplitude tolerance.
- The output Tx jitter is defined when applying the effect of a single-pole high-pass filter on the jitter. The high-pass filter 3 dB point is located at 10 MHz.
- Defined according to IEEE802.3 section 92.8.4.5 Receiver jitter tolerance.
- Defined for a PRBS9 pattern according to section 92.8.3.8.1 Even-odd jitter in 802.3 IEEE standard.
- The transmitter output waveform follows IEEE requirements as specified in section 92.8.3.5.2 Steady-state voltage and linear fit pulse peak.
- The transmitter output waveform follows IEEE requirements as specified in section 92.8.3.5.4 Coefficient step size.
- The transmitter output waveform follows IEEE requirements as specified in section 92.8.3.5.5 Coefficient range.
- The transmitter output waveform follows IEEE requirements as specified in section 92.8.3.7 Transmitter output noise and distortion.
- Defined from 200 MHz to 19 GHz.
- The transmitter jitter follows IEEE requirements as specified in section 92.8.3.8.2 Effective bounded uncorrelated jitter and effective random jitter.



### **Table 79: 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Settings and Configuration**



### **7.6.3.2 100GBASE-CR4/50GBASE-CR2/25GBASE-CR Interface Transmitter Output Voltage Limits and Definitions**





# **7.6.4 100GBASE-KR4/50GBASE-KR2/25GBASE-KR Electrical Characteristics**

### **7.6.4.1 100GBASE-KR4/50GBASE-KR2/25GBASE-KR Interface Transmitter and Receiver Characteristics**

#### **Table 80: 100GBASE-KR4/50GBASE-KR2/25GBASE-KR Interface Transmitter and Receiver Characteristics**





#### **Table 80: 100GBASE-KR4/50GBASE-KR2/25GBASE-KR Interface Transmitter and Receiver Characteristics (Continued)**





The load is 100Ω differential for these parameters, unless otherwise specified. General Comment: The Tx table is defined on TP0a as defined in 93.8.1.1 Transmitter test fixture in the IEEE 802.3 standard. General Comment: The Rx table is defined on TP5a as defined in 93.8.2.1 Receiver test Micmac in the IEEE 802.3 standard.

- Defines the allowable reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).
- RLOD and RLID are defined accordingly: For 50 MHz -6 GHz RLOD/RLID>12.05-f [Frequency] (Frequency defined in GHz). For 6 GHz -19 GHz RLOD/RLID>6.5-0.075\*f [dB] (Frequency defined in GHz).
- RLOC is defined accordingly: For 50 MHz -6 GHz RLOC>9.05-f [dB] (Frequency defined in GHz). For 6 GHz -19 GHz RLOC>3.5-0.075\*f [dB] (Frequency defined in GHz).
- RLIDC is defined accordingly: For 50 MHz -6.95 GHz RLIDC>25-1.44\*f [dB] (Frequency defined in GHz). For 6.95 GHz -19 GHz RLIDC>15 [dB].
- Relative to 100Ω differential and 25Ω common mode.
- Defined with a Bit Error Rate (BER) of 10^-5.
- Defined according to IEEE 802.3 section 93.8.2.3 Receiver interference tolerance.
- Vidpp refers to the peak-to-peak.
- The output Tx jitter is defined when applying the effect of a single-pole high-pass filter on the jitter. The high-pass filter 3 dB point is located at 10 MHz.
- Defined according to IEEE 802.3 section 93.8.2.4 Receiver jitter tolerance
- Defined for a PRBS9 pattern according to section 92.8.3.8.1 Even-odd jitter in the IEEE 802.3 standard.
- The transmitter output waveform follows IEEE requirements as specified in section 93.8.1.5.2 Steady-state voltage and linear fit pulse peak.
- The transmitter output waveform follows IEEE requirements as specified in section 93.8.1.5.4 Coefficient step size.
- The transmitter output waveform follows IEEE requirements as specified in section 93.8.1.5.5 Coefficient range.
- The transmitter output waveform follows IEEE requirements as specified in section 93.8.1.6 Transmitter output noise and distortion.
- The transmitter output jitter follows IEEE requirements as specified.







### **7.6.4.2 100GBASE-KR4/50GBASE-KR2/25GBASE-KR Interface Transmitter Output Voltage Limits and Definitions**





# **7.6.5 40 Gbps Parallel Physical Interface (XLPPI) Electrical Characteristics**

### **7.6.5.1 40 Gbps Parallel Physical Interface (XLPPI) Interface Transmitter and Receiver Characteristics**

| Symbol                     | Parameter                                              | Min                      | Max                      | <b>Units</b> | <b>Notes</b>             |  |  |
|----------------------------|--------------------------------------------------------|--------------------------|--------------------------|--------------|--------------------------|--|--|
| <b>BR</b>                  | <b>Baud</b> rate                                       | 10.3125                  |                          | Gbps         | $\overline{\phantom{0}}$ |  |  |
| <b>Bppm</b>                | Baud rate tolerance                                    | $-100$                   | 100                      | ppm          | $\mathbf 1$              |  |  |
| UI                         | Unit interval                                          | 96.969697                |                          | ps           | $\overline{\phantom{0}}$ |  |  |
|                            | <b>Transmitter Parameters</b>                          |                          |                          |              |                          |  |  |
| Vodpp                      | Output differential maximum peak-to-peak               | 190                      | 700                      | mV           | $\overline{\phantom{0}}$ |  |  |
| Vos                        | Single-ended output voltage                            | $-0.3$                   | 1.9                      | V            | 11                       |  |  |
| $Q_{SQ}$                   | Signal-to-noise-ratio                                  | 45                       | $\overline{\phantom{0}}$ | V/V          | 14                       |  |  |
| Tr/Tf                      | Output differential transition time                    | 28                       | $\overline{\phantom{0}}$ | ps           | 2, 11                    |  |  |
| <b>RLOD</b>                | Return loss differential output                        | See note #3.             |                          |              | 3, 4, 11                 |  |  |
| <b>RLOC</b>                | Return loss common mode output                         | See note #3.             |                          |              | 3, 4, 11                 |  |  |
| <b>TIskew</b>              | Output lane-to-lane skew                               |                          | 29                       | ns           | $\overline{\phantom{0}}$ |  |  |
| Tiskew v                   | Output lane-to-lane skew variation                     |                          | 200                      | ps           |                          |  |  |
| dZM                        | Termination mismatch                                   |                          | 5                        | %            | 9, 11                    |  |  |
| Vocmac                     | Output AC common mode voltage, RMS                     |                          | 15                       | mV           | 11, 12                   |  |  |
| Jddpw st                   | Output jitter - Data dependent pulse width shrinkage   | $\overline{\phantom{0}}$ | 0.07                     | UI           | 11                       |  |  |
| J2tx                       | Output 99% jitter - J2, peak-to-peak                   | —                        | 0.17                     | UI           | 8, 11                    |  |  |
| J9tx                       | Output jitter - J9, peak-to-peak                       |                          | 0.29                     | UI           | 8, 11                    |  |  |
| <b>Jtpptx</b>              | Output jitter - Total, peak-to-peak                    |                          | 0.22                     | UI           | 5, 8, 11                 |  |  |
| <b>Receiver Parameters</b> |                                                        |                          |                          |              |                          |  |  |
| Vidpps                     | Input differential sensitivity                         | 300                      | $\equiv$                 | mV           | 5,7,11                   |  |  |
| Vidpp                      | Input differential voltage - 850 mV 5, 7. 11           |                          | 850                      | mV           | 5,7,11                   |  |  |
| <b>RLID</b>                | Return loss differential input                         | See note #3.<br>dB       |                          |              | 3, 4, 11                 |  |  |
| <b>RLICD</b>               | Reflected input common mode to differential conversion | 10                       | $\overline{\phantom{m}}$ | dВ           | 10, 11                   |  |  |
| <b>RIskew</b>              | Input lane-to-lane skew                                |                          | 160                      | ns           | —                        |  |  |

**Table 82: XLPPI Interface Transmitter and Receiver Characteristics**





#### **Table 82: XLPPI Interface Transmitter and Receiver Characteristics (Continued)**



The load is 100Ω differential for these parameters, unless otherwise specified. The reference points are according to Figure 86-2 in the IEEE Std 802.3-2010.

- Defines the allowable reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock (zero ppm delta).
- Defined from 20 to 80% of the signal's voltage levels when driving a pattern consisting of eight consecutive ones followed by an equal run of zeros with no equalization. Maximum transition time is limited by mask as defined in IEEE 802.3 section 86A.5.3.6 Eye mask for TP1a and TP4.
- RLOD/RLID are defined from:
- 10.0 MHz to 4.11 GHz RLOD/RLID>12-2(Frequency)^0.5 [dB] (Frequency defined in GHz). For 4.11 GHz to 11.1 GHz RLOD/RLID>6.3-13log(Frequency/5.5)[dB] (Frequency defined in GHz). RLOC is defined from:
- 10.0 MHz to 2.5 GHz RLOC>7-1.6\*(Frequency) [dB] (Frequency defined in GHz). For 2.5 GHz to 11.1 GHz RLOC>3dB.
- Relative to 100Ω differential and 25Ω common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Hit Ratio of 5\*10^-5.
- Defined with all but 1 percent of occurrences.
- Vidpps refers to the internal eye opening while Vidp prefers to the peak-to-peak.
- The output Tx jitter is defined when applying the effect of a single-pole high-pass filter on the-jitter. The high-pass filter 3 dB point is located at 4 MHz.
- Defined at 1 MHz frequency. Defined according to section 86A.5.3.2 Termination mismatch in the IEEE Std 802.3-2010.
- Defined from 10 MHz to 11.1 GHz.
- Defined at reference points TP1A or TP4A. For maximal allowed interconnect characteristics between points TP0 and TP1A or pointsTP4A and TP5, refer to Section 86A.5.1.1.1 Reference insertion losses of HC Band MCB in IEEE Std 803.2-2010.
- The parameter at any time is the average of signal( $+$ ) and signal( $-$ ) at that time. This parameter is calculated by applying the histogram function over 1 UI to the common mode signal.
- Defined in coherence with Section 86A.5.3.4 Data Dependent Pulse Width Shrinkage in IEEE Std 803.2-2010.
- The Qdq ratio is defined under the restrictions of the eye mask as defined in IEEE 802.3 section 86A.5.3.6 Eye mask for TP1a and TP4.





# **7.6.5.2 XLPPI Interface Transmitter Output Voltage Limits and Definitions**









### **Figure 42: XLPPI Transmitter Output Differential Amplitude and Eye Opening**

# **7.6.6 40 Gbps Attachment Unit Interface (XLAUI) Electrical Characteristics**

### **7.6.6.1 40 Gbps Attachment Unit Interface (XLAUI) Interface Transmitter and Receiver Characteristics**

| Symbol                        | <b>Parameter</b>                            | Min                      | Max                      | Units | <b>Notes</b>             |  |
|-------------------------------|---------------------------------------------|--------------------------|--------------------------|-------|--------------------------|--|
| <b>BR</b>                     | <b>Baud</b> rate                            | 10.3125                  |                          | Gbps  | $\overline{\phantom{0}}$ |  |
| <b>Bppm</b>                   | Baud rate tolerance                         | $-100$                   | 100                      | ppm   | $\mathbf 1$              |  |
| UI                            | Unit interval                               |                          | 96.969697                | ps    | $\overline{\phantom{0}}$ |  |
| <b>Transmitter parameters</b> |                                             |                          |                          |       |                          |  |
| Vodpp                         | Output differential peak-to-peak            | 400                      | 760                      | mV    | 9                        |  |
| Vos                           | Single-ended output voltage                 | $-0.4$                   | 1.9                      | V     |                          |  |
| <b>DEtx</b>                   | Output de-emphasis                          | 4.4                      | $\overline{7}$           | dB    |                          |  |
| Tr/Tf                         | Output differential transition time         | 24                       | $\equiv$                 | ps    | $\overline{2}$           |  |
| <b>RLOD</b>                   | Return loss differential output             | 12                       | $\qquad \qquad -$        | dB    | 3,4                      |  |
| <b>RLOC</b>                   | Return loss common mode output              | 9                        | $\qquad \qquad -$        | dB    | 3,4                      |  |
| <b>TIskew</b>                 | Output lane-to-lane skew                    | $\overline{\phantom{0}}$ | 28                       | ns    |                          |  |
| Tiskew v                      | Output lane-to-lane skew variation          | $\overline{\phantom{0}}$ | 200                      | ps    | $\qquad \qquad -$        |  |
| dZM                           | Termination mismatch                        |                          | 5                        | $\%$  | 10                       |  |
| Vocmac                        | Output AC common mode voltage               |                          | 15                       | mVRMS | $\overline{a}$           |  |
| Jdtx                          | Output jitter - Deterministic, peak-to-peak |                          | 0.17                     | UI    | $\frac{1}{2}$            |  |
| <b>Jtpptx</b>                 | Output jitter - Total, peak-to-peak         |                          | 0.32                     | UI    | 5, 8                     |  |
| Evodpp                        | Output eye width at Vodpp (min)             | 0.24                     | $\qquad \qquad -$        | UI    | $\overline{\phantom{m}}$ |  |
| <b>Receiver parameters</b>    |                                             |                          |                          |       |                          |  |
| Vidpps                        | Input differential sensitivity              | 85                       | $\qquad \qquad -$        | mV    | $\overline{7}$           |  |
| Vidpp                         | Input differential voltage                  |                          | 850                      | mV    | $\overline{7}$           |  |
| <b>RLID</b>                   | Return loss differential input              | 12                       | $\overline{\phantom{0}}$ | dB    | 3, 4                     |  |
| <b>RLICD</b>                  | Return loss common to differential input    | 15                       | $\overline{\phantom{0}}$ | dB    | 11                       |  |
| <b>RIskew</b>                 | Input lane-to-lane skew                     | $\overline{\phantom{0}}$ | 161                      | ns    | $\qquad \qquad -$        |  |
| Riskew v                      | Input lane-to-lane skew variation           |                          | 3.8                      | ns    | $\qquad \qquad -$        |  |
| <b>Jtrisx</b>                 | Input jitter - Sinusoidal, low frequency    |                          | 5                        | UI    | 12                       |  |

**Table 84: XLAUI Interface Transmitter and Receiver Characteristics**



**Note**



#### **Table 84: XLAUI Interface Transmitter and Receiver Characteristics (Continued)**

The load is 100Ω differential for these parameters, unless otherwise specified.

- Defines the allowable reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).
- Defined from 20 to 80% of the signal's voltage levels when driving a pattern consisting of eight consecutive ones followed by an equal run of zeros with no equalization. Max transition time is limited by mask as defined in IEEE 802.3 section 83A.3.3.5 Transmitter eye mask and transmitter jitter definition.
- Defined from 10 MHz to 2.125 GHz. For 2.125 GHz -11.1 GHz RLOD/RLID>6.5-13.33log(Frequency/5.5)[dB] (Frequency defined in GHz). For 2.125 GHz -7.1 GHz RLOC>3.5-13.33log(Frequency/5.5)[dB] (Frequency defined in GHz). For 7.1 GHz -11.1 GHz RLOC>2[dB].
- Relative to 100Ω differential and 25Ω common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Bit Error Rate (BER) of 10^-12.
- This parameter does not include sinusoidal components.
- Vidpps refers to the internal eye opening while Vidpp refers to the peak-to-peak.
- The output Tx jitter is defined when applying the effect of a single-pole high-pass filter on the jitter. The high-pass filter 3 dB point is located at 4 MHz.
- Defined with emphasis disabled.
- Defined at 1 MHz frequency. Defined according to section 86A.5.3.2 Termination mismatch in IEEE Std 802.3ba.
- Defined from 10 MHz to 11.1 GHz.
- Defined below 40 kHz.
- Defined from 4 MHz to 20 MHz.

**Table 85: XLAUI Settings and Configuration**

| <b>Parameter</b>                                                              | Setting/Configuration                                                                                                                                                                                                                                                        |  |  |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Vods                                                                          | The Vods is the output differential amplitude configurable range.<br>When driving a test load, the minimum value is achieved with AMP=TBD and PRE=TBD, and the<br>maximum value is achieved with AMP=TBD and PRE=TBD. Output amplitude and pre-emphasis are<br>configurable. |  |  |
| Viddp                                                                         | The Viddp is the input differential voltage.<br>The maximum single-ended voltage (common mode voltage and swing voltage) must not exceed<br>1.8V <sub>1</sub>                                                                                                                |  |  |
| Output<br>Equalization                                                        | Tx emphasis may be configured to achieve the required deterministic jitter at the module connector.<br>For emphasis control information, refer to the Functional Specifications.                                                                                             |  |  |
| <b>NOTE:</b> For further information, refer to the Functional Specifications. |                                                                                                                                                                                                                                                                              |  |  |



### **7.6.6.2 XLAUI Interface Transmitter Output Voltage Limits and Definitions**



**Figure 43: XLAUI Interface Transmitter Output Voltage Limits and Definitions** 

**Figure 44: XLAUI Transmitter Output Differential Amplitude and Eye Opening** 



# **7.6.7 40GBASE-CR4 Electrical Characteristics**

### **7.6.7.1 40GBASE-CR4 Interface Transmitter and Receiver Characteristics**

### **Table 86: 40GBASE-CR4 Interface Transmitter and Receiver Characteristics**





The load is 100 $\Omega$  differential for these parameters, unless otherwise specified.

**Note**

- **Defines the allow able reference clock difference and Rx baud rate tolerance** relative to nominal. Tx baud rate is derived from multiplication of the reference clock (zero ppm delta).
- Defined from 50 MHz to 2.5 GHz. For 2.5 GHz -7.5 GHz RLOD>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

For 2.5 GHz -7.5 GHz RLID>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

- Relative to 100 $\Omega$  differential and 25 $\Omega$  common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Bit Error Rate (BER) of 10^-12.
- Defined for interference tests according IEEE 802.3 section 85.8.4.2 Receiver interference tolerance test.
- Vidpp refers to the peak-to-peak.
- The output Tx jitter is defined w hen applying the effect of a single-pole high-pass filter on the jitter. The high-pass filter 3 dB point is located at 4 MHz.
- The receiver tolerates noise at an amplitude specified under receiver interference tolerance test1.

The value for test2 is 2.2 mV.

- **Jdcdtx is included as a part of Jdtx.**
- Defined for a 1010 pattern and includes the entire range of emphasis.
- The jitter is defined with emphasis off.
- The transmitter output waveform follow s IEEE requirements as specified in section 85.8.3.3 Transmitter output waveform.
- Defined from 10 MHz to 10 GHz

#### **Table 87: 40GBASE-CR4 Settings and Configuration**



### **7.6.7.2 40GBASE-CR4 Interface Transmitter Output Voltage Limits and Definitions**



**Figure 45: 40GBASE-CR4Interface Transmitter Output Voltage Limits and Definitions** 

**Figure 46: 40GBASE-CR4Transmitter Output Differential Amplitude and Eye Opening** 





# **7.6.8 40GBASE-KR4 Electrical Characteristics**

## **7.6.8.1 40GBASE-KR4 Interface Transmitter and Receiver Characteristics**

#### **Table 88: 40GBASE-KR4 Interface Transmitter and Receiver Characteristics**





#### **Table 88: 40GBASE-KR4 Interface Transmitter and Receiver Characteristics (Continued)**

The load is 100 $\Omega$  differential for these parameters, unless otherwise specified.

 Defines the allow able reference clock difference and Rx baud rate tolerance relative to nominal.

Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).

Defined from 50 MHz to 2.5 GHz. For 2.5 GHz -7.5 GHz RLOD>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

For 2.5 GHz -7.5 GHz RLOC>6-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

For 2.5 GHz -7.5 GHz RLID>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

- Relative to 100Ω differential and 25Ω common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Bit Error Rate (BER) of 10^-12.
- Defined for interference tests according IEEE 802.3 Annex 69A. For informative interconnect characteristics, refer to IEEE 802.3 Annex 69B.
- Vidpp refers to the peak-to-peak.

**Note**

■ The output Tx jitter is defined w hen applying the effect of a single-pole high-pass filter on the jitter.

The high-pass filter 3 dB point is located at 4 MHz.

- mTC describes the insertion loss transmission magnitude relative to the maximal allowed fitted attenuation mask Amax over a predefined frequency range. Defined for test1. The value for test2 is 0.5.
- The receiver tolerates noise at an amplitude specified under receiver interference tolerance test1. The value for test2 is 12 mV.
- **Jdcdtx is included as a part of Jdtx.**
- Defined for a 1010 pattern and includes the entire range of emphasis.
- The transmitter output waveform follow s IEEE requirements as specified in section 72.7.1.10 Transmitter output waveform requirements.

#### **Table 89: 40GBASE-KR4 Settings and Configuration**



#### **Table 89: 40GBASE-KR4 Settings and Configuration (Continued)**



### **7.6.8.2 40GBASE-KR4 Interface Transmitter Output Voltage Limits and Definitions**







### **Figure 48: 40GBASE-KR4 Transmitter Output Differential Amplitude and Eye Opening**



# **7.6.9 SFP+ Interface (SFI) Limiting Module Electrical Characteristics**

### **7.6.9.1 SFI Transmitter and Receiver Characteristics**

### **Table 90: SFI Transmitter and Receiver Characteristics**





Defined with a Hit Ratio of  $5*10^{\circ}$ -5.

#### **Table 91: SFI Settings and Configuration**





### **7.6.9.2 SFP+ Direct Attach Cable (10GSFP+CU Appendix E) Transmitter and Receiver Characteristics**



#### **Table 92: 10GSFP+CU Transmitter and Receiver Characteristics**






í,



### **Table 93: 10GSFP+CU Settings and Configuration**



## **Figure 49: SFI Transmitter Output Voltage Limits and Definitions**







## **Figure 50: SFI Transmitter Output Differential Amplitude and Eye Opening**



## **7.6.10 10 Gigabit Small Form Factor Pluggable Interface (XFI) Electrical Characteristics**

## **7.6.10.1 XFI Interface Transmitter and Receiver Characteristics**

## **Symbol Parameter Min Max Units Notes** BR Baud rate 10.3125 Gbps – Bppm Baud rate tolerance and the set of the se UI Dinit interval the control of the control of the 96.969697 ps – – **Transmitter Parameters**   $Z$ od Reference output differential impedance 100 100  $Ω$  1 dRom Termination output mismatch  $-$  5 % 1 Vcm DC Common Mode Voltage 0 1.9 V –  $tRH/tFH$  Output rise and fall time 24  $-$  ps 2 Vocm Output AC common mode voltage - 15 mV(RMS) 1, 7 | - | 15 | mVRMS | 1, 7 SDD22 Differential output return loss 20 | – | dB | 3 10  $\vert - \vert$  dB  $\vert 4$ See note #5.  $\vert$  dB  $\vert$  5, 12  $SCC22$  Common mode output return loss  $\begin{vmatrix} 6 \\ 1 \end{vmatrix}$  6  $\begin{vmatrix} -1 \\ 6 \end{vmatrix}$  dB  $\begin{vmatrix} 6 \\ 12 \end{vmatrix}$ Txjit Transmitter output jitter specifications See note # 7. Fig. 1, 7 **Receiver Parameters**   $Zid$  Reference input differential impedance 100 100  $\Omega$  1 dRim Termination input mismatch  $-$  5 % 1 Vicm Input AC common mode voltage  $\vert - \vert$  25 mVRMS 1 SDD22 Differential output return loss 20 | – | dB | 3 10  $\vert - \vert$  dB  $\vert 4$ See note #5.  $\vert$  dB  $\vert$  5, 12 SCC11 Common mode input return loss  $\begin{vmatrix} 6 \end{vmatrix}$  -  $\begin{vmatrix} 6 \end{vmatrix}$  dB 9, 10, 12 SCD11 Differential to common mode input conversion 12 – dB 9 Rxjit Receiver input jitter specifications See note # 11. – 1, 11

## **Table 94: XFI Interface Transmitter and Receiver Characteristics**



The load is 100 $\Omega$  differential for these parameters, unless otherwise specified.

- Defines the allow able reference clock difference and Rx baud rate tolerance relative to nominal.
- Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).
- Defined from 50.0 MHz to 2.5 GHz.
- For 2.5 GHz -7.5 GHz RLOD>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).
- For 2.5 GHz -7.5 GHz RLID>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).
- Relative to 100Ω differential and 25Ω common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Bit Error Rate (BER) of 10^-12.
- Defined for compliant transmitter and interference tests according to IEEE 802.3 section 85.8.4.2 Receiver interference tolerance test.
- Defined with a cable interconnect 4.6 < WDPC < 4.8 that complies with interconnect parameters definition.
- Vidpp refers to the peak-to-peak.
- The output Tx jitter is defined w hen applying the effect of a single-pole, high-pass filter on the jitter. The high-pass filter 3 dB point is located at 4 MHz.
- As calculated using code in Appendix G Matlab Code For TWDP in SFF-8431 version 4.1 standard.
- The parameter value includes the module compliance boards.
- **Jdcdtx is included as a part of Jdtx.**
- Defined for a 1010 pattern and includes the entire range of emphasis.
- The jitter is defined with emphasis off.
- Transmitter output waveform follow s IEEE requirements as specified in IEEE Std 802.3-2008 section 72.7.1.11 Transmitter output waveform requirements.
- Defined from 10 MHz to 10 GHz.
- As defined in D.7 Voltage Modulation Amplitude in SFF-8431 version 4.1 standard.
- Defined between host device pins (with host device removed) and Host Compliance Board (HCB) SMAs.
- Defined from 10.0 MHz to 5 GHz. For 5 GHz -11.1 GHz HBRL>23.25-8.75log(Frequency/5)[dB] (Frequency defined in GHz).
- Defined for a 1010 pattern according to IEEE Std 802.3-2008 section 72.6.10.4.2 Training.
- The interconnect parameters are defined with compliant transmitter as defined in Transmitter Parameters section.
- This value is applied for Vamp (min).



## **7.6.11 10GBASE-KR Electrical Characteristics**

## **7.6.11.1 10GBASE-KR Interface Transmitter and Receiver Characteristics**

## **Table 95: 10GBASE-KR Interface Transmitter and Receiver Characteristics**



**Note**

The load is 100 $\Omega$  differential for these parameters, unless otherwise specified.

- Defines the allow able reference clock difference and Rx baud rate tolerance relative to nominal. Tx baud rate is derived from multiplication of the reference clock (0 ppm delta).
- Defined from 50 MHz to 2.5 GHz.

For 2.5 GHz -7.5 GHz RLOD>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

For 2.5 GHz -7.5 GHz RLOC>6-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

For 2.5 GHz -7.5 GHz RLID>9-12log(Frequency/2.5)[dB] (Frequency defined in GHz).

- Relative to 100 $\Omega$  differential and 25 $\Omega$  common mode. Return loss includes contributions from on-chip circuitry, chip packaging, and off-chip optimized components related to the transmitter/receiver breakout.
- Defined with a Bit Error Rate (BER) of 10^-12.
- Defined for interference tests according IEEE 802.3 Annex 69A. For informative interconnect characteristics, refer to IEEE 802.3 Annex 69B.
- Vidpp refers to the peak-to-peak.
- The output Tx jitter is defined w hen applying the effect of a single-pole high-pass filter on the jitter. The high-pass filter 3 dB point is located at 4 MHz.
- mTC describes the insertion loss transmission magnitude relative to the maximal allowed fitted attenuation mask Amax over a predefined frequency range. Defined for test1. The value for test2 is 0.5.
- **The receiver tolerates noise at an amplitude specified under receiver interference tolerance** test1.The value for test2 is 12 mV.
- **Jdcdtx is included as a part of Jdtx.**
- Defined for a 1010 pattern and includes the entire range of emphasis.
- The transmitter output waveform follows IEEE requirements as specified in section 72.7.1.10 Transmitter output waveform requirements.



## **Table 96: 10GBASE-KR Settings and Configuration**



## **7.6.11.2 10GBASE-KR Interface Transmitter Output Voltage Limits and Definitions**



### **Figure 51: 10GBASE-KR Interface Transmitter Output Voltage Limits and Definitions**

**Figure 52: 10GBASE-KR Transmitter Output Differential Amplitude and Eye Opening** 



# **7.7 Reference Clock**

#### **Table 97: Reference Clock**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)



1. CLKP/N must have an external AC-coupling capacitor.

2. Specification assumes that there are no spurs in the phase noise plot.







# **7.8 Output 25 MHz Clock**

## **Table 98: Output 25 MHz Clock**

(Over full range of values listed in the Recommended Operating Conditions unless otherwise specified)



## **7.9 Latency**

The transmit latency is measured from the input of the PPM FIFO to the SERDES transmit pin. The receive latency is measured from the SERDES receive pin to the input of the PPM FIFO. The total latency in each direction is the sum of receive and transmit latency in the path.

**Table 99: Chip Pin-to-pin Latency (Rx + Tx)**

| <b>Parameter</b>           | Latency<br>Variation     | (Dynamic)<br><b>Latency Jitter</b> | Min                      | Typ    | Max                      |
|----------------------------|--------------------------|------------------------------------|--------------------------|--------|--------------------------|
| 1G PCS (1 lane)            |                          |                                    | $\qquad \qquad -$        | 194.96 | $\qquad \qquad -$        |
| 2.5G PCS (1 lane)          |                          | $\overline{\phantom{0}}$           | —                        | 74.95  | $\qquad \qquad -$        |
| 5G PCS (1 lane)            | $\overline{\phantom{0}}$ | $\overline{\phantom{0}}$           | $\overline{\phantom{0}}$ | 313.36 | $\overline{\phantom{0}}$ |
| 10G PCS - No FEC (1 lane)  | -                        |                                    | —                        | 144.52 | $\qquad \qquad -$        |
| 10G PCS - KR FEC (1 lane)  | -                        | -                                  | —                        | 434.07 | -                        |
| 25G PCS - No FEC (1 lane)  | 22                       | 3.8                                | 57                       | 70     | 79                       |
| 25G PCS - KR FEC (1 lane)  | 22                       | 3.8                                | 172                      | 186    | 194                      |
| 25G PCS - RS FEC (1 lane)  | 46                       | 24.3                               | 456                      | 484.6  | 502                      |
| 40G PCS - No FEC (4 lane)  | 33                       | 17.6                               | 167                      | 180    | 200                      |
| 40G PCS - KR FEC (4 lane)  | 32                       | 17.6                               | 455                      | 468    | 487                      |
| 50G PCS - No FEC (4 lane)  | 0                        | 14.08                              | -                        | 143.6  | -                        |
| 50G PCS - KR FEC (4 lane)  | 0                        | 14.08                              | -                        | 374.5  | -                        |
| 50G PCS - No FEC (2 lane)  | 0                        | 14.08                              | —                        | 139.89 | —                        |
| 50G PCS - KR FEC (2 lane)  | 0                        | 14.08                              | $\overline{\phantom{0}}$ | 372.02 | $\overline{\phantom{0}}$ |
| 50G PCS - RS FEC (2 lane)  | 0                        | 14.08                              | $\overline{\phantom{0}}$ | 360.85 | $\qquad \qquad -$        |
| 100G PCS - No FEC (4 lane) | 39                       | 4.5                                | 134                      | 151    | 173                      |
| 100G PCS - RS FEC (4 lane) | 44                       | 4.5                                | 215                      | 246    | 259                      |



# **8 Mechanical Drawings**

## **8.1 Package Mechanical Drawings**

**Figure 54: 169-pin FCBGA 14 × 14 Package Mechanical Drawings — Top and Side View**











## **Table 100: 169-pin FCBGA (14 mm × 14 mm) Package Dimensions**

# **9 Order Information**

## **9.1 Ordering Part Numbers and Package Markings**

[Figure](#page-158-0) 56 shows the ordering part numbering scheme for the 88X5113 device.

## <span id="page-158-0"></span>**Figure 56: Sample Part Number**



## **Table 101: 88X5113 Part Order Option**





## **9.1.1 Marking Example**

[Figure](#page-159-0) 57 and Figure 58 are examples of the package marking and pin 1 locations for the 88X5113 169-pin FCBGA 14 × 14 commercial and industrial Green package.

<span id="page-159-1"></span>



**Note**: The above example is not drawn to scale. Location of markings is approximate.

#### <span id="page-159-0"></span>**Figure 58: 88X5113 169-pin FCBGA Industrial Green Package Marking and Pin 1 Location**



**Note**: The above example is not drawn to scale. Location of markings is approximate.

# **A Revision History**









**Marvell. Moving Forward Faster**

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**[Marvell](https://www.mouser.com/marvell-semiconductor):** [88X5113-A1-BVW4C000](https://www.mouser.com/access/?pn=88X5113-A1-BVW4C000)



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*