

# 32-Channel, 14-Bit Voltage-Output DAC

# AD5532

#### **FEATURES**

**High integration: 32-channel DAC in 12 mm × 12 mm CSPBGA Adjustable voltage output range Guaranteed monotonic Readback capability DSP/microcontroller compatible serial interface Output impedance: 0.5 Ω (AD5532-1, AD5532-2) 500 Ω (AD5532-3)** 

**1 kΩ (AD5532-5) Output voltage span: 10 V (AD5532-1, AD5532-3, AD5532-5) 20 V (AD5532-2) Infinite sample-and-hold capability to ±0.018% accuracy Temperature range −40°C to +85°C** 

#### **APPLICATIONS**

**Automatic test equipment Optical networks Level setting Instrumentation Industrial control systems Data acquisition Low cost I/O** 

#### **GENERAL DESCRIPTION**

The AD5532<sup>1</sup> is a 32-channel, 14-bit voltage-output DAC with an additional infinite sample-and-hold mode. The selected DAC register is written to via the 3-wire serial interface;  $V_{\text{OUT}}$ for this DAC is then updated to reflect the new contents of the DAC register. DAC selection is accomplished via Address Bits A0–A4. The output voltage range is determined by the offset voltage at the OFFS\_IN pin and the gain of the output amplifier. It is restricted to a range from  $V_{SS}$  + 2 V to  $V_{DD}$  – 2 V because of the headroom of the output amplifier.

The device is operated with  $AV_{CC} = 5 V \pm 5\%; DV_{CC} = 2.7 V$  to 5.25 V;  $V_{SS} = -4.75$  V to  $-16.5$  V; and  $V_{DD} = 8$  V to 16.5 V. The AD5532 requires a stable 3 V reference on REF\_IN as well as an offset voltage on OFFS\_IN.

#### **PRODUCT HIGHLIGHTS**

- 1. 32-channel, 14-bit DAC in one package, guaranteed monotonic.
- 2. Available in a 74-lead CSPBGA package with a body size of 12 mm ×12 mm.
- 3. Droopless/infinite sample-and-hold mode.



Figure 1. Functional Block Diagram

#### **Rev. D**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2010 Analog Devices, Inc. All rights reserved.** 

# TABLE OF CONTENTS



# **REVISION HISTORY**



# **6/04—Data Sheet Changed from Rev. B to Rev. C**



# **6/02—Data Sheet Changed from Rev. A to Rev. B**





# <span id="page-2-0"></span>**SPECIFICATIONS**

 $V_{DD} = 8$  V to 16.5 V,  $V_{SS} = -4.75$  V to  $-16.5$  V;  $AV_{CC} = 4.75$  V to 5.25 V;  $DV_{CC} = 2.7$  V to 5.25 V;  $AGND = DGND = DAC_GND = 0$  V; REF\_IN = 3 V; output range from  $V_{SS}$  + 2 V to  $V_{DD}$  – 2 V. All outputs unloaded. All specifications T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted.

### **Table 1.**



# <span id="page-3-0"></span>AD5532



<sup>1</sup> A version: Industrial temperature range -40°C to +85°C; typical at +25°C.<br><sup>2</sup> Se[e Terminology](#page-10-1) section.<br><sup>3</sup> Guaranteed by design and characterization, not production tested.<br><sup>4</sup> AD780 as reference for the AD5532.<br><sup>5</sup> E

# <span id="page-4-0"></span>**ISHA MODE**

#### **Table 2.**



<sup>1</sup> A version: Industrial temperature range -40℃ to +85℃; typical at +25℃.<br><sup>2</sup> Se[e Terminology](#page-10-1) section.<br><sup>3</sup> Input range 100 mV to 2.96 V.<br><sup>4</sup> Guaranteed by design and characterization, not production tested.

# <span id="page-5-1"></span><span id="page-5-0"></span>TIMING CHARACTERISTICS

# **PARALLEL INTERFACE**

#### **Table 3.**



<sup>1</sup> See Figure 2 and Figure 3, the parallel interface timing diagrams.<br><sup>2</sup> Guaranteed by design and characterization, not production tested.

### **PARALLEL INTERFACE TIMING DIAGRAMS**



Figure 2. Parallel Write (ISHA Mode Only)



# <span id="page-6-0"></span>**SERIAL INTERFACE**



Figure 6. 14-Bit Read (Both Readback Modes)

<sup>1</sup> See Figure 4, Figure 5, and Figure 6.

<span id="page-6-3"></span><span id="page-6-2"></span><span id="page-6-1"></span> $\overline{a}$ 

<sup>2</sup> Guaranteed by design and characterization, not production tested.

 $^3$  In ISHA mode the maximum SCLK frequency is 20 MHz and the minimum pulse width is 20 ns.<br>4 These numbers are measured with the load circuit of Figure 3

<sup>&</sup>lt;sup>4</sup> These numbers are measured with the load circuit of [Figure 3.](#page-5-1)  $5$  SYNC should be taken low while SCLK is low for read back.

# <span id="page-7-1"></span><span id="page-7-0"></span>ABSOLUTE MAXIMUM RATINGS

 $T_A = 25$ °C unless otherwise noted.

#### **Table 5.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

For higher junction temperatures derate as follows:



#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

1 Transient currents of up to 100 mA do not cause SCR latch-up.<br><sup>2</sup> This limit includes load power.

<sup>2</sup> This limit includes load power.

<sup>3</sup> This maximum allowed continuous load current is spread over 8 channels and channels are grouped as follows:

Group 1: Channels 3, 4, 5, 6, 7, 8, 9, 10

Group 2: Channels 14, 16, 18, 20. 21, 24, 25, 26 Group 3: Channels 15, 17, 19, 22, 23, 27, 28, 29

Group 4: Channels 0, 1, 2, 11, 12, 13, 30, 31

# <span id="page-8-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 7. 74-Lead CSPBGA Ball Configuration

**Table 6. 74-Lead CSPBGA Ball Configuration** 

| <b>CSPBGA Number</b> | <b>Ball Name</b>   | <b>CSPBGA Number</b> | <b>Ball Name</b>   | <b>CSPBGA Number</b> | <b>Ball Name</b>  |
|----------------------|--------------------|----------------------|--------------------|----------------------|-------------------|
| A1                   | Not connected      | C10                  | AV <sub>cc</sub> 1 | J10                  | VO <sub>9</sub>   |
| A2                   | A4                 | C11                  | REF OUT            | J11                  | <b>VO11</b>       |
| A <sub>3</sub>       | A2                 | D <sub>1</sub>       | <b>VO20</b>        | K1                   | <b>VO17</b>       |
| A4                   | A0                 | D <sub>2</sub>       | DAC_GND2           | K <sub>2</sub>       | <b>VO15</b>       |
| A <sub>5</sub>       | CS/SYNC            | D <sub>10</sub>      | AV <sub>CC</sub> 2 | K3                   | <b>VO27</b>       |
| A6                   | <b>DVcc</b>        | D11                  | OFFS_OUT           | K4                   | $V_{SS}$ 3        |
| A7                   | <b>SCLK</b>        | E <sub>1</sub>       | VO <sub>26</sub>   | K5                   | $V_{SS}1$         |
| A8                   | OFFSET SEL         | E <sub>2</sub>       | <b>VO14</b>        | K6                   | $V_{SS}4$         |
| A9                   | <b>BUSY</b>        | E10                  | AGND1              | K7                   | V <sub>DD</sub> 2 |
| A10                  | <b>TRACK/RESET</b> | E11                  | OFFS IN            | K <sub>8</sub>       | VO <sub>2</sub>   |
| A11                  | Not connected      | F <sub>1</sub>       | <b>VO25</b>        | K9                   | VO10              |
| <b>B1</b>            | VO16               | F <sub>2</sub>       | VO <sub>21</sub>   | K <sub>10</sub>      | <b>VO13</b>       |
| <b>B2</b>            | Not connected      | F10                  | AGND2              | K11                  | <b>VO12</b>       |
| B <sub>3</sub>       | A <sub>3</sub>     | F11                  | VO <sub>6</sub>    | L1                   | Not connected     |
| <b>B4</b>            | A <sub>1</sub>     | G <sub>1</sub>       | <b>VO24</b>        | L2                   | <b>VO28</b>       |
| <b>B5</b>            | <b>WR</b>          | G <sub>2</sub>       | VO <sub>8</sub>    | L <sub>3</sub>       | VO <sub>29</sub>  |
| <b>B6</b>            | <b>DGND</b>        | G10                  | VO <sub>5</sub>    | L4                   | <b>VO30</b>       |
| <b>B7</b>            | $D_{IN}$           | G11                  | VO <sub>3</sub>    | L <sub>5</sub>       | $V_{DD}3$         |
| B8                   | <b>CAL</b>         | H1                   | <b>VO23</b>        | L6                   | $V_{DD}1$         |
| B <sub>9</sub>       | SER/PAR            | H <sub>2</sub>       | <b>VIN</b>         | L7                   | $V_{DD}4$         |
| <b>B10</b>           | <b>DOUT</b>        | H <sub>10</sub>      | VO <sub>4</sub>    | L8                   | <b>VO31</b>       |
| <b>B11</b>           | REF_IN             | H11                  | VO <sub>7</sub>    | L <sub>9</sub>       | VO <sub>0</sub>   |
| C1                   | <b>VO18</b>        | J1                   | <b>VO22</b>        | L <sub>10</sub>      | VO <sub>1</sub>   |
| C <sub>2</sub>       | DAC_GND1           | J <sub>2</sub>       | VO19               | L <sub>11</sub>      | Not connected     |
| C <sub>6</sub>       | Not connected      | J6                   | $V_{SS}$ 2         |                      |                   |

<span id="page-9-1"></span><span id="page-9-0"></span> $\overline{a}$ 

# **Table 7. Pin Function Descriptions**







# <span id="page-10-1"></span><span id="page-10-0"></span>**TERMINOLOGY**

# **DAC MODE**

### **Integral Nonlinearity (INL)**

This is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is expressed as a percentage of full-scale span.

### **Differential Nonlinearity (DNL)**

This is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of ±1 LSB maximum ensures monotonicity.

### **Offset**

Offset is a measure of the output with all zeros loaded to the DAC and OFFS\_IN =  $0.$  Because the DAC is lifted off the ground by approximately 50 mV, this output is typically

 $V_{OUT} = Gain \times 50$  mV

### **Full-Scale Error**

This is a measure of the output error with all 1s loaded to the DAC. It is expressed as a percentage of full-scale range. See [Figure 8](#page-9-0). It is calculated as

 $Full-Scale Error = V_{OUT(Full-Scale)} - (Ideal Gain \times REFIN)$ 

where

*Ideal Gain* = 3.52 for AD5532 − 1/−3/−5

*Ideal Gain* = 7 for AD5532 – 2

# **Output Settling Time**

This is the time taken from when the last data bit is clocked into the DAC until the output has settled to within ±0.39%.

### **OFFS\_IN Settling Time**

The time taken from a 0 V to 3 V step change in input voltage on OFFS\_IN until the output has settled to within ±0.39%.

#### **Digital-to-Analog Glitch Impulse**

This is the area of the glitch injected into the analog output when the code in the DAC register changes state. It is specified as the area of the glitch in nV-secs when the digital code is changed by 1 LSB at the major carry transition (011 . . . 11 to  $100...00$  or  $100...00$  to  $011...11$ .

# **Digital Crosstalk**

This is the glitch impulse transferred to the output of one DAC at midscale while a full-scale code change (all 1s to all 0s and vice versa) is written to another DAC. It is expressed in nV-secs.

#### **Analog Crosstalk**

This is the area of the glitch transferred to the output ( $V<sub>OUT</sub>$ ) of one DAC due to a full-scale change in the output  $(V<sub>OUT</sub>)$  of another DAC. The area of the glitch is expressed in nV-secs.

# **Digital Feedthrough**

This is a measure of the impulse injected into the analog outputs from the digital control inputs when the part is not being written to, i.e.,  $\overline{CS/SYNC}$  is high. It is specified in nV-secs and is measured with a worst-case change on the digital input pins, for example, from all 0s to all 1s and vice versa.

# **Output Noise Spectral Density**

This is a measure of internally generated random noise. Random noise is characterized as a spectral density (voltage per root Hertz). It is measured by loading all DACs to midscale and measuring noise at the output. It is measured in  $nV/(\sqrt{Hz})$ .

### **Output Temperature Coefficient**

This is a measure of the change in analog output with changes in temperature. It is expressed in ppm/°C.

## **DC Power-Supply Rejection Ratio (PSRR)**

DC power-supply rejection ratio is a measure of the change in analog output for a change in supply voltage ( $V_{DD}$  and  $V_{SS}$ ). It is expressed in dBs.  $V_{DD}$  and  $V_{SS}$  are varied  $\pm 5\%$ .

#### **DC Crosstalk**

This is the DC change in the output level of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) and an output change of all other DACs. It is expressed in μV.

# **ISHA MODE**

### **V<sub>IN</sub>** to V<sub>OUT</sub> Nonlinearity

The measure of the maximum deviation from a straight line passing through the endpoints of the  $V_{IN}$  versus  $V_{OUT}$  transfer function. It is expressed as a percentage of the full-scale span.

### **Offset Error**

This is a measure of the output error when  $V_{IN} = 70$  mV. Ideally, with  $V_{IN} = 70$  mV:

 $V_{OUT} = (Gain \times 70) - ((Gain - 1) \times V_{OFFS-N} )$  *INV* 

Offset error is a measure of the difference between  $V<sub>OUT</sub>$  (actual) and  $\mathrm{V_{OUT}}$  (ideal). It is expressed in mV and can be positive or negative. See [Figure 9.](#page-9-1)

#### **Gain Error**

This is a measure of the span error of the analog channel. It is the deviation in slope of the transfer function expressed in mV. See [Figure 9.](#page-9-1) It is calculated as

```
Gain Error =
```
*Actual Full-Scale Output − Ideal Full-Scale Output − Offset Error* 

where:

 $Ideal Full-Scale Output = Gain \times 2.96 - ((Gain - 1) \times V_{OEES - IN})$ 

# **AC Crosstalk**

This is the area of the glitch that occurs on the output of one channel while another channel is acquiring. It is expressed in nV-secs.

#### **Output Settling Time**

This is the time taken from when BUSY goes high to when the output has settled to ±0.018%.

#### **Acquisition Time**

This is the time taken for the  $V_{IN}$  input to be acquired. It is the length of time that BUSY stays low.

# <span id="page-11-0"></span>AD5532

# TYPICAL PERFORMANCE CHARACTERISTICS







Figure 11. INL Error an DNL Error vs. Temperature



Figure 12. Vout vs. Temperature



Figure 13. Vout Source and Sink Capability



**TIME BASE (2**μ**s/DIV)**





**TIME BASE (50ns/DIV)**

Figure 15. Major Code Transition Glitch Impulse

# AD5532



Figure 16. VIN to Vout Accuracy after Offset and Gain Adjustment (ISHA Mode)



Figure 17. Acquisition Time and Output Settling Time (ISHA Mode)



Figure 18. ISHA-Mode Repeatability (64 k Acquisitions)

# <span id="page-13-2"></span><span id="page-13-0"></span>FUNCTIONAL DESCRIPTION

The AD5532 consists of 32 DACs and an ADC (for ISHA mode) in a single package. In DAC mode, a 14-bit digital word is loaded into one of the 32 DAC Registers via the serial interface. This is then converted (with gain and offset) into an analog output voltage ( $V<sub>OUT</sub>0-V<sub>OUT</sub>31$ ).

To update a DAC's output voltage, the required DAC is addressed via the serial port. When the DAC address and code have been loaded, the selected DAC converts the code.

At power-on, all the DACs, including the offset channel, are loaded with zeros. Each of the 33 DACs is offset internally by 50 mV (typ) from GND, so the outputs  $V_{OUT}$  0 to  $V_{OUT}$  31 are 50 mV (typ) at power-on if the OFFS\_IN pin is driven directly by the on-board offset channel (OFFS\_OUT), i.e. if OFFS\_IN is 50 mV,  $V_{OUT} = (Gain \times V_{DAC}) - (Gain - 1) \times V_{OFFS\_IN} = 50$  mV.

# **OUTPUT BUFFER STAGE—GAIN AND OFFSET**

The function of the output buffer stage is to translate the 50 mV–3 V output of the DAC to a wider range. This is done by gaining up the DAC output by 3.52/7 and offsetting the voltage by the voltage on OFFS\_IN pin.

### **AD5532-1/AD5532-3/AD5532-5:**

 $V_{OUT} = 3.52 \times V_{DAC} - 2.52 \times V_{OFFS}$  <sub>IN</sub>

#### **AD5532-2:**

 $V_{OUT}$  = 7 ×  $V_{DAC}$  – 6 ×  $V_{OFFS}$  *IN VDAC* is the output of the DAC. *VOFFS\_IN* is the voltage at the OFFS\_IN pin.

The following table shows how the output range on  $V<sub>OUT</sub>$  relates to the offset voltage supplied by the user.



<span id="page-13-1"></span>

 $\rm V_{\rm OUT}$  is limited only by the headroom of the output amplifiers. V<sub>OUT</sub> must be within maximum ratings.

# **OFFSET VOLTAGE CHANNEL**

<span id="page-13-3"></span>The offset voltage can be externally supplied by the user at OFFS\_IN or it can be supplied by an additional offset voltage channel on the device itself. The offset can be set up in two ways. In ISHA mode, the required offset voltage is set up on  $V_{IN}$ and acquired by the offset channel. In DAC mode, the code corresponding to the offset value is loaded directly into the offset DAC. This offset channel's DAC output is directly connected to OFFS\_OUT. By connecting OFFS\_OUT to

OFFS\_IN this offset voltage can be used as the offset voltage for the 32 output amplifiers. It is important to choose the offset so that  $V<sub>OUT</sub>$  is within maximum ratings.

# **RESET FUNCTION**

The reset function on the AD5532 can be used to reset all nodes on this device to their power-on reset condition. This is implemented by applying a low-going pulse of between 90 ns and 200 ns to the TRACK/RESETpin on the device. If the applied pulse is less than 90 ns, it is assumed to be a glitch and no operation takes place. If the applied pulse is wider than 200 ns, this pin adopts its track function on the selected channel,  $V_{IN}$  is switched to the output buffer, and an acquisition on the channel does not occur until a rising edge of TRACK.

# **ISHA MODE**

In ISHA mode, the input voltage  $V_{\text{IN}}$  is sampled and converted into a digital word. The noninverting input to the output buffer (gain and offset stage) is tied to  $V_{IN}$  during the acquisition period to avoid spurious outputs, while the DAC acquires the correct code. This is completed in 16 μs max. The updated DAC output then assumes control of the output voltage. The output voltage of the DAC is connected to the noninverting input of the output buffer. Because the channel output voltage is effectively the output of a DAC, there is no droop associated with it. As long as power is maintained to the device, the output voltage is constant until this channel is addressed again. Because the internal DACs are offset by 70 mV (max) from GND, the minimum  $V_{IN}$  in ISHA mode is 70 mV. The maximum  $V_{IN}$  is 2.96 V due to the upper dead band of 40 mV (max).

# **ANALOG INPUT (ISHA MODE)**

[Figure 19](#page-13-3) shows the equivalent analog input circuit. The Capacitor C1 is typically 20 pF and can be attributed to pin capacitance and 32 off-channels. When a channel is selected, an extra 7.5 pF (typ) is switched in. This Capacitor C2 is charged to the previously acquired voltage on that particular channel so it must charge/discharge to the new level. The external source must be able to charge/discharge this additional capacitance within 1  $\mu$ s–2  $\mu$ s of channel selection so that V<sub>IN</sub> can be acquired accurately. Thus, a low impedance source is suggested.



Large source impedances significantly affect the performance of the ADC. An input buffer amplifier may be required.

# <span id="page-14-0"></span>**TRACK FUNCTION (ISHA MODE)**

Typically in ISHA mode of operation TRACK is held high and the channel begins to acquire when it is addressed. However, if TRACK is low when the channel is addressed,  $V_{\text{IN}}$  is switched to the output buffer and an acquisition on the channel does not occur until a rising edge of TRACK. At this stage, the BUSY pin goes low until the acquisition is complete, at which point the DAC assumes control of the voltage to the output buffer and  $V_{IN}$ is free to change again without affecting this output value.

This is useful in an application where the user wants to ramp up  $V_{\text{IN}}$  until  $V_{\text{OUT}}$  reaches a particular level (see [Figure 20](#page-14-1)).  $V_{\text{IN}}$ does not need to be acquired continuously while it is ramping up. TRACK can be kept low and only when Vour has reached its desired voltage is TRACK brought high. At this stage, the acquisition of  $V_{IN}$  begins.

In the example shown, a desired voltage is required on the output of the pin driver. This voltage is represented by one input to a comparator. The microcontroller/microprocessor ramps up the input voltage on  $V_{IN}$  through a DAC. TRACK is kept low while the voltage on  $V_{\text{IN}}$  ramps up so that  $V_{\text{IN}}$  is not continually acquired. When the desired voltage is reached on the output of the pin driver, the comparator output switches. The μC/μP then knows what code is required to be input to obtain the desired voltage at the DUT. The TRACK input is now brought high and the part begins to acquire  $V_{IN}$ . At this stage  $\overline{BUSY}$  goes low until  $V_{IN}$  has been acquired. The output buffer is then switched from  $V_{IN}$  to the output of the DAC.

# <span id="page-14-2"></span>**MODES OF OPERATION**

The AD5532 can be used in four different modes of operation. These modes are set by two mode bits, the first two bits in the serial word.

#### **Table 9. Modes of Operation**



#### **1. ISHA Mode**

In this mode, a channel is addressed and that channel acquires the voltage on  $V_{IN}$ . This mode requires a 10-bit write (see Figure [21](#page-15-1)a) to address the relevant channel  $(V<sub>OUT</sub>0-V<sub>OUT</sub>31, offset)$ channel or all channels). MSB is written first.

#### **2. DAC Mode**

In this standard mode, a selected DAC register is loaded serially. This requires a 24-bit write (10 bits to address the relevant DAC plus an extra 14 bits of DAC data). MSB is written first. The user must allow 400 ns (min) between successive writes in DAC mode.

#### **3. Acquire and Readback Mode**

This mode allows the user to acquire  $V_{IN}$  and read back the data in a particular DAC register. The relevant channel is addressed (10-bit write, MSB first) and  $V_{IN}$  is acquired in 16 μs (max). Following the acquisition, after the next falling edge of SYNC, the data in the relevant DAC register is clocked out onto the DOUT line in a 14-bit serial format. The full acquisition time must elapse before the DAC register data can be clocked out.

#### **4. Readback Mode**

Again, this is a Readback mode but no acquisition is performed. The relevant channel is addressed (10-bit write, MSB first) and on the next falling edge of SYNC, the data in the relevant DAC register is clocked out onto the D<sub>OUT</sub> line in a 14-bit serial format. The user must allow 400 ns (min) between the last SCLK falling edge in the 10-bit write and the falling edge of SYNC in the 14-bit read back. The serial write and read words can be seen in [Figure 21](#page-15-1).

This feature allows the user to read back the DAC register code of any of the channels. In DAC mode, this is useful in verification of write cycles. In ISHA mode, readback is useful if the system has been calibrated and the user wants to know what code in the DAC corresponds to a desired voltage on Vour. If this voltage is required again, the user can input the code directly to the DAC register without going through the acquisition sequence.

<span id="page-14-1"></span>

# <span id="page-15-0"></span>AD5532

# **SERIAL INTERFACE**

The serial interface allows easy interfacing to most microcontrollers and DSPs, such as the PIC16C, PIC17C, QSPI, SPI, DSP56000, TMS320, and ADSP-21xx, without the need for any glue logic. When interfacing to the 8051, the SCLK must be inverted. The Microprocessor Interfacing section explains how to interface to some popular DSPs and microcontrollers. [Figure](#page-6-2)  [4,](#page-6-2) [Figure 5,](#page-6-3) and [Figure 6](#page-6-1) show the timing diagram for a serial read and write to the AD5532. The serial interface works with both a continuous and a noncontinuous serial clock. The first falling edge of  $\overline{\text{SYNC}}$  resets a counter that counts the number of serial clocks to ensure the correct number of bits are shifted in and out of the serial shift registers. Any further edges on SYNC are ignored until the correct number of bits are shifted in or out. Once the correct number of bits for the selected mode has been shifted in or out, the SCLK is ignored. In order for another serial transfer to take place the counter must be reset by the falling edge of SYNC.

In readback, the first rising SCLK edge after the falling edge of SYNC causes D<sub>OUT</sub> to leave its high impedance state and data is clocked out onto the D<sub>OUT</sub> line and also on subsequent SCLK rising edges. The  $D_{\text{OUT}}$  pin goes back into a high impedance state on the falling edge of the 14th SCLK. Data on the  $D_{IN}$  line is latched in on the first SCLK falling edge after the falling edge of the SYNC signal and on subsequent SCLK falling edges. During read-back  $D_{IN}$  is ignored. The serial interface does

not shift data in or out until it receives the falling edge of the SYNC signal.



<span id="page-15-1"></span>

# <span id="page-16-1"></span><span id="page-16-0"></span>**PARALLEL INTERFACE (ISHA MODE ONLY)**

The SER/PAR bit must be tied low to enable the parallel interface and disable the serial interface. The parallel interface is controlled by nine pins, as described in [Table 11](#page-16-2).

**Table 11.** 

<span id="page-16-4"></span><span id="page-16-2"></span>

| Pin        | <b>Description</b>                                                                                                                                                                                    |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ਨ          | Active low package select pin. This pin is shared<br>with the SYNC function for the serial interface.                                                                                                 |
| <b>WR</b>  | Active low write pin. The values on the address<br>pins are latched on a rising edge of WR.                                                                                                           |
| $A4 - A0$  | Five address pins $(A4 = MSB$ of address,<br>$AO = LSB$ ). These are used to address the<br>relevant channel (out of a possible 32).                                                                  |
| OFFSET SEL | Offset select pin. This has the same function as<br>the Offset Sel bit in the serial interface. When it<br>is high, the offset channel is addressed. The<br>address on A4-A0 is ignored in this case. |
| CAL        | When this pin is high, all 32 channels acquire<br>VIN simultaneously. The acquisition time is then<br>45 µs (typ) and accuracy may be reduced.                                                        |

#### **MICROPROCESSOR INTERFACING**

#### **AD5532 to ADSP-21xx Interface**

ADSP-21xx DSPs are easily interfaced to the AD5532 without the need for extra logic.

A data transfer is initiated by writing a word to the TX register after the SPORT has been enabled. In a write sequence, data is clocked out on each rising edge of the DSP serial clock and clocked into the AD5532 on the falling edge of its SCLK. In readback, 16 bits of data are clocked out of the AD5532 on each rising edge of SCLK and clocked into the DSP on the rising edge of SCLK. D<sub>IN</sub> is ignored. The valid 14 bits of data is centered in the 16-bit RX register in this configuration. The SPORT Control register should be set up as in [Table 12](#page-16-3).

#### **Table 12.**

<span id="page-16-5"></span><span id="page-16-3"></span>





Figure 22. AD5532 to ADSP-2101/ADSP-2103 Interface

### **AD5532 to MC68HC11**

The serial peripheral interface (SPI) on the MC68HC11 is configured for master mode (MSTR) = 1, clock polarity bit  $(CPOL) = 0$ , and the clock phase bit  $(CPHA) = 1$ . The SPI is configured by writing to the SPI control register (SPCR)—see the *68HC11 User Manual*. SCK of the 68HC11 drives the SCLK of the AD5532, the MOSI output drives the serial data line  $(D_{IN})$ of the AD5532, and the MISO input is driven from  $D_{\text{OUT}}$ . The SYNC signal is derived from a port line (PC7). When data is being transmitted to the AD5532, the  $\overline{\text{SYNC}}$  line is taken low (PC7). Data appearing on the MOSI output is valid on the falling edge of SCK. Serial data from the 68HC11 is transmitted in 8-bit bytes with only eight falling clock edges occurring in the transmit cycle. Data is transmitted MSB first. To transmit 10 data bits in ISHA mode, it is important to left-justify the data in the SPDR register. PC7 must be pulled low to start a transfer. It is taken high and pulled low again before other read/write cycles can take place. [Figure 23](#page-16-5) shows a connection diagram.



Figure 23. AD5532 to MC68HC11 Interface

## <span id="page-17-1"></span>**AD5532 to PIC16C6x/7x**

The PIC16C6x/7x synchronous serial port (SSP) is configured as an SPI master with the Clock Polarity Bit = 0. This is done by writing to the synchronous serial port control register (SSPCON). See the *PIC16/17 Microcontroller User Manual*. In this example, the I/O port RA1 is being used to pulse SYNC and enable the serial port of the AD5532. This microcontroller transfers only eight bits of data during each serial transfer operation; therefore, two or three consecutive read/write operations are needed depending on the mode. [Figure 24](#page-17-2) shows the connection diagram.



Figure 24. AD5532 to PIC16C6x/7x Interface

#### <span id="page-17-2"></span>**AD5532 to 8051**

<span id="page-17-4"></span>The AD5532 requires a clock synchronized to the serial data. The 8051 serial interface must therefore be operated in Mode 0. In this mode, serial data enters and exits through RxD and a shift clock is output on TxD. [Figure 25](#page-17-3) shows how the 8051 is connected to the AD5532. Because the AD5532 shifts data out on the rising edge of the shift clock and latches data in on the falling edge, the shift clock must be inverted. The AD5532 requires its data with the MSB first. Because the 8051 outputs the LSB first, the transmit routine must take this into account.



# <span id="page-17-3"></span>**APPLICATION CIRCUITS**

#### **AD5532 in a Typical ATE System**

<span id="page-17-0"></span>The AD5532 is ideally suited for use in automatic test equipment. Several DACs are required to control pin drivers, comparators, active loads, and signal timing. Traditionally, sample-and-hold devices were used in this application.

The AD5532 has several advantages: no refreshing is required, there is no droop, pedestal error is eliminated, and there is no need for extra filtering to remove glitches. Overall a higher level of integration is achieved in a smaller area (see [Figure 26](#page-17-4)).



### **Typical Application Circuit (DAC Mode)**

The AD5532 can be used in many optical networking applications that require a large number of DACs to perform control and measurement functions. In the example shown in [Figure 27](#page-17-0), the outputs of the AD5532 are amplified and used to control actuators that determine the position of MEMS mirrors in an optical switch. The exact position of each mirror is measured using sensors. The sensor readings are muxed using four dual, 4-channel matrix switches (ADG739) and fed back to an 8-channel, 14-bit ADC (AD7856).

The control loop is driven by an ADSP-2191M, a 16-bit fixedpoint DSP with 3 SPORT interfaces and 2 SPI ports. The DSP uses some of these serial ports to write data to the DAC, control the multiplexer, and read back data from the ADC.



Figure 27. Typical Optical Control and Measurement Application Circuit

# <span id="page-18-0"></span>**Typical Application Circuit (ISHA Mode)**

The AD5532 can be used to set up voltage levels on 32 channels as shown in the circuit that follows. An AD780 provides the 3 V reference for the AD5532 and for the AD5541 16-bit DAC. A simple 3-wire interface is used to write to the AD5541. Because the AD5541 has an output resistance of 6.25 k $\Omega$ (typ), the time taken to charge/discharge the capacitance at the  $V_{IN}$  pin is significant. Hence an AD820 is used to buffer the DAC output. Note that it is important to minimize noise on  $V_{IN}$  and REFIN when laying out the circuit.



## **POWER SUPPLY DECOUPLING**

In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5532 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5532 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. For supplies with multiple pins ( $V_{SS}$ ,  $V_{DD}$ ,  $AV_{CC}$ ) it is recommended to tie those pins together. The AD5532 should have ample supply bypassing of 10 μF in parallel with 0.1 μF on each supply located as close to the package as possible, ideally right up against the device. The 10 μF capacitors are the tantalum bead type. The 0.1 μF capacitor should have low effective series resistance (ESR) and effective series inductance (ESI), such as the common ceramic types that provide a low impedance path to ground at high frequencies, to handle transient currents due to internal logic switching.

The power supply lines of the AD5532 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals, such as clocks, should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. A ground line routed between the  $D_{IN}$  and SCLK lines helps reduce crosstalk between them (not required on a multilayer board as there is a separate ground plane, but separating the lines helps).

Note it is essential to minimize noise on  $V_{\text{IN}}$  and REFIN lines. Particularly for optimum ISHA performance, the  $V_{IN}$  line must be kept noise free. Depending on the noise performance of the board, a noise filtering capacitor may be required on the  $V_{IN}$ line. If this capacitor is necessary, then for optimum throughput it may be necessary to buffer the source which is driving  $V_{IN}$ . Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough through the board. A micro-strip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane while signal traces are placed on the solder side.

As is the case for all thin packages, care must be taken to avoid flexing the package and to avoid a point load on the surface of the package during the assembly process.

# <span id="page-19-1"></span><span id="page-19-0"></span>OUTLINE DIMENSIONS



### **ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

**© 2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D00939-0-6/10(D)**



www.analog.com

Rev. D | Page 20 of 20



#### **ООО "ЛайфЭлектроникс" "LifeElectronics" LLC**

*ИНН 7805602321 КПП 780501001 Р/С 40702810122510004610 ФАКБ "АБСОЛЮТ БАНК" (ЗАО) в г.Санкт-Петербурге К/С 30101810900000000703 БИК 044030703* 

 *Компания «Life Electronics» занимается поставками электронных компонентов импортного и отечественного производства от производителей и со складов крупных дистрибьюторов Европы, Америки и Азии.*

*С конца 2013 года компания активно расширяет линейку поставок компонентов по направлению коаксиальный кабель, кварцевые генераторы и конденсаторы (керамические, пленочные, электролитические), за счёт заключения дистрибьюторских договоров*

 *Мы предлагаем:*

- *Конкурентоспособные цены и скидки постоянным клиентам.*
- *Специальные условия для постоянных клиентов.*
- *Подбор аналогов.*
- *Поставку компонентов в любых объемах, удовлетворяющих вашим потребностям.*
- *Приемлемые сроки поставки, возможна ускоренная поставка.*
- *Доставку товара в любую точку России и стран СНГ.*
- *Комплексную поставку.*
- *Работу по проектам и поставку образцов.*
- *Формирование склада под заказчика.*
- *Сертификаты соответствия на поставляемую продукцию (по желанию клиента).*
- *Тестирование поставляемой продукции.*
- *Поставку компонентов, требующих военную и космическую приемку.*
- *Входной контроль качества.*
- *Наличие сертификата ISO.*

 *В составе нашей компании организован Конструкторский отдел, призванный помогать разработчикам, и инженерам.*

*Конструкторский отдел помогает осуществить:*

- *Регистрацию проекта у производителя компонентов.*
- *Техническую поддержку проекта.*
- *Защиту от снятия компонента с производства.*
- *Оценку стоимости проекта по компонентам.*
- *Изготовление тестовой платы монтаж и пусконаладочные работы.*



 *Tел: +7 (812) 336 43 04 (многоканальный) Email: [org@lifeelectronics.ru](mailto:org@lifeelectronics.ru)*

#### *www[.lifeelectronics.ru](http://lifeelectronics.ru/)*